xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision d6999bc7b5f4b4554ebba5b48377903fa20198db)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
237433874eSRafał Miłecki #include "drmP.h"
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
268a83ec5eSAlex Deucher #include "atom.h"
27ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
28ce8f5370SAlex Deucher #include <linux/acpi.h>
29ce8f5370SAlex Deucher #endif
30ce8f5370SAlex Deucher #include <linux/power_supply.h>
3121a8122aSAlex Deucher #include <linux/hwmon.h>
3221a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
337433874eSRafał Miłecki 
34c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
35c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3673a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
372031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200
38c913e23aSRafał Miłecki 
39f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
40f712d0c7SRafał Miłecki 	"Default",
41f712d0c7SRafał Miłecki 	"Powersave",
42f712d0c7SRafał Miłecki 	"Battery",
43f712d0c7SRafał Miłecki 	"Balanced",
44f712d0c7SRafał Miłecki 	"Performance",
45f712d0c7SRafał Miłecki };
46f712d0c7SRafał Miłecki 
47ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
48c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
49ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
50ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
51ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
52ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
53ce8f5370SAlex Deucher 
54ce8f5370SAlex Deucher #define ACPI_AC_CLASS           "ac_adapter"
55ce8f5370SAlex Deucher 
56a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev,
57a4c9e2eeSAlex Deucher 			     enum radeon_pm_state_type ps_type,
58a4c9e2eeSAlex Deucher 			     int instance)
59a4c9e2eeSAlex Deucher {
60a4c9e2eeSAlex Deucher 	int i;
61a4c9e2eeSAlex Deucher 	int found_instance = -1;
62a4c9e2eeSAlex Deucher 
63a4c9e2eeSAlex Deucher 	for (i = 0; i < rdev->pm.num_power_states; i++) {
64a4c9e2eeSAlex Deucher 		if (rdev->pm.power_state[i].type == ps_type) {
65a4c9e2eeSAlex Deucher 			found_instance++;
66a4c9e2eeSAlex Deucher 			if (found_instance == instance)
67a4c9e2eeSAlex Deucher 				return i;
68a4c9e2eeSAlex Deucher 		}
69a4c9e2eeSAlex Deucher 	}
70a4c9e2eeSAlex Deucher 	/* return default if no match */
71a4c9e2eeSAlex Deucher 	return rdev->pm.default_power_state_index;
72a4c9e2eeSAlex Deucher }
73a4c9e2eeSAlex Deucher 
74ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
75ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb,
76ce8f5370SAlex Deucher 			     unsigned long val,
77ce8f5370SAlex Deucher 			     void *data)
78ce8f5370SAlex Deucher {
79ce8f5370SAlex Deucher 	struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
80ce8f5370SAlex Deucher 	struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
81ce8f5370SAlex Deucher 
82ce8f5370SAlex Deucher 	if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
83ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
84d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("pm: AC\n");
85ce8f5370SAlex Deucher 		else
86d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("pm: DC\n");
87ce8f5370SAlex Deucher 
88ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
89ce8f5370SAlex Deucher 			if (rdev->pm.profile == PM_PROFILE_AUTO) {
90ce8f5370SAlex Deucher 				mutex_lock(&rdev->pm.mutex);
91ce8f5370SAlex Deucher 				radeon_pm_update_profile(rdev);
92ce8f5370SAlex Deucher 				radeon_pm_set_clocks(rdev);
93ce8f5370SAlex Deucher 				mutex_unlock(&rdev->pm.mutex);
94ce8f5370SAlex Deucher 			}
95ce8f5370SAlex Deucher 		}
96ce8f5370SAlex Deucher 	}
97ce8f5370SAlex Deucher 
98ce8f5370SAlex Deucher 	return NOTIFY_OK;
99ce8f5370SAlex Deucher }
100ce8f5370SAlex Deucher #endif
101ce8f5370SAlex Deucher 
102ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
103ce8f5370SAlex Deucher {
104ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
105ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
106ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
107ce8f5370SAlex Deucher 		break;
108ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
109ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
110ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
111ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
112ce8f5370SAlex Deucher 			else
113ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
114ce8f5370SAlex Deucher 		} else {
115ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
116c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
117ce8f5370SAlex Deucher 			else
118c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
119ce8f5370SAlex Deucher 		}
120ce8f5370SAlex Deucher 		break;
121ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
122ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
123ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
124ce8f5370SAlex Deucher 		else
125ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
126ce8f5370SAlex Deucher 		break;
127c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
128c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
129c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
130c9e75b21SAlex Deucher 		else
131c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
132c9e75b21SAlex Deucher 		break;
133ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
134ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
135ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
136ce8f5370SAlex Deucher 		else
137ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
138ce8f5370SAlex Deucher 		break;
139ce8f5370SAlex Deucher 	}
140ce8f5370SAlex Deucher 
141ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
142ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
143ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
144ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
145ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
146ce8f5370SAlex Deucher 	} else {
147ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
148ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
149ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
150ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
151ce8f5370SAlex Deucher 	}
152ce8f5370SAlex Deucher }
153c913e23aSRafał Miłecki 
1545876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1555876dd24SMatthew Garrett {
1565876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1575876dd24SMatthew Garrett 
1585876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1595876dd24SMatthew Garrett 		return;
1605876dd24SMatthew Garrett 
1615876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1625876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1635876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1645876dd24SMatthew Garrett 	}
1655876dd24SMatthew Garrett }
1665876dd24SMatthew Garrett 
167ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
168ce8f5370SAlex Deucher {
169ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
170ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
171ce8f5370SAlex Deucher 		wait_event_timeout(
172ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
173ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
174ce8f5370SAlex Deucher 	}
175ce8f5370SAlex Deucher }
176ce8f5370SAlex Deucher 
177ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
178ce8f5370SAlex Deucher {
179ce8f5370SAlex Deucher 	u32 sclk, mclk;
18092645879SAlex Deucher 	bool misc_after = false;
181ce8f5370SAlex Deucher 
182ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
183ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
184ce8f5370SAlex Deucher 		return;
185ce8f5370SAlex Deucher 
186ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
187ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
188ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
1899ace9f7bSAlex Deucher 		if (sclk > rdev->pm.default_sclk)
1909ace9f7bSAlex Deucher 			sclk = rdev->pm.default_sclk;
191ce8f5370SAlex Deucher 
192ce8f5370SAlex Deucher 		mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
193ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].mclk;
1949ace9f7bSAlex Deucher 		if (mclk > rdev->pm.default_mclk)
1959ace9f7bSAlex Deucher 			mclk = rdev->pm.default_mclk;
196ce8f5370SAlex Deucher 
19792645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
19892645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
19992645879SAlex Deucher 			misc_after = true;
20092645879SAlex Deucher 
20192645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
20292645879SAlex Deucher 
20392645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
20492645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
20592645879SAlex Deucher 				return;
20692645879SAlex Deucher 		}
20792645879SAlex Deucher 
20892645879SAlex Deucher 		radeon_pm_prepare(rdev);
20992645879SAlex Deucher 
21092645879SAlex Deucher 		if (!misc_after)
211ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
212ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
213ce8f5370SAlex Deucher 
214ce8f5370SAlex Deucher 		/* set engine clock */
215ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
216ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
217ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
218ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
219ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
220d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
221ce8f5370SAlex Deucher 		}
222ce8f5370SAlex Deucher 
223ce8f5370SAlex Deucher 		/* set memory clock */
224798bcf73SAlex Deucher 		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
225ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
226ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
227ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
228ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
229d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
230ce8f5370SAlex Deucher 		}
23192645879SAlex Deucher 
23292645879SAlex Deucher 		if (misc_after)
23392645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
23492645879SAlex Deucher 			radeon_pm_misc(rdev);
23592645879SAlex Deucher 
236ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
237ce8f5370SAlex Deucher 
238ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
239ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
240ce8f5370SAlex Deucher 	} else
241d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
242ce8f5370SAlex Deucher }
243ce8f5370SAlex Deucher 
244ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
245a424816fSAlex Deucher {
2462aba631cSMatthew Garrett 	int i;
2472aba631cSMatthew Garrett 
2484e186b2dSAlex Deucher 	/* no need to take locks, etc. if nothing's going to change */
2494e186b2dSAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
2504e186b2dSAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
2514e186b2dSAlex Deucher 		return;
2524e186b2dSAlex Deucher 
253612e06ceSMatthew Garrett 	mutex_lock(&rdev->ddev->struct_mutex);
254612e06ceSMatthew Garrett 	mutex_lock(&rdev->vram_mutex);
255*d6999bc7SChristian König 	mutex_lock(&rdev->ring_lock);
2564f3218cbSAlex Deucher 
2574f3218cbSAlex Deucher 	/* gui idle int has issues on older chips it seems */
2584f3218cbSAlex Deucher 	if (rdev->family >= CHIP_R600) {
259ce8f5370SAlex Deucher 		if (rdev->irq.installed) {
260a424816fSAlex Deucher 			/* wait for GPU idle */
261a424816fSAlex Deucher 			rdev->pm.gui_idle = false;
262a424816fSAlex Deucher 			rdev->irq.gui_idle = true;
263a424816fSAlex Deucher 			radeon_irq_set(rdev);
264a424816fSAlex Deucher 			wait_event_interruptible_timeout(
265a424816fSAlex Deucher 				rdev->irq.idle_queue, rdev->pm.gui_idle,
266a424816fSAlex Deucher 				msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
267a424816fSAlex Deucher 			rdev->irq.gui_idle = false;
268a424816fSAlex Deucher 			radeon_irq_set(rdev);
269ce8f5370SAlex Deucher 		}
27001434b4bSMatthew Garrett 	} else {
271e32eb50dSChristian König 		struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
272e32eb50dSChristian König 		if (ring->ready) {
27301434b4bSMatthew Garrett 			struct radeon_fence *fence;
274e32eb50dSChristian König 			radeon_ring_alloc(rdev, ring, 64);
275e32eb50dSChristian König 			radeon_fence_create(rdev, &fence, radeon_ring_index(rdev, ring));
27601434b4bSMatthew Garrett 			radeon_fence_emit(rdev, fence);
277e32eb50dSChristian König 			radeon_ring_commit(rdev, ring);
27801434b4bSMatthew Garrett 			radeon_fence_wait(fence, false);
27901434b4bSMatthew Garrett 			radeon_fence_unref(&fence);
2804f3218cbSAlex Deucher 		}
281ce8f5370SAlex Deucher 	}
2825876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2835876dd24SMatthew Garrett 
284ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2852aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2862aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
2872aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
2882aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
2892aba631cSMatthew Garrett 			}
2902aba631cSMatthew Garrett 		}
2912aba631cSMatthew Garrett 	}
2922aba631cSMatthew Garrett 
293ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2942aba631cSMatthew Garrett 
295ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2962aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2972aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2982aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
2992aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
3002aba631cSMatthew Garrett 			}
3012aba631cSMatthew Garrett 		}
3022aba631cSMatthew Garrett 	}
303a424816fSAlex Deucher 
304a424816fSAlex Deucher 	/* update display watermarks based on new power state */
305a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
306a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
307a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
308a424816fSAlex Deucher 
309ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
3102aba631cSMatthew Garrett 
311*d6999bc7SChristian König 	mutex_unlock(&rdev->ring_lock);
312612e06ceSMatthew Garrett 	mutex_unlock(&rdev->vram_mutex);
313612e06ceSMatthew Garrett 	mutex_unlock(&rdev->ddev->struct_mutex);
314a424816fSAlex Deucher }
315a424816fSAlex Deucher 
316f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
317f712d0c7SRafał Miłecki {
318f712d0c7SRafał Miłecki 	int i, j;
319f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
320f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
321f712d0c7SRafał Miłecki 
322d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
323f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
324f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
325d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
326f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
327f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
328d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tDefault");
329f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
330d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
331f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
332d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tSingle display only\n");
333d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
334f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
335f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
336f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
337d9fdaafbSDave Airlie 				DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n",
338f712d0c7SRafał Miłecki 					j,
339f712d0c7SRafał Miłecki 					clock_info->sclk * 10,
340f712d0c7SRafał Miłecki 					clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
341f712d0c7SRafał Miłecki 			else
342d9fdaafbSDave Airlie 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n",
343f712d0c7SRafał Miłecki 					j,
344f712d0c7SRafał Miłecki 					clock_info->sclk * 10,
345f712d0c7SRafał Miłecki 					clock_info->mclk * 10,
346f712d0c7SRafał Miłecki 					clock_info->voltage.voltage,
347f712d0c7SRafał Miłecki 					clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
348f712d0c7SRafał Miłecki 		}
349f712d0c7SRafał Miłecki 	}
350f712d0c7SRafał Miłecki }
351f712d0c7SRafał Miłecki 
352ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
353a424816fSAlex Deucher 				     struct device_attribute *attr,
354a424816fSAlex Deucher 				     char *buf)
355a424816fSAlex Deucher {
356a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
357a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
358ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
359a424816fSAlex Deucher 
360a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
361ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
362ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
36312e27be8SDaniel J Blueman 			(cp == PM_PROFILE_MID) ? "mid" :
364ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
365a424816fSAlex Deucher }
366a424816fSAlex Deucher 
367ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
368a424816fSAlex Deucher 				     struct device_attribute *attr,
369a424816fSAlex Deucher 				     const char *buf,
370a424816fSAlex Deucher 				     size_t count)
371a424816fSAlex Deucher {
372a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
373a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
374a424816fSAlex Deucher 
375a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
376ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
377ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
378ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
379ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
380ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
381ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
382ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
383c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
384c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
385ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
386ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
387ce8f5370SAlex Deucher 		else {
3881783e4bfSThomas Renninger 			count = -EINVAL;
389ce8f5370SAlex Deucher 			goto fail;
390ce8f5370SAlex Deucher 		}
391ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
392ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
3931783e4bfSThomas Renninger 	} else
3941783e4bfSThomas Renninger 		count = -EINVAL;
3951783e4bfSThomas Renninger 
396ce8f5370SAlex Deucher fail:
397a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
398a424816fSAlex Deucher 
399a424816fSAlex Deucher 	return count;
400a424816fSAlex Deucher }
401a424816fSAlex Deucher 
402ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
403ce8f5370SAlex Deucher 				    struct device_attribute *attr,
404ce8f5370SAlex Deucher 				    char *buf)
40556278a8eSAlex Deucher {
406ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
407ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
408ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
40956278a8eSAlex Deucher 
410ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
411ce8f5370SAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
41256278a8eSAlex Deucher }
41356278a8eSAlex Deucher 
414ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
415ce8f5370SAlex Deucher 				    struct device_attribute *attr,
416ce8f5370SAlex Deucher 				    const char *buf,
417ce8f5370SAlex Deucher 				    size_t count)
418d0d6cb81SRafał Miłecki {
419ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
420ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
421ce8f5370SAlex Deucher 
422ce8f5370SAlex Deucher 
423ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
424ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
425ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
426ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
427ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
428ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
429ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
430ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
431ce8f5370SAlex Deucher 		/* disable dynpm */
432ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
433ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4343f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
435ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
43632c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
437ce8f5370SAlex Deucher 	} else {
4381783e4bfSThomas Renninger 		count = -EINVAL;
439ce8f5370SAlex Deucher 		goto fail;
440d0d6cb81SRafał Miłecki 	}
441ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
442ce8f5370SAlex Deucher fail:
443ce8f5370SAlex Deucher 	return count;
444ce8f5370SAlex Deucher }
445ce8f5370SAlex Deucher 
446ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
447ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
448ce8f5370SAlex Deucher 
44921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
45021a8122aSAlex Deucher 				      struct device_attribute *attr,
45121a8122aSAlex Deucher 				      char *buf)
45221a8122aSAlex Deucher {
45321a8122aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
45421a8122aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
45520d391d7SAlex Deucher 	int temp;
45621a8122aSAlex Deucher 
45721a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
45821a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
45921a8122aSAlex Deucher 		temp = rv6xx_get_temp(rdev);
46021a8122aSAlex Deucher 		break;
46121a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
46221a8122aSAlex Deucher 		temp = rv770_get_temp(rdev);
46321a8122aSAlex Deucher 		break;
46421a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
4654fddba1fSAlex Deucher 	case THERMAL_TYPE_NI:
46621a8122aSAlex Deucher 		temp = evergreen_get_temp(rdev);
46721a8122aSAlex Deucher 		break;
468e33df25fSAlex Deucher 	case THERMAL_TYPE_SUMO:
469e33df25fSAlex Deucher 		temp = sumo_get_temp(rdev);
470e33df25fSAlex Deucher 		break;
4711bd47d2eSAlex Deucher 	case THERMAL_TYPE_SI:
4721bd47d2eSAlex Deucher 		temp = si_get_temp(rdev);
4731bd47d2eSAlex Deucher 		break;
47421a8122aSAlex Deucher 	default:
47521a8122aSAlex Deucher 		temp = 0;
47621a8122aSAlex Deucher 		break;
47721a8122aSAlex Deucher 	}
47821a8122aSAlex Deucher 
47921a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
48021a8122aSAlex Deucher }
48121a8122aSAlex Deucher 
48221a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev,
48321a8122aSAlex Deucher 				      struct device_attribute *attr,
48421a8122aSAlex Deucher 				      char *buf)
48521a8122aSAlex Deucher {
48621a8122aSAlex Deucher 	return sprintf(buf, "radeon\n");
48721a8122aSAlex Deucher }
48821a8122aSAlex Deucher 
48921a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
49021a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
49121a8122aSAlex Deucher 
49221a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
49321a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
49421a8122aSAlex Deucher 	&sensor_dev_attr_name.dev_attr.attr,
49521a8122aSAlex Deucher 	NULL
49621a8122aSAlex Deucher };
49721a8122aSAlex Deucher 
49821a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
49921a8122aSAlex Deucher 	.attrs = hwmon_attributes,
50021a8122aSAlex Deucher };
50121a8122aSAlex Deucher 
5020d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev)
50321a8122aSAlex Deucher {
5040d18abedSDan Carpenter 	int err = 0;
50521a8122aSAlex Deucher 
50621a8122aSAlex Deucher 	rdev->pm.int_hwmon_dev = NULL;
50721a8122aSAlex Deucher 
50821a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
50921a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
51021a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
51121a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
512457558edSAlex Deucher 	case THERMAL_TYPE_NI:
513e33df25fSAlex Deucher 	case THERMAL_TYPE_SUMO:
5141bd47d2eSAlex Deucher 	case THERMAL_TYPE_SI:
5155d7486c7SAlex Deucher 		/* No support for TN yet */
5165d7486c7SAlex Deucher 		if (rdev->family == CHIP_ARUBA)
5175d7486c7SAlex Deucher 			return err;
51821a8122aSAlex Deucher 		rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
5190d18abedSDan Carpenter 		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
5200d18abedSDan Carpenter 			err = PTR_ERR(rdev->pm.int_hwmon_dev);
5210d18abedSDan Carpenter 			dev_err(rdev->dev,
5220d18abedSDan Carpenter 				"Unable to register hwmon device: %d\n", err);
5230d18abedSDan Carpenter 			break;
5240d18abedSDan Carpenter 		}
52521a8122aSAlex Deucher 		dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
52621a8122aSAlex Deucher 		err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
52721a8122aSAlex Deucher 					 &hwmon_attrgroup);
5280d18abedSDan Carpenter 		if (err) {
5290d18abedSDan Carpenter 			dev_err(rdev->dev,
5300d18abedSDan Carpenter 				"Unable to create hwmon sysfs file: %d\n", err);
5310d18abedSDan Carpenter 			hwmon_device_unregister(rdev->dev);
5320d18abedSDan Carpenter 		}
53321a8122aSAlex Deucher 		break;
53421a8122aSAlex Deucher 	default:
53521a8122aSAlex Deucher 		break;
53621a8122aSAlex Deucher 	}
5370d18abedSDan Carpenter 
5380d18abedSDan Carpenter 	return err;
53921a8122aSAlex Deucher }
54021a8122aSAlex Deucher 
54121a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev)
54221a8122aSAlex Deucher {
54321a8122aSAlex Deucher 	if (rdev->pm.int_hwmon_dev) {
54421a8122aSAlex Deucher 		sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
54521a8122aSAlex Deucher 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
54621a8122aSAlex Deucher 	}
54721a8122aSAlex Deucher }
54821a8122aSAlex Deucher 
549ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
550ce8f5370SAlex Deucher {
551ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
5523f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
5533f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
5543f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
5553f53eb6fSRafael J. Wysocki 	}
556ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
55732c87fcaSTejun Heo 
55832c87fcaSTejun Heo 	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
559ce8f5370SAlex Deucher }
560ce8f5370SAlex Deucher 
561ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
562ce8f5370SAlex Deucher {
563ed18a360SAlex Deucher 	/* set up the default clocks if the MC ucode is loaded */
564ed18a360SAlex Deucher 	if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
565ed18a360SAlex Deucher 		if (rdev->pm.default_vddc)
5668a83ec5eSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
5678a83ec5eSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
5682feea49aSAlex Deucher 		if (rdev->pm.default_vddci)
5692feea49aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
5702feea49aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
571ed18a360SAlex Deucher 		if (rdev->pm.default_sclk)
572ed18a360SAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
573ed18a360SAlex Deucher 		if (rdev->pm.default_mclk)
574ed18a360SAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
575ed18a360SAlex Deucher 	}
576f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
577f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
578f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
579f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
5809ace9f7bSAlex Deucher 	rdev->pm.current_sclk = rdev->pm.default_sclk;
5819ace9f7bSAlex Deucher 	rdev->pm.current_mclk = rdev->pm.default_mclk;
5824d60173fSAlex Deucher 	rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
5832feea49aSAlex Deucher 	rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
5843f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
5853f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
5863f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
58732c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
5883f53eb6fSRafael J. Wysocki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
5893f53eb6fSRafael J. Wysocki 	}
590f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
591ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
592d0d6cb81SRafał Miłecki }
593d0d6cb81SRafał Miłecki 
5947433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev)
5957433874eSRafał Miłecki {
59626481fb1SDave Airlie 	int ret;
5970d18abedSDan Carpenter 
598ce8f5370SAlex Deucher 	/* default to profile method */
599ce8f5370SAlex Deucher 	rdev->pm.pm_method = PM_METHOD_PROFILE;
600f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
601ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
602ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
603ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
604ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
6059ace9f7bSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
6069ace9f7bSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
607f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
608f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
60921a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
610c913e23aSRafał Miłecki 
61156278a8eSAlex Deucher 	if (rdev->bios) {
61256278a8eSAlex Deucher 		if (rdev->is_atom_bios)
61356278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
61456278a8eSAlex Deucher 		else
61556278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
616f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
617ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
618ed18a360SAlex Deucher 		/* set up the default clocks if the MC ucode is loaded */
619ed18a360SAlex Deucher 		if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) {
620ed18a360SAlex Deucher 			if (rdev->pm.default_vddc)
6218a83ec5eSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
6228a83ec5eSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
6234639dd21SAlex Deucher 			if (rdev->pm.default_vddci)
6244639dd21SAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
6254639dd21SAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
626ed18a360SAlex Deucher 			if (rdev->pm.default_sclk)
627ed18a360SAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
628ed18a360SAlex Deucher 			if (rdev->pm.default_mclk)
629ed18a360SAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
630ed18a360SAlex Deucher 		}
63156278a8eSAlex Deucher 	}
63256278a8eSAlex Deucher 
63321a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
6340d18abedSDan Carpenter 	ret = radeon_hwmon_init(rdev);
6350d18abedSDan Carpenter 	if (ret)
6360d18abedSDan Carpenter 		return ret;
63732c87fcaSTejun Heo 
63832c87fcaSTejun Heo 	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
63932c87fcaSTejun Heo 
640ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
641ce8f5370SAlex Deucher 		/* where's the best place to put these? */
64226481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
64326481fb1SDave Airlie 		if (ret)
64426481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power profile\n");
64526481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
64626481fb1SDave Airlie 		if (ret)
64726481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power method\n");
648ce8f5370SAlex Deucher 
649ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
650ce8f5370SAlex Deucher 		rdev->acpi_nb.notifier_call = radeon_acpi_event;
651ce8f5370SAlex Deucher 		register_acpi_notifier(&rdev->acpi_nb);
652ce8f5370SAlex Deucher #endif
6537433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
654c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
6557433874eSRafał Miłecki 		}
6567433874eSRafał Miłecki 
657c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
658ce8f5370SAlex Deucher 	}
659c913e23aSRafał Miłecki 
6607433874eSRafał Miłecki 	return 0;
6617433874eSRafał Miłecki }
6627433874eSRafał Miłecki 
66329fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
66429fb52caSAlex Deucher {
665ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
666a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
667ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
668ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
669ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
670ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
671ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
672ce8f5370SAlex Deucher 			/* reset default clocks */
673ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
674ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
675ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
67658e21dffSAlex Deucher 		}
677ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
67832c87fcaSTejun Heo 
67932c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
68058e21dffSAlex Deucher 
681ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
682ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
683ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
684ce8f5370SAlex Deucher 		unregister_acpi_notifier(&rdev->acpi_nb);
685ce8f5370SAlex Deucher #endif
686ce8f5370SAlex Deucher 	}
687a424816fSAlex Deucher 
6880975b162SAlex Deucher 	if (rdev->pm.power_state)
6890975b162SAlex Deucher 		kfree(rdev->pm.power_state);
6900975b162SAlex Deucher 
69121a8122aSAlex Deucher 	radeon_hwmon_fini(rdev);
69229fb52caSAlex Deucher }
69329fb52caSAlex Deucher 
694c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev)
695c913e23aSRafał Miłecki {
696c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
697a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
698c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
699c913e23aSRafał Miłecki 
700ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
701ce8f5370SAlex Deucher 		return;
702ce8f5370SAlex Deucher 
703c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
704c913e23aSRafał Miłecki 
705c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
706a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
707a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
708a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
709a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
710a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
711c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
712a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
713c913e23aSRafał Miłecki 		}
714c913e23aSRafał Miłecki 	}
715c913e23aSRafał Miłecki 
716ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
717ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
718ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
719ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
720ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
721a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
722ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
723ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
724c913e23aSRafał Miłecki 
725ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
726ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
727ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
728ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
729c913e23aSRafał Miłecki 
730d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
731c913e23aSRafał Miłecki 				}
732a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
733c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
734c913e23aSRafał Miłecki 
735ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
736ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
737ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
738ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
739ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
740c913e23aSRafał Miłecki 
74132c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
742c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
743ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
744ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
74532c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
746c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
747d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
748c913e23aSRafał Miłecki 				}
749a48b9b4eSAlex Deucher 			} else { /* count == 0 */
750ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
751ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
752c913e23aSRafał Miłecki 
753ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
754ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
755ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
756ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
757ce8f5370SAlex Deucher 				}
758ce8f5370SAlex Deucher 			}
75973a6d3fcSRafał Miłecki 		}
760c913e23aSRafał Miłecki 	}
761c913e23aSRafał Miłecki 
762c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
763c913e23aSRafał Miłecki }
764c913e23aSRafał Miłecki 
765ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
766f735261bSDave Airlie {
76775fa0b08SMario Kleiner 	int  crtc, vpos, hpos, vbl_status;
768f735261bSDave Airlie 	bool in_vbl = true;
769f735261bSDave Airlie 
77075fa0b08SMario Kleiner 	/* Iterate over all active crtc's. All crtc's must be in vblank,
77175fa0b08SMario Kleiner 	 * otherwise return in_vbl == false.
77275fa0b08SMario Kleiner 	 */
77375fa0b08SMario Kleiner 	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
77475fa0b08SMario Kleiner 		if (rdev->pm.active_crtcs & (1 << crtc)) {
775f5a80209SMario Kleiner 			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
776f5a80209SMario Kleiner 			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
777f5a80209SMario Kleiner 			    !(vbl_status & DRM_SCANOUTPOS_INVBL))
778f735261bSDave Airlie 				in_vbl = false;
779f735261bSDave Airlie 		}
780f735261bSDave Airlie 	}
781f81f2024SMatthew Garrett 
782f81f2024SMatthew Garrett 	return in_vbl;
783f81f2024SMatthew Garrett }
784f81f2024SMatthew Garrett 
785ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
786f81f2024SMatthew Garrett {
787f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
788f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
789f81f2024SMatthew Garrett 
790f735261bSDave Airlie 	if (in_vbl == false)
791d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
792bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
793f735261bSDave Airlie 	return in_vbl;
794f735261bSDave Airlie }
795c913e23aSRafał Miłecki 
796ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
797c913e23aSRafał Miłecki {
798c913e23aSRafał Miłecki 	struct radeon_device *rdev;
799d9932a32SMatthew Garrett 	int resched;
800c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
801ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
802c913e23aSRafał Miłecki 
803d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
804c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
805ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
806c913e23aSRafał Miłecki 		int not_processed = 0;
8077465280cSAlex Deucher 		int i;
808c913e23aSRafał Miłecki 
8097465280cSAlex Deucher 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
81047492a23SChristian König 			not_processed += radeon_fence_count_emitted(rdev, i);
8117465280cSAlex Deucher 			if (not_processed >= 3)
8127465280cSAlex Deucher 				break;
8137465280cSAlex Deucher 		}
814c913e23aSRafał Miłecki 
815c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
816ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
817ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
818ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
819ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
820ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
821ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
822ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
823c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
824c913e23aSRafał Miłecki 			}
825c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
826ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
827ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
828ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
829ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
830ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
831ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
832ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
833c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
834c913e23aSRafał Miłecki 			}
835c913e23aSRafał Miłecki 		}
836c913e23aSRafał Miłecki 
837d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
838d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
839d7311171SAlex Deucher 		 */
840ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
841ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
842ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
843ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
844c913e23aSRafał Miłecki 		}
845c913e23aSRafał Miłecki 
84632c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
847c913e23aSRafał Miłecki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
848c913e23aSRafał Miłecki 	}
8493f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
8503f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
8513f53eb6fSRafael J. Wysocki }
852c913e23aSRafał Miłecki 
8537433874eSRafał Miłecki /*
8547433874eSRafał Miłecki  * Debugfs info
8557433874eSRafał Miłecki  */
8567433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
8577433874eSRafał Miłecki 
8587433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
8597433874eSRafał Miłecki {
8607433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
8617433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
8627433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
8637433874eSRafał Miłecki 
8649ace9f7bSAlex Deucher 	seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
8656234077dSRafał Miłecki 	seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
8669ace9f7bSAlex Deucher 	seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
867798bcf73SAlex Deucher 	if (rdev->asic->pm.get_memory_clock)
8686234077dSRafał Miłecki 		seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
8690fcbe947SRafał Miłecki 	if (rdev->pm.current_vddc)
8700fcbe947SRafał Miłecki 		seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
871798bcf73SAlex Deucher 	if (rdev->asic->pm.get_pcie_lanes)
872aa5120d2SRafał Miłecki 		seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
8737433874eSRafał Miłecki 
8747433874eSRafał Miłecki 	return 0;
8757433874eSRafał Miłecki }
8767433874eSRafał Miłecki 
8777433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
8787433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
8797433874eSRafał Miłecki };
8807433874eSRafał Miłecki #endif
8817433874eSRafał Miłecki 
882c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
8837433874eSRafał Miłecki {
8847433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
8857433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
8867433874eSRafał Miłecki #else
8877433874eSRafał Miłecki 	return 0;
8887433874eSRafał Miłecki #endif
8897433874eSRafał Miłecki }
890