xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision bb29f896d69fd2450aa25ceb28494371f63982b0)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
23f9183127SSam Ravnborg 
2421a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
25f9183127SSam Ravnborg #include <linux/hwmon.h>
262ef79416SThomas Zimmermann #include <linux/pci.h>
27f9183127SSam Ravnborg #include <linux/power_supply.h>
28f9183127SSam Ravnborg 
29f9183127SSam Ravnborg #include <drm/drm_debugfs.h>
30f9183127SSam Ravnborg #include <drm/drm_vblank.h>
31f9183127SSam Ravnborg 
32f9183127SSam Ravnborg #include "atom.h"
33f9183127SSam Ravnborg #include "avivod.h"
34f9183127SSam Ravnborg #include "r600_dpm.h"
35f9183127SSam Ravnborg #include "radeon.h"
36*bb29f896SLee Jones #include "radeon_pm.h"
377433874eSRafał Miłecki 
38c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
39c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
4073a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
41c913e23aSRafał Miłecki 
42f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
43eb2c27a0SAlex Deucher 	"",
44f712d0c7SRafał Miłecki 	"Powersave",
45f712d0c7SRafał Miłecki 	"Battery",
46f712d0c7SRafał Miłecki 	"Balanced",
47f712d0c7SRafał Miłecki 	"Performance",
48f712d0c7SRafał Miłecki };
49f712d0c7SRafał Miłecki 
50ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
51c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
52ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
53ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
54ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
55ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
56ce8f5370SAlex Deucher 
57a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev,
58a4c9e2eeSAlex Deucher 			     enum radeon_pm_state_type ps_type,
59a4c9e2eeSAlex Deucher 			     int instance)
60a4c9e2eeSAlex Deucher {
61a4c9e2eeSAlex Deucher 	int i;
62a4c9e2eeSAlex Deucher 	int found_instance = -1;
63a4c9e2eeSAlex Deucher 
64a4c9e2eeSAlex Deucher 	for (i = 0; i < rdev->pm.num_power_states; i++) {
65a4c9e2eeSAlex Deucher 		if (rdev->pm.power_state[i].type == ps_type) {
66a4c9e2eeSAlex Deucher 			found_instance++;
67a4c9e2eeSAlex Deucher 			if (found_instance == instance)
68a4c9e2eeSAlex Deucher 				return i;
69a4c9e2eeSAlex Deucher 		}
70a4c9e2eeSAlex Deucher 	}
71a4c9e2eeSAlex Deucher 	/* return default if no match */
72a4c9e2eeSAlex Deucher 	return rdev->pm.default_power_state_index;
73a4c9e2eeSAlex Deucher }
74a4c9e2eeSAlex Deucher 
75c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
76ce8f5370SAlex Deucher {
771c71bda0SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
781c71bda0SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
791c71bda0SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
801c71bda0SAlex Deucher 			rdev->pm.dpm.ac_power = true;
811c71bda0SAlex Deucher 		else
821c71bda0SAlex Deucher 			rdev->pm.dpm.ac_power = false;
8396682956SAlex Deucher 		if (rdev->family == CHIP_ARUBA) {
841c71bda0SAlex Deucher 			if (rdev->asic->dpm.enable_bapm)
851c71bda0SAlex Deucher 				radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
8696682956SAlex Deucher 		}
871c71bda0SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
881c71bda0SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
89ce8f5370SAlex Deucher 		if (rdev->pm.profile == PM_PROFILE_AUTO) {
90ce8f5370SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
91ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
92ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
93ce8f5370SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
94ce8f5370SAlex Deucher 		}
95ce8f5370SAlex Deucher 	}
96ce8f5370SAlex Deucher }
97ce8f5370SAlex Deucher 
98ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
99ce8f5370SAlex Deucher {
100ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
101ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
102ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
103ce8f5370SAlex Deucher 		break;
104ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
105ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
106ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
107ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
108ce8f5370SAlex Deucher 			else
109ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
110ce8f5370SAlex Deucher 		} else {
111ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
112c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
113ce8f5370SAlex Deucher 			else
114c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
115ce8f5370SAlex Deucher 		}
116ce8f5370SAlex Deucher 		break;
117ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
118ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
119ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
120ce8f5370SAlex Deucher 		else
121ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
122ce8f5370SAlex Deucher 		break;
123c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
124c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
125c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
126c9e75b21SAlex Deucher 		else
127c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
128c9e75b21SAlex Deucher 		break;
129ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
130ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
131ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
132ce8f5370SAlex Deucher 		else
133ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
134ce8f5370SAlex Deucher 		break;
135ce8f5370SAlex Deucher 	}
136ce8f5370SAlex Deucher 
137ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
138ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
139ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
140ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
141ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
142ce8f5370SAlex Deucher 	} else {
143ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
144ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
145ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
146ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
147ce8f5370SAlex Deucher 	}
148ce8f5370SAlex Deucher }
149c913e23aSRafał Miłecki 
1505876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1515876dd24SMatthew Garrett {
1525876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1535876dd24SMatthew Garrett 
1545876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1555876dd24SMatthew Garrett 		return;
1565876dd24SMatthew Garrett 
1575876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1585876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1595876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1605876dd24SMatthew Garrett 	}
1615876dd24SMatthew Garrett }
1625876dd24SMatthew Garrett 
163ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
164ce8f5370SAlex Deucher {
165ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
166ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
167ce8f5370SAlex Deucher 		wait_event_timeout(
168ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
169ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
170ce8f5370SAlex Deucher 	}
171ce8f5370SAlex Deucher }
172ce8f5370SAlex Deucher 
173ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
174ce8f5370SAlex Deucher {
175ce8f5370SAlex Deucher 	u32 sclk, mclk;
17692645879SAlex Deucher 	bool misc_after = false;
177ce8f5370SAlex Deucher 
178ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
179ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
180ce8f5370SAlex Deucher 		return;
181ce8f5370SAlex Deucher 
182ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
183ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
184ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
1859ace9f7bSAlex Deucher 		if (sclk > rdev->pm.default_sclk)
1869ace9f7bSAlex Deucher 			sclk = rdev->pm.default_sclk;
187ce8f5370SAlex Deucher 
18827810fb2SAlex Deucher 		/* starting with BTC, there is one state that is used for both
18927810fb2SAlex Deucher 		 * MH and SH.  Difference is that we always use the high clock index for
1907ae764b1SAlex Deucher 		 * mclk and vddci.
19127810fb2SAlex Deucher 		 */
19227810fb2SAlex Deucher 		if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
19327810fb2SAlex Deucher 		    (rdev->family >= CHIP_BARTS) &&
19427810fb2SAlex Deucher 		    rdev->pm.active_crtc_count &&
19527810fb2SAlex Deucher 		    ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
19627810fb2SAlex Deucher 		     (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
19727810fb2SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
19827810fb2SAlex Deucher 				clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
19927810fb2SAlex Deucher 		else
200ce8f5370SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
201ce8f5370SAlex Deucher 				clock_info[rdev->pm.requested_clock_mode_index].mclk;
20227810fb2SAlex Deucher 
2039ace9f7bSAlex Deucher 		if (mclk > rdev->pm.default_mclk)
2049ace9f7bSAlex Deucher 			mclk = rdev->pm.default_mclk;
205ce8f5370SAlex Deucher 
20692645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
20792645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
20892645879SAlex Deucher 			misc_after = true;
20992645879SAlex Deucher 
21092645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
21192645879SAlex Deucher 
21292645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
21392645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
21492645879SAlex Deucher 				return;
21592645879SAlex Deucher 		}
21692645879SAlex Deucher 
21792645879SAlex Deucher 		radeon_pm_prepare(rdev);
21892645879SAlex Deucher 
21992645879SAlex Deucher 		if (!misc_after)
220ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
221ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
222ce8f5370SAlex Deucher 
223ce8f5370SAlex Deucher 		/* set engine clock */
224ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
225ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
226ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
227ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
228ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
229d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
230ce8f5370SAlex Deucher 		}
231ce8f5370SAlex Deucher 
232ce8f5370SAlex Deucher 		/* set memory clock */
233798bcf73SAlex Deucher 		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
234ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
235ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
236ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
237ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
238d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
239ce8f5370SAlex Deucher 		}
24092645879SAlex Deucher 
24192645879SAlex Deucher 		if (misc_after)
24292645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
24392645879SAlex Deucher 			radeon_pm_misc(rdev);
24492645879SAlex Deucher 
245ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
246ce8f5370SAlex Deucher 
247ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
248ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
249ce8f5370SAlex Deucher 	} else
250d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
251ce8f5370SAlex Deucher }
252ce8f5370SAlex Deucher 
253ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
254a424816fSAlex Deucher {
255a782bca5SGustavo Padovan 	struct drm_crtc *crtc;
2565f8f635eSJerome Glisse 	int i, r;
2572aba631cSMatthew Garrett 
2584e186b2dSAlex Deucher 	/* no need to take locks, etc. if nothing's going to change */
2594e186b2dSAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
2604e186b2dSAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
2614e186b2dSAlex Deucher 		return;
2624e186b2dSAlex Deucher 
263db7fce39SChristian König 	down_write(&rdev->pm.mclk_lock);
264d6999bc7SChristian König 	mutex_lock(&rdev->ring_lock);
2654f3218cbSAlex Deucher 
26695f5a3acSAlex Deucher 	/* wait for the rings to drain */
26795f5a3acSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
26895f5a3acSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
2695f8f635eSJerome Glisse 		if (!ring->ready) {
2705f8f635eSJerome Glisse 			continue;
2715f8f635eSJerome Glisse 		}
27237615527SChristian König 		r = radeon_fence_wait_empty(rdev, i);
2735f8f635eSJerome Glisse 		if (r) {
2745f8f635eSJerome Glisse 			/* needs a GPU reset dont reset here */
2755f8f635eSJerome Glisse 			mutex_unlock(&rdev->ring_lock);
2765f8f635eSJerome Glisse 			up_write(&rdev->pm.mclk_lock);
2775f8f635eSJerome Glisse 			return;
2785f8f635eSJerome Glisse 		}
279ce8f5370SAlex Deucher 	}
28095f5a3acSAlex Deucher 
2815876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2825876dd24SMatthew Garrett 
283ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
284a782bca5SGustavo Padovan 		i = 0;
285a782bca5SGustavo Padovan 		drm_for_each_crtc(crtc, rdev->ddev) {
2862aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
287e0b34e38SMario Kleiner 				/* This can fail if a modeset is in progress */
288a782bca5SGustavo Padovan 				if (drm_crtc_vblank_get(crtc) == 0)
2892aba631cSMatthew Garrett 					rdev->pm.req_vblank |= (1 << i);
290e0b34e38SMario Kleiner 				else
291e0b34e38SMario Kleiner 					DRM_DEBUG_DRIVER("crtc %d no vblank, can glitch\n",
292e0b34e38SMario Kleiner 							 i);
2932aba631cSMatthew Garrett 			}
294a782bca5SGustavo Padovan 			i++;
2952aba631cSMatthew Garrett 		}
2962aba631cSMatthew Garrett 	}
2972aba631cSMatthew Garrett 
298ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2992aba631cSMatthew Garrett 
300ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
301a782bca5SGustavo Padovan 		i = 0;
302a782bca5SGustavo Padovan 		drm_for_each_crtc(crtc, rdev->ddev) {
3032aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
3042aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
305a782bca5SGustavo Padovan 				drm_crtc_vblank_put(crtc);
3062aba631cSMatthew Garrett 			}
307a782bca5SGustavo Padovan 			i++;
3082aba631cSMatthew Garrett 		}
3092aba631cSMatthew Garrett 	}
310a424816fSAlex Deucher 
311a424816fSAlex Deucher 	/* update display watermarks based on new power state */
312a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
313a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
314a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
315a424816fSAlex Deucher 
316ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
3172aba631cSMatthew Garrett 
318d6999bc7SChristian König 	mutex_unlock(&rdev->ring_lock);
319db7fce39SChristian König 	up_write(&rdev->pm.mclk_lock);
320a424816fSAlex Deucher }
321a424816fSAlex Deucher 
322f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
323f712d0c7SRafał Miłecki {
324f712d0c7SRafał Miłecki 	int i, j;
325f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
326f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
327f712d0c7SRafał Miłecki 
328d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
329f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
330f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
331d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
332f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
333f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
334d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tDefault");
335f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
336d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
337f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
338d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tSingle display only\n");
339d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
340f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
341f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
342f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
343eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
344f712d0c7SRafał Miłecki 						 j,
345eb2c27a0SAlex Deucher 						 clock_info->sclk * 10);
346f712d0c7SRafał Miłecki 			else
347eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
348f712d0c7SRafał Miłecki 						 j,
349f712d0c7SRafał Miłecki 						 clock_info->sclk * 10,
350f712d0c7SRafał Miłecki 						 clock_info->mclk * 10,
351eb2c27a0SAlex Deucher 						 clock_info->voltage.voltage);
352f712d0c7SRafał Miłecki 		}
353f712d0c7SRafał Miłecki 	}
354f712d0c7SRafał Miłecki }
355f712d0c7SRafał Miłecki 
356ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
357a424816fSAlex Deucher 				     struct device_attribute *attr,
358a424816fSAlex Deucher 				     char *buf)
359a424816fSAlex Deucher {
3603e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
361a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
362ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
363a424816fSAlex Deucher 
364a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
365ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
366ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
36712e27be8SDaniel J Blueman 			(cp == PM_PROFILE_MID) ? "mid" :
368ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
369a424816fSAlex Deucher }
370a424816fSAlex Deucher 
371ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
372a424816fSAlex Deucher 				     struct device_attribute *attr,
373a424816fSAlex Deucher 				     const char *buf,
374a424816fSAlex Deucher 				     size_t count)
375a424816fSAlex Deucher {
3763e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
377a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
378a424816fSAlex Deucher 
3794f2f2039SAlex Deucher 	/* Can't set profile when the card is off */
3804f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
3814f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
3824f2f2039SAlex Deucher 		return -EINVAL;
3834f2f2039SAlex Deucher 
384a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
385ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
386ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
387ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
388ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
389ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
390ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
391ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
392c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
393c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
394ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
395ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
396ce8f5370SAlex Deucher 		else {
3971783e4bfSThomas Renninger 			count = -EINVAL;
398ce8f5370SAlex Deucher 			goto fail;
399ce8f5370SAlex Deucher 		}
400ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
401ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
4021783e4bfSThomas Renninger 	} else
4031783e4bfSThomas Renninger 		count = -EINVAL;
4041783e4bfSThomas Renninger 
405ce8f5370SAlex Deucher fail:
406a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
407a424816fSAlex Deucher 
408a424816fSAlex Deucher 	return count;
409a424816fSAlex Deucher }
410a424816fSAlex Deucher 
411ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
412ce8f5370SAlex Deucher 				    struct device_attribute *attr,
413ce8f5370SAlex Deucher 				    char *buf)
41456278a8eSAlex Deucher {
4153e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
416ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
417ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
41856278a8eSAlex Deucher 
419ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
420da321c8aSAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" :
421da321c8aSAlex Deucher 			(pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
42256278a8eSAlex Deucher }
42356278a8eSAlex Deucher 
424ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
425ce8f5370SAlex Deucher 				    struct device_attribute *attr,
426ce8f5370SAlex Deucher 				    const char *buf,
427ce8f5370SAlex Deucher 				    size_t count)
428d0d6cb81SRafał Miłecki {
4293e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
430ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
431ce8f5370SAlex Deucher 
4324f2f2039SAlex Deucher 	/* Can't set method when the card is off */
4334f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
4344f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
4354f2f2039SAlex Deucher 		count = -EINVAL;
4364f2f2039SAlex Deucher 		goto fail;
4374f2f2039SAlex Deucher 	}
4384f2f2039SAlex Deucher 
439da321c8aSAlex Deucher 	/* we don't support the legacy modes with dpm */
440da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
441da321c8aSAlex Deucher 		count = -EINVAL;
442da321c8aSAlex Deucher 		goto fail;
443da321c8aSAlex Deucher 	}
444ce8f5370SAlex Deucher 
445ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
446ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
447ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
448ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
449ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
450ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
451ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
452ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
453ce8f5370SAlex Deucher 		/* disable dynpm */
454ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
455ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4563f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
457ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
45832c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
459ce8f5370SAlex Deucher 	} else {
4601783e4bfSThomas Renninger 		count = -EINVAL;
461ce8f5370SAlex Deucher 		goto fail;
462d0d6cb81SRafał Miłecki 	}
463ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
464ce8f5370SAlex Deucher fail:
465ce8f5370SAlex Deucher 	return count;
466ce8f5370SAlex Deucher }
467ce8f5370SAlex Deucher 
468da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev,
469da321c8aSAlex Deucher 				    struct device_attribute *attr,
470da321c8aSAlex Deucher 				    char *buf)
471da321c8aSAlex Deucher {
4723e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
473da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
474da321c8aSAlex Deucher 	enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
475da321c8aSAlex Deucher 
476da321c8aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
477da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
478da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
479da321c8aSAlex Deucher }
480da321c8aSAlex Deucher 
481da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev,
482da321c8aSAlex Deucher 				    struct device_attribute *attr,
483da321c8aSAlex Deucher 				    const char *buf,
484da321c8aSAlex Deucher 				    size_t count)
485da321c8aSAlex Deucher {
4863e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
487da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
488da321c8aSAlex Deucher 
489da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
490da321c8aSAlex Deucher 	if (strncmp("battery", buf, strlen("battery")) == 0)
491da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
492da321c8aSAlex Deucher 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
493da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
494da321c8aSAlex Deucher 	else if (strncmp("performance", buf, strlen("performance")) == 0)
495da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
496da321c8aSAlex Deucher 	else {
497da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
498da321c8aSAlex Deucher 		count = -EINVAL;
499da321c8aSAlex Deucher 		goto fail;
500da321c8aSAlex Deucher 	}
501da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
502b07a657eSPali Rohár 
503b07a657eSPali Rohár 	/* Can't set dpm state when the card is off */
504b07a657eSPali Rohár 	if (!(rdev->flags & RADEON_IS_PX) ||
505b07a657eSPali Rohár 	    (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
506da321c8aSAlex Deucher 		radeon_pm_compute_clocks(rdev);
507b07a657eSPali Rohár 
508da321c8aSAlex Deucher fail:
509da321c8aSAlex Deucher 	return count;
510da321c8aSAlex Deucher }
511da321c8aSAlex Deucher 
51270d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
51370d01a5eSAlex Deucher 						       struct device_attribute *attr,
51470d01a5eSAlex Deucher 						       char *buf)
51570d01a5eSAlex Deucher {
5163e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
51770d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
51870d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
51970d01a5eSAlex Deucher 
5204f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
5214f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
5224f2f2039SAlex Deucher 		return snprintf(buf, PAGE_SIZE, "off\n");
5234f2f2039SAlex Deucher 
52470d01a5eSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
52570d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
52670d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
52770d01a5eSAlex Deucher }
52870d01a5eSAlex Deucher 
52970d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
53070d01a5eSAlex Deucher 						       struct device_attribute *attr,
53170d01a5eSAlex Deucher 						       const char *buf,
53270d01a5eSAlex Deucher 						       size_t count)
53370d01a5eSAlex Deucher {
5343e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
53570d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
53670d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level;
53770d01a5eSAlex Deucher 	int ret = 0;
53870d01a5eSAlex Deucher 
5394f2f2039SAlex Deucher 	/* Can't force performance level when the card is off */
5404f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
5414f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
5424f2f2039SAlex Deucher 		return -EINVAL;
5434f2f2039SAlex Deucher 
54470d01a5eSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
54570d01a5eSAlex Deucher 	if (strncmp("low", buf, strlen("low")) == 0) {
54670d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_LOW;
54770d01a5eSAlex Deucher 	} else if (strncmp("high", buf, strlen("high")) == 0) {
54870d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_HIGH;
54970d01a5eSAlex Deucher 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
55070d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_AUTO;
55170d01a5eSAlex Deucher 	} else {
55270d01a5eSAlex Deucher 		count = -EINVAL;
55370d01a5eSAlex Deucher 		goto fail;
55470d01a5eSAlex Deucher 	}
55570d01a5eSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
5560a17af37SAlex Deucher 		if (rdev->pm.dpm.thermal_active) {
5570a17af37SAlex Deucher 			count = -EINVAL;
5580a17af37SAlex Deucher 			goto fail;
5590a17af37SAlex Deucher 		}
56070d01a5eSAlex Deucher 		ret = radeon_dpm_force_performance_level(rdev, level);
56170d01a5eSAlex Deucher 		if (ret)
56270d01a5eSAlex Deucher 			count = -EINVAL;
56370d01a5eSAlex Deucher 	}
56470d01a5eSAlex Deucher fail:
5650a17af37SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
5660a17af37SAlex Deucher 
56770d01a5eSAlex Deucher 	return count;
56870d01a5eSAlex Deucher }
56970d01a5eSAlex Deucher 
57099736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev,
57199736703SOleg Chernovskiy 					    struct device_attribute *attr,
57299736703SOleg Chernovskiy 					    char *buf)
57399736703SOleg Chernovskiy {
57499736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
57599736703SOleg Chernovskiy 	u32 pwm_mode = 0;
57699736703SOleg Chernovskiy 
57799736703SOleg Chernovskiy 	if (rdev->asic->dpm.fan_ctrl_get_mode)
57899736703SOleg Chernovskiy 		pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev);
57999736703SOleg Chernovskiy 
58099736703SOleg Chernovskiy 	/* never 0 (full-speed), fuse or smc-controlled always */
58199736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
58299736703SOleg Chernovskiy }
58399736703SOleg Chernovskiy 
58499736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev,
58599736703SOleg Chernovskiy 					    struct device_attribute *attr,
58699736703SOleg Chernovskiy 					    const char *buf,
58799736703SOleg Chernovskiy 					    size_t count)
58899736703SOleg Chernovskiy {
58999736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
59099736703SOleg Chernovskiy 	int err;
59199736703SOleg Chernovskiy 	int value;
59299736703SOleg Chernovskiy 
59399736703SOleg Chernovskiy 	if(!rdev->asic->dpm.fan_ctrl_set_mode)
59499736703SOleg Chernovskiy 		return -EINVAL;
59599736703SOleg Chernovskiy 
59699736703SOleg Chernovskiy 	err = kstrtoint(buf, 10, &value);
59799736703SOleg Chernovskiy 	if (err)
59899736703SOleg Chernovskiy 		return err;
59999736703SOleg Chernovskiy 
60099736703SOleg Chernovskiy 	switch (value) {
60199736703SOleg Chernovskiy 	case 1: /* manual, percent-based */
60299736703SOleg Chernovskiy 		rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC);
60399736703SOleg Chernovskiy 		break;
60499736703SOleg Chernovskiy 	default: /* disable */
60599736703SOleg Chernovskiy 		rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0);
60699736703SOleg Chernovskiy 		break;
60799736703SOleg Chernovskiy 	}
60899736703SOleg Chernovskiy 
60999736703SOleg Chernovskiy 	return count;
61099736703SOleg Chernovskiy }
61199736703SOleg Chernovskiy 
61299736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev,
61399736703SOleg Chernovskiy 					 struct device_attribute *attr,
61499736703SOleg Chernovskiy 					 char *buf)
61599736703SOleg Chernovskiy {
61699736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", 0);
61799736703SOleg Chernovskiy }
61899736703SOleg Chernovskiy 
61999736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev,
62099736703SOleg Chernovskiy 					 struct device_attribute *attr,
62199736703SOleg Chernovskiy 					 char *buf)
62299736703SOleg Chernovskiy {
623082452e1SAlex Deucher 	return sprintf(buf, "%i\n", 255);
62499736703SOleg Chernovskiy }
62599736703SOleg Chernovskiy 
62699736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1(struct device *dev,
62799736703SOleg Chernovskiy 				     struct device_attribute *attr,
62899736703SOleg Chernovskiy 				     const char *buf, size_t count)
62999736703SOleg Chernovskiy {
63099736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
63199736703SOleg Chernovskiy 	int err;
63299736703SOleg Chernovskiy 	u32 value;
63399736703SOleg Chernovskiy 
63499736703SOleg Chernovskiy 	err = kstrtou32(buf, 10, &value);
63599736703SOleg Chernovskiy 	if (err)
63699736703SOleg Chernovskiy 		return err;
63799736703SOleg Chernovskiy 
638082452e1SAlex Deucher 	value = (value * 100) / 255;
639082452e1SAlex Deucher 
64099736703SOleg Chernovskiy 	err = rdev->asic->dpm.set_fan_speed_percent(rdev, value);
64199736703SOleg Chernovskiy 	if (err)
64299736703SOleg Chernovskiy 		return err;
64399736703SOleg Chernovskiy 
64499736703SOleg Chernovskiy 	return count;
64599736703SOleg Chernovskiy }
64699736703SOleg Chernovskiy 
64799736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1(struct device *dev,
64899736703SOleg Chernovskiy 				     struct device_attribute *attr,
64999736703SOleg Chernovskiy 				     char *buf)
65099736703SOleg Chernovskiy {
65199736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
65299736703SOleg Chernovskiy 	int err;
65399736703SOleg Chernovskiy 	u32 speed;
65499736703SOleg Chernovskiy 
65599736703SOleg Chernovskiy 	err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed);
65699736703SOleg Chernovskiy 	if (err)
65799736703SOleg Chernovskiy 		return err;
65899736703SOleg Chernovskiy 
659082452e1SAlex Deucher 	speed = (speed * 255) / 100;
660082452e1SAlex Deucher 
66199736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", speed);
66299736703SOleg Chernovskiy }
66399736703SOleg Chernovskiy 
664ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
665ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
666da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
66770d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
66870d01a5eSAlex Deucher 		   radeon_get_dpm_forced_performance_level,
66970d01a5eSAlex Deucher 		   radeon_set_dpm_forced_performance_level);
670ce8f5370SAlex Deucher 
67121a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
67221a8122aSAlex Deucher 				      struct device_attribute *attr,
67321a8122aSAlex Deucher 				      char *buf)
67421a8122aSAlex Deucher {
675ec39f64bSGuenter Roeck 	struct radeon_device *rdev = dev_get_drvdata(dev);
6764f2f2039SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
67720d391d7SAlex Deucher 	int temp;
67821a8122aSAlex Deucher 
6794f2f2039SAlex Deucher 	/* Can't get temperature when the card is off */
6804f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
6814f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
6824f2f2039SAlex Deucher 		return -EINVAL;
6834f2f2039SAlex Deucher 
6846bd1c385SAlex Deucher 	if (rdev->asic->pm.get_temperature)
6856bd1c385SAlex Deucher 		temp = radeon_get_temperature(rdev);
6866bd1c385SAlex Deucher 	else
68721a8122aSAlex Deucher 		temp = 0;
68821a8122aSAlex Deucher 
68921a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
69021a8122aSAlex Deucher }
69121a8122aSAlex Deucher 
6926ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
6936ea4e84dSJean Delvare 					     struct device_attribute *attr,
6946ea4e84dSJean Delvare 					     char *buf)
6956ea4e84dSJean Delvare {
696e4158f1bSSergey Senozhatsky 	struct radeon_device *rdev = dev_get_drvdata(dev);
6976ea4e84dSJean Delvare 	int hyst = to_sensor_dev_attr(attr)->index;
6986ea4e84dSJean Delvare 	int temp;
6996ea4e84dSJean Delvare 
7006ea4e84dSJean Delvare 	if (hyst)
7016ea4e84dSJean Delvare 		temp = rdev->pm.dpm.thermal.min_temp;
7026ea4e84dSJean Delvare 	else
7036ea4e84dSJean Delvare 		temp = rdev->pm.dpm.thermal.max_temp;
7046ea4e84dSJean Delvare 
7056ea4e84dSJean Delvare 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
7066ea4e84dSJean Delvare }
7076ea4e84dSJean Delvare 
70821a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
7096ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
7106ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
71199736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0);
71299736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0);
71399736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0);
71499736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0);
71599736703SOleg Chernovskiy 
716052813d9SSandeep Raghuraman static ssize_t radeon_hwmon_show_sclk(struct device *dev,
717052813d9SSandeep Raghuraman 				      struct device_attribute *attr, char *buf)
718052813d9SSandeep Raghuraman {
719052813d9SSandeep Raghuraman 	struct radeon_device *rdev = dev_get_drvdata(dev);
720052813d9SSandeep Raghuraman 	struct drm_device *ddev = rdev->ddev;
721052813d9SSandeep Raghuraman 	u32 sclk = 0;
722052813d9SSandeep Raghuraman 
723052813d9SSandeep Raghuraman 	/* Can't get clock frequency when the card is off */
724052813d9SSandeep Raghuraman 	if ((rdev->flags & RADEON_IS_PX) &&
725052813d9SSandeep Raghuraman 	    (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
726052813d9SSandeep Raghuraman 		return -EINVAL;
727052813d9SSandeep Raghuraman 
728052813d9SSandeep Raghuraman 	if (rdev->asic->dpm.get_current_sclk)
729052813d9SSandeep Raghuraman 		sclk = radeon_dpm_get_current_sclk(rdev);
730052813d9SSandeep Raghuraman 
731052813d9SSandeep Raghuraman 	/* Value returned by dpm is in 10 KHz units, need to convert it into Hz
732052813d9SSandeep Raghuraman 	   for hwmon */
733052813d9SSandeep Raghuraman 	sclk *= 10000;
734052813d9SSandeep Raghuraman 
735052813d9SSandeep Raghuraman 	return snprintf(buf, PAGE_SIZE, "%u\n", sclk);
736052813d9SSandeep Raghuraman }
737052813d9SSandeep Raghuraman 
738052813d9SSandeep Raghuraman static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, radeon_hwmon_show_sclk, NULL,
739052813d9SSandeep Raghuraman 			  0);
740052813d9SSandeep Raghuraman 
741fddc611cSSandeep Raghuraman static ssize_t radeon_hwmon_show_vddc(struct device *dev,
742fddc611cSSandeep Raghuraman 				      struct device_attribute *attr, char *buf)
743fddc611cSSandeep Raghuraman {
744fddc611cSSandeep Raghuraman 	struct radeon_device *rdev = dev_get_drvdata(dev);
745fddc611cSSandeep Raghuraman 	struct drm_device *ddev = rdev->ddev;
746fddc611cSSandeep Raghuraman 	u16 vddc = 0;
747fddc611cSSandeep Raghuraman 
748fddc611cSSandeep Raghuraman 	/* Can't get vddc when the card is off */
749fddc611cSSandeep Raghuraman 	if ((rdev->flags & RADEON_IS_PX) &&
750fddc611cSSandeep Raghuraman 		(ddev->switch_power_state != DRM_SWITCH_POWER_ON))
751fddc611cSSandeep Raghuraman 		return -EINVAL;
752fddc611cSSandeep Raghuraman 
753fddc611cSSandeep Raghuraman 	if (rdev->asic->dpm.get_current_vddc)
754fddc611cSSandeep Raghuraman 		vddc = rdev->asic->dpm.get_current_vddc(rdev);
755fddc611cSSandeep Raghuraman 
756fddc611cSSandeep Raghuraman 	return snprintf(buf, PAGE_SIZE, "%u\n", vddc);
757fddc611cSSandeep Raghuraman }
758fddc611cSSandeep Raghuraman 
759fddc611cSSandeep Raghuraman static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, radeon_hwmon_show_vddc, NULL,
760fddc611cSSandeep Raghuraman 			  0);
76121a8122aSAlex Deucher 
76221a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
76321a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
7646ea4e84dSJean Delvare 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
7656ea4e84dSJean Delvare 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
76699736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1.dev_attr.attr,
76799736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
76899736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
76999736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
770052813d9SSandeep Raghuraman 	&sensor_dev_attr_freq1_input.dev_attr.attr,
771fddc611cSSandeep Raghuraman 	&sensor_dev_attr_in0_input.dev_attr.attr,
77221a8122aSAlex Deucher 	NULL
77321a8122aSAlex Deucher };
77421a8122aSAlex Deucher 
7756ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj,
7766ea4e84dSJean Delvare 					struct attribute *attr, int index)
7776ea4e84dSJean Delvare {
778e3837b00SGeliang Tang 	struct device *dev = kobj_to_dev(kobj);
779e4158f1bSSergey Senozhatsky 	struct radeon_device *rdev = dev_get_drvdata(dev);
78099736703SOleg Chernovskiy 	umode_t effective_mode = attr->mode;
7816ea4e84dSJean Delvare 
7822a7d44f4SAlex Deucher 	/* Skip attributes if DPM is not enabled */
7836ea4e84dSJean Delvare 	if (rdev->pm.pm_method != PM_METHOD_DPM &&
7846ea4e84dSJean Delvare 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
7852a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
7862a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
7872a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
7882a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
789052813d9SSandeep Raghuraman 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
790fddc611cSSandeep Raghuraman 	     attr == &sensor_dev_attr_freq1_input.dev_attr.attr ||
791fddc611cSSandeep Raghuraman 	     attr == &sensor_dev_attr_in0_input.dev_attr.attr))
792fddc611cSSandeep Raghuraman 		return 0;
793fddc611cSSandeep Raghuraman 
794fddc611cSSandeep Raghuraman 	/* Skip vddc attribute if get_current_vddc is not implemented */
795fddc611cSSandeep Raghuraman 	if(attr == &sensor_dev_attr_in0_input.dev_attr.attr &&
796fddc611cSSandeep Raghuraman 		!rdev->asic->dpm.get_current_vddc)
7976ea4e84dSJean Delvare 		return 0;
7986ea4e84dSJean Delvare 
79999736703SOleg Chernovskiy 	/* Skip fan attributes if fan is not present */
80099736703SOleg Chernovskiy 	if (rdev->pm.no_fan &&
80199736703SOleg Chernovskiy 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
80299736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
80399736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
80499736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
80599736703SOleg Chernovskiy 		return 0;
80699736703SOleg Chernovskiy 
80799736703SOleg Chernovskiy 	/* mask fan attributes if we have no bindings for this asic to expose */
80899736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.get_fan_speed_percent &&
80999736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
81099736703SOleg Chernovskiy 	    (!rdev->asic->dpm.fan_ctrl_get_mode &&
81199736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
81299736703SOleg Chernovskiy 		effective_mode &= ~S_IRUGO;
81399736703SOleg Chernovskiy 
81499736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.set_fan_speed_percent &&
81599736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
81699736703SOleg Chernovskiy 	    (!rdev->asic->dpm.fan_ctrl_set_mode &&
81799736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
81899736703SOleg Chernovskiy 		effective_mode &= ~S_IWUSR;
81999736703SOleg Chernovskiy 
82099736703SOleg Chernovskiy 	/* hide max/min values if we can't both query and manage the fan */
82199736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.set_fan_speed_percent &&
82299736703SOleg Chernovskiy 	     !rdev->asic->dpm.get_fan_speed_percent) &&
82399736703SOleg Chernovskiy 	    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
82499736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
82599736703SOleg Chernovskiy 		return 0;
82699736703SOleg Chernovskiy 
82799736703SOleg Chernovskiy 	return effective_mode;
8286ea4e84dSJean Delvare }
8296ea4e84dSJean Delvare 
83021a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
83121a8122aSAlex Deucher 	.attrs = hwmon_attributes,
8326ea4e84dSJean Delvare 	.is_visible = hwmon_attributes_visible,
83321a8122aSAlex Deucher };
83421a8122aSAlex Deucher 
835ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = {
836ec39f64bSGuenter Roeck 	&hwmon_attrgroup,
837ec39f64bSGuenter Roeck 	NULL
838ec39f64bSGuenter Roeck };
839ec39f64bSGuenter Roeck 
8400d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev)
84121a8122aSAlex Deucher {
8420d18abedSDan Carpenter 	int err = 0;
84321a8122aSAlex Deucher 
84421a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
84521a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
84621a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
84721a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
848457558edSAlex Deucher 	case THERMAL_TYPE_NI:
849e33df25fSAlex Deucher 	case THERMAL_TYPE_SUMO:
8501bd47d2eSAlex Deucher 	case THERMAL_TYPE_SI:
851286d9cc6SAlex Deucher 	case THERMAL_TYPE_CI:
852286d9cc6SAlex Deucher 	case THERMAL_TYPE_KV:
8536bd1c385SAlex Deucher 		if (rdev->asic->pm.get_temperature == NULL)
8545d7486c7SAlex Deucher 			return err;
855cb3e4e7cSAlex Deucher 		rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
856ec39f64bSGuenter Roeck 									   "radeon", rdev,
857ec39f64bSGuenter Roeck 									   hwmon_groups);
858cb3e4e7cSAlex Deucher 		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
859cb3e4e7cSAlex Deucher 			err = PTR_ERR(rdev->pm.int_hwmon_dev);
8600d18abedSDan Carpenter 			dev_err(rdev->dev,
8610d18abedSDan Carpenter 				"Unable to register hwmon device: %d\n", err);
8620d18abedSDan Carpenter 		}
86321a8122aSAlex Deucher 		break;
86421a8122aSAlex Deucher 	default:
86521a8122aSAlex Deucher 		break;
86621a8122aSAlex Deucher 	}
8670d18abedSDan Carpenter 
8680d18abedSDan Carpenter 	return err;
86921a8122aSAlex Deucher }
87021a8122aSAlex Deucher 
871cb3e4e7cSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev)
872cb3e4e7cSAlex Deucher {
873cb3e4e7cSAlex Deucher 	if (rdev->pm.int_hwmon_dev)
874cb3e4e7cSAlex Deucher 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
875cb3e4e7cSAlex Deucher }
876cb3e4e7cSAlex Deucher 
877da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work)
878da321c8aSAlex Deucher {
879da321c8aSAlex Deucher 	struct radeon_device *rdev =
880da321c8aSAlex Deucher 		container_of(work, struct radeon_device,
881da321c8aSAlex Deucher 			     pm.dpm.thermal.work);
882da321c8aSAlex Deucher 	/* switch to the thermal state */
883da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
884da321c8aSAlex Deucher 
885da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
886da321c8aSAlex Deucher 		return;
887da321c8aSAlex Deucher 
888da321c8aSAlex Deucher 	if (rdev->asic->pm.get_temperature) {
889da321c8aSAlex Deucher 		int temp = radeon_get_temperature(rdev);
890da321c8aSAlex Deucher 
891da321c8aSAlex Deucher 		if (temp < rdev->pm.dpm.thermal.min_temp)
892da321c8aSAlex Deucher 			/* switch back the user state */
893da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
894da321c8aSAlex Deucher 	} else {
895da321c8aSAlex Deucher 		if (rdev->pm.dpm.thermal.high_to_low)
896da321c8aSAlex Deucher 			/* switch back the user state */
897da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
898da321c8aSAlex Deucher 	}
89960320347SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
90060320347SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
90160320347SAlex Deucher 		rdev->pm.dpm.thermal_active = true;
90260320347SAlex Deucher 	else
90360320347SAlex Deucher 		rdev->pm.dpm.thermal_active = false;
90460320347SAlex Deucher 	rdev->pm.dpm.state = dpm_state;
90560320347SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
90660320347SAlex Deucher 
90760320347SAlex Deucher 	radeon_pm_compute_clocks(rdev);
908da321c8aSAlex Deucher }
909da321c8aSAlex Deucher 
9103899ca84SAlex Deucher static bool radeon_dpm_single_display(struct radeon_device *rdev)
911da321c8aSAlex Deucher {
91248783069SAlex Deucher 	bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
91348783069SAlex Deucher 		true : false;
91448783069SAlex Deucher 
91548783069SAlex Deucher 	/* check if the vblank period is too short to adjust the mclk */
91648783069SAlex Deucher 	if (single_display && rdev->asic->dpm.vblank_too_short) {
91748783069SAlex Deucher 		if (radeon_dpm_vblank_too_short(rdev))
91848783069SAlex Deucher 			single_display = false;
91948783069SAlex Deucher 	}
920da321c8aSAlex Deucher 
921951caa6aSAlex Deucher 	/* 120hz tends to be problematic even if they are under the
922951caa6aSAlex Deucher 	 * vblank limit.
923951caa6aSAlex Deucher 	 */
924951caa6aSAlex Deucher 	if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120))
925951caa6aSAlex Deucher 		single_display = false;
926951caa6aSAlex Deucher 
9273899ca84SAlex Deucher 	return single_display;
9283899ca84SAlex Deucher }
9293899ca84SAlex Deucher 
9303899ca84SAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
9313899ca84SAlex Deucher 						     enum radeon_pm_state_type dpm_state)
9323899ca84SAlex Deucher {
9333899ca84SAlex Deucher 	int i;
9343899ca84SAlex Deucher 	struct radeon_ps *ps;
9353899ca84SAlex Deucher 	u32 ui_class;
9363899ca84SAlex Deucher 	bool single_display = radeon_dpm_single_display(rdev);
9373899ca84SAlex Deucher 
938edcaa5b1SAlex Deucher 	/* certain older asics have a separare 3D performance state,
939edcaa5b1SAlex Deucher 	 * so try that first if the user selected performance
940edcaa5b1SAlex Deucher 	 */
941edcaa5b1SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
942edcaa5b1SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
943da321c8aSAlex Deucher 	/* balanced states don't exist at the moment */
944da321c8aSAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_BALANCED)
94553bf277bSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
946da321c8aSAlex Deucher 
947edcaa5b1SAlex Deucher restart_search:
948da321c8aSAlex Deucher 	/* Pick the best power state based on current conditions */
949da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
950da321c8aSAlex Deucher 		ps = &rdev->pm.dpm.ps[i];
951da321c8aSAlex Deucher 		ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
952da321c8aSAlex Deucher 		switch (dpm_state) {
953da321c8aSAlex Deucher 		/* user states */
954da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BATTERY:
955da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
956da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
95748783069SAlex Deucher 					if (single_display)
958da321c8aSAlex Deucher 						return ps;
959da321c8aSAlex Deucher 				} else
960da321c8aSAlex Deucher 					return ps;
961da321c8aSAlex Deucher 			}
962da321c8aSAlex Deucher 			break;
963da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BALANCED:
964da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
965da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
96648783069SAlex Deucher 					if (single_display)
967da321c8aSAlex Deucher 						return ps;
968da321c8aSAlex Deucher 				} else
969da321c8aSAlex Deucher 					return ps;
970da321c8aSAlex Deucher 			}
971da321c8aSAlex Deucher 			break;
972da321c8aSAlex Deucher 		case POWER_STATE_TYPE_PERFORMANCE:
973da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
974da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
97548783069SAlex Deucher 					if (single_display)
976da321c8aSAlex Deucher 						return ps;
977da321c8aSAlex Deucher 				} else
978da321c8aSAlex Deucher 					return ps;
979da321c8aSAlex Deucher 			}
980da321c8aSAlex Deucher 			break;
981da321c8aSAlex Deucher 		/* internal states */
982da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD:
983d4d3278cSAlex Deucher 			if (rdev->pm.dpm.uvd_ps)
984da321c8aSAlex Deucher 				return rdev->pm.dpm.uvd_ps;
985d4d3278cSAlex Deucher 			else
986d4d3278cSAlex Deucher 				break;
987da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_SD:
988da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
989da321c8aSAlex Deucher 				return ps;
990da321c8aSAlex Deucher 			break;
991da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD:
992da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
993da321c8aSAlex Deucher 				return ps;
994da321c8aSAlex Deucher 			break;
995da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
996da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
997da321c8aSAlex Deucher 				return ps;
998da321c8aSAlex Deucher 			break;
999da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1000da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1001da321c8aSAlex Deucher 				return ps;
1002da321c8aSAlex Deucher 			break;
1003da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_BOOT:
1004da321c8aSAlex Deucher 			return rdev->pm.dpm.boot_ps;
1005da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_THERMAL:
1006da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1007da321c8aSAlex Deucher 				return ps;
1008da321c8aSAlex Deucher 			break;
1009da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ACPI:
1010da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1011da321c8aSAlex Deucher 				return ps;
1012da321c8aSAlex Deucher 			break;
1013da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ULV:
1014da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1015da321c8aSAlex Deucher 				return ps;
1016da321c8aSAlex Deucher 			break;
1017edcaa5b1SAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_3DPERF:
1018edcaa5b1SAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1019edcaa5b1SAlex Deucher 				return ps;
1020edcaa5b1SAlex Deucher 			break;
1021da321c8aSAlex Deucher 		default:
1022da321c8aSAlex Deucher 			break;
1023da321c8aSAlex Deucher 		}
1024da321c8aSAlex Deucher 	}
1025da321c8aSAlex Deucher 	/* use a fallback state if we didn't match */
1026da321c8aSAlex Deucher 	switch (dpm_state) {
1027da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1028ce3537d5SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1029ce3537d5SAlex Deucher 		goto restart_search;
1030da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1031da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1032da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1033d4d3278cSAlex Deucher 		if (rdev->pm.dpm.uvd_ps) {
1034da321c8aSAlex Deucher 			return rdev->pm.dpm.uvd_ps;
1035d4d3278cSAlex Deucher 		} else {
1036d4d3278cSAlex Deucher 			dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1037d4d3278cSAlex Deucher 			goto restart_search;
1038d4d3278cSAlex Deucher 		}
1039da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
1040da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1041da321c8aSAlex Deucher 		goto restart_search;
1042da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_ACPI:
1043da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_BATTERY;
1044da321c8aSAlex Deucher 		goto restart_search;
1045da321c8aSAlex Deucher 	case POWER_STATE_TYPE_BATTERY:
1046edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_BALANCED:
1047edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_3DPERF:
1048da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1049da321c8aSAlex Deucher 		goto restart_search;
1050da321c8aSAlex Deucher 	default:
1051da321c8aSAlex Deucher 		break;
1052da321c8aSAlex Deucher 	}
1053da321c8aSAlex Deucher 
1054da321c8aSAlex Deucher 	return NULL;
1055da321c8aSAlex Deucher }
1056da321c8aSAlex Deucher 
1057da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
1058da321c8aSAlex Deucher {
1059da321c8aSAlex Deucher 	int i;
1060da321c8aSAlex Deucher 	struct radeon_ps *ps;
1061da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state;
106284dd1928SAlex Deucher 	int ret;
10633899ca84SAlex Deucher 	bool single_display = radeon_dpm_single_display(rdev);
1064da321c8aSAlex Deucher 
1065da321c8aSAlex Deucher 	/* if dpm init failed */
1066da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
1067da321c8aSAlex Deucher 		return;
1068da321c8aSAlex Deucher 
1069da321c8aSAlex Deucher 	if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
1070da321c8aSAlex Deucher 		/* add other state override checks here */
10718a227555SAlex Deucher 		if ((!rdev->pm.dpm.thermal_active) &&
10728a227555SAlex Deucher 		    (!rdev->pm.dpm.uvd_active))
1073da321c8aSAlex Deucher 			rdev->pm.dpm.state = rdev->pm.dpm.user_state;
1074da321c8aSAlex Deucher 	}
1075da321c8aSAlex Deucher 	dpm_state = rdev->pm.dpm.state;
1076da321c8aSAlex Deucher 
1077da321c8aSAlex Deucher 	ps = radeon_dpm_pick_power_state(rdev, dpm_state);
1078da321c8aSAlex Deucher 	if (ps)
107989c9bc56SAlex Deucher 		rdev->pm.dpm.requested_ps = ps;
1080da321c8aSAlex Deucher 	else
1081da321c8aSAlex Deucher 		return;
1082da321c8aSAlex Deucher 
1083d22b7e40SAlex Deucher 	/* no need to reprogram if nothing changed unless we are on BTC+ */
1084da321c8aSAlex Deucher 	if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
1085b62d628bSAlex Deucher 		/* vce just modifies an existing state so force a change */
1086b62d628bSAlex Deucher 		if (ps->vce_active != rdev->pm.dpm.vce_active)
1087b62d628bSAlex Deucher 			goto force;
10883899ca84SAlex Deucher 		/* user has made a display change (such as timing) */
10893899ca84SAlex Deucher 		if (rdev->pm.dpm.single_display != single_display)
10903899ca84SAlex Deucher 			goto force;
1091d22b7e40SAlex Deucher 		if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
1092d22b7e40SAlex Deucher 			/* for pre-BTC and APUs if the num crtcs changed but state is the same,
1093d22b7e40SAlex Deucher 			 * all we need to do is update the display configuration.
1094d22b7e40SAlex Deucher 			 */
1095da321c8aSAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
1096d22b7e40SAlex Deucher 				/* update display watermarks based on new power state */
1097da321c8aSAlex Deucher 				radeon_bandwidth_update(rdev);
1098da321c8aSAlex Deucher 				/* update displays */
1099da321c8aSAlex Deucher 				radeon_dpm_display_configuration_changed(rdev);
1100da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1101da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1102da321c8aSAlex Deucher 			}
1103da321c8aSAlex Deucher 			return;
1104d22b7e40SAlex Deucher 		} else {
1105d22b7e40SAlex Deucher 			/* for BTC+ if the num crtcs hasn't changed and state is the same,
1106d22b7e40SAlex Deucher 			 * nothing to do, if the num crtcs is > 1 and state is the same,
1107d22b7e40SAlex Deucher 			 * update display configuration.
1108d22b7e40SAlex Deucher 			 */
1109d22b7e40SAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs ==
1110d22b7e40SAlex Deucher 			    rdev->pm.dpm.current_active_crtcs) {
1111d22b7e40SAlex Deucher 				return;
1112d22b7e40SAlex Deucher 			} else {
1113d22b7e40SAlex Deucher 				if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
1114d22b7e40SAlex Deucher 				    (rdev->pm.dpm.new_active_crtc_count > 1)) {
1115d22b7e40SAlex Deucher 					/* update display watermarks based on new power state */
1116d22b7e40SAlex Deucher 					radeon_bandwidth_update(rdev);
1117d22b7e40SAlex Deucher 					/* update displays */
1118d22b7e40SAlex Deucher 					radeon_dpm_display_configuration_changed(rdev);
1119d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1120d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1121d22b7e40SAlex Deucher 					return;
1122d22b7e40SAlex Deucher 				}
1123d22b7e40SAlex Deucher 			}
1124d22b7e40SAlex Deucher 		}
1125da321c8aSAlex Deucher 	}
1126da321c8aSAlex Deucher 
1127b62d628bSAlex Deucher force:
1128033a37dfSAlex Deucher 	if (radeon_dpm == 1) {
1129da321c8aSAlex Deucher 		printk("switching from power state:\n");
1130da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
1131da321c8aSAlex Deucher 		printk("switching to power state:\n");
1132da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
1133033a37dfSAlex Deucher 	}
1134b62d628bSAlex Deucher 
1135da321c8aSAlex Deucher 	down_write(&rdev->pm.mclk_lock);
1136da321c8aSAlex Deucher 	mutex_lock(&rdev->ring_lock);
1137da321c8aSAlex Deucher 
1138b62d628bSAlex Deucher 	/* update whether vce is active */
1139b62d628bSAlex Deucher 	ps->vce_active = rdev->pm.dpm.vce_active;
1140b62d628bSAlex Deucher 
114184dd1928SAlex Deucher 	ret = radeon_dpm_pre_set_power_state(rdev);
114284dd1928SAlex Deucher 	if (ret)
114384dd1928SAlex Deucher 		goto done;
114484dd1928SAlex Deucher 
1145da321c8aSAlex Deucher 	/* update display watermarks based on new power state */
1146da321c8aSAlex Deucher 	radeon_bandwidth_update(rdev);
1147d74e766eSAlex Deucher 	/* update displays */
1148d74e766eSAlex Deucher 	radeon_dpm_display_configuration_changed(rdev);
1149da321c8aSAlex Deucher 
1150da321c8aSAlex Deucher 	/* wait for the rings to drain */
1151da321c8aSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1152da321c8aSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
1153da321c8aSAlex Deucher 		if (ring->ready)
115437615527SChristian König 			radeon_fence_wait_empty(rdev, i);
1155da321c8aSAlex Deucher 	}
1156da321c8aSAlex Deucher 
1157da321c8aSAlex Deucher 	/* program the new power state */
1158da321c8aSAlex Deucher 	radeon_dpm_set_power_state(rdev);
1159da321c8aSAlex Deucher 
1160da321c8aSAlex Deucher 	/* update current power state */
1161da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
1162da321c8aSAlex Deucher 
116384dd1928SAlex Deucher 	radeon_dpm_post_set_power_state(rdev);
116484dd1928SAlex Deucher 
11655e031d9fSAlex Deucher 	rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
11665e031d9fSAlex Deucher 	rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
11675e031d9fSAlex Deucher 	rdev->pm.dpm.single_display = single_display;
11685e031d9fSAlex Deucher 
11691cd8b21aSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
117014ac88afSAlex Deucher 		if (rdev->pm.dpm.thermal_active) {
117114ac88afSAlex Deucher 			enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
117260320347SAlex Deucher 			/* force low perf level for thermal */
117360320347SAlex Deucher 			radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
117414ac88afSAlex Deucher 			/* save the user's level */
117514ac88afSAlex Deucher 			rdev->pm.dpm.forced_level = level;
117614ac88afSAlex Deucher 		} else {
117714ac88afSAlex Deucher 			/* otherwise, user selected level */
117814ac88afSAlex Deucher 			radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
117914ac88afSAlex Deucher 		}
118060320347SAlex Deucher 	}
118160320347SAlex Deucher 
118284dd1928SAlex Deucher done:
1183da321c8aSAlex Deucher 	mutex_unlock(&rdev->ring_lock);
1184da321c8aSAlex Deucher 	up_write(&rdev->pm.mclk_lock);
1185da321c8aSAlex Deucher }
1186da321c8aSAlex Deucher 
1187ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
1188ce3537d5SAlex Deucher {
1189ce3537d5SAlex Deucher 	enum radeon_pm_state_type dpm_state;
1190ce3537d5SAlex Deucher 
11919e9d9762SAlex Deucher 	if (rdev->asic->dpm.powergate_uvd) {
11929e9d9762SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
11938158eb9eSChristian König 		/* don't powergate anything if we
11948158eb9eSChristian König 		   have active but pause streams */
11958158eb9eSChristian König 		enable |= rdev->pm.dpm.sd > 0;
11968158eb9eSChristian König 		enable |= rdev->pm.dpm.hd > 0;
11979e9d9762SAlex Deucher 		/* enable/disable UVD */
11989e9d9762SAlex Deucher 		radeon_dpm_powergate_uvd(rdev, !enable);
11999e9d9762SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
12009e9d9762SAlex Deucher 	} else {
1201ce3537d5SAlex Deucher 		if (enable) {
1202ce3537d5SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1203ce3537d5SAlex Deucher 			rdev->pm.dpm.uvd_active = true;
12040690a229SAlex Deucher 			/* disable this for now */
12050690a229SAlex Deucher #if 0
1206ce3537d5SAlex Deucher 			if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
1207ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
1208ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
1209ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1210ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
1211ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1212ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
1213ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
1214ce3537d5SAlex Deucher 			else
12150690a229SAlex Deucher #endif
1216ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
1217ce3537d5SAlex Deucher 			rdev->pm.dpm.state = dpm_state;
1218ce3537d5SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
1219ce3537d5SAlex Deucher 		} else {
1220ce3537d5SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1221ce3537d5SAlex Deucher 			rdev->pm.dpm.uvd_active = false;
1222ce3537d5SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
1223ce3537d5SAlex Deucher 		}
1224ce3537d5SAlex Deucher 
1225ce3537d5SAlex Deucher 		radeon_pm_compute_clocks(rdev);
1226ce3537d5SAlex Deucher 	}
12279e9d9762SAlex Deucher }
1228ce3537d5SAlex Deucher 
122903afe6f6SAlex Deucher void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
123003afe6f6SAlex Deucher {
123103afe6f6SAlex Deucher 	if (enable) {
123203afe6f6SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
123303afe6f6SAlex Deucher 		rdev->pm.dpm.vce_active = true;
123403afe6f6SAlex Deucher 		/* XXX select vce level based on ring/task */
123503afe6f6SAlex Deucher 		rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
123603afe6f6SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
123703afe6f6SAlex Deucher 	} else {
123803afe6f6SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
123903afe6f6SAlex Deucher 		rdev->pm.dpm.vce_active = false;
124003afe6f6SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
124103afe6f6SAlex Deucher 	}
124203afe6f6SAlex Deucher 
124303afe6f6SAlex Deucher 	radeon_pm_compute_clocks(rdev);
124403afe6f6SAlex Deucher }
124503afe6f6SAlex Deucher 
1246da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev)
1247ce8f5370SAlex Deucher {
1248ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
12493f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
12503f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
12513f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
12523f53eb6fSRafael J. Wysocki 	}
1253ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
125432c87fcaSTejun Heo 
125532c87fcaSTejun Heo 	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
1256ce8f5370SAlex Deucher }
1257ce8f5370SAlex Deucher 
1258da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
1259da321c8aSAlex Deucher {
1260da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1261da321c8aSAlex Deucher 	/* disable dpm */
1262da321c8aSAlex Deucher 	radeon_dpm_disable(rdev);
1263da321c8aSAlex Deucher 	/* reset the power state */
1264da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1265da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = false;
1266da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1267da321c8aSAlex Deucher }
1268da321c8aSAlex Deucher 
1269da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
1270da321c8aSAlex Deucher {
1271da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1272da321c8aSAlex Deucher 		radeon_pm_suspend_dpm(rdev);
1273da321c8aSAlex Deucher 	else
1274da321c8aSAlex Deucher 		radeon_pm_suspend_old(rdev);
1275da321c8aSAlex Deucher }
1276da321c8aSAlex Deucher 
1277da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev)
1278ce8f5370SAlex Deucher {
1279ed18a360SAlex Deucher 	/* set up the default clocks if the MC ucode is loaded */
12802e3b3b10SAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
128136099186SAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
12822e3b3b10SAlex Deucher 	    rdev->mc_fw) {
1283ed18a360SAlex Deucher 		if (rdev->pm.default_vddc)
12848a83ec5eSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
12858a83ec5eSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
12862feea49aSAlex Deucher 		if (rdev->pm.default_vddci)
12872feea49aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
12882feea49aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1289ed18a360SAlex Deucher 		if (rdev->pm.default_sclk)
1290ed18a360SAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1291ed18a360SAlex Deucher 		if (rdev->pm.default_mclk)
1292ed18a360SAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1293ed18a360SAlex Deucher 	}
1294f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
1295f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1296f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1297f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
12989ace9f7bSAlex Deucher 	rdev->pm.current_sclk = rdev->pm.default_sclk;
12999ace9f7bSAlex Deucher 	rdev->pm.current_mclk = rdev->pm.default_mclk;
130037016951SMichel Dänzer 	if (rdev->pm.power_state) {
13014d60173fSAlex Deucher 		rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
13022feea49aSAlex Deucher 		rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
130337016951SMichel Dänzer 	}
13043f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
13053f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
13063f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
130732c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
13083f53eb6fSRafael J. Wysocki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
13093f53eb6fSRafael J. Wysocki 	}
1310f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1311ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
1312d0d6cb81SRafał Miłecki }
1313d0d6cb81SRafał Miłecki 
1314da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev)
13157433874eSRafał Miłecki {
131626481fb1SDave Airlie 	int ret;
13170d18abedSDan Carpenter 
1318da321c8aSAlex Deucher 	/* asic init will reset to the boot state */
1319da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1320da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1321da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1322da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1323da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1324e14cd2bbSAlex Deucher 	if (ret)
1325e14cd2bbSAlex Deucher 		goto dpm_resume_fail;
1326e14cd2bbSAlex Deucher 	rdev->pm.dpm_enabled = true;
1327e14cd2bbSAlex Deucher 	return;
1328e14cd2bbSAlex Deucher 
1329e14cd2bbSAlex Deucher dpm_resume_fail:
1330da321c8aSAlex Deucher 	DRM_ERROR("radeon: dpm resume failed\n");
1331da321c8aSAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
133236099186SAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
1333da321c8aSAlex Deucher 	    rdev->mc_fw) {
1334da321c8aSAlex Deucher 		if (rdev->pm.default_vddc)
1335da321c8aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1336da321c8aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1337da321c8aSAlex Deucher 		if (rdev->pm.default_vddci)
1338da321c8aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1339da321c8aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1340da321c8aSAlex Deucher 		if (rdev->pm.default_sclk)
1341da321c8aSAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1342da321c8aSAlex Deucher 		if (rdev->pm.default_mclk)
1343da321c8aSAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1344da321c8aSAlex Deucher 	}
1345da321c8aSAlex Deucher }
1346da321c8aSAlex Deucher 
1347da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
1348da321c8aSAlex Deucher {
1349da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1350da321c8aSAlex Deucher 		radeon_pm_resume_dpm(rdev);
1351da321c8aSAlex Deucher 	else
1352da321c8aSAlex Deucher 		radeon_pm_resume_old(rdev);
1353da321c8aSAlex Deucher }
1354da321c8aSAlex Deucher 
1355da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev)
1356da321c8aSAlex Deucher {
1357da321c8aSAlex Deucher 	int ret;
1358da321c8aSAlex Deucher 
1359f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
1360ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1361ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1362ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
1363ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
13649ace9f7bSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
13659ace9f7bSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1366f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1367f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
136821a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1369c913e23aSRafał Miłecki 
137056278a8eSAlex Deucher 	if (rdev->bios) {
137156278a8eSAlex Deucher 		if (rdev->is_atom_bios)
137256278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
137356278a8eSAlex Deucher 		else
137456278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
1375f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
1376ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
1377ed18a360SAlex Deucher 		/* set up the default clocks if the MC ucode is loaded */
13782e3b3b10SAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
137936099186SAlex Deucher 		    (rdev->family <= CHIP_CAYMAN) &&
13802e3b3b10SAlex Deucher 		    rdev->mc_fw) {
1381ed18a360SAlex Deucher 			if (rdev->pm.default_vddc)
13828a83ec5eSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
13838a83ec5eSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
13844639dd21SAlex Deucher 			if (rdev->pm.default_vddci)
13854639dd21SAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
13864639dd21SAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1387ed18a360SAlex Deucher 			if (rdev->pm.default_sclk)
1388ed18a360SAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1389ed18a360SAlex Deucher 			if (rdev->pm.default_mclk)
1390ed18a360SAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1391ed18a360SAlex Deucher 		}
139256278a8eSAlex Deucher 	}
139356278a8eSAlex Deucher 
139421a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
13950d18abedSDan Carpenter 	ret = radeon_hwmon_init(rdev);
13960d18abedSDan Carpenter 	if (ret)
13970d18abedSDan Carpenter 		return ret;
139832c87fcaSTejun Heo 
139932c87fcaSTejun Heo 	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
140032c87fcaSTejun Heo 
1401ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
14027433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
1403c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
14047433874eSRafał Miłecki 		}
14057433874eSRafał Miłecki 
1406c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
1407ce8f5370SAlex Deucher 	}
1408c913e23aSRafał Miłecki 
14097433874eSRafał Miłecki 	return 0;
14107433874eSRafał Miłecki }
14117433874eSRafał Miłecki 
1412da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1413da321c8aSAlex Deucher {
1414da321c8aSAlex Deucher 	int i;
1415da321c8aSAlex Deucher 
1416da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1417da321c8aSAlex Deucher 		printk("== power state %d ==\n", i);
1418da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1419da321c8aSAlex Deucher 	}
1420da321c8aSAlex Deucher }
1421da321c8aSAlex Deucher 
1422da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev)
1423da321c8aSAlex Deucher {
1424da321c8aSAlex Deucher 	int ret;
1425da321c8aSAlex Deucher 
14261cd8b21aSAlex Deucher 	/* default to balanced state */
1427edcaa5b1SAlex Deucher 	rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1428edcaa5b1SAlex Deucher 	rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
14291cd8b21aSAlex Deucher 	rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
1430da321c8aSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
1431da321c8aSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1432da321c8aSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1433da321c8aSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
1434da321c8aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1435da321c8aSAlex Deucher 
1436da321c8aSAlex Deucher 	if (rdev->bios && rdev->is_atom_bios)
1437da321c8aSAlex Deucher 		radeon_atombios_get_power_modes(rdev);
1438da321c8aSAlex Deucher 	else
1439da321c8aSAlex Deucher 		return -EINVAL;
1440da321c8aSAlex Deucher 
1441da321c8aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
1442da321c8aSAlex Deucher 	ret = radeon_hwmon_init(rdev);
1443da321c8aSAlex Deucher 	if (ret)
1444da321c8aSAlex Deucher 		return ret;
1445da321c8aSAlex Deucher 
1446da321c8aSAlex Deucher 	INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1447da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1448da321c8aSAlex Deucher 	radeon_dpm_init(rdev);
1449da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1450033a37dfSAlex Deucher 	if (radeon_dpm == 1)
1451da321c8aSAlex Deucher 		radeon_dpm_print_power_states(rdev);
1452da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1453da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1454da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1455e14cd2bbSAlex Deucher 	if (ret)
1456e14cd2bbSAlex Deucher 		goto dpm_failed;
1457da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = true;
1458da321c8aSAlex Deucher 
14591316b792SAlex Deucher 	if (radeon_debugfs_pm_init(rdev)) {
14601316b792SAlex Deucher 		DRM_ERROR("Failed to register debugfs file for dpm!\n");
14611316b792SAlex Deucher 	}
14621316b792SAlex Deucher 
1463da321c8aSAlex Deucher 	DRM_INFO("radeon: dpm initialized\n");
1464da321c8aSAlex Deucher 
1465da321c8aSAlex Deucher 	return 0;
1466e14cd2bbSAlex Deucher 
1467e14cd2bbSAlex Deucher dpm_failed:
1468e14cd2bbSAlex Deucher 	rdev->pm.dpm_enabled = false;
1469e14cd2bbSAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
1470e14cd2bbSAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
1471e14cd2bbSAlex Deucher 	    rdev->mc_fw) {
1472e14cd2bbSAlex Deucher 		if (rdev->pm.default_vddc)
1473e14cd2bbSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1474e14cd2bbSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1475e14cd2bbSAlex Deucher 		if (rdev->pm.default_vddci)
1476e14cd2bbSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1477e14cd2bbSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1478e14cd2bbSAlex Deucher 		if (rdev->pm.default_sclk)
1479e14cd2bbSAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1480e14cd2bbSAlex Deucher 		if (rdev->pm.default_mclk)
1481e14cd2bbSAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1482e14cd2bbSAlex Deucher 	}
1483e14cd2bbSAlex Deucher 	DRM_ERROR("radeon: dpm initialization failed\n");
1484e14cd2bbSAlex Deucher 	return ret;
1485da321c8aSAlex Deucher }
1486da321c8aSAlex Deucher 
14874369a69eSAlex Deucher struct radeon_dpm_quirk {
14884369a69eSAlex Deucher 	u32 chip_vendor;
14894369a69eSAlex Deucher 	u32 chip_device;
14904369a69eSAlex Deucher 	u32 subsys_vendor;
14914369a69eSAlex Deucher 	u32 subsys_device;
14924369a69eSAlex Deucher };
14934369a69eSAlex Deucher 
14944369a69eSAlex Deucher /* cards with dpm stability problems */
14954369a69eSAlex Deucher static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = {
14964369a69eSAlex Deucher 	/* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */
14974369a69eSAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 },
14984369a69eSAlex Deucher 	/* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */
14994369a69eSAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 },
15004369a69eSAlex Deucher 	{ 0, 0, 0, 0 },
15014369a69eSAlex Deucher };
15024369a69eSAlex Deucher 
1503da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev)
1504da321c8aSAlex Deucher {
15054369a69eSAlex Deucher 	struct radeon_dpm_quirk *p = radeon_dpm_quirk_list;
15064369a69eSAlex Deucher 	bool disable_dpm = false;
15074369a69eSAlex Deucher 
15084369a69eSAlex Deucher 	/* Apply dpm quirks */
15094369a69eSAlex Deucher 	while (p && p->chip_device != 0) {
15104369a69eSAlex Deucher 		if (rdev->pdev->vendor == p->chip_vendor &&
15114369a69eSAlex Deucher 		    rdev->pdev->device == p->chip_device &&
15124369a69eSAlex Deucher 		    rdev->pdev->subsystem_vendor == p->subsys_vendor &&
15134369a69eSAlex Deucher 		    rdev->pdev->subsystem_device == p->subsys_device) {
15144369a69eSAlex Deucher 			disable_dpm = true;
15154369a69eSAlex Deucher 			break;
15164369a69eSAlex Deucher 		}
15174369a69eSAlex Deucher 		++p;
15184369a69eSAlex Deucher 	}
15194369a69eSAlex Deucher 
1520da321c8aSAlex Deucher 	/* enable dpm on rv6xx+ */
1521da321c8aSAlex Deucher 	switch (rdev->family) {
15224a6369e9SAlex Deucher 	case CHIP_RV610:
15234a6369e9SAlex Deucher 	case CHIP_RV630:
15244a6369e9SAlex Deucher 	case CHIP_RV620:
15254a6369e9SAlex Deucher 	case CHIP_RV635:
15264a6369e9SAlex Deucher 	case CHIP_RV670:
15279d67006eSAlex Deucher 	case CHIP_RS780:
15289d67006eSAlex Deucher 	case CHIP_RS880:
152976e6dcecSAlex Deucher 	case CHIP_RV770:
15308a53fa23SAlex Deucher 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
1531761bfb99SAlex Deucher 		if (!rdev->rlc_fw)
1532761bfb99SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15338a53fa23SAlex Deucher 		else if ((rdev->family >= CHIP_RV770) &&
15348a53fa23SAlex Deucher 			 (!(rdev->flags & RADEON_IS_IGP)) &&
15358a53fa23SAlex Deucher 			 (!rdev->smc_fw))
15368a53fa23SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1537761bfb99SAlex Deucher 		else if (radeon_dpm == 1)
15389d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
15399d67006eSAlex Deucher 		else
15409d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15419d67006eSAlex Deucher 		break;
1542ab70b1ddSAlex Deucher 	case CHIP_RV730:
1543ab70b1ddSAlex Deucher 	case CHIP_RV710:
1544ab70b1ddSAlex Deucher 	case CHIP_RV740:
154559f7a2f2SAlex Deucher 	case CHIP_CEDAR:
154659f7a2f2SAlex Deucher 	case CHIP_REDWOOD:
154759f7a2f2SAlex Deucher 	case CHIP_JUNIPER:
154859f7a2f2SAlex Deucher 	case CHIP_CYPRESS:
154959f7a2f2SAlex Deucher 	case CHIP_HEMLOCK:
15505a16f761SAlex Deucher 	case CHIP_PALM:
15515a16f761SAlex Deucher 	case CHIP_SUMO:
15525a16f761SAlex Deucher 	case CHIP_SUMO2:
1553c08abf11SAlex Deucher 	case CHIP_BARTS:
1554c08abf11SAlex Deucher 	case CHIP_TURKS:
1555c08abf11SAlex Deucher 	case CHIP_CAICOS:
15568f500af4SAlex Deucher 	case CHIP_CAYMAN:
15573a118989SAlex Deucher 	case CHIP_ARUBA:
155868bc7785SAlex Deucher 	case CHIP_TAHITI:
155968bc7785SAlex Deucher 	case CHIP_PITCAIRN:
156068bc7785SAlex Deucher 	case CHIP_VERDE:
156168bc7785SAlex Deucher 	case CHIP_OLAND:
156268bc7785SAlex Deucher 	case CHIP_HAINAN:
15634f22dde3SAlex Deucher 	case CHIP_BONAIRE:
1564e308b1d3SAlex Deucher 	case CHIP_KABINI:
1565e308b1d3SAlex Deucher 	case CHIP_KAVERI:
15664f22dde3SAlex Deucher 	case CHIP_HAWAII:
15677d032a4bSSamuel Li 	case CHIP_MULLINS:
15685a16f761SAlex Deucher 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
15695a16f761SAlex Deucher 		if (!rdev->rlc_fw)
15705a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15715a16f761SAlex Deucher 		else if ((rdev->family >= CHIP_RV770) &&
15725a16f761SAlex Deucher 			 (!(rdev->flags & RADEON_IS_IGP)) &&
15735a16f761SAlex Deucher 			 (!rdev->smc_fw))
15745a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15754369a69eSAlex Deucher 		else if (disable_dpm && (radeon_dpm == -1))
15764369a69eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15775a16f761SAlex Deucher 		else if (radeon_dpm == 0)
15785a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15795a16f761SAlex Deucher 		else
15805a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
15815a16f761SAlex Deucher 		break;
1582da321c8aSAlex Deucher 	default:
1583da321c8aSAlex Deucher 		/* default to profile method */
1584da321c8aSAlex Deucher 		rdev->pm.pm_method = PM_METHOD_PROFILE;
1585da321c8aSAlex Deucher 		break;
1586da321c8aSAlex Deucher 	}
1587da321c8aSAlex Deucher 
1588da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1589da321c8aSAlex Deucher 		return radeon_pm_init_dpm(rdev);
1590da321c8aSAlex Deucher 	else
1591da321c8aSAlex Deucher 		return radeon_pm_init_old(rdev);
1592da321c8aSAlex Deucher }
1593da321c8aSAlex Deucher 
1594914a8987SAlex Deucher int radeon_pm_late_init(struct radeon_device *rdev)
1595914a8987SAlex Deucher {
1596914a8987SAlex Deucher 	int ret = 0;
1597914a8987SAlex Deucher 
1598914a8987SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
159951a4726bSAlex Deucher 		if (rdev->pm.dpm_enabled) {
160049abb266SAlex Deucher 			if (!rdev->pm.sysfs_initialized) {
160151a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
160251a4726bSAlex Deucher 				if (ret)
160351a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for dpm state\n");
160451a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
160551a4726bSAlex Deucher 				if (ret)
160651a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for dpm state\n");
160751a4726bSAlex Deucher 				/* XXX: these are noops for dpm but are here for backwards compat */
160851a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_profile);
160951a4726bSAlex Deucher 				if (ret)
161051a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for power profile\n");
161151a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_method);
161251a4726bSAlex Deucher 				if (ret)
161351a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for power method\n");
161449abb266SAlex Deucher 				rdev->pm.sysfs_initialized = true;
161549abb266SAlex Deucher 			}
161651a4726bSAlex Deucher 
1617914a8987SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1618914a8987SAlex Deucher 			ret = radeon_dpm_late_enable(rdev);
1619914a8987SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
162051a4726bSAlex Deucher 			if (ret) {
162151a4726bSAlex Deucher 				rdev->pm.dpm_enabled = false;
162251a4726bSAlex Deucher 				DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
162351a4726bSAlex Deucher 			} else {
162451a4726bSAlex Deucher 				/* set the dpm state for PX since there won't be
162551a4726bSAlex Deucher 				 * a modeset to call this.
162651a4726bSAlex Deucher 				 */
162751a4726bSAlex Deucher 				radeon_pm_compute_clocks(rdev);
162851a4726bSAlex Deucher 			}
162951a4726bSAlex Deucher 		}
163051a4726bSAlex Deucher 	} else {
163149abb266SAlex Deucher 		if ((rdev->pm.num_power_states > 1) &&
163249abb266SAlex Deucher 		    (!rdev->pm.sysfs_initialized)) {
163351a4726bSAlex Deucher 			/* where's the best place to put these? */
163451a4726bSAlex Deucher 			ret = device_create_file(rdev->dev, &dev_attr_power_profile);
163551a4726bSAlex Deucher 			if (ret)
163651a4726bSAlex Deucher 				DRM_ERROR("failed to create device file for power profile\n");
163751a4726bSAlex Deucher 			ret = device_create_file(rdev->dev, &dev_attr_power_method);
163851a4726bSAlex Deucher 			if (ret)
163951a4726bSAlex Deucher 				DRM_ERROR("failed to create device file for power method\n");
164049abb266SAlex Deucher 			if (!ret)
164149abb266SAlex Deucher 				rdev->pm.sysfs_initialized = true;
164251a4726bSAlex Deucher 		}
1643914a8987SAlex Deucher 	}
1644914a8987SAlex Deucher 	return ret;
1645914a8987SAlex Deucher }
1646914a8987SAlex Deucher 
1647da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev)
164829fb52caSAlex Deucher {
1649ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1650a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1651ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1652ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
1653ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
1654ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1655ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1656ce8f5370SAlex Deucher 			/* reset default clocks */
1657ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1658ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1659ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
166058e21dffSAlex Deucher 		}
1661ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
166232c87fcaSTejun Heo 
166332c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
166458e21dffSAlex Deucher 
1665ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1666ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1667ce8f5370SAlex Deucher 	}
1668a424816fSAlex Deucher 
1669cb3e4e7cSAlex Deucher 	radeon_hwmon_fini(rdev);
16700975b162SAlex Deucher 	kfree(rdev->pm.power_state);
167129fb52caSAlex Deucher }
167229fb52caSAlex Deucher 
1673da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1674da321c8aSAlex Deucher {
1675da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1676da321c8aSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1677da321c8aSAlex Deucher 		radeon_dpm_disable(rdev);
1678da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
1679da321c8aSAlex Deucher 
1680da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
168170d01a5eSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1682da321c8aSAlex Deucher 		/* XXX backwards compat */
1683da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1684da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1685da321c8aSAlex Deucher 	}
1686da321c8aSAlex Deucher 	radeon_dpm_fini(rdev);
1687da321c8aSAlex Deucher 
1688cb3e4e7cSAlex Deucher 	radeon_hwmon_fini(rdev);
1689da321c8aSAlex Deucher 	kfree(rdev->pm.power_state);
1690da321c8aSAlex Deucher }
1691da321c8aSAlex Deucher 
1692da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
1693da321c8aSAlex Deucher {
1694da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1695da321c8aSAlex Deucher 		radeon_pm_fini_dpm(rdev);
1696da321c8aSAlex Deucher 	else
1697da321c8aSAlex Deucher 		radeon_pm_fini_old(rdev);
1698da321c8aSAlex Deucher }
1699da321c8aSAlex Deucher 
1700da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
1701c913e23aSRafał Miłecki {
1702c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
1703a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
1704c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
1705c913e23aSRafał Miłecki 
1706ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
1707ce8f5370SAlex Deucher 		return;
1708ce8f5370SAlex Deucher 
1709c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1710c913e23aSRafał Miłecki 
1711c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
1712a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
17133ed9a335SAlex Deucher 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1714a48b9b4eSAlex Deucher 		list_for_each_entry(crtc,
1715a48b9b4eSAlex Deucher 				    &ddev->mode_config.crtc_list, head) {
1716a48b9b4eSAlex Deucher 			radeon_crtc = to_radeon_crtc(crtc);
1717a48b9b4eSAlex Deucher 			if (radeon_crtc->enabled) {
1718c913e23aSRafał Miłecki 				rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1719a48b9b4eSAlex Deucher 				rdev->pm.active_crtc_count++;
1720c913e23aSRafał Miłecki 			}
1721c913e23aSRafał Miłecki 		}
17223ed9a335SAlex Deucher 	}
1723c913e23aSRafał Miłecki 
1724ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1725ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
1726ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
1727ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1728ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1729a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
1730ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1731ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1732c913e23aSRafał Miłecki 
1733ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1734ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1735ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1736ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1737c913e23aSRafał Miłecki 
1738d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
1739c913e23aSRafał Miłecki 				}
1740a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
1741c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
1742c913e23aSRafał Miłecki 
1743ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1744ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1745ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1746ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1747ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1748c913e23aSRafał Miłecki 
174932c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1750c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1751ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1752ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
175332c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1754c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1755d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
1756c913e23aSRafał Miłecki 				}
1757a48b9b4eSAlex Deucher 			} else { /* count == 0 */
1758ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1759ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1760c913e23aSRafał Miłecki 
1761ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1762ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1763ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1764ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1765ce8f5370SAlex Deucher 				}
1766ce8f5370SAlex Deucher 			}
176773a6d3fcSRafał Miłecki 		}
1768c913e23aSRafał Miłecki 	}
1769c913e23aSRafał Miłecki 
1770c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
1771c913e23aSRafał Miłecki }
1772c913e23aSRafał Miłecki 
1773da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1774da321c8aSAlex Deucher {
1775da321c8aSAlex Deucher 	struct drm_device *ddev = rdev->ddev;
1776da321c8aSAlex Deucher 	struct drm_crtc *crtc;
1777da321c8aSAlex Deucher 	struct radeon_crtc *radeon_crtc;
1778da321c8aSAlex Deucher 
17796c7bcceaSAlex Deucher 	if (!rdev->pm.dpm_enabled)
17806c7bcceaSAlex Deucher 		return;
17816c7bcceaSAlex Deucher 
1782da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1783da321c8aSAlex Deucher 
17845ca302f7SAlex Deucher 	/* update active crtc counts */
1785da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtcs = 0;
1786da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtc_count = 0;
17873ed9a335SAlex Deucher 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1788da321c8aSAlex Deucher 		list_for_each_entry(crtc,
1789da321c8aSAlex Deucher 				    &ddev->mode_config.crtc_list, head) {
1790da321c8aSAlex Deucher 			radeon_crtc = to_radeon_crtc(crtc);
1791da321c8aSAlex Deucher 			if (crtc->enabled) {
1792da321c8aSAlex Deucher 				rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1793da321c8aSAlex Deucher 				rdev->pm.dpm.new_active_crtc_count++;
1794da321c8aSAlex Deucher 			}
1795da321c8aSAlex Deucher 		}
17963ed9a335SAlex Deucher 	}
1797da321c8aSAlex Deucher 
17985ca302f7SAlex Deucher 	/* update battery/ac status */
17995ca302f7SAlex Deucher 	if (power_supply_is_system_supplied() > 0)
18005ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = true;
18015ca302f7SAlex Deucher 	else
18025ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = false;
18035ca302f7SAlex Deucher 
1804da321c8aSAlex Deucher 	radeon_dpm_change_power_state_locked(rdev);
1805da321c8aSAlex Deucher 
1806da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
18078a227555SAlex Deucher 
1808da321c8aSAlex Deucher }
1809da321c8aSAlex Deucher 
1810da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev)
1811da321c8aSAlex Deucher {
1812da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1813da321c8aSAlex Deucher 		radeon_pm_compute_clocks_dpm(rdev);
1814da321c8aSAlex Deucher 	else
1815da321c8aSAlex Deucher 		radeon_pm_compute_clocks_old(rdev);
1816da321c8aSAlex Deucher }
1817da321c8aSAlex Deucher 
1818ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
1819f735261bSDave Airlie {
182075fa0b08SMario Kleiner 	int  crtc, vpos, hpos, vbl_status;
1821f735261bSDave Airlie 	bool in_vbl = true;
1822f735261bSDave Airlie 
182375fa0b08SMario Kleiner 	/* Iterate over all active crtc's. All crtc's must be in vblank,
182475fa0b08SMario Kleiner 	 * otherwise return in_vbl == false.
182575fa0b08SMario Kleiner 	 */
182675fa0b08SMario Kleiner 	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
182775fa0b08SMario Kleiner 		if (rdev->pm.active_crtcs & (1 << crtc)) {
18285b5561b3SMario Kleiner 			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev,
18295b5561b3SMario Kleiner 								crtc,
18305b5561b3SMario Kleiner 								USE_REAL_VBLANKSTART,
18313bb403bfSVille Syrjälä 								&vpos, &hpos, NULL, NULL,
18323bb403bfSVille Syrjälä 								&rdev->mode_info.crtcs[crtc]->base.hwmode);
1833f5a80209SMario Kleiner 			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
18343d3cbd84SDaniel Vetter 			    !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK))
1835f735261bSDave Airlie 				in_vbl = false;
1836f735261bSDave Airlie 		}
1837f735261bSDave Airlie 	}
1838f81f2024SMatthew Garrett 
1839f81f2024SMatthew Garrett 	return in_vbl;
1840f81f2024SMatthew Garrett }
1841f81f2024SMatthew Garrett 
1842ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
1843f81f2024SMatthew Garrett {
1844f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
1845f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
1846f81f2024SMatthew Garrett 
1847fbd62354SWambui Karuga 	if (!in_vbl)
1848d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
1849bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
1850f735261bSDave Airlie 	return in_vbl;
1851f735261bSDave Airlie }
1852c913e23aSRafał Miłecki 
1853ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
1854c913e23aSRafał Miłecki {
1855c913e23aSRafał Miłecki 	struct radeon_device *rdev;
1856d9932a32SMatthew Garrett 	int resched;
1857c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
1858ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
1859c913e23aSRafał Miłecki 
1860d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1861c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1862ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1863c913e23aSRafał Miłecki 		int not_processed = 0;
18647465280cSAlex Deucher 		int i;
1865c913e23aSRafał Miłecki 
18667465280cSAlex Deucher 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
18670ec0612aSAlex Deucher 			struct radeon_ring *ring = &rdev->ring[i];
18680ec0612aSAlex Deucher 
18690ec0612aSAlex Deucher 			if (ring->ready) {
187047492a23SChristian König 				not_processed += radeon_fence_count_emitted(rdev, i);
18717465280cSAlex Deucher 				if (not_processed >= 3)
18727465280cSAlex Deucher 					break;
18737465280cSAlex Deucher 			}
18740ec0612aSAlex Deucher 		}
1875c913e23aSRafał Miłecki 
1876c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
1877ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1878ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1879ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1880ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
1881ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1882ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
1883ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1884c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1885c913e23aSRafał Miłecki 			}
1886c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
1887ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1888ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1889ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1890ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
1891ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1892ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
1893ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1894c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1895c913e23aSRafał Miłecki 			}
1896c913e23aSRafał Miłecki 		}
1897c913e23aSRafał Miłecki 
1898d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
1899d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
1900d7311171SAlex Deucher 		 */
1901ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1902ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
1903ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
1904ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1905c913e23aSRafał Miłecki 		}
1906c913e23aSRafał Miłecki 
190732c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1908c913e23aSRafał Miłecki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1909c913e23aSRafał Miłecki 	}
19103f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
19113f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
19123f53eb6fSRafael J. Wysocki }
1913c913e23aSRafał Miłecki 
19147433874eSRafał Miłecki /*
19157433874eSRafał Miłecki  * Debugfs info
19167433874eSRafał Miłecki  */
19177433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
19187433874eSRafał Miłecki 
19197433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
19207433874eSRafał Miłecki {
19217433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
19227433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
19237433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
19244f2f2039SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
19257433874eSRafał Miłecki 
19264f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
19274f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
19284f2f2039SAlex Deucher 		seq_printf(m, "PX asic powered off\n");
19294f2f2039SAlex Deucher 	} else if (rdev->pm.dpm_enabled) {
19301316b792SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
19311316b792SAlex Deucher 		if (rdev->asic->dpm.debugfs_print_current_performance_level)
19321316b792SAlex Deucher 			radeon_dpm_debugfs_print_current_performance_level(rdev, m);
19331316b792SAlex Deucher 		else
193471375929SAlex Deucher 			seq_printf(m, "Debugfs support not implemented for this asic\n");
19351316b792SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
19361316b792SAlex Deucher 	} else {
19379ace9f7bSAlex Deucher 		seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1938bf05d998SAlex Deucher 		/* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1939bf05d998SAlex Deucher 		if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1940bf05d998SAlex Deucher 			seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1941bf05d998SAlex Deucher 		else
19426234077dSRafał Miłecki 			seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
19439ace9f7bSAlex Deucher 		seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1944798bcf73SAlex Deucher 		if (rdev->asic->pm.get_memory_clock)
19456234077dSRafał Miłecki 			seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
19460fcbe947SRafał Miłecki 		if (rdev->pm.current_vddc)
19470fcbe947SRafał Miłecki 			seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1948798bcf73SAlex Deucher 		if (rdev->asic->pm.get_pcie_lanes)
1949aa5120d2SRafał Miłecki 			seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
19501316b792SAlex Deucher 	}
19517433874eSRafał Miłecki 
19527433874eSRafał Miłecki 	return 0;
19537433874eSRafał Miłecki }
19547433874eSRafał Miłecki 
19557433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
19567433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
19577433874eSRafał Miłecki };
19587433874eSRafał Miłecki #endif
19597433874eSRafał Miłecki 
1960c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
19617433874eSRafał Miłecki {
19627433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
19637433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
19647433874eSRafał Miłecki #else
19657433874eSRafał Miłecki 	return 0;
19667433874eSRafał Miłecki #endif
19677433874eSRafał Miłecki }
1968