17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 237433874eSRafał Miłecki #include "drmP.h" 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 267433874eSRafał Miłecki 27c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 28c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 2973a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 302031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200 31c913e23aSRafał Miłecki 32c913e23aSRafał Miłecki static void radeon_pm_set_clocks_locked(struct radeon_device *rdev); 33c913e23aSRafał Miłecki static void radeon_pm_set_clocks(struct radeon_device *rdev); 34c913e23aSRafał Miłecki static void radeon_pm_idle_work_handler(struct work_struct *work); 35c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 36c913e23aSRafał Miłecki 37*a424816fSAlex Deucher static void radeon_pm_set_power_mode_static_locked(struct radeon_device *rdev) 38*a424816fSAlex Deucher { 39*a424816fSAlex Deucher mutex_lock(&rdev->cp.mutex); 40*a424816fSAlex Deucher 41*a424816fSAlex Deucher /* wait for GPU idle */ 42*a424816fSAlex Deucher rdev->pm.gui_idle = false; 43*a424816fSAlex Deucher rdev->irq.gui_idle = true; 44*a424816fSAlex Deucher radeon_irq_set(rdev); 45*a424816fSAlex Deucher wait_event_interruptible_timeout( 46*a424816fSAlex Deucher rdev->irq.idle_queue, rdev->pm.gui_idle, 47*a424816fSAlex Deucher msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT)); 48*a424816fSAlex Deucher rdev->irq.gui_idle = false; 49*a424816fSAlex Deucher radeon_irq_set(rdev); 50*a424816fSAlex Deucher 51*a424816fSAlex Deucher radeon_set_power_state(rdev, true); 52*a424816fSAlex Deucher 53*a424816fSAlex Deucher /* update display watermarks based on new power state */ 54*a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 55*a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 56*a424816fSAlex Deucher radeon_bandwidth_update(rdev); 57*a424816fSAlex Deucher 58*a424816fSAlex Deucher mutex_unlock(&rdev->cp.mutex); 59*a424816fSAlex Deucher } 60*a424816fSAlex Deucher 61*a424816fSAlex Deucher static ssize_t radeon_get_power_state_static(struct device *dev, 62*a424816fSAlex Deucher struct device_attribute *attr, 63*a424816fSAlex Deucher char *buf) 64*a424816fSAlex Deucher { 65*a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 66*a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 67*a424816fSAlex Deucher 68*a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index, 69*a424816fSAlex Deucher rdev->pm.current_clock_mode_index); 70*a424816fSAlex Deucher } 71*a424816fSAlex Deucher 72*a424816fSAlex Deucher static ssize_t radeon_set_power_state_static(struct device *dev, 73*a424816fSAlex Deucher struct device_attribute *attr, 74*a424816fSAlex Deucher const char *buf, 75*a424816fSAlex Deucher size_t count) 76*a424816fSAlex Deucher { 77*a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 78*a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 79*a424816fSAlex Deucher int ps, cm; 80*a424816fSAlex Deucher 81*a424816fSAlex Deucher if (sscanf(buf, "%u.%u", &ps, &cm) != 2) { 82*a424816fSAlex Deucher DRM_ERROR("Invalid power state!\n"); 83*a424816fSAlex Deucher return count; 84*a424816fSAlex Deucher } 85*a424816fSAlex Deucher 86*a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 87*a424816fSAlex Deucher if ((ps >= 0) && (ps < rdev->pm.num_power_states) && 88*a424816fSAlex Deucher (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) { 89*a424816fSAlex Deucher if ((rdev->pm.active_crtc_count > 1) && 90*a424816fSAlex Deucher (rdev->pm.power_state[ps].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)) { 91*a424816fSAlex Deucher DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm); 92*a424816fSAlex Deucher } else { 93*a424816fSAlex Deucher /* disable dynpm */ 94*a424816fSAlex Deucher rdev->pm.state = PM_STATE_DISABLED; 95*a424816fSAlex Deucher rdev->pm.planned_action = PM_ACTION_NONE; 96*a424816fSAlex Deucher rdev->pm.requested_power_state_index = ps; 97*a424816fSAlex Deucher rdev->pm.requested_clock_mode_index = cm; 98*a424816fSAlex Deucher radeon_pm_set_power_mode_static_locked(rdev); 99*a424816fSAlex Deucher } 100*a424816fSAlex Deucher } else 101*a424816fSAlex Deucher DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm); 102*a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 103*a424816fSAlex Deucher 104*a424816fSAlex Deucher return count; 105*a424816fSAlex Deucher } 106*a424816fSAlex Deucher 107*a424816fSAlex Deucher static ssize_t radeon_get_dynpm(struct device *dev, 108*a424816fSAlex Deucher struct device_attribute *attr, 109*a424816fSAlex Deucher char *buf) 110*a424816fSAlex Deucher { 111*a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 112*a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 113*a424816fSAlex Deucher 114*a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 115*a424816fSAlex Deucher (rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled"); 116*a424816fSAlex Deucher } 117*a424816fSAlex Deucher 118*a424816fSAlex Deucher static ssize_t radeon_set_dynpm(struct device *dev, 119*a424816fSAlex Deucher struct device_attribute *attr, 120*a424816fSAlex Deucher const char *buf, 121*a424816fSAlex Deucher size_t count) 122*a424816fSAlex Deucher { 123*a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 124*a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 125*a424816fSAlex Deucher int tmp = simple_strtoul(buf, NULL, 10); 126*a424816fSAlex Deucher 127*a424816fSAlex Deucher if (tmp == 0) { 128*a424816fSAlex Deucher /* update power mode info */ 129*a424816fSAlex Deucher radeon_pm_compute_clocks(rdev); 130*a424816fSAlex Deucher /* disable dynpm */ 131*a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 132*a424816fSAlex Deucher rdev->pm.state = PM_STATE_DISABLED; 133*a424816fSAlex Deucher rdev->pm.planned_action = PM_ACTION_NONE; 134*a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 135*a424816fSAlex Deucher DRM_INFO("radeon: dynamic power management disabled\n"); 136*a424816fSAlex Deucher } else if (tmp == 1) { 137*a424816fSAlex Deucher if (rdev->pm.num_power_states > 1) { 138*a424816fSAlex Deucher /* enable dynpm */ 139*a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 140*a424816fSAlex Deucher rdev->pm.state = PM_STATE_PAUSED; 141*a424816fSAlex Deucher rdev->pm.planned_action = PM_ACTION_DEFAULT; 142*a424816fSAlex Deucher radeon_get_power_state(rdev, rdev->pm.planned_action); 143*a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 144*a424816fSAlex Deucher /* update power mode info */ 145*a424816fSAlex Deucher radeon_pm_compute_clocks(rdev); 146*a424816fSAlex Deucher DRM_INFO("radeon: dynamic power management enabled\n"); 147*a424816fSAlex Deucher } else 148*a424816fSAlex Deucher DRM_ERROR("dynpm not valid on this system\n"); 149*a424816fSAlex Deucher } else 150*a424816fSAlex Deucher DRM_ERROR("Invalid setting: %d\n", tmp); 151*a424816fSAlex Deucher 152*a424816fSAlex Deucher return count; 153*a424816fSAlex Deucher } 154*a424816fSAlex Deucher 155*a424816fSAlex Deucher static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static); 156*a424816fSAlex Deucher static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm); 157*a424816fSAlex Deucher 158*a424816fSAlex Deucher 159c913e23aSRafał Miłecki static const char *pm_state_names[4] = { 160c913e23aSRafał Miłecki "PM_STATE_DISABLED", 161c913e23aSRafał Miłecki "PM_STATE_MINIMUM", 162c913e23aSRafał Miłecki "PM_STATE_PAUSED", 163c913e23aSRafał Miłecki "PM_STATE_ACTIVE" 164c913e23aSRafał Miłecki }; 1657433874eSRafał Miłecki 1660ec0e74fSAlex Deucher static const char *pm_state_types[5] = { 167d91eeb78SAlex Deucher "", 1680ec0e74fSAlex Deucher "Powersave", 1690ec0e74fSAlex Deucher "Battery", 1700ec0e74fSAlex Deucher "Balanced", 1710ec0e74fSAlex Deucher "Performance", 1720ec0e74fSAlex Deucher }; 1730ec0e74fSAlex Deucher 17456278a8eSAlex Deucher static void radeon_print_power_mode_info(struct radeon_device *rdev) 17556278a8eSAlex Deucher { 17656278a8eSAlex Deucher int i, j; 17756278a8eSAlex Deucher bool is_default; 17856278a8eSAlex Deucher 17956278a8eSAlex Deucher DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states); 18056278a8eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 181a48b9b4eSAlex Deucher if (rdev->pm.default_power_state_index == i) 18256278a8eSAlex Deucher is_default = true; 18356278a8eSAlex Deucher else 18456278a8eSAlex Deucher is_default = false; 1850ec0e74fSAlex Deucher DRM_INFO("State %d %s %s\n", i, 1860ec0e74fSAlex Deucher pm_state_types[rdev->pm.power_state[i].type], 1870ec0e74fSAlex Deucher is_default ? "(default)" : ""); 18856278a8eSAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 18979daedc9SAlex Deucher DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes); 190a48b9b4eSAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY) 191a48b9b4eSAlex Deucher DRM_INFO("\tSingle display only\n"); 19256278a8eSAlex Deucher DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes); 19356278a8eSAlex Deucher for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) { 19456278a8eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) 19556278a8eSAlex Deucher DRM_INFO("\t\t%d engine: %d\n", 19656278a8eSAlex Deucher j, 19756278a8eSAlex Deucher rdev->pm.power_state[i].clock_info[j].sclk * 10); 19856278a8eSAlex Deucher else 19956278a8eSAlex Deucher DRM_INFO("\t\t%d engine/memory: %d/%d\n", 20056278a8eSAlex Deucher j, 20156278a8eSAlex Deucher rdev->pm.power_state[i].clock_info[j].sclk * 10, 20256278a8eSAlex Deucher rdev->pm.power_state[i].clock_info[j].mclk * 10); 20356278a8eSAlex Deucher } 20456278a8eSAlex Deucher } 20556278a8eSAlex Deucher } 20656278a8eSAlex Deucher 207bae6b562SAlex Deucher void radeon_sync_with_vblank(struct radeon_device *rdev) 208d0d6cb81SRafał Miłecki { 209d0d6cb81SRafał Miłecki if (rdev->pm.active_crtcs) { 210d0d6cb81SRafał Miłecki rdev->pm.vblank_sync = false; 211d0d6cb81SRafał Miłecki wait_event_timeout( 212d0d6cb81SRafał Miłecki rdev->irq.vblank_queue, rdev->pm.vblank_sync, 213d0d6cb81SRafał Miłecki msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 214d0d6cb81SRafał Miłecki } 215d0d6cb81SRafał Miłecki } 216d0d6cb81SRafał Miłecki 2177433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev) 2187433874eSRafał Miłecki { 219c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_DISABLED; 220c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_NONE; 221a48b9b4eSAlex Deucher rdev->pm.can_upclock = true; 222a48b9b4eSAlex Deucher rdev->pm.can_downclock = true; 223c913e23aSRafał Miłecki 22456278a8eSAlex Deucher if (rdev->bios) { 22556278a8eSAlex Deucher if (rdev->is_atom_bios) 22656278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 22756278a8eSAlex Deucher else 22856278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 22956278a8eSAlex Deucher radeon_print_power_mode_info(rdev); 23056278a8eSAlex Deucher } 23156278a8eSAlex Deucher 2327433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 233c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 2347433874eSRafał Miłecki } 2357433874eSRafał Miłecki 236*a424816fSAlex Deucher /* where's the best place to put this? */ 237*a424816fSAlex Deucher device_create_file(rdev->dev, &dev_attr_power_state); 238*a424816fSAlex Deucher device_create_file(rdev->dev, &dev_attr_dynpm); 239*a424816fSAlex Deucher 240c913e23aSRafał Miłecki INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler); 241c913e23aSRafał Miłecki 24290c39059SAlex Deucher if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) { 243c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_PAUSED; 244c913e23aSRafał Miłecki DRM_INFO("radeon: dynamic power management enabled\n"); 245c913e23aSRafał Miłecki } 246c913e23aSRafał Miłecki 247c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 248c913e23aSRafał Miłecki 2497433874eSRafał Miłecki return 0; 2507433874eSRafał Miłecki } 2517433874eSRafał Miłecki 25229fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 25329fb52caSAlex Deucher { 25458e21dffSAlex Deucher if (rdev->pm.state != PM_STATE_DISABLED) { 25558e21dffSAlex Deucher /* cancel work */ 25658e21dffSAlex Deucher cancel_delayed_work_sync(&rdev->pm.idle_work); 25758e21dffSAlex Deucher /* reset default clocks */ 25858e21dffSAlex Deucher rdev->pm.state = PM_STATE_DISABLED; 25958e21dffSAlex Deucher rdev->pm.planned_action = PM_ACTION_DEFAULT; 26058e21dffSAlex Deucher radeon_pm_set_clocks(rdev); 261*a424816fSAlex Deucher } else if ((rdev->pm.current_power_state_index != 262*a424816fSAlex Deucher rdev->pm.default_power_state_index) || 263*a424816fSAlex Deucher (rdev->pm.current_clock_mode_index != 0)) { 264*a424816fSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 265*a424816fSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 266*a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 267*a424816fSAlex Deucher radeon_pm_set_power_mode_static_locked(rdev); 268*a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 26958e21dffSAlex Deucher } 27058e21dffSAlex Deucher 271*a424816fSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_state); 272*a424816fSAlex Deucher device_remove_file(rdev->dev, &dev_attr_dynpm); 273*a424816fSAlex Deucher 27429fb52caSAlex Deucher if (rdev->pm.i2c_bus) 27529fb52caSAlex Deucher radeon_i2c_destroy(rdev->pm.i2c_bus); 27629fb52caSAlex Deucher } 27729fb52caSAlex Deucher 278c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev) 279c913e23aSRafał Miłecki { 280c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 281a48b9b4eSAlex Deucher struct drm_crtc *crtc; 282c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 283c913e23aSRafał Miłecki 284c913e23aSRafał Miłecki if (rdev->pm.state == PM_STATE_DISABLED) 285c913e23aSRafał Miłecki return; 286c913e23aSRafał Miłecki 287c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 288c913e23aSRafał Miłecki 289c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 290a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 291a48b9b4eSAlex Deucher list_for_each_entry(crtc, 292a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 293a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 294a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 295c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 296a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 297c913e23aSRafał Miłecki } 298c913e23aSRafał Miłecki } 299c913e23aSRafał Miłecki 300a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 301c913e23aSRafał Miłecki if (rdev->pm.state == PM_STATE_ACTIVE) { 302c913e23aSRafał Miłecki cancel_delayed_work(&rdev->pm.idle_work); 303c913e23aSRafał Miłecki 304c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_PAUSED; 305c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_UPCLOCK; 306c913e23aSRafał Miłecki radeon_pm_set_clocks(rdev); 307c913e23aSRafał Miłecki 308c913e23aSRafał Miłecki DRM_DEBUG("radeon: dynamic power management deactivated\n"); 309c913e23aSRafał Miłecki } 310a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 311c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 312c913e23aSRafał Miłecki 313c913e23aSRafał Miłecki if (rdev->pm.state == PM_STATE_MINIMUM) { 314c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_ACTIVE; 315c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_UPCLOCK; 31673a6d3fcSRafał Miłecki radeon_pm_set_clocks(rdev); 317c913e23aSRafał Miłecki 318c913e23aSRafał Miłecki queue_delayed_work(rdev->wq, &rdev->pm.idle_work, 319c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 320a48b9b4eSAlex Deucher } else if (rdev->pm.state == PM_STATE_PAUSED) { 321c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_ACTIVE; 322c913e23aSRafał Miłecki queue_delayed_work(rdev->wq, &rdev->pm.idle_work, 323c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 324c913e23aSRafał Miłecki DRM_DEBUG("radeon: dynamic power management activated\n"); 325c913e23aSRafał Miłecki } 326a48b9b4eSAlex Deucher } else { /* count == 0 */ 327c913e23aSRafał Miłecki if (rdev->pm.state != PM_STATE_MINIMUM) { 328c913e23aSRafał Miłecki cancel_delayed_work(&rdev->pm.idle_work); 329c913e23aSRafał Miłecki 330c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_MINIMUM; 331c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_MINIMUM; 33273a6d3fcSRafał Miłecki radeon_pm_set_clocks(rdev); 33373a6d3fcSRafał Miłecki } 334c913e23aSRafał Miłecki } 335c913e23aSRafał Miłecki 336c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 337c913e23aSRafał Miłecki } 338c913e23aSRafał Miłecki 339bae6b562SAlex Deucher bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 340f735261bSDave Airlie { 341bae6b562SAlex Deucher u32 stat_crtc = 0; 342f735261bSDave Airlie bool in_vbl = true; 343f735261bSDave Airlie 344bae6b562SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 345f735261bSDave Airlie if (rdev->pm.active_crtcs & (1 << 0)) { 346bae6b562SAlex Deucher stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET); 347bae6b562SAlex Deucher if (!(stat_crtc & 1)) 348f735261bSDave Airlie in_vbl = false; 349f735261bSDave Airlie } 350f735261bSDave Airlie if (rdev->pm.active_crtcs & (1 << 1)) { 351bae6b562SAlex Deucher stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET); 352bae6b562SAlex Deucher if (!(stat_crtc & 1)) 353bae6b562SAlex Deucher in_vbl = false; 354bae6b562SAlex Deucher } 355bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 2)) { 356bae6b562SAlex Deucher stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET); 357bae6b562SAlex Deucher if (!(stat_crtc & 1)) 358bae6b562SAlex Deucher in_vbl = false; 359bae6b562SAlex Deucher } 360bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 3)) { 361bae6b562SAlex Deucher stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET); 362bae6b562SAlex Deucher if (!(stat_crtc & 1)) 363bae6b562SAlex Deucher in_vbl = false; 364bae6b562SAlex Deucher } 365bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 4)) { 366bae6b562SAlex Deucher stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET); 367bae6b562SAlex Deucher if (!(stat_crtc & 1)) 368bae6b562SAlex Deucher in_vbl = false; 369bae6b562SAlex Deucher } 370bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 5)) { 371bae6b562SAlex Deucher stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET); 372bae6b562SAlex Deucher if (!(stat_crtc & 1)) 373bae6b562SAlex Deucher in_vbl = false; 374bae6b562SAlex Deucher } 375bae6b562SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 376bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 0)) { 377bae6b562SAlex Deucher stat_crtc = RREG32(D1CRTC_STATUS); 378bae6b562SAlex Deucher if (!(stat_crtc & 1)) 379bae6b562SAlex Deucher in_vbl = false; 380bae6b562SAlex Deucher } 381bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 1)) { 382bae6b562SAlex Deucher stat_crtc = RREG32(D2CRTC_STATUS); 383bae6b562SAlex Deucher if (!(stat_crtc & 1)) 384bae6b562SAlex Deucher in_vbl = false; 385bae6b562SAlex Deucher } 386bae6b562SAlex Deucher } else { 387bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 0)) { 388bae6b562SAlex Deucher stat_crtc = RREG32(RADEON_CRTC_STATUS); 389bae6b562SAlex Deucher if (!(stat_crtc & 1)) 390bae6b562SAlex Deucher in_vbl = false; 391bae6b562SAlex Deucher } 392bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 1)) { 393bae6b562SAlex Deucher stat_crtc = RREG32(RADEON_CRTC2_STATUS); 394bae6b562SAlex Deucher if (!(stat_crtc & 1)) 395f735261bSDave Airlie in_vbl = false; 396f735261bSDave Airlie } 397f735261bSDave Airlie } 398f735261bSDave Airlie if (in_vbl == false) 399bae6b562SAlex Deucher DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc, 400bae6b562SAlex Deucher finish ? "exit" : "entry"); 401f735261bSDave Airlie return in_vbl; 402f735261bSDave Airlie } 403c913e23aSRafał Miłecki static void radeon_pm_set_clocks_locked(struct radeon_device *rdev) 404c913e23aSRafał Miłecki { 405c913e23aSRafał Miłecki /*radeon_fence_wait_last(rdev);*/ 406f735261bSDave Airlie 407*a424816fSAlex Deucher radeon_set_power_state(rdev, false); 408c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_NONE; 409c913e23aSRafał Miłecki } 410c913e23aSRafał Miłecki 411c913e23aSRafał Miłecki static void radeon_pm_set_clocks(struct radeon_device *rdev) 412c913e23aSRafał Miłecki { 4138a56df63SAlex Deucher int i; 4148a56df63SAlex Deucher 41573a6d3fcSRafał Miłecki radeon_get_power_state(rdev, rdev->pm.planned_action); 416c913e23aSRafał Miłecki mutex_lock(&rdev->cp.mutex); 41773a6d3fcSRafał Miłecki 418ef6e6cf5SAlex Deucher /* wait for GPU idle */ 419ef6e6cf5SAlex Deucher rdev->pm.gui_idle = false; 420ef6e6cf5SAlex Deucher rdev->irq.gui_idle = true; 421ef6e6cf5SAlex Deucher radeon_irq_set(rdev); 422ef6e6cf5SAlex Deucher wait_event_interruptible_timeout( 423ef6e6cf5SAlex Deucher rdev->irq.idle_queue, rdev->pm.gui_idle, 424ef6e6cf5SAlex Deucher msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT)); 425ef6e6cf5SAlex Deucher rdev->irq.gui_idle = false; 426ef6e6cf5SAlex Deucher radeon_irq_set(rdev); 427ef6e6cf5SAlex Deucher 4288a56df63SAlex Deucher for (i = 0; i < rdev->num_crtc; i++) { 4298a56df63SAlex Deucher if (rdev->pm.active_crtcs & (1 << i)) { 4308a56df63SAlex Deucher rdev->pm.req_vblank |= (1 << i); 4318a56df63SAlex Deucher drm_vblank_get(rdev->ddev, i); 43273a6d3fcSRafał Miłecki } 43373a6d3fcSRafał Miłecki } 434d0d6cb81SRafał Miłecki radeon_pm_set_clocks_locked(rdev); 4358a56df63SAlex Deucher for (i = 0; i < rdev->num_crtc; i++) { 4368a56df63SAlex Deucher if (rdev->pm.req_vblank & (1 << i)) { 4378a56df63SAlex Deucher rdev->pm.req_vblank &= ~(1 << i); 4388a56df63SAlex Deucher drm_vblank_put(rdev->ddev, i); 439c913e23aSRafał Miłecki } 440c913e23aSRafał Miłecki } 44173a6d3fcSRafał Miłecki 442c00f53beSAlex Deucher /* update display watermarks based on new power state */ 443c00f53beSAlex Deucher radeon_update_bandwidth_info(rdev); 444c00f53beSAlex Deucher if (rdev->pm.active_crtc_count) 445c00f53beSAlex Deucher radeon_bandwidth_update(rdev); 446c00f53beSAlex Deucher 447c913e23aSRafał Miłecki mutex_unlock(&rdev->cp.mutex); 448c913e23aSRafał Miłecki } 449c913e23aSRafał Miłecki 450c913e23aSRafał Miłecki static void radeon_pm_idle_work_handler(struct work_struct *work) 451c913e23aSRafał Miłecki { 452c913e23aSRafał Miłecki struct radeon_device *rdev; 453c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 454c913e23aSRafał Miłecki pm.idle_work.work); 455c913e23aSRafał Miłecki 456c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 45773a6d3fcSRafał Miłecki if (rdev->pm.state == PM_STATE_ACTIVE) { 458c913e23aSRafał Miłecki unsigned long irq_flags; 459c913e23aSRafał Miłecki int not_processed = 0; 460c913e23aSRafał Miłecki 461c913e23aSRafał Miłecki read_lock_irqsave(&rdev->fence_drv.lock, irq_flags); 462c913e23aSRafał Miłecki if (!list_empty(&rdev->fence_drv.emited)) { 463c913e23aSRafał Miłecki struct list_head *ptr; 464c913e23aSRafał Miłecki list_for_each(ptr, &rdev->fence_drv.emited) { 465c913e23aSRafał Miłecki /* count up to 3, that's enought info */ 466c913e23aSRafał Miłecki if (++not_processed >= 3) 467c913e23aSRafał Miłecki break; 468c913e23aSRafał Miłecki } 469c913e23aSRafał Miłecki } 470c913e23aSRafał Miłecki read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags); 471c913e23aSRafał Miłecki 472c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 473c913e23aSRafał Miłecki if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) { 474c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_NONE; 475c913e23aSRafał Miłecki } else if (rdev->pm.planned_action == PM_ACTION_NONE && 476a48b9b4eSAlex Deucher rdev->pm.can_upclock) { 477c913e23aSRafał Miłecki rdev->pm.planned_action = 478c913e23aSRafał Miłecki PM_ACTION_UPCLOCK; 479c913e23aSRafał Miłecki rdev->pm.action_timeout = jiffies + 480c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 481c913e23aSRafał Miłecki } 482c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 483c913e23aSRafał Miłecki if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) { 484c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_NONE; 485c913e23aSRafał Miłecki } else if (rdev->pm.planned_action == PM_ACTION_NONE && 486a48b9b4eSAlex Deucher rdev->pm.can_downclock) { 487c913e23aSRafał Miłecki rdev->pm.planned_action = 488c913e23aSRafał Miłecki PM_ACTION_DOWNCLOCK; 489c913e23aSRafał Miłecki rdev->pm.action_timeout = jiffies + 490c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 491c913e23aSRafał Miłecki } 492c913e23aSRafał Miłecki } 493c913e23aSRafał Miłecki 494c913e23aSRafał Miłecki if (rdev->pm.planned_action != PM_ACTION_NONE && 495c913e23aSRafał Miłecki jiffies > rdev->pm.action_timeout) { 49673a6d3fcSRafał Miłecki radeon_pm_set_clocks(rdev); 497c913e23aSRafał Miłecki } 498c913e23aSRafał Miłecki } 499c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 500c913e23aSRafał Miłecki 501c913e23aSRafał Miłecki queue_delayed_work(rdev->wq, &rdev->pm.idle_work, 502c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 503c913e23aSRafał Miłecki } 504c913e23aSRafał Miłecki 5057433874eSRafał Miłecki /* 5067433874eSRafał Miłecki * Debugfs info 5077433874eSRafał Miłecki */ 5087433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 5097433874eSRafał Miłecki 5107433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 5117433874eSRafał Miłecki { 5127433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 5137433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 5147433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 5157433874eSRafał Miłecki 516c913e23aSRafał Miłecki seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]); 5176234077dSRafał Miłecki seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk); 5186234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 5196234077dSRafał Miłecki seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk); 5206234077dSRafał Miłecki if (rdev->asic->get_memory_clock) 5216234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 522aa5120d2SRafał Miłecki if (rdev->asic->get_pcie_lanes) 523aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 5247433874eSRafał Miłecki 5257433874eSRafał Miłecki return 0; 5267433874eSRafał Miłecki } 5277433874eSRafał Miłecki 5287433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 5297433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 5307433874eSRafał Miłecki }; 5317433874eSRafał Miłecki #endif 5327433874eSRafał Miłecki 533c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 5347433874eSRafał Miłecki { 5357433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 5367433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 5377433874eSRafał Miłecki #else 5387433874eSRafał Miłecki return 0; 5397433874eSRafał Miłecki #endif 5407433874eSRafał Miłecki } 541