17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 23760285e7SDavid Howells #include <drm/drmP.h> 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 27*99736703SOleg Chernovskiy #include "r600_dpm.h" 28ce8f5370SAlex Deucher #include <linux/power_supply.h> 2921a8122aSAlex Deucher #include <linux/hwmon.h> 3021a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 317433874eSRafał Miłecki 32c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 33c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3473a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 35c913e23aSRafał Miłecki 36f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 37eb2c27a0SAlex Deucher "", 38f712d0c7SRafał Miłecki "Powersave", 39f712d0c7SRafał Miłecki "Battery", 40f712d0c7SRafał Miłecki "Balanced", 41f712d0c7SRafał Miłecki "Performance", 42f712d0c7SRafał Miłecki }; 43f712d0c7SRafał Miłecki 44ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 45c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 47ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 48ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 49ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 50ce8f5370SAlex Deucher 51a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 52a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 53a4c9e2eeSAlex Deucher int instance) 54a4c9e2eeSAlex Deucher { 55a4c9e2eeSAlex Deucher int i; 56a4c9e2eeSAlex Deucher int found_instance = -1; 57a4c9e2eeSAlex Deucher 58a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 59a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 60a4c9e2eeSAlex Deucher found_instance++; 61a4c9e2eeSAlex Deucher if (found_instance == instance) 62a4c9e2eeSAlex Deucher return i; 63a4c9e2eeSAlex Deucher } 64a4c9e2eeSAlex Deucher } 65a4c9e2eeSAlex Deucher /* return default if no match */ 66a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 67a4c9e2eeSAlex Deucher } 68a4c9e2eeSAlex Deucher 69c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 70ce8f5370SAlex Deucher { 711c71bda0SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 721c71bda0SAlex Deucher mutex_lock(&rdev->pm.mutex); 731c71bda0SAlex Deucher if (power_supply_is_system_supplied() > 0) 741c71bda0SAlex Deucher rdev->pm.dpm.ac_power = true; 751c71bda0SAlex Deucher else 761c71bda0SAlex Deucher rdev->pm.dpm.ac_power = false; 7796682956SAlex Deucher if (rdev->family == CHIP_ARUBA) { 781c71bda0SAlex Deucher if (rdev->asic->dpm.enable_bapm) 791c71bda0SAlex Deucher radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power); 8096682956SAlex Deucher } 811c71bda0SAlex Deucher mutex_unlock(&rdev->pm.mutex); 821c71bda0SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 83ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 84ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 85ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 86ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 87ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 88ce8f5370SAlex Deucher } 89ce8f5370SAlex Deucher } 90ce8f5370SAlex Deucher } 91ce8f5370SAlex Deucher 92ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 93ce8f5370SAlex Deucher { 94ce8f5370SAlex Deucher switch (rdev->pm.profile) { 95ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 96ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 97ce8f5370SAlex Deucher break; 98ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 99ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 100ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 101ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 102ce8f5370SAlex Deucher else 103ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 104ce8f5370SAlex Deucher } else { 105ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 106c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 107ce8f5370SAlex Deucher else 108c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 109ce8f5370SAlex Deucher } 110ce8f5370SAlex Deucher break; 111ce8f5370SAlex Deucher case PM_PROFILE_LOW: 112ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 113ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 114ce8f5370SAlex Deucher else 115ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 116ce8f5370SAlex Deucher break; 117c9e75b21SAlex Deucher case PM_PROFILE_MID: 118c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 119c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 120c9e75b21SAlex Deucher else 121c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 122c9e75b21SAlex Deucher break; 123ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 124ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 125ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 126ce8f5370SAlex Deucher else 127ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 128ce8f5370SAlex Deucher break; 129ce8f5370SAlex Deucher } 130ce8f5370SAlex Deucher 131ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 132ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 133ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 134ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 135ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 136ce8f5370SAlex Deucher } else { 137ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 138ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 139ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 140ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 141ce8f5370SAlex Deucher } 142ce8f5370SAlex Deucher } 143c913e23aSRafał Miłecki 1445876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1455876dd24SMatthew Garrett { 1465876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1475876dd24SMatthew Garrett 1485876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1495876dd24SMatthew Garrett return; 1505876dd24SMatthew Garrett 1515876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1525876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1535876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1545876dd24SMatthew Garrett } 1555876dd24SMatthew Garrett } 1565876dd24SMatthew Garrett 157ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 158ce8f5370SAlex Deucher { 159ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 160ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 161ce8f5370SAlex Deucher wait_event_timeout( 162ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 163ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 164ce8f5370SAlex Deucher } 165ce8f5370SAlex Deucher } 166ce8f5370SAlex Deucher 167ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 168ce8f5370SAlex Deucher { 169ce8f5370SAlex Deucher u32 sclk, mclk; 17092645879SAlex Deucher bool misc_after = false; 171ce8f5370SAlex Deucher 172ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 173ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 174ce8f5370SAlex Deucher return; 175ce8f5370SAlex Deucher 176ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 177ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 178ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1799ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1809ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 181ce8f5370SAlex Deucher 18227810fb2SAlex Deucher /* starting with BTC, there is one state that is used for both 18327810fb2SAlex Deucher * MH and SH. Difference is that we always use the high clock index for 1847ae764b1SAlex Deucher * mclk and vddci. 18527810fb2SAlex Deucher */ 18627810fb2SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && 18727810fb2SAlex Deucher (rdev->family >= CHIP_BARTS) && 18827810fb2SAlex Deucher rdev->pm.active_crtc_count && 18927810fb2SAlex Deucher ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || 19027810fb2SAlex Deucher (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) 19127810fb2SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 19227810fb2SAlex Deucher clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; 19327810fb2SAlex Deucher else 194ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 195ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 19627810fb2SAlex Deucher 1979ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1989ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 199ce8f5370SAlex Deucher 20092645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 20192645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 20292645879SAlex Deucher misc_after = true; 20392645879SAlex Deucher 20492645879SAlex Deucher radeon_sync_with_vblank(rdev); 20592645879SAlex Deucher 20692645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 20792645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 20892645879SAlex Deucher return; 20992645879SAlex Deucher } 21092645879SAlex Deucher 21192645879SAlex Deucher radeon_pm_prepare(rdev); 21292645879SAlex Deucher 21392645879SAlex Deucher if (!misc_after) 214ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 215ce8f5370SAlex Deucher radeon_pm_misc(rdev); 216ce8f5370SAlex Deucher 217ce8f5370SAlex Deucher /* set engine clock */ 218ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 219ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 220ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 221ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 222ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 223d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 224ce8f5370SAlex Deucher } 225ce8f5370SAlex Deucher 226ce8f5370SAlex Deucher /* set memory clock */ 227798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 228ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 229ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 230ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 231ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 232d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 233ce8f5370SAlex Deucher } 23492645879SAlex Deucher 23592645879SAlex Deucher if (misc_after) 23692645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 23792645879SAlex Deucher radeon_pm_misc(rdev); 23892645879SAlex Deucher 239ce8f5370SAlex Deucher radeon_pm_finish(rdev); 240ce8f5370SAlex Deucher 241ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 242ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 243ce8f5370SAlex Deucher } else 244d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 245ce8f5370SAlex Deucher } 246ce8f5370SAlex Deucher 247ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 248a424816fSAlex Deucher { 2495f8f635eSJerome Glisse int i, r; 2502aba631cSMatthew Garrett 2514e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2524e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2534e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2544e186b2dSAlex Deucher return; 2554e186b2dSAlex Deucher 256612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 257db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 258d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2594f3218cbSAlex Deucher 26095f5a3acSAlex Deucher /* wait for the rings to drain */ 26195f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 26295f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 2635f8f635eSJerome Glisse if (!ring->ready) { 2645f8f635eSJerome Glisse continue; 2655f8f635eSJerome Glisse } 26637615527SChristian König r = radeon_fence_wait_empty(rdev, i); 2675f8f635eSJerome Glisse if (r) { 2685f8f635eSJerome Glisse /* needs a GPU reset dont reset here */ 2695f8f635eSJerome Glisse mutex_unlock(&rdev->ring_lock); 2705f8f635eSJerome Glisse up_write(&rdev->pm.mclk_lock); 2715f8f635eSJerome Glisse mutex_unlock(&rdev->ddev->struct_mutex); 2725f8f635eSJerome Glisse return; 2735f8f635eSJerome Glisse } 274ce8f5370SAlex Deucher } 27595f5a3acSAlex Deucher 2765876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2775876dd24SMatthew Garrett 278ce8f5370SAlex Deucher if (rdev->irq.installed) { 2792aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2802aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2812aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2822aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2832aba631cSMatthew Garrett } 2842aba631cSMatthew Garrett } 2852aba631cSMatthew Garrett } 2862aba631cSMatthew Garrett 287ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2882aba631cSMatthew Garrett 289ce8f5370SAlex Deucher if (rdev->irq.installed) { 2902aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2912aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2922aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2932aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2942aba631cSMatthew Garrett } 2952aba631cSMatthew Garrett } 2962aba631cSMatthew Garrett } 297a424816fSAlex Deucher 298a424816fSAlex Deucher /* update display watermarks based on new power state */ 299a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 300a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 301a424816fSAlex Deucher radeon_bandwidth_update(rdev); 302a424816fSAlex Deucher 303ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 3042aba631cSMatthew Garrett 305d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 306db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 307612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 308a424816fSAlex Deucher } 309a424816fSAlex Deucher 310f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 311f712d0c7SRafał Miłecki { 312f712d0c7SRafał Miłecki int i, j; 313f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 314f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 315f712d0c7SRafał Miłecki 316d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 317f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 318f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 319d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 320f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 321f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 322d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 323f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 324d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 325f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 326d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 327d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 328f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 329f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 330f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 331eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\n", 332f712d0c7SRafał Miłecki j, 333eb2c27a0SAlex Deucher clock_info->sclk * 10); 334f712d0c7SRafał Miłecki else 335eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", 336f712d0c7SRafał Miłecki j, 337f712d0c7SRafał Miłecki clock_info->sclk * 10, 338f712d0c7SRafał Miłecki clock_info->mclk * 10, 339eb2c27a0SAlex Deucher clock_info->voltage.voltage); 340f712d0c7SRafał Miłecki } 341f712d0c7SRafał Miłecki } 342f712d0c7SRafał Miłecki } 343f712d0c7SRafał Miłecki 344ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 345a424816fSAlex Deucher struct device_attribute *attr, 346a424816fSAlex Deucher char *buf) 347a424816fSAlex Deucher { 3483e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 349a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 350ce8f5370SAlex Deucher int cp = rdev->pm.profile; 351a424816fSAlex Deucher 352a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 353ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 354ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 35512e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 356ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 357a424816fSAlex Deucher } 358a424816fSAlex Deucher 359ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 360a424816fSAlex Deucher struct device_attribute *attr, 361a424816fSAlex Deucher const char *buf, 362a424816fSAlex Deucher size_t count) 363a424816fSAlex Deucher { 3643e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 365a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 366a424816fSAlex Deucher 3674f2f2039SAlex Deucher /* Can't set profile when the card is off */ 3684f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 3694f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 3704f2f2039SAlex Deucher return -EINVAL; 3714f2f2039SAlex Deucher 372a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 373ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 374ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 375ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 376ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 377ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 378ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 379ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 380c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 381c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 382ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 383ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 384ce8f5370SAlex Deucher else { 3851783e4bfSThomas Renninger count = -EINVAL; 386ce8f5370SAlex Deucher goto fail; 387ce8f5370SAlex Deucher } 388ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 389ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3901783e4bfSThomas Renninger } else 3911783e4bfSThomas Renninger count = -EINVAL; 3921783e4bfSThomas Renninger 393ce8f5370SAlex Deucher fail: 394a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 395a424816fSAlex Deucher 396a424816fSAlex Deucher return count; 397a424816fSAlex Deucher } 398a424816fSAlex Deucher 399ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 400ce8f5370SAlex Deucher struct device_attribute *attr, 401ce8f5370SAlex Deucher char *buf) 40256278a8eSAlex Deucher { 4033e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 404ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 405ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 40656278a8eSAlex Deucher 407ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 408da321c8aSAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : 409da321c8aSAlex Deucher (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); 41056278a8eSAlex Deucher } 41156278a8eSAlex Deucher 412ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 413ce8f5370SAlex Deucher struct device_attribute *attr, 414ce8f5370SAlex Deucher const char *buf, 415ce8f5370SAlex Deucher size_t count) 416d0d6cb81SRafał Miłecki { 4173e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 418ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 419ce8f5370SAlex Deucher 4204f2f2039SAlex Deucher /* Can't set method when the card is off */ 4214f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 4224f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { 4234f2f2039SAlex Deucher count = -EINVAL; 4244f2f2039SAlex Deucher goto fail; 4254f2f2039SAlex Deucher } 4264f2f2039SAlex Deucher 427da321c8aSAlex Deucher /* we don't support the legacy modes with dpm */ 428da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 429da321c8aSAlex Deucher count = -EINVAL; 430da321c8aSAlex Deucher goto fail; 431da321c8aSAlex Deucher } 432ce8f5370SAlex Deucher 433ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 434ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 435ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 436ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 437ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 438ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 439ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 440ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 441ce8f5370SAlex Deucher /* disable dynpm */ 442ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 443ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4443f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 445ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 44632c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 447ce8f5370SAlex Deucher } else { 4481783e4bfSThomas Renninger count = -EINVAL; 449ce8f5370SAlex Deucher goto fail; 450d0d6cb81SRafał Miłecki } 451ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 452ce8f5370SAlex Deucher fail: 453ce8f5370SAlex Deucher return count; 454ce8f5370SAlex Deucher } 455ce8f5370SAlex Deucher 456da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev, 457da321c8aSAlex Deucher struct device_attribute *attr, 458da321c8aSAlex Deucher char *buf) 459da321c8aSAlex Deucher { 4603e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 461da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 462da321c8aSAlex Deucher enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; 463da321c8aSAlex Deucher 464da321c8aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 465da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 466da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 467da321c8aSAlex Deucher } 468da321c8aSAlex Deucher 469da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev, 470da321c8aSAlex Deucher struct device_attribute *attr, 471da321c8aSAlex Deucher const char *buf, 472da321c8aSAlex Deucher size_t count) 473da321c8aSAlex Deucher { 4743e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 475da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 476da321c8aSAlex Deucher 477da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 478da321c8aSAlex Deucher if (strncmp("battery", buf, strlen("battery")) == 0) 479da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; 480da321c8aSAlex Deucher else if (strncmp("balanced", buf, strlen("balanced")) == 0) 481da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 482da321c8aSAlex Deucher else if (strncmp("performance", buf, strlen("performance")) == 0) 483da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; 484da321c8aSAlex Deucher else { 485da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 486da321c8aSAlex Deucher count = -EINVAL; 487da321c8aSAlex Deucher goto fail; 488da321c8aSAlex Deucher } 489da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 490b07a657eSPali Rohár 491b07a657eSPali Rohár /* Can't set dpm state when the card is off */ 492b07a657eSPali Rohár if (!(rdev->flags & RADEON_IS_PX) || 493b07a657eSPali Rohár (ddev->switch_power_state == DRM_SWITCH_POWER_ON)) 494da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 495b07a657eSPali Rohár 496da321c8aSAlex Deucher fail: 497da321c8aSAlex Deucher return count; 498da321c8aSAlex Deucher } 499da321c8aSAlex Deucher 50070d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, 50170d01a5eSAlex Deucher struct device_attribute *attr, 50270d01a5eSAlex Deucher char *buf) 50370d01a5eSAlex Deucher { 5043e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 50570d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 50670d01a5eSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 50770d01a5eSAlex Deucher 5084f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 5094f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 5104f2f2039SAlex Deucher return snprintf(buf, PAGE_SIZE, "off\n"); 5114f2f2039SAlex Deucher 51270d01a5eSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 51370d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : 51470d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); 51570d01a5eSAlex Deucher } 51670d01a5eSAlex Deucher 51770d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, 51870d01a5eSAlex Deucher struct device_attribute *attr, 51970d01a5eSAlex Deucher const char *buf, 52070d01a5eSAlex Deucher size_t count) 52170d01a5eSAlex Deucher { 5223e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 52370d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 52470d01a5eSAlex Deucher enum radeon_dpm_forced_level level; 52570d01a5eSAlex Deucher int ret = 0; 52670d01a5eSAlex Deucher 5274f2f2039SAlex Deucher /* Can't force performance level when the card is off */ 5284f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 5294f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 5304f2f2039SAlex Deucher return -EINVAL; 5314f2f2039SAlex Deucher 53270d01a5eSAlex Deucher mutex_lock(&rdev->pm.mutex); 53370d01a5eSAlex Deucher if (strncmp("low", buf, strlen("low")) == 0) { 53470d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_LOW; 53570d01a5eSAlex Deucher } else if (strncmp("high", buf, strlen("high")) == 0) { 53670d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_HIGH; 53770d01a5eSAlex Deucher } else if (strncmp("auto", buf, strlen("auto")) == 0) { 53870d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_AUTO; 53970d01a5eSAlex Deucher } else { 54070d01a5eSAlex Deucher count = -EINVAL; 54170d01a5eSAlex Deucher goto fail; 54270d01a5eSAlex Deucher } 54370d01a5eSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 5440a17af37SAlex Deucher if (rdev->pm.dpm.thermal_active) { 5450a17af37SAlex Deucher count = -EINVAL; 5460a17af37SAlex Deucher goto fail; 5470a17af37SAlex Deucher } 54870d01a5eSAlex Deucher ret = radeon_dpm_force_performance_level(rdev, level); 54970d01a5eSAlex Deucher if (ret) 55070d01a5eSAlex Deucher count = -EINVAL; 55170d01a5eSAlex Deucher } 55270d01a5eSAlex Deucher fail: 5530a17af37SAlex Deucher mutex_unlock(&rdev->pm.mutex); 5540a17af37SAlex Deucher 55570d01a5eSAlex Deucher return count; 55670d01a5eSAlex Deucher } 55770d01a5eSAlex Deucher 558*99736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev, 559*99736703SOleg Chernovskiy struct device_attribute *attr, 560*99736703SOleg Chernovskiy char *buf) 561*99736703SOleg Chernovskiy { 562*99736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 563*99736703SOleg Chernovskiy u32 pwm_mode = 0; 564*99736703SOleg Chernovskiy 565*99736703SOleg Chernovskiy if (rdev->asic->dpm.fan_ctrl_get_mode) 566*99736703SOleg Chernovskiy pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev); 567*99736703SOleg Chernovskiy 568*99736703SOleg Chernovskiy /* never 0 (full-speed), fuse or smc-controlled always */ 569*99736703SOleg Chernovskiy return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2); 570*99736703SOleg Chernovskiy } 571*99736703SOleg Chernovskiy 572*99736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev, 573*99736703SOleg Chernovskiy struct device_attribute *attr, 574*99736703SOleg Chernovskiy const char *buf, 575*99736703SOleg Chernovskiy size_t count) 576*99736703SOleg Chernovskiy { 577*99736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 578*99736703SOleg Chernovskiy int err; 579*99736703SOleg Chernovskiy int value; 580*99736703SOleg Chernovskiy 581*99736703SOleg Chernovskiy if(!rdev->asic->dpm.fan_ctrl_set_mode) 582*99736703SOleg Chernovskiy return -EINVAL; 583*99736703SOleg Chernovskiy 584*99736703SOleg Chernovskiy err = kstrtoint(buf, 10, &value); 585*99736703SOleg Chernovskiy if (err) 586*99736703SOleg Chernovskiy return err; 587*99736703SOleg Chernovskiy 588*99736703SOleg Chernovskiy switch(value) { 589*99736703SOleg Chernovskiy case 1: /* manual, percent-based */ 590*99736703SOleg Chernovskiy rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC); 591*99736703SOleg Chernovskiy break; 592*99736703SOleg Chernovskiy default: /* disable */ 593*99736703SOleg Chernovskiy rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0); 594*99736703SOleg Chernovskiy break; 595*99736703SOleg Chernovskiy } 596*99736703SOleg Chernovskiy 597*99736703SOleg Chernovskiy return count; 598*99736703SOleg Chernovskiy } 599*99736703SOleg Chernovskiy 600*99736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev, 601*99736703SOleg Chernovskiy struct device_attribute *attr, 602*99736703SOleg Chernovskiy char *buf) 603*99736703SOleg Chernovskiy { 604*99736703SOleg Chernovskiy return sprintf(buf, "%i\n", 0); 605*99736703SOleg Chernovskiy } 606*99736703SOleg Chernovskiy 607*99736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev, 608*99736703SOleg Chernovskiy struct device_attribute *attr, 609*99736703SOleg Chernovskiy char *buf) 610*99736703SOleg Chernovskiy { 611*99736703SOleg Chernovskiy return sprintf(buf, "%i\n", 100); /* pwm uses percent-based fan-control */ 612*99736703SOleg Chernovskiy } 613*99736703SOleg Chernovskiy 614*99736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1(struct device *dev, 615*99736703SOleg Chernovskiy struct device_attribute *attr, 616*99736703SOleg Chernovskiy const char *buf, size_t count) 617*99736703SOleg Chernovskiy { 618*99736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 619*99736703SOleg Chernovskiy int err; 620*99736703SOleg Chernovskiy u32 value; 621*99736703SOleg Chernovskiy 622*99736703SOleg Chernovskiy err = kstrtou32(buf, 10, &value); 623*99736703SOleg Chernovskiy if (err) 624*99736703SOleg Chernovskiy return err; 625*99736703SOleg Chernovskiy 626*99736703SOleg Chernovskiy err = rdev->asic->dpm.set_fan_speed_percent(rdev, value); 627*99736703SOleg Chernovskiy if (err) 628*99736703SOleg Chernovskiy return err; 629*99736703SOleg Chernovskiy 630*99736703SOleg Chernovskiy return count; 631*99736703SOleg Chernovskiy } 632*99736703SOleg Chernovskiy 633*99736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1(struct device *dev, 634*99736703SOleg Chernovskiy struct device_attribute *attr, 635*99736703SOleg Chernovskiy char *buf) 636*99736703SOleg Chernovskiy { 637*99736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 638*99736703SOleg Chernovskiy int err; 639*99736703SOleg Chernovskiy u32 speed; 640*99736703SOleg Chernovskiy 641*99736703SOleg Chernovskiy err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed); 642*99736703SOleg Chernovskiy if (err) 643*99736703SOleg Chernovskiy return err; 644*99736703SOleg Chernovskiy 645*99736703SOleg Chernovskiy return sprintf(buf, "%i\n", speed); 646*99736703SOleg Chernovskiy } 647*99736703SOleg Chernovskiy 648ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 649ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 650da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); 65170d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, 65270d01a5eSAlex Deucher radeon_get_dpm_forced_performance_level, 65370d01a5eSAlex Deucher radeon_set_dpm_forced_performance_level); 654ce8f5370SAlex Deucher 65521a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 65621a8122aSAlex Deucher struct device_attribute *attr, 65721a8122aSAlex Deucher char *buf) 65821a8122aSAlex Deucher { 659ec39f64bSGuenter Roeck struct radeon_device *rdev = dev_get_drvdata(dev); 6604f2f2039SAlex Deucher struct drm_device *ddev = rdev->ddev; 66120d391d7SAlex Deucher int temp; 66221a8122aSAlex Deucher 6634f2f2039SAlex Deucher /* Can't get temperature when the card is off */ 6644f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 6654f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 6664f2f2039SAlex Deucher return -EINVAL; 6674f2f2039SAlex Deucher 6686bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature) 6696bd1c385SAlex Deucher temp = radeon_get_temperature(rdev); 6706bd1c385SAlex Deucher else 67121a8122aSAlex Deucher temp = 0; 67221a8122aSAlex Deucher 67321a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 67421a8122aSAlex Deucher } 67521a8122aSAlex Deucher 6766ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev, 6776ea4e84dSJean Delvare struct device_attribute *attr, 6786ea4e84dSJean Delvare char *buf) 6796ea4e84dSJean Delvare { 680e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 6816ea4e84dSJean Delvare int hyst = to_sensor_dev_attr(attr)->index; 6826ea4e84dSJean Delvare int temp; 6836ea4e84dSJean Delvare 6846ea4e84dSJean Delvare if (hyst) 6856ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.min_temp; 6866ea4e84dSJean Delvare else 6876ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.max_temp; 6886ea4e84dSJean Delvare 6896ea4e84dSJean Delvare return snprintf(buf, PAGE_SIZE, "%d\n", temp); 6906ea4e84dSJean Delvare } 6916ea4e84dSJean Delvare 69221a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 6936ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0); 6946ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1); 695*99736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0); 696*99736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0); 697*99736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0); 698*99736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0); 699*99736703SOleg Chernovskiy 70021a8122aSAlex Deucher 70121a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 70221a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 7036ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit.dev_attr.attr, 7046ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 705*99736703SOleg Chernovskiy &sensor_dev_attr_pwm1.dev_attr.attr, 706*99736703SOleg Chernovskiy &sensor_dev_attr_pwm1_enable.dev_attr.attr, 707*99736703SOleg Chernovskiy &sensor_dev_attr_pwm1_min.dev_attr.attr, 708*99736703SOleg Chernovskiy &sensor_dev_attr_pwm1_max.dev_attr.attr, 70921a8122aSAlex Deucher NULL 71021a8122aSAlex Deucher }; 71121a8122aSAlex Deucher 7126ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj, 7136ea4e84dSJean Delvare struct attribute *attr, int index) 7146ea4e84dSJean Delvare { 7156ea4e84dSJean Delvare struct device *dev = container_of(kobj, struct device, kobj); 716e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 717*99736703SOleg Chernovskiy umode_t effective_mode = attr->mode; 7186ea4e84dSJean Delvare 7196ea4e84dSJean Delvare /* Skip limit attributes if DPM is not enabled */ 7206ea4e84dSJean Delvare if (rdev->pm.pm_method != PM_METHOD_DPM && 7216ea4e84dSJean Delvare (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 7226ea4e84dSJean Delvare attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 7236ea4e84dSJean Delvare return 0; 7246ea4e84dSJean Delvare 725*99736703SOleg Chernovskiy /* Skip fan attributes if fan is not present */ 726*99736703SOleg Chernovskiy if (rdev->pm.no_fan && 727*99736703SOleg Chernovskiy (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 728*99736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 729*99736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 730*99736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 731*99736703SOleg Chernovskiy return 0; 732*99736703SOleg Chernovskiy 733*99736703SOleg Chernovskiy /* mask fan attributes if we have no bindings for this asic to expose */ 734*99736703SOleg Chernovskiy if ((!rdev->asic->dpm.get_fan_speed_percent && 735*99736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 736*99736703SOleg Chernovskiy (!rdev->asic->dpm.fan_ctrl_get_mode && 737*99736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 738*99736703SOleg Chernovskiy effective_mode &= ~S_IRUGO; 739*99736703SOleg Chernovskiy 740*99736703SOleg Chernovskiy if ((!rdev->asic->dpm.set_fan_speed_percent && 741*99736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 742*99736703SOleg Chernovskiy (!rdev->asic->dpm.fan_ctrl_set_mode && 743*99736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 744*99736703SOleg Chernovskiy effective_mode &= ~S_IWUSR; 745*99736703SOleg Chernovskiy 746*99736703SOleg Chernovskiy /* hide max/min values if we can't both query and manage the fan */ 747*99736703SOleg Chernovskiy if ((!rdev->asic->dpm.set_fan_speed_percent && 748*99736703SOleg Chernovskiy !rdev->asic->dpm.get_fan_speed_percent) && 749*99736703SOleg Chernovskiy (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 750*99736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 751*99736703SOleg Chernovskiy return 0; 752*99736703SOleg Chernovskiy 753*99736703SOleg Chernovskiy return effective_mode; 7546ea4e84dSJean Delvare } 7556ea4e84dSJean Delvare 75621a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 75721a8122aSAlex Deucher .attrs = hwmon_attributes, 7586ea4e84dSJean Delvare .is_visible = hwmon_attributes_visible, 75921a8122aSAlex Deucher }; 76021a8122aSAlex Deucher 761ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = { 762ec39f64bSGuenter Roeck &hwmon_attrgroup, 763ec39f64bSGuenter Roeck NULL 764ec39f64bSGuenter Roeck }; 765ec39f64bSGuenter Roeck 7660d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 76721a8122aSAlex Deucher { 7680d18abedSDan Carpenter int err = 0; 76921a8122aSAlex Deucher 77021a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 77121a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 77221a8122aSAlex Deucher case THERMAL_TYPE_RV770: 77321a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 774457558edSAlex Deucher case THERMAL_TYPE_NI: 775e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 7761bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 777286d9cc6SAlex Deucher case THERMAL_TYPE_CI: 778286d9cc6SAlex Deucher case THERMAL_TYPE_KV: 7796bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature == NULL) 7805d7486c7SAlex Deucher return err; 781cb3e4e7cSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev, 782ec39f64bSGuenter Roeck "radeon", rdev, 783ec39f64bSGuenter Roeck hwmon_groups); 784cb3e4e7cSAlex Deucher if (IS_ERR(rdev->pm.int_hwmon_dev)) { 785cb3e4e7cSAlex Deucher err = PTR_ERR(rdev->pm.int_hwmon_dev); 7860d18abedSDan Carpenter dev_err(rdev->dev, 7870d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 7880d18abedSDan Carpenter } 78921a8122aSAlex Deucher break; 79021a8122aSAlex Deucher default: 79121a8122aSAlex Deucher break; 79221a8122aSAlex Deucher } 7930d18abedSDan Carpenter 7940d18abedSDan Carpenter return err; 79521a8122aSAlex Deucher } 79621a8122aSAlex Deucher 797cb3e4e7cSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 798cb3e4e7cSAlex Deucher { 799cb3e4e7cSAlex Deucher if (rdev->pm.int_hwmon_dev) 800cb3e4e7cSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 801cb3e4e7cSAlex Deucher } 802cb3e4e7cSAlex Deucher 803da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work) 804da321c8aSAlex Deucher { 805da321c8aSAlex Deucher struct radeon_device *rdev = 806da321c8aSAlex Deucher container_of(work, struct radeon_device, 807da321c8aSAlex Deucher pm.dpm.thermal.work); 808da321c8aSAlex Deucher /* switch to the thermal state */ 809da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; 810da321c8aSAlex Deucher 811da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 812da321c8aSAlex Deucher return; 813da321c8aSAlex Deucher 814da321c8aSAlex Deucher if (rdev->asic->pm.get_temperature) { 815da321c8aSAlex Deucher int temp = radeon_get_temperature(rdev); 816da321c8aSAlex Deucher 817da321c8aSAlex Deucher if (temp < rdev->pm.dpm.thermal.min_temp) 818da321c8aSAlex Deucher /* switch back the user state */ 819da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 820da321c8aSAlex Deucher } else { 821da321c8aSAlex Deucher if (rdev->pm.dpm.thermal.high_to_low) 822da321c8aSAlex Deucher /* switch back the user state */ 823da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 824da321c8aSAlex Deucher } 82560320347SAlex Deucher mutex_lock(&rdev->pm.mutex); 82660320347SAlex Deucher if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) 82760320347SAlex Deucher rdev->pm.dpm.thermal_active = true; 82860320347SAlex Deucher else 82960320347SAlex Deucher rdev->pm.dpm.thermal_active = false; 83060320347SAlex Deucher rdev->pm.dpm.state = dpm_state; 83160320347SAlex Deucher mutex_unlock(&rdev->pm.mutex); 83260320347SAlex Deucher 83360320347SAlex Deucher radeon_pm_compute_clocks(rdev); 834da321c8aSAlex Deucher } 835da321c8aSAlex Deucher 836da321c8aSAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, 837da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state) 838da321c8aSAlex Deucher { 839da321c8aSAlex Deucher int i; 840da321c8aSAlex Deucher struct radeon_ps *ps; 841da321c8aSAlex Deucher u32 ui_class; 84248783069SAlex Deucher bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? 84348783069SAlex Deucher true : false; 84448783069SAlex Deucher 84548783069SAlex Deucher /* check if the vblank period is too short to adjust the mclk */ 84648783069SAlex Deucher if (single_display && rdev->asic->dpm.vblank_too_short) { 84748783069SAlex Deucher if (radeon_dpm_vblank_too_short(rdev)) 84848783069SAlex Deucher single_display = false; 84948783069SAlex Deucher } 850da321c8aSAlex Deucher 851edcaa5b1SAlex Deucher /* certain older asics have a separare 3D performance state, 852edcaa5b1SAlex Deucher * so try that first if the user selected performance 853edcaa5b1SAlex Deucher */ 854edcaa5b1SAlex Deucher if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) 855edcaa5b1SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; 856da321c8aSAlex Deucher /* balanced states don't exist at the moment */ 857da321c8aSAlex Deucher if (dpm_state == POWER_STATE_TYPE_BALANCED) 858da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 859da321c8aSAlex Deucher 860edcaa5b1SAlex Deucher restart_search: 861da321c8aSAlex Deucher /* Pick the best power state based on current conditions */ 862da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 863da321c8aSAlex Deucher ps = &rdev->pm.dpm.ps[i]; 864da321c8aSAlex Deucher ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; 865da321c8aSAlex Deucher switch (dpm_state) { 866da321c8aSAlex Deucher /* user states */ 867da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 868da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { 869da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 87048783069SAlex Deucher if (single_display) 871da321c8aSAlex Deucher return ps; 872da321c8aSAlex Deucher } else 873da321c8aSAlex Deucher return ps; 874da321c8aSAlex Deucher } 875da321c8aSAlex Deucher break; 876da321c8aSAlex Deucher case POWER_STATE_TYPE_BALANCED: 877da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { 878da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 87948783069SAlex Deucher if (single_display) 880da321c8aSAlex Deucher return ps; 881da321c8aSAlex Deucher } else 882da321c8aSAlex Deucher return ps; 883da321c8aSAlex Deucher } 884da321c8aSAlex Deucher break; 885da321c8aSAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 886da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { 887da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 88848783069SAlex Deucher if (single_display) 889da321c8aSAlex Deucher return ps; 890da321c8aSAlex Deucher } else 891da321c8aSAlex Deucher return ps; 892da321c8aSAlex Deucher } 893da321c8aSAlex Deucher break; 894da321c8aSAlex Deucher /* internal states */ 895da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 896d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) 897da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 898d4d3278cSAlex Deucher else 899d4d3278cSAlex Deucher break; 900da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 901da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) 902da321c8aSAlex Deucher return ps; 903da321c8aSAlex Deucher break; 904da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 905da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) 906da321c8aSAlex Deucher return ps; 907da321c8aSAlex Deucher break; 908da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 909da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) 910da321c8aSAlex Deucher return ps; 911da321c8aSAlex Deucher break; 912da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 913da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) 914da321c8aSAlex Deucher return ps; 915da321c8aSAlex Deucher break; 916da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_BOOT: 917da321c8aSAlex Deucher return rdev->pm.dpm.boot_ps; 918da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 919da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) 920da321c8aSAlex Deucher return ps; 921da321c8aSAlex Deucher break; 922da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 923da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) 924da321c8aSAlex Deucher return ps; 925da321c8aSAlex Deucher break; 926da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ULV: 927da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) 928da321c8aSAlex Deucher return ps; 929da321c8aSAlex Deucher break; 930edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 931edcaa5b1SAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) 932edcaa5b1SAlex Deucher return ps; 933edcaa5b1SAlex Deucher break; 934da321c8aSAlex Deucher default: 935da321c8aSAlex Deucher break; 936da321c8aSAlex Deucher } 937da321c8aSAlex Deucher } 938da321c8aSAlex Deucher /* use a fallback state if we didn't match */ 939da321c8aSAlex Deucher switch (dpm_state) { 940da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 941ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 942ce3537d5SAlex Deucher goto restart_search; 943da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 944da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 945da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 946d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) { 947da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 948d4d3278cSAlex Deucher } else { 949d4d3278cSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 950d4d3278cSAlex Deucher goto restart_search; 951d4d3278cSAlex Deucher } 952da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 953da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; 954da321c8aSAlex Deucher goto restart_search; 955da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 956da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_BATTERY; 957da321c8aSAlex Deucher goto restart_search; 958da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 959edcaa5b1SAlex Deucher case POWER_STATE_TYPE_BALANCED: 960edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 961da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 962da321c8aSAlex Deucher goto restart_search; 963da321c8aSAlex Deucher default: 964da321c8aSAlex Deucher break; 965da321c8aSAlex Deucher } 966da321c8aSAlex Deucher 967da321c8aSAlex Deucher return NULL; 968da321c8aSAlex Deucher } 969da321c8aSAlex Deucher 970da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) 971da321c8aSAlex Deucher { 972da321c8aSAlex Deucher int i; 973da321c8aSAlex Deucher struct radeon_ps *ps; 974da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state; 97584dd1928SAlex Deucher int ret; 976da321c8aSAlex Deucher 977da321c8aSAlex Deucher /* if dpm init failed */ 978da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 979da321c8aSAlex Deucher return; 980da321c8aSAlex Deucher 981da321c8aSAlex Deucher if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { 982da321c8aSAlex Deucher /* add other state override checks here */ 9838a227555SAlex Deucher if ((!rdev->pm.dpm.thermal_active) && 9848a227555SAlex Deucher (!rdev->pm.dpm.uvd_active)) 985da321c8aSAlex Deucher rdev->pm.dpm.state = rdev->pm.dpm.user_state; 986da321c8aSAlex Deucher } 987da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.state; 988da321c8aSAlex Deucher 989da321c8aSAlex Deucher ps = radeon_dpm_pick_power_state(rdev, dpm_state); 990da321c8aSAlex Deucher if (ps) 99189c9bc56SAlex Deucher rdev->pm.dpm.requested_ps = ps; 992da321c8aSAlex Deucher else 993da321c8aSAlex Deucher return; 994da321c8aSAlex Deucher 995d22b7e40SAlex Deucher /* no need to reprogram if nothing changed unless we are on BTC+ */ 996da321c8aSAlex Deucher if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { 997b62d628bSAlex Deucher /* vce just modifies an existing state so force a change */ 998b62d628bSAlex Deucher if (ps->vce_active != rdev->pm.dpm.vce_active) 999b62d628bSAlex Deucher goto force; 1000d22b7e40SAlex Deucher if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { 1001d22b7e40SAlex Deucher /* for pre-BTC and APUs if the num crtcs changed but state is the same, 1002d22b7e40SAlex Deucher * all we need to do is update the display configuration. 1003d22b7e40SAlex Deucher */ 1004da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { 1005d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 1006da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 1007da321c8aSAlex Deucher /* update displays */ 1008da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1009da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1010da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1011da321c8aSAlex Deucher } 1012da321c8aSAlex Deucher return; 1013d22b7e40SAlex Deucher } else { 1014d22b7e40SAlex Deucher /* for BTC+ if the num crtcs hasn't changed and state is the same, 1015d22b7e40SAlex Deucher * nothing to do, if the num crtcs is > 1 and state is the same, 1016d22b7e40SAlex Deucher * update display configuration. 1017d22b7e40SAlex Deucher */ 1018d22b7e40SAlex Deucher if (rdev->pm.dpm.new_active_crtcs == 1019d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs) { 1020d22b7e40SAlex Deucher return; 1021d22b7e40SAlex Deucher } else { 1022d22b7e40SAlex Deucher if ((rdev->pm.dpm.current_active_crtc_count > 1) && 1023d22b7e40SAlex Deucher (rdev->pm.dpm.new_active_crtc_count > 1)) { 1024d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 1025d22b7e40SAlex Deucher radeon_bandwidth_update(rdev); 1026d22b7e40SAlex Deucher /* update displays */ 1027d22b7e40SAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1028d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1029d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1030d22b7e40SAlex Deucher return; 1031d22b7e40SAlex Deucher } 1032d22b7e40SAlex Deucher } 1033d22b7e40SAlex Deucher } 1034da321c8aSAlex Deucher } 1035da321c8aSAlex Deucher 1036b62d628bSAlex Deucher force: 1037033a37dfSAlex Deucher if (radeon_dpm == 1) { 1038da321c8aSAlex Deucher printk("switching from power state:\n"); 1039da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); 1040da321c8aSAlex Deucher printk("switching to power state:\n"); 1041da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); 1042033a37dfSAlex Deucher } 1043b62d628bSAlex Deucher 1044da321c8aSAlex Deucher mutex_lock(&rdev->ddev->struct_mutex); 1045da321c8aSAlex Deucher down_write(&rdev->pm.mclk_lock); 1046da321c8aSAlex Deucher mutex_lock(&rdev->ring_lock); 1047da321c8aSAlex Deucher 1048b62d628bSAlex Deucher /* update whether vce is active */ 1049b62d628bSAlex Deucher ps->vce_active = rdev->pm.dpm.vce_active; 1050b62d628bSAlex Deucher 105184dd1928SAlex Deucher ret = radeon_dpm_pre_set_power_state(rdev); 105284dd1928SAlex Deucher if (ret) 105384dd1928SAlex Deucher goto done; 105484dd1928SAlex Deucher 1055da321c8aSAlex Deucher /* update display watermarks based on new power state */ 1056da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 1057da321c8aSAlex Deucher /* update displays */ 1058da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1059da321c8aSAlex Deucher 1060da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1061da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1062da321c8aSAlex Deucher 1063da321c8aSAlex Deucher /* wait for the rings to drain */ 1064da321c8aSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 1065da321c8aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 1066da321c8aSAlex Deucher if (ring->ready) 106737615527SChristian König radeon_fence_wait_empty(rdev, i); 1068da321c8aSAlex Deucher } 1069da321c8aSAlex Deucher 1070da321c8aSAlex Deucher /* program the new power state */ 1071da321c8aSAlex Deucher radeon_dpm_set_power_state(rdev); 1072da321c8aSAlex Deucher 1073da321c8aSAlex Deucher /* update current power state */ 1074da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; 1075da321c8aSAlex Deucher 107684dd1928SAlex Deucher radeon_dpm_post_set_power_state(rdev); 107784dd1928SAlex Deucher 10781cd8b21aSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 107914ac88afSAlex Deucher if (rdev->pm.dpm.thermal_active) { 108014ac88afSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 108160320347SAlex Deucher /* force low perf level for thermal */ 108260320347SAlex Deucher radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW); 108314ac88afSAlex Deucher /* save the user's level */ 108414ac88afSAlex Deucher rdev->pm.dpm.forced_level = level; 108514ac88afSAlex Deucher } else { 108614ac88afSAlex Deucher /* otherwise, user selected level */ 108714ac88afSAlex Deucher radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level); 108814ac88afSAlex Deucher } 108960320347SAlex Deucher } 109060320347SAlex Deucher 109184dd1928SAlex Deucher done: 1092da321c8aSAlex Deucher mutex_unlock(&rdev->ring_lock); 1093da321c8aSAlex Deucher up_write(&rdev->pm.mclk_lock); 1094da321c8aSAlex Deucher mutex_unlock(&rdev->ddev->struct_mutex); 1095da321c8aSAlex Deucher } 1096da321c8aSAlex Deucher 1097ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable) 1098ce3537d5SAlex Deucher { 1099ce3537d5SAlex Deucher enum radeon_pm_state_type dpm_state; 1100ce3537d5SAlex Deucher 11019e9d9762SAlex Deucher if (rdev->asic->dpm.powergate_uvd) { 11029e9d9762SAlex Deucher mutex_lock(&rdev->pm.mutex); 11038158eb9eSChristian König /* don't powergate anything if we 11048158eb9eSChristian König have active but pause streams */ 11058158eb9eSChristian König enable |= rdev->pm.dpm.sd > 0; 11068158eb9eSChristian König enable |= rdev->pm.dpm.hd > 0; 11079e9d9762SAlex Deucher /* enable/disable UVD */ 11089e9d9762SAlex Deucher radeon_dpm_powergate_uvd(rdev, !enable); 11099e9d9762SAlex Deucher mutex_unlock(&rdev->pm.mutex); 11109e9d9762SAlex Deucher } else { 1111ce3537d5SAlex Deucher if (enable) { 1112ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 1113ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = true; 11140690a229SAlex Deucher /* disable this for now */ 11150690a229SAlex Deucher #if 0 1116ce3537d5SAlex Deucher if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0)) 1117ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD; 1118ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0)) 1119ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 1120ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1)) 1121ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 1122ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2)) 1123ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2; 1124ce3537d5SAlex Deucher else 11250690a229SAlex Deucher #endif 1126ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD; 1127ce3537d5SAlex Deucher rdev->pm.dpm.state = dpm_state; 1128ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1129ce3537d5SAlex Deucher } else { 1130ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 1131ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = false; 1132ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1133ce3537d5SAlex Deucher } 1134ce3537d5SAlex Deucher 1135ce3537d5SAlex Deucher radeon_pm_compute_clocks(rdev); 1136ce3537d5SAlex Deucher } 11379e9d9762SAlex Deucher } 1138ce3537d5SAlex Deucher 113903afe6f6SAlex Deucher void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable) 114003afe6f6SAlex Deucher { 114103afe6f6SAlex Deucher if (enable) { 114203afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 114303afe6f6SAlex Deucher rdev->pm.dpm.vce_active = true; 114403afe6f6SAlex Deucher /* XXX select vce level based on ring/task */ 114503afe6f6SAlex Deucher rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL; 114603afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 114703afe6f6SAlex Deucher } else { 114803afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 114903afe6f6SAlex Deucher rdev->pm.dpm.vce_active = false; 115003afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 115103afe6f6SAlex Deucher } 115203afe6f6SAlex Deucher 115303afe6f6SAlex Deucher radeon_pm_compute_clocks(rdev); 115403afe6f6SAlex Deucher } 115503afe6f6SAlex Deucher 1156da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev) 1157ce8f5370SAlex Deucher { 1158ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 11593f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 11603f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 11613f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 11623f53eb6fSRafael J. Wysocki } 1163ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 116432c87fcaSTejun Heo 116532c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 1166ce8f5370SAlex Deucher } 1167ce8f5370SAlex Deucher 1168da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev) 1169da321c8aSAlex Deucher { 1170da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1171da321c8aSAlex Deucher /* disable dpm */ 1172da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1173da321c8aSAlex Deucher /* reset the power state */ 1174da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1175da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 1176da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1177da321c8aSAlex Deucher } 1178da321c8aSAlex Deucher 1179da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 1180da321c8aSAlex Deucher { 1181da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1182da321c8aSAlex Deucher radeon_pm_suspend_dpm(rdev); 1183da321c8aSAlex Deucher else 1184da321c8aSAlex Deucher radeon_pm_suspend_old(rdev); 1185da321c8aSAlex Deucher } 1186da321c8aSAlex Deucher 1187da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev) 1188ce8f5370SAlex Deucher { 1189ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 11902e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 119136099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 11922e3b3b10SAlex Deucher rdev->mc_fw) { 1193ed18a360SAlex Deucher if (rdev->pm.default_vddc) 11948a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 11958a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 11962feea49aSAlex Deucher if (rdev->pm.default_vddci) 11972feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 11982feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1199ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1200ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1201ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1202ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1203ed18a360SAlex Deucher } 1204f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 1205f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 1206f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 1207f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 12089ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 12099ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 121037016951SMichel Dänzer if (rdev->pm.power_state) { 12114d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 12122feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 121337016951SMichel Dänzer } 12143f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 12153f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 12163f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 121732c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 12183f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 12193f53eb6fSRafael J. Wysocki } 1220f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1221ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 1222d0d6cb81SRafał Miłecki } 1223d0d6cb81SRafał Miłecki 1224da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev) 12257433874eSRafał Miłecki { 122626481fb1SDave Airlie int ret; 12270d18abedSDan Carpenter 1228da321c8aSAlex Deucher /* asic init will reset to the boot state */ 1229da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1230da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1231da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1232da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1233da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1234e14cd2bbSAlex Deucher if (ret) 1235e14cd2bbSAlex Deucher goto dpm_resume_fail; 1236e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = true; 1237e14cd2bbSAlex Deucher return; 1238e14cd2bbSAlex Deucher 1239e14cd2bbSAlex Deucher dpm_resume_fail: 1240da321c8aSAlex Deucher DRM_ERROR("radeon: dpm resume failed\n"); 1241da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 124236099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1243da321c8aSAlex Deucher rdev->mc_fw) { 1244da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1245da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1246da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1247da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1248da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1249da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1250da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1251da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1252da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1253da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1254da321c8aSAlex Deucher } 1255da321c8aSAlex Deucher } 1256da321c8aSAlex Deucher 1257da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 1258da321c8aSAlex Deucher { 1259da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1260da321c8aSAlex Deucher radeon_pm_resume_dpm(rdev); 1261da321c8aSAlex Deucher else 1262da321c8aSAlex Deucher radeon_pm_resume_old(rdev); 1263da321c8aSAlex Deucher } 1264da321c8aSAlex Deucher 1265da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev) 1266da321c8aSAlex Deucher { 1267da321c8aSAlex Deucher int ret; 1268da321c8aSAlex Deucher 1269f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1270ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1271ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1272ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 1273ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 12749ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 12759ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1276f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1277f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 127821a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1279c913e23aSRafał Miłecki 128056278a8eSAlex Deucher if (rdev->bios) { 128156278a8eSAlex Deucher if (rdev->is_atom_bios) 128256278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 128356278a8eSAlex Deucher else 128456278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 1285f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 1286ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 1287ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 12882e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 128936099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 12902e3b3b10SAlex Deucher rdev->mc_fw) { 1291ed18a360SAlex Deucher if (rdev->pm.default_vddc) 12928a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 12938a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 12944639dd21SAlex Deucher if (rdev->pm.default_vddci) 12954639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 12964639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1297ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1298ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1299ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1300ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1301ed18a360SAlex Deucher } 130256278a8eSAlex Deucher } 130356278a8eSAlex Deucher 130421a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 13050d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 13060d18abedSDan Carpenter if (ret) 13070d18abedSDan Carpenter return ret; 130832c87fcaSTejun Heo 130932c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 131032c87fcaSTejun Heo 1311ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1312ce8f5370SAlex Deucher /* where's the best place to put these? */ 131326481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 131426481fb1SDave Airlie if (ret) 131526481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 131626481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 131726481fb1SDave Airlie if (ret) 131826481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 1319ce8f5370SAlex Deucher 13207433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 1321c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 13227433874eSRafał Miłecki } 13237433874eSRafał Miłecki 1324c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 1325ce8f5370SAlex Deucher } 1326c913e23aSRafał Miłecki 13277433874eSRafał Miłecki return 0; 13287433874eSRafał Miłecki } 13297433874eSRafał Miłecki 1330da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev) 1331da321c8aSAlex Deucher { 1332da321c8aSAlex Deucher int i; 1333da321c8aSAlex Deucher 1334da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 1335da321c8aSAlex Deucher printk("== power state %d ==\n", i); 1336da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); 1337da321c8aSAlex Deucher } 1338da321c8aSAlex Deucher } 1339da321c8aSAlex Deucher 1340da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev) 1341da321c8aSAlex Deucher { 1342da321c8aSAlex Deucher int ret; 1343da321c8aSAlex Deucher 13441cd8b21aSAlex Deucher /* default to balanced state */ 1345edcaa5b1SAlex Deucher rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; 1346edcaa5b1SAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 13471cd8b21aSAlex Deucher rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO; 1348da321c8aSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 1349da321c8aSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1350da321c8aSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1351da321c8aSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 1352da321c8aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1353da321c8aSAlex Deucher 1354da321c8aSAlex Deucher if (rdev->bios && rdev->is_atom_bios) 1355da321c8aSAlex Deucher radeon_atombios_get_power_modes(rdev); 1356da321c8aSAlex Deucher else 1357da321c8aSAlex Deucher return -EINVAL; 1358da321c8aSAlex Deucher 1359da321c8aSAlex Deucher /* set up the internal thermal sensor if applicable */ 1360da321c8aSAlex Deucher ret = radeon_hwmon_init(rdev); 1361da321c8aSAlex Deucher if (ret) 1362da321c8aSAlex Deucher return ret; 1363da321c8aSAlex Deucher 1364da321c8aSAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1365da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1366da321c8aSAlex Deucher radeon_dpm_init(rdev); 1367da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1368033a37dfSAlex Deucher if (radeon_dpm == 1) 1369da321c8aSAlex Deucher radeon_dpm_print_power_states(rdev); 1370da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1371da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1372da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1373e14cd2bbSAlex Deucher if (ret) 1374e14cd2bbSAlex Deucher goto dpm_failed; 1375da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1376da321c8aSAlex Deucher 1377da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); 1378da321c8aSAlex Deucher if (ret) 1379da321c8aSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 138070d01a5eSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 138170d01a5eSAlex Deucher if (ret) 138270d01a5eSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 1383da321c8aSAlex Deucher /* XXX: these are noops for dpm but are here for backwards compat */ 1384da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 1385da321c8aSAlex Deucher if (ret) 1386da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 1387da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 1388da321c8aSAlex Deucher if (ret) 1389da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 13901316b792SAlex Deucher 13911316b792SAlex Deucher if (radeon_debugfs_pm_init(rdev)) { 13921316b792SAlex Deucher DRM_ERROR("Failed to register debugfs file for dpm!\n"); 13931316b792SAlex Deucher } 13941316b792SAlex Deucher 1395da321c8aSAlex Deucher DRM_INFO("radeon: dpm initialized\n"); 1396da321c8aSAlex Deucher 1397da321c8aSAlex Deucher return 0; 1398e14cd2bbSAlex Deucher 1399e14cd2bbSAlex Deucher dpm_failed: 1400e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = false; 1401e14cd2bbSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1402e14cd2bbSAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1403e14cd2bbSAlex Deucher rdev->mc_fw) { 1404e14cd2bbSAlex Deucher if (rdev->pm.default_vddc) 1405e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1406e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1407e14cd2bbSAlex Deucher if (rdev->pm.default_vddci) 1408e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1409e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1410e14cd2bbSAlex Deucher if (rdev->pm.default_sclk) 1411e14cd2bbSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1412e14cd2bbSAlex Deucher if (rdev->pm.default_mclk) 1413e14cd2bbSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1414e14cd2bbSAlex Deucher } 1415e14cd2bbSAlex Deucher DRM_ERROR("radeon: dpm initialization failed\n"); 1416e14cd2bbSAlex Deucher return ret; 1417da321c8aSAlex Deucher } 1418da321c8aSAlex Deucher 14194369a69eSAlex Deucher struct radeon_dpm_quirk { 14204369a69eSAlex Deucher u32 chip_vendor; 14214369a69eSAlex Deucher u32 chip_device; 14224369a69eSAlex Deucher u32 subsys_vendor; 14234369a69eSAlex Deucher u32 subsys_device; 14244369a69eSAlex Deucher }; 14254369a69eSAlex Deucher 14264369a69eSAlex Deucher /* cards with dpm stability problems */ 14274369a69eSAlex Deucher static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = { 14284369a69eSAlex Deucher /* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */ 14294369a69eSAlex Deucher { PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 }, 14304369a69eSAlex Deucher /* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */ 14314369a69eSAlex Deucher { PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 }, 14324369a69eSAlex Deucher { 0, 0, 0, 0 }, 14334369a69eSAlex Deucher }; 14344369a69eSAlex Deucher 1435da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev) 1436da321c8aSAlex Deucher { 14374369a69eSAlex Deucher struct radeon_dpm_quirk *p = radeon_dpm_quirk_list; 14384369a69eSAlex Deucher bool disable_dpm = false; 14394369a69eSAlex Deucher 14404369a69eSAlex Deucher /* Apply dpm quirks */ 14414369a69eSAlex Deucher while (p && p->chip_device != 0) { 14424369a69eSAlex Deucher if (rdev->pdev->vendor == p->chip_vendor && 14434369a69eSAlex Deucher rdev->pdev->device == p->chip_device && 14444369a69eSAlex Deucher rdev->pdev->subsystem_vendor == p->subsys_vendor && 14454369a69eSAlex Deucher rdev->pdev->subsystem_device == p->subsys_device) { 14464369a69eSAlex Deucher disable_dpm = true; 14474369a69eSAlex Deucher break; 14484369a69eSAlex Deucher } 14494369a69eSAlex Deucher ++p; 14504369a69eSAlex Deucher } 14514369a69eSAlex Deucher 1452da321c8aSAlex Deucher /* enable dpm on rv6xx+ */ 1453da321c8aSAlex Deucher switch (rdev->family) { 14544a6369e9SAlex Deucher case CHIP_RV610: 14554a6369e9SAlex Deucher case CHIP_RV630: 14564a6369e9SAlex Deucher case CHIP_RV620: 14574a6369e9SAlex Deucher case CHIP_RV635: 14584a6369e9SAlex Deucher case CHIP_RV670: 14599d67006eSAlex Deucher case CHIP_RS780: 14609d67006eSAlex Deucher case CHIP_RS880: 146176e6dcecSAlex Deucher case CHIP_RV770: 14628a53fa23SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 1463761bfb99SAlex Deucher if (!rdev->rlc_fw) 1464761bfb99SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 14658a53fa23SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 14668a53fa23SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 14678a53fa23SAlex Deucher (!rdev->smc_fw)) 14688a53fa23SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1469761bfb99SAlex Deucher else if (radeon_dpm == 1) 14709d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 14719d67006eSAlex Deucher else 14729d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 14739d67006eSAlex Deucher break; 1474ab70b1ddSAlex Deucher case CHIP_RV730: 1475ab70b1ddSAlex Deucher case CHIP_RV710: 1476ab70b1ddSAlex Deucher case CHIP_RV740: 147759f7a2f2SAlex Deucher case CHIP_CEDAR: 147859f7a2f2SAlex Deucher case CHIP_REDWOOD: 147959f7a2f2SAlex Deucher case CHIP_JUNIPER: 148059f7a2f2SAlex Deucher case CHIP_CYPRESS: 148159f7a2f2SAlex Deucher case CHIP_HEMLOCK: 14825a16f761SAlex Deucher case CHIP_PALM: 14835a16f761SAlex Deucher case CHIP_SUMO: 14845a16f761SAlex Deucher case CHIP_SUMO2: 1485c08abf11SAlex Deucher case CHIP_BARTS: 1486c08abf11SAlex Deucher case CHIP_TURKS: 1487c08abf11SAlex Deucher case CHIP_CAICOS: 14888f500af4SAlex Deucher case CHIP_CAYMAN: 14893a118989SAlex Deucher case CHIP_ARUBA: 149068bc7785SAlex Deucher case CHIP_TAHITI: 149168bc7785SAlex Deucher case CHIP_PITCAIRN: 149268bc7785SAlex Deucher case CHIP_VERDE: 149368bc7785SAlex Deucher case CHIP_OLAND: 149468bc7785SAlex Deucher case CHIP_HAINAN: 14954f22dde3SAlex Deucher case CHIP_BONAIRE: 1496e308b1d3SAlex Deucher case CHIP_KABINI: 1497e308b1d3SAlex Deucher case CHIP_KAVERI: 14984f22dde3SAlex Deucher case CHIP_HAWAII: 14997d032a4bSSamuel Li case CHIP_MULLINS: 15005a16f761SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 15015a16f761SAlex Deucher if (!rdev->rlc_fw) 15025a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15035a16f761SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 15045a16f761SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 15055a16f761SAlex Deucher (!rdev->smc_fw)) 15065a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15074369a69eSAlex Deucher else if (disable_dpm && (radeon_dpm == -1)) 15084369a69eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15095a16f761SAlex Deucher else if (radeon_dpm == 0) 15105a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15115a16f761SAlex Deucher else 15125a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 15135a16f761SAlex Deucher break; 1514da321c8aSAlex Deucher default: 1515da321c8aSAlex Deucher /* default to profile method */ 1516da321c8aSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1517da321c8aSAlex Deucher break; 1518da321c8aSAlex Deucher } 1519da321c8aSAlex Deucher 1520da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1521da321c8aSAlex Deucher return radeon_pm_init_dpm(rdev); 1522da321c8aSAlex Deucher else 1523da321c8aSAlex Deucher return radeon_pm_init_old(rdev); 1524da321c8aSAlex Deucher } 1525da321c8aSAlex Deucher 1526914a8987SAlex Deucher int radeon_pm_late_init(struct radeon_device *rdev) 1527914a8987SAlex Deucher { 1528914a8987SAlex Deucher int ret = 0; 1529914a8987SAlex Deucher 1530914a8987SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 1531914a8987SAlex Deucher mutex_lock(&rdev->pm.mutex); 1532914a8987SAlex Deucher ret = radeon_dpm_late_enable(rdev); 1533914a8987SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1534914a8987SAlex Deucher } 1535914a8987SAlex Deucher return ret; 1536914a8987SAlex Deucher } 1537914a8987SAlex Deucher 1538da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev) 153929fb52caSAlex Deucher { 1540ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1541a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 1542ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1543ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1544ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1545ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1546ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1547ce8f5370SAlex Deucher /* reset default clocks */ 1548ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1549ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1550ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 155158e21dffSAlex Deucher } 1552ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 155332c87fcaSTejun Heo 155432c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 155558e21dffSAlex Deucher 1556ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1557ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1558ce8f5370SAlex Deucher } 1559a424816fSAlex Deucher 1560cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 15610975b162SAlex Deucher kfree(rdev->pm.power_state); 156229fb52caSAlex Deucher } 156329fb52caSAlex Deucher 1564da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev) 1565da321c8aSAlex Deucher { 1566da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1567da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1568da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1569da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1570da321c8aSAlex Deucher 1571da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_state); 157270d01a5eSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 1573da321c8aSAlex Deucher /* XXX backwards compat */ 1574da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1575da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1576da321c8aSAlex Deucher } 1577da321c8aSAlex Deucher radeon_dpm_fini(rdev); 1578da321c8aSAlex Deucher 1579cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 1580da321c8aSAlex Deucher kfree(rdev->pm.power_state); 1581da321c8aSAlex Deucher } 1582da321c8aSAlex Deucher 1583da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 1584da321c8aSAlex Deucher { 1585da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1586da321c8aSAlex Deucher radeon_pm_fini_dpm(rdev); 1587da321c8aSAlex Deucher else 1588da321c8aSAlex Deucher radeon_pm_fini_old(rdev); 1589da321c8aSAlex Deucher } 1590da321c8aSAlex Deucher 1591da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) 1592c913e23aSRafał Miłecki { 1593c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 1594a48b9b4eSAlex Deucher struct drm_crtc *crtc; 1595c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 1596c913e23aSRafał Miłecki 1597ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 1598ce8f5370SAlex Deucher return; 1599ce8f5370SAlex Deucher 1600c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1601c913e23aSRafał Miłecki 1602c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 1603a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 16043ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1605a48b9b4eSAlex Deucher list_for_each_entry(crtc, 1606a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 1607a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1608a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 1609c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 1610a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 1611c913e23aSRafał Miłecki } 1612c913e23aSRafał Miłecki } 16133ed9a335SAlex Deucher } 1614c913e23aSRafał Miłecki 1615ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1616ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1617ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1618ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1619ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 1620a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 1621ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1622ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1623c913e23aSRafał Miłecki 1624ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 1625ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1626ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1627ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1628c913e23aSRafał Miłecki 1629d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 1630c913e23aSRafał Miłecki } 1631a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 1632c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 1633c913e23aSRafał Miłecki 1634ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 1635ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 1636ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 1637ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1638ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1639c913e23aSRafał Miłecki 164032c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1641c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1642ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 1643ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 164432c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1645c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1646d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 1647c913e23aSRafał Miłecki } 1648a48b9b4eSAlex Deucher } else { /* count == 0 */ 1649ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 1650ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1651c913e23aSRafał Miłecki 1652ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 1653ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 1654ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1655ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1656ce8f5370SAlex Deucher } 1657ce8f5370SAlex Deucher } 165873a6d3fcSRafał Miłecki } 1659c913e23aSRafał Miłecki } 1660c913e23aSRafał Miłecki 1661c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 1662c913e23aSRafał Miłecki } 1663c913e23aSRafał Miłecki 1664da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) 1665da321c8aSAlex Deucher { 1666da321c8aSAlex Deucher struct drm_device *ddev = rdev->ddev; 1667da321c8aSAlex Deucher struct drm_crtc *crtc; 1668da321c8aSAlex Deucher struct radeon_crtc *radeon_crtc; 1669da321c8aSAlex Deucher 16706c7bcceaSAlex Deucher if (!rdev->pm.dpm_enabled) 16716c7bcceaSAlex Deucher return; 16726c7bcceaSAlex Deucher 1673da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1674da321c8aSAlex Deucher 16755ca302f7SAlex Deucher /* update active crtc counts */ 1676da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs = 0; 1677da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count = 0; 16783ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1679da321c8aSAlex Deucher list_for_each_entry(crtc, 1680da321c8aSAlex Deucher &ddev->mode_config.crtc_list, head) { 1681da321c8aSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1682da321c8aSAlex Deucher if (crtc->enabled) { 1683da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); 1684da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count++; 1685da321c8aSAlex Deucher } 1686da321c8aSAlex Deucher } 16873ed9a335SAlex Deucher } 1688da321c8aSAlex Deucher 16895ca302f7SAlex Deucher /* update battery/ac status */ 16905ca302f7SAlex Deucher if (power_supply_is_system_supplied() > 0) 16915ca302f7SAlex Deucher rdev->pm.dpm.ac_power = true; 16925ca302f7SAlex Deucher else 16935ca302f7SAlex Deucher rdev->pm.dpm.ac_power = false; 16945ca302f7SAlex Deucher 1695da321c8aSAlex Deucher radeon_dpm_change_power_state_locked(rdev); 1696da321c8aSAlex Deucher 1697da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 16988a227555SAlex Deucher 1699da321c8aSAlex Deucher } 1700da321c8aSAlex Deucher 1701da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev) 1702da321c8aSAlex Deucher { 1703da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1704da321c8aSAlex Deucher radeon_pm_compute_clocks_dpm(rdev); 1705da321c8aSAlex Deucher else 1706da321c8aSAlex Deucher radeon_pm_compute_clocks_old(rdev); 1707da321c8aSAlex Deucher } 1708da321c8aSAlex Deucher 1709ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 1710f735261bSDave Airlie { 171175fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 1712f735261bSDave Airlie bool in_vbl = true; 1713f735261bSDave Airlie 171475fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 171575fa0b08SMario Kleiner * otherwise return in_vbl == false. 171675fa0b08SMario Kleiner */ 171775fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 171875fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 1719abca9e45SVille Syrjälä vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, &vpos, &hpos, NULL, NULL); 1720f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 17213d3cbd84SDaniel Vetter !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK)) 1722f735261bSDave Airlie in_vbl = false; 1723f735261bSDave Airlie } 1724f735261bSDave Airlie } 1725f81f2024SMatthew Garrett 1726f81f2024SMatthew Garrett return in_vbl; 1727f81f2024SMatthew Garrett } 1728f81f2024SMatthew Garrett 1729ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 1730f81f2024SMatthew Garrett { 1731f81f2024SMatthew Garrett u32 stat_crtc = 0; 1732f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 1733f81f2024SMatthew Garrett 1734f735261bSDave Airlie if (in_vbl == false) 1735d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 1736bae6b562SAlex Deucher finish ? "exit" : "entry"); 1737f735261bSDave Airlie return in_vbl; 1738f735261bSDave Airlie } 1739c913e23aSRafał Miłecki 1740ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 1741c913e23aSRafał Miłecki { 1742c913e23aSRafał Miłecki struct radeon_device *rdev; 1743d9932a32SMatthew Garrett int resched; 1744c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 1745ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 1746c913e23aSRafał Miłecki 1747d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 1748c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1749ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1750c913e23aSRafał Miłecki int not_processed = 0; 17517465280cSAlex Deucher int i; 1752c913e23aSRafał Miłecki 17537465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 17540ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 17550ec0612aSAlex Deucher 17560ec0612aSAlex Deucher if (ring->ready) { 175747492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 17587465280cSAlex Deucher if (not_processed >= 3) 17597465280cSAlex Deucher break; 17607465280cSAlex Deucher } 17610ec0612aSAlex Deucher } 1762c913e23aSRafał Miłecki 1763c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 1764ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 1765ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1766ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1767ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 1768ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1769ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 1770ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1771c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1772c913e23aSRafał Miłecki } 1773c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 1774ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 1775ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1776ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1777ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 1778ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1779ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 1780ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1781c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1782c913e23aSRafał Miłecki } 1783c913e23aSRafał Miłecki } 1784c913e23aSRafał Miłecki 1785d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 1786d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 1787d7311171SAlex Deucher */ 1788ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 1789ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 1790ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1791ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1792c913e23aSRafał Miłecki } 1793c913e23aSRafał Miłecki 179432c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1795c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1796c913e23aSRafał Miłecki } 17973f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 17983f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 17993f53eb6fSRafael J. Wysocki } 1800c913e23aSRafał Miłecki 18017433874eSRafał Miłecki /* 18027433874eSRafał Miłecki * Debugfs info 18037433874eSRafał Miłecki */ 18047433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 18057433874eSRafał Miłecki 18067433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 18077433874eSRafał Miłecki { 18087433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 18097433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 18107433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 18114f2f2039SAlex Deucher struct drm_device *ddev = rdev->ddev; 18127433874eSRafał Miłecki 18134f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 18144f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { 18154f2f2039SAlex Deucher seq_printf(m, "PX asic powered off\n"); 18164f2f2039SAlex Deucher } else if (rdev->pm.dpm_enabled) { 18171316b792SAlex Deucher mutex_lock(&rdev->pm.mutex); 18181316b792SAlex Deucher if (rdev->asic->dpm.debugfs_print_current_performance_level) 18191316b792SAlex Deucher radeon_dpm_debugfs_print_current_performance_level(rdev, m); 18201316b792SAlex Deucher else 182171375929SAlex Deucher seq_printf(m, "Debugfs support not implemented for this asic\n"); 18221316b792SAlex Deucher mutex_unlock(&rdev->pm.mutex); 18231316b792SAlex Deucher } else { 18249ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 1825bf05d998SAlex Deucher /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ 1826bf05d998SAlex Deucher if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) 1827bf05d998SAlex Deucher seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); 1828bf05d998SAlex Deucher else 18296234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 18309ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 1831798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 18326234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 18330fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 18340fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 1835798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 1836aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 18371316b792SAlex Deucher } 18387433874eSRafał Miłecki 18397433874eSRafał Miłecki return 0; 18407433874eSRafał Miłecki } 18417433874eSRafał Miłecki 18427433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 18437433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 18447433874eSRafał Miłecki }; 18457433874eSRafał Miłecki #endif 18467433874eSRafał Miłecki 1847c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 18487433874eSRafał Miłecki { 18497433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 18507433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 18517433874eSRafał Miłecki #else 18527433874eSRafał Miłecki return 0; 18537433874eSRafał Miłecki #endif 18547433874eSRafał Miłecki } 1855