17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 237433874eSRafał Miłecki #include "drmP.h" 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 27ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 28ce8f5370SAlex Deucher #include <linux/acpi.h> 29ce8f5370SAlex Deucher #endif 30ce8f5370SAlex Deucher #include <linux/power_supply.h> 3121a8122aSAlex Deucher #include <linux/hwmon.h> 3221a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 337433874eSRafał Miłecki 34c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 35c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3673a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 37c913e23aSRafał Miłecki 38f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 39f712d0c7SRafał Miłecki "Default", 40f712d0c7SRafał Miłecki "Powersave", 41f712d0c7SRafał Miłecki "Battery", 42f712d0c7SRafał Miłecki "Balanced", 43f712d0c7SRafał Miłecki "Performance", 44f712d0c7SRafał Miłecki }; 45f712d0c7SRafał Miłecki 46ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 47c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 48ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 49ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 50ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 51ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 52ce8f5370SAlex Deucher 53ce8f5370SAlex Deucher #define ACPI_AC_CLASS "ac_adapter" 54ce8f5370SAlex Deucher 55a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 56a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 57a4c9e2eeSAlex Deucher int instance) 58a4c9e2eeSAlex Deucher { 59a4c9e2eeSAlex Deucher int i; 60a4c9e2eeSAlex Deucher int found_instance = -1; 61a4c9e2eeSAlex Deucher 62a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 63a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 64a4c9e2eeSAlex Deucher found_instance++; 65a4c9e2eeSAlex Deucher if (found_instance == instance) 66a4c9e2eeSAlex Deucher return i; 67a4c9e2eeSAlex Deucher } 68a4c9e2eeSAlex Deucher } 69a4c9e2eeSAlex Deucher /* return default if no match */ 70a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 71a4c9e2eeSAlex Deucher } 72a4c9e2eeSAlex Deucher 73ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 74ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb, 75ce8f5370SAlex Deucher unsigned long val, 76ce8f5370SAlex Deucher void *data) 77ce8f5370SAlex Deucher { 78ce8f5370SAlex Deucher struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb); 79ce8f5370SAlex Deucher struct acpi_bus_event *entry = (struct acpi_bus_event *)data; 80ce8f5370SAlex Deucher 81ce8f5370SAlex Deucher if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) { 82ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) 83d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: AC\n"); 84ce8f5370SAlex Deucher else 85d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: DC\n"); 86ce8f5370SAlex Deucher 87ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 88ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 89ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 90ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 91ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 92ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 93ce8f5370SAlex Deucher } 94ce8f5370SAlex Deucher } 95ce8f5370SAlex Deucher } 96ce8f5370SAlex Deucher 97ce8f5370SAlex Deucher return NOTIFY_OK; 98ce8f5370SAlex Deucher } 99ce8f5370SAlex Deucher #endif 100ce8f5370SAlex Deucher 101ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 102ce8f5370SAlex Deucher { 103ce8f5370SAlex Deucher switch (rdev->pm.profile) { 104ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 105ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 106ce8f5370SAlex Deucher break; 107ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 108ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 109ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 110ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 111ce8f5370SAlex Deucher else 112ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 113ce8f5370SAlex Deucher } else { 114ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 115c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 116ce8f5370SAlex Deucher else 117c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 118ce8f5370SAlex Deucher } 119ce8f5370SAlex Deucher break; 120ce8f5370SAlex Deucher case PM_PROFILE_LOW: 121ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 122ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 123ce8f5370SAlex Deucher else 124ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 125ce8f5370SAlex Deucher break; 126c9e75b21SAlex Deucher case PM_PROFILE_MID: 127c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 128c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 129c9e75b21SAlex Deucher else 130c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 131c9e75b21SAlex Deucher break; 132ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 133ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 134ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 135ce8f5370SAlex Deucher else 136ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 137ce8f5370SAlex Deucher break; 138ce8f5370SAlex Deucher } 139ce8f5370SAlex Deucher 140ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 141ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 142ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 143ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 144ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 145ce8f5370SAlex Deucher } else { 146ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 147ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 148ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 149ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 150ce8f5370SAlex Deucher } 151ce8f5370SAlex Deucher } 152c913e23aSRafał Miłecki 1535876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1545876dd24SMatthew Garrett { 1555876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1565876dd24SMatthew Garrett 1575876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1585876dd24SMatthew Garrett return; 1595876dd24SMatthew Garrett 1605876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1615876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1625876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1635876dd24SMatthew Garrett } 1645876dd24SMatthew Garrett } 1655876dd24SMatthew Garrett 166ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 167ce8f5370SAlex Deucher { 168ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 169ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 170ce8f5370SAlex Deucher wait_event_timeout( 171ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 172ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 173ce8f5370SAlex Deucher } 174ce8f5370SAlex Deucher } 175ce8f5370SAlex Deucher 176ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 177ce8f5370SAlex Deucher { 178ce8f5370SAlex Deucher u32 sclk, mclk; 17992645879SAlex Deucher bool misc_after = false; 180ce8f5370SAlex Deucher 181ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 182ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 183ce8f5370SAlex Deucher return; 184ce8f5370SAlex Deucher 185ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 186ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 187ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1889ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1899ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 190ce8f5370SAlex Deucher 191ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 192ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 1939ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1949ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 195ce8f5370SAlex Deucher 19692645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 19792645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 19892645879SAlex Deucher misc_after = true; 19992645879SAlex Deucher 20092645879SAlex Deucher radeon_sync_with_vblank(rdev); 20192645879SAlex Deucher 20292645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 20392645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 20492645879SAlex Deucher return; 20592645879SAlex Deucher } 20692645879SAlex Deucher 20792645879SAlex Deucher radeon_pm_prepare(rdev); 20892645879SAlex Deucher 20992645879SAlex Deucher if (!misc_after) 210ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 211ce8f5370SAlex Deucher radeon_pm_misc(rdev); 212ce8f5370SAlex Deucher 213ce8f5370SAlex Deucher /* set engine clock */ 214ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 215ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 216ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 217ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 218ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 219d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 220ce8f5370SAlex Deucher } 221ce8f5370SAlex Deucher 222ce8f5370SAlex Deucher /* set memory clock */ 223798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 224ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 225ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 226ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 227ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 228d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 229ce8f5370SAlex Deucher } 23092645879SAlex Deucher 23192645879SAlex Deucher if (misc_after) 23292645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 23392645879SAlex Deucher radeon_pm_misc(rdev); 23492645879SAlex Deucher 235ce8f5370SAlex Deucher radeon_pm_finish(rdev); 236ce8f5370SAlex Deucher 237ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 238ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 239ce8f5370SAlex Deucher } else 240d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 241ce8f5370SAlex Deucher } 242ce8f5370SAlex Deucher 243ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 244a424816fSAlex Deucher { 2452aba631cSMatthew Garrett int i; 2462aba631cSMatthew Garrett 2474e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2484e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2494e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2504e186b2dSAlex Deucher return; 2514e186b2dSAlex Deucher 252612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 253db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 254d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2554f3218cbSAlex Deucher 256*95f5a3acSAlex Deucher /* wait for the rings to drain */ 257*95f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 258*95f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 259*95f5a3acSAlex Deucher if (ring->ready) 260*95f5a3acSAlex Deucher radeon_fence_wait_empty_locked(rdev, i); 261ce8f5370SAlex Deucher } 262*95f5a3acSAlex Deucher 2635876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2645876dd24SMatthew Garrett 265ce8f5370SAlex Deucher if (rdev->irq.installed) { 2662aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2672aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2682aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2692aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2702aba631cSMatthew Garrett } 2712aba631cSMatthew Garrett } 2722aba631cSMatthew Garrett } 2732aba631cSMatthew Garrett 274ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2752aba631cSMatthew Garrett 276ce8f5370SAlex Deucher if (rdev->irq.installed) { 2772aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2782aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2792aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2802aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2812aba631cSMatthew Garrett } 2822aba631cSMatthew Garrett } 2832aba631cSMatthew Garrett } 284a424816fSAlex Deucher 285a424816fSAlex Deucher /* update display watermarks based on new power state */ 286a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 287a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 288a424816fSAlex Deucher radeon_bandwidth_update(rdev); 289a424816fSAlex Deucher 290ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2912aba631cSMatthew Garrett 292d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 293db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 294612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 295a424816fSAlex Deucher } 296a424816fSAlex Deucher 297f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 298f712d0c7SRafał Miłecki { 299f712d0c7SRafał Miłecki int i, j; 300f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 301f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 302f712d0c7SRafał Miłecki 303d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 304f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 305f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 306d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 307f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 308f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 309d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 310f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 311d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 312f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 313d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 314d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 315f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 316f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 317f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 318d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n", 319f712d0c7SRafał Miłecki j, 320f712d0c7SRafał Miłecki clock_info->sclk * 10, 321f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 322f712d0c7SRafał Miłecki else 323d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n", 324f712d0c7SRafał Miłecki j, 325f712d0c7SRafał Miłecki clock_info->sclk * 10, 326f712d0c7SRafał Miłecki clock_info->mclk * 10, 327f712d0c7SRafał Miłecki clock_info->voltage.voltage, 328f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 329f712d0c7SRafał Miłecki } 330f712d0c7SRafał Miłecki } 331f712d0c7SRafał Miłecki } 332f712d0c7SRafał Miłecki 333ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 334a424816fSAlex Deucher struct device_attribute *attr, 335a424816fSAlex Deucher char *buf) 336a424816fSAlex Deucher { 337a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 338a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 339ce8f5370SAlex Deucher int cp = rdev->pm.profile; 340a424816fSAlex Deucher 341a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 342ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 343ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 34412e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 345ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 346a424816fSAlex Deucher } 347a424816fSAlex Deucher 348ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 349a424816fSAlex Deucher struct device_attribute *attr, 350a424816fSAlex Deucher const char *buf, 351a424816fSAlex Deucher size_t count) 352a424816fSAlex Deucher { 353a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 354a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 355a424816fSAlex Deucher 356a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 357ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 358ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 359ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 360ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 361ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 362ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 363ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 364c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 365c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 366ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 367ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 368ce8f5370SAlex Deucher else { 3691783e4bfSThomas Renninger count = -EINVAL; 370ce8f5370SAlex Deucher goto fail; 371ce8f5370SAlex Deucher } 372ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 373ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3741783e4bfSThomas Renninger } else 3751783e4bfSThomas Renninger count = -EINVAL; 3761783e4bfSThomas Renninger 377ce8f5370SAlex Deucher fail: 378a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 379a424816fSAlex Deucher 380a424816fSAlex Deucher return count; 381a424816fSAlex Deucher } 382a424816fSAlex Deucher 383ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 384ce8f5370SAlex Deucher struct device_attribute *attr, 385ce8f5370SAlex Deucher char *buf) 38656278a8eSAlex Deucher { 387ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 388ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 389ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 39056278a8eSAlex Deucher 391ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 392ce8f5370SAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile"); 39356278a8eSAlex Deucher } 39456278a8eSAlex Deucher 395ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 396ce8f5370SAlex Deucher struct device_attribute *attr, 397ce8f5370SAlex Deucher const char *buf, 398ce8f5370SAlex Deucher size_t count) 399d0d6cb81SRafał Miłecki { 400ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 401ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 402ce8f5370SAlex Deucher 403ce8f5370SAlex Deucher 404ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 405ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 406ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 407ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 408ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 409ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 410ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 411ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 412ce8f5370SAlex Deucher /* disable dynpm */ 413ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 414ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4153f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 416ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 41732c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 418ce8f5370SAlex Deucher } else { 4191783e4bfSThomas Renninger count = -EINVAL; 420ce8f5370SAlex Deucher goto fail; 421d0d6cb81SRafał Miłecki } 422ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 423ce8f5370SAlex Deucher fail: 424ce8f5370SAlex Deucher return count; 425ce8f5370SAlex Deucher } 426ce8f5370SAlex Deucher 427ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 428ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 429ce8f5370SAlex Deucher 43021a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 43121a8122aSAlex Deucher struct device_attribute *attr, 43221a8122aSAlex Deucher char *buf) 43321a8122aSAlex Deucher { 43421a8122aSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 43521a8122aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 43620d391d7SAlex Deucher int temp; 43721a8122aSAlex Deucher 43821a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 43921a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 44021a8122aSAlex Deucher temp = rv6xx_get_temp(rdev); 44121a8122aSAlex Deucher break; 44221a8122aSAlex Deucher case THERMAL_TYPE_RV770: 44321a8122aSAlex Deucher temp = rv770_get_temp(rdev); 44421a8122aSAlex Deucher break; 44521a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 4464fddba1fSAlex Deucher case THERMAL_TYPE_NI: 44721a8122aSAlex Deucher temp = evergreen_get_temp(rdev); 44821a8122aSAlex Deucher break; 449e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 450e33df25fSAlex Deucher temp = sumo_get_temp(rdev); 451e33df25fSAlex Deucher break; 4521bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 4531bd47d2eSAlex Deucher temp = si_get_temp(rdev); 4541bd47d2eSAlex Deucher break; 45521a8122aSAlex Deucher default: 45621a8122aSAlex Deucher temp = 0; 45721a8122aSAlex Deucher break; 45821a8122aSAlex Deucher } 45921a8122aSAlex Deucher 46021a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 46121a8122aSAlex Deucher } 46221a8122aSAlex Deucher 46321a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev, 46421a8122aSAlex Deucher struct device_attribute *attr, 46521a8122aSAlex Deucher char *buf) 46621a8122aSAlex Deucher { 46721a8122aSAlex Deucher return sprintf(buf, "radeon\n"); 46821a8122aSAlex Deucher } 46921a8122aSAlex Deucher 47021a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 47121a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); 47221a8122aSAlex Deucher 47321a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 47421a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 47521a8122aSAlex Deucher &sensor_dev_attr_name.dev_attr.attr, 47621a8122aSAlex Deucher NULL 47721a8122aSAlex Deucher }; 47821a8122aSAlex Deucher 47921a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 48021a8122aSAlex Deucher .attrs = hwmon_attributes, 48121a8122aSAlex Deucher }; 48221a8122aSAlex Deucher 4830d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 48421a8122aSAlex Deucher { 4850d18abedSDan Carpenter int err = 0; 48621a8122aSAlex Deucher 48721a8122aSAlex Deucher rdev->pm.int_hwmon_dev = NULL; 48821a8122aSAlex Deucher 48921a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 49021a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 49121a8122aSAlex Deucher case THERMAL_TYPE_RV770: 49221a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 493457558edSAlex Deucher case THERMAL_TYPE_NI: 494e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 4951bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 4965d7486c7SAlex Deucher /* No support for TN yet */ 4975d7486c7SAlex Deucher if (rdev->family == CHIP_ARUBA) 4985d7486c7SAlex Deucher return err; 49921a8122aSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); 5000d18abedSDan Carpenter if (IS_ERR(rdev->pm.int_hwmon_dev)) { 5010d18abedSDan Carpenter err = PTR_ERR(rdev->pm.int_hwmon_dev); 5020d18abedSDan Carpenter dev_err(rdev->dev, 5030d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 5040d18abedSDan Carpenter break; 5050d18abedSDan Carpenter } 50621a8122aSAlex Deucher dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); 50721a8122aSAlex Deucher err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, 50821a8122aSAlex Deucher &hwmon_attrgroup); 5090d18abedSDan Carpenter if (err) { 5100d18abedSDan Carpenter dev_err(rdev->dev, 5110d18abedSDan Carpenter "Unable to create hwmon sysfs file: %d\n", err); 5120d18abedSDan Carpenter hwmon_device_unregister(rdev->dev); 5130d18abedSDan Carpenter } 51421a8122aSAlex Deucher break; 51521a8122aSAlex Deucher default: 51621a8122aSAlex Deucher break; 51721a8122aSAlex Deucher } 5180d18abedSDan Carpenter 5190d18abedSDan Carpenter return err; 52021a8122aSAlex Deucher } 52121a8122aSAlex Deucher 52221a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 52321a8122aSAlex Deucher { 52421a8122aSAlex Deucher if (rdev->pm.int_hwmon_dev) { 52521a8122aSAlex Deucher sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); 52621a8122aSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 52721a8122aSAlex Deucher } 52821a8122aSAlex Deucher } 52921a8122aSAlex Deucher 530ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 531ce8f5370SAlex Deucher { 532ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 5333f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 5343f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 5353f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 5363f53eb6fSRafael J. Wysocki } 537ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 53832c87fcaSTejun Heo 53932c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 540ce8f5370SAlex Deucher } 541ce8f5370SAlex Deucher 542ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 543ce8f5370SAlex Deucher { 544ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 545ed18a360SAlex Deucher if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) { 546ed18a360SAlex Deucher if (rdev->pm.default_vddc) 5478a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 5488a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 5492feea49aSAlex Deucher if (rdev->pm.default_vddci) 5502feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 5512feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 552ed18a360SAlex Deucher if (rdev->pm.default_sclk) 553ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 554ed18a360SAlex Deucher if (rdev->pm.default_mclk) 555ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 556ed18a360SAlex Deucher } 557f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 558f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 559f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 560f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 5619ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 5629ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 5634d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 5642feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 5653f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 5663f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 5673f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 56832c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 5693f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 5703f53eb6fSRafael J. Wysocki } 571f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 572ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 573d0d6cb81SRafał Miłecki } 574d0d6cb81SRafał Miłecki 5757433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev) 5767433874eSRafał Miłecki { 57726481fb1SDave Airlie int ret; 5780d18abedSDan Carpenter 579ce8f5370SAlex Deucher /* default to profile method */ 580ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 581f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 582ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 583ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 584ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 585ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 5869ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 5879ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 588f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 589f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 59021a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 591c913e23aSRafał Miłecki 59256278a8eSAlex Deucher if (rdev->bios) { 59356278a8eSAlex Deucher if (rdev->is_atom_bios) 59456278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 59556278a8eSAlex Deucher else 59656278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 597f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 598ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 599ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 600ed18a360SAlex Deucher if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) { 601ed18a360SAlex Deucher if (rdev->pm.default_vddc) 6028a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 6038a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 6044639dd21SAlex Deucher if (rdev->pm.default_vddci) 6054639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 6064639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 607ed18a360SAlex Deucher if (rdev->pm.default_sclk) 608ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 609ed18a360SAlex Deucher if (rdev->pm.default_mclk) 610ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 611ed18a360SAlex Deucher } 61256278a8eSAlex Deucher } 61356278a8eSAlex Deucher 61421a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 6150d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 6160d18abedSDan Carpenter if (ret) 6170d18abedSDan Carpenter return ret; 61832c87fcaSTejun Heo 61932c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 62032c87fcaSTejun Heo 621ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 622ce8f5370SAlex Deucher /* where's the best place to put these? */ 62326481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 62426481fb1SDave Airlie if (ret) 62526481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 62626481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 62726481fb1SDave Airlie if (ret) 62826481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 629ce8f5370SAlex Deucher 630ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 631ce8f5370SAlex Deucher rdev->acpi_nb.notifier_call = radeon_acpi_event; 632ce8f5370SAlex Deucher register_acpi_notifier(&rdev->acpi_nb); 633ce8f5370SAlex Deucher #endif 6347433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 635c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 6367433874eSRafał Miłecki } 6377433874eSRafał Miłecki 638c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 639ce8f5370SAlex Deucher } 640c913e23aSRafał Miłecki 6417433874eSRafał Miłecki return 0; 6427433874eSRafał Miłecki } 6437433874eSRafał Miłecki 64429fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 64529fb52caSAlex Deucher { 646ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 647a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 648ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 649ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 650ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 651ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 652ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 653ce8f5370SAlex Deucher /* reset default clocks */ 654ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 655ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 656ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 65758e21dffSAlex Deucher } 658ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 65932c87fcaSTejun Heo 66032c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 66158e21dffSAlex Deucher 662ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 663ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 664ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 665ce8f5370SAlex Deucher unregister_acpi_notifier(&rdev->acpi_nb); 666ce8f5370SAlex Deucher #endif 667ce8f5370SAlex Deucher } 668a424816fSAlex Deucher 6690975b162SAlex Deucher if (rdev->pm.power_state) 6700975b162SAlex Deucher kfree(rdev->pm.power_state); 6710975b162SAlex Deucher 67221a8122aSAlex Deucher radeon_hwmon_fini(rdev); 67329fb52caSAlex Deucher } 67429fb52caSAlex Deucher 675c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev) 676c913e23aSRafał Miłecki { 677c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 678a48b9b4eSAlex Deucher struct drm_crtc *crtc; 679c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 680c913e23aSRafał Miłecki 681ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 682ce8f5370SAlex Deucher return; 683ce8f5370SAlex Deucher 684c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 685c913e23aSRafał Miłecki 686c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 687a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 688a48b9b4eSAlex Deucher list_for_each_entry(crtc, 689a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 690a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 691a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 692c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 693a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 694c913e23aSRafał Miłecki } 695c913e23aSRafał Miłecki } 696c913e23aSRafał Miłecki 697ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 698ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 699ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 700ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 701ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 702a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 703ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 704ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 705c913e23aSRafał Miłecki 706ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 707ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 708ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 709ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 710c913e23aSRafał Miłecki 711d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 712c913e23aSRafał Miłecki } 713a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 714c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 715c913e23aSRafał Miłecki 716ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 717ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 718ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 719ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 720ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 721c913e23aSRafał Miłecki 72232c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 723c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 724ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 725ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 72632c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 727c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 728d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 729c913e23aSRafał Miłecki } 730a48b9b4eSAlex Deucher } else { /* count == 0 */ 731ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 732ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 733c913e23aSRafał Miłecki 734ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 735ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 736ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 737ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 738ce8f5370SAlex Deucher } 739ce8f5370SAlex Deucher } 74073a6d3fcSRafał Miłecki } 741c913e23aSRafał Miłecki } 742c913e23aSRafał Miłecki 743c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 744c913e23aSRafał Miłecki } 745c913e23aSRafał Miłecki 746ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 747f735261bSDave Airlie { 74875fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 749f735261bSDave Airlie bool in_vbl = true; 750f735261bSDave Airlie 75175fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 75275fa0b08SMario Kleiner * otherwise return in_vbl == false. 75375fa0b08SMario Kleiner */ 75475fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 75575fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 756f5a80209SMario Kleiner vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); 757f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 758f5a80209SMario Kleiner !(vbl_status & DRM_SCANOUTPOS_INVBL)) 759f735261bSDave Airlie in_vbl = false; 760f735261bSDave Airlie } 761f735261bSDave Airlie } 762f81f2024SMatthew Garrett 763f81f2024SMatthew Garrett return in_vbl; 764f81f2024SMatthew Garrett } 765f81f2024SMatthew Garrett 766ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 767f81f2024SMatthew Garrett { 768f81f2024SMatthew Garrett u32 stat_crtc = 0; 769f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 770f81f2024SMatthew Garrett 771f735261bSDave Airlie if (in_vbl == false) 772d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 773bae6b562SAlex Deucher finish ? "exit" : "entry"); 774f735261bSDave Airlie return in_vbl; 775f735261bSDave Airlie } 776c913e23aSRafał Miłecki 777ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 778c913e23aSRafał Miłecki { 779c913e23aSRafał Miłecki struct radeon_device *rdev; 780d9932a32SMatthew Garrett int resched; 781c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 782ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 783c913e23aSRafał Miłecki 784d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 785c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 786ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 787c913e23aSRafał Miłecki int not_processed = 0; 7887465280cSAlex Deucher int i; 789c913e23aSRafał Miłecki 7907465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 7910ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 7920ec0612aSAlex Deucher 7930ec0612aSAlex Deucher if (ring->ready) { 79447492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 7957465280cSAlex Deucher if (not_processed >= 3) 7967465280cSAlex Deucher break; 7977465280cSAlex Deucher } 7980ec0612aSAlex Deucher } 799c913e23aSRafał Miłecki 800c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 801ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 802ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 803ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 804ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 805ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 806ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 807ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 808c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 809c913e23aSRafał Miłecki } 810c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 811ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 812ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 813ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 814ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 815ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 816ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 817ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 818c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 819c913e23aSRafał Miłecki } 820c913e23aSRafał Miłecki } 821c913e23aSRafał Miłecki 822d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 823d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 824d7311171SAlex Deucher */ 825ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 826ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 827ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 828ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 829c913e23aSRafał Miłecki } 830c913e23aSRafał Miłecki 83132c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 832c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 833c913e23aSRafał Miłecki } 8343f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 8353f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 8363f53eb6fSRafael J. Wysocki } 837c913e23aSRafał Miłecki 8387433874eSRafał Miłecki /* 8397433874eSRafał Miłecki * Debugfs info 8407433874eSRafał Miłecki */ 8417433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 8427433874eSRafał Miłecki 8437433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 8447433874eSRafał Miłecki { 8457433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 8467433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 8477433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 8487433874eSRafał Miłecki 8499ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 8506234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 8519ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 852798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 8536234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 8540fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 8550fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 856798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 857aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 8587433874eSRafał Miłecki 8597433874eSRafał Miłecki return 0; 8607433874eSRafał Miłecki } 8617433874eSRafał Miłecki 8627433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 8637433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 8647433874eSRafał Miłecki }; 8657433874eSRafał Miłecki #endif 8667433874eSRafał Miłecki 867c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 8687433874eSRafał Miłecki { 8697433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 8707433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 8717433874eSRafał Miłecki #else 8727433874eSRafał Miłecki return 0; 8737433874eSRafał Miłecki #endif 8747433874eSRafał Miłecki } 875