xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision 761bfb999868c413aabed8caa345694836ec6f11)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
23760285e7SDavid Howells #include <drm/drmP.h>
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
268a83ec5eSAlex Deucher #include "atom.h"
27ce8f5370SAlex Deucher #include <linux/power_supply.h>
2821a8122aSAlex Deucher #include <linux/hwmon.h>
2921a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
307433874eSRafał Miłecki 
31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
34c913e23aSRafał Miłecki 
35f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
36eb2c27a0SAlex Deucher 	"",
37f712d0c7SRafał Miłecki 	"Powersave",
38f712d0c7SRafał Miłecki 	"Battery",
39f712d0c7SRafał Miłecki 	"Balanced",
40f712d0c7SRafał Miłecki 	"Performance",
41f712d0c7SRafał Miłecki };
42f712d0c7SRafał Miłecki 
43ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
44c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
45ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
48ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
49ce8f5370SAlex Deucher 
50a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev,
51a4c9e2eeSAlex Deucher 			     enum radeon_pm_state_type ps_type,
52a4c9e2eeSAlex Deucher 			     int instance)
53a4c9e2eeSAlex Deucher {
54a4c9e2eeSAlex Deucher 	int i;
55a4c9e2eeSAlex Deucher 	int found_instance = -1;
56a4c9e2eeSAlex Deucher 
57a4c9e2eeSAlex Deucher 	for (i = 0; i < rdev->pm.num_power_states; i++) {
58a4c9e2eeSAlex Deucher 		if (rdev->pm.power_state[i].type == ps_type) {
59a4c9e2eeSAlex Deucher 			found_instance++;
60a4c9e2eeSAlex Deucher 			if (found_instance == instance)
61a4c9e2eeSAlex Deucher 				return i;
62a4c9e2eeSAlex Deucher 		}
63a4c9e2eeSAlex Deucher 	}
64a4c9e2eeSAlex Deucher 	/* return default if no match */
65a4c9e2eeSAlex Deucher 	return rdev->pm.default_power_state_index;
66a4c9e2eeSAlex Deucher }
67a4c9e2eeSAlex Deucher 
68c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
69ce8f5370SAlex Deucher {
70ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
71ce8f5370SAlex Deucher 		if (rdev->pm.profile == PM_PROFILE_AUTO) {
72ce8f5370SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
73ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
74ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
75ce8f5370SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
76ce8f5370SAlex Deucher 		}
77ce8f5370SAlex Deucher 	}
78ce8f5370SAlex Deucher }
79ce8f5370SAlex Deucher 
80ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
81ce8f5370SAlex Deucher {
82ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
83ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
84ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
85ce8f5370SAlex Deucher 		break;
86ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
87ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
88ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
89ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
90ce8f5370SAlex Deucher 			else
91ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
92ce8f5370SAlex Deucher 		} else {
93ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
94c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
95ce8f5370SAlex Deucher 			else
96c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
97ce8f5370SAlex Deucher 		}
98ce8f5370SAlex Deucher 		break;
99ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
100ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
101ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
102ce8f5370SAlex Deucher 		else
103ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
104ce8f5370SAlex Deucher 		break;
105c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
106c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
107c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
108c9e75b21SAlex Deucher 		else
109c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
110c9e75b21SAlex Deucher 		break;
111ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
112ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
113ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
114ce8f5370SAlex Deucher 		else
115ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
116ce8f5370SAlex Deucher 		break;
117ce8f5370SAlex Deucher 	}
118ce8f5370SAlex Deucher 
119ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
120ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
121ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
122ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
123ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
124ce8f5370SAlex Deucher 	} else {
125ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
126ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
127ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
128ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
129ce8f5370SAlex Deucher 	}
130ce8f5370SAlex Deucher }
131c913e23aSRafał Miłecki 
1325876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1335876dd24SMatthew Garrett {
1345876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1355876dd24SMatthew Garrett 
1365876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1375876dd24SMatthew Garrett 		return;
1385876dd24SMatthew Garrett 
1395876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1405876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1415876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1425876dd24SMatthew Garrett 	}
1435876dd24SMatthew Garrett }
1445876dd24SMatthew Garrett 
145ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
146ce8f5370SAlex Deucher {
147ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
148ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
149ce8f5370SAlex Deucher 		wait_event_timeout(
150ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
151ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
152ce8f5370SAlex Deucher 	}
153ce8f5370SAlex Deucher }
154ce8f5370SAlex Deucher 
155ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
156ce8f5370SAlex Deucher {
157ce8f5370SAlex Deucher 	u32 sclk, mclk;
15892645879SAlex Deucher 	bool misc_after = false;
159ce8f5370SAlex Deucher 
160ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
161ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
162ce8f5370SAlex Deucher 		return;
163ce8f5370SAlex Deucher 
164ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
165ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
166ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
1679ace9f7bSAlex Deucher 		if (sclk > rdev->pm.default_sclk)
1689ace9f7bSAlex Deucher 			sclk = rdev->pm.default_sclk;
169ce8f5370SAlex Deucher 
17027810fb2SAlex Deucher 		/* starting with BTC, there is one state that is used for both
17127810fb2SAlex Deucher 		 * MH and SH.  Difference is that we always use the high clock index for
1727ae764b1SAlex Deucher 		 * mclk and vddci.
17327810fb2SAlex Deucher 		 */
17427810fb2SAlex Deucher 		if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
17527810fb2SAlex Deucher 		    (rdev->family >= CHIP_BARTS) &&
17627810fb2SAlex Deucher 		    rdev->pm.active_crtc_count &&
17727810fb2SAlex Deucher 		    ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
17827810fb2SAlex Deucher 		     (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
17927810fb2SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
18027810fb2SAlex Deucher 				clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
18127810fb2SAlex Deucher 		else
182ce8f5370SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
183ce8f5370SAlex Deucher 				clock_info[rdev->pm.requested_clock_mode_index].mclk;
18427810fb2SAlex Deucher 
1859ace9f7bSAlex Deucher 		if (mclk > rdev->pm.default_mclk)
1869ace9f7bSAlex Deucher 			mclk = rdev->pm.default_mclk;
187ce8f5370SAlex Deucher 
18892645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
18992645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
19092645879SAlex Deucher 			misc_after = true;
19192645879SAlex Deucher 
19292645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
19392645879SAlex Deucher 
19492645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
19592645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
19692645879SAlex Deucher 				return;
19792645879SAlex Deucher 		}
19892645879SAlex Deucher 
19992645879SAlex Deucher 		radeon_pm_prepare(rdev);
20092645879SAlex Deucher 
20192645879SAlex Deucher 		if (!misc_after)
202ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
203ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
204ce8f5370SAlex Deucher 
205ce8f5370SAlex Deucher 		/* set engine clock */
206ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
207ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
208ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
209ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
210ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
211d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
212ce8f5370SAlex Deucher 		}
213ce8f5370SAlex Deucher 
214ce8f5370SAlex Deucher 		/* set memory clock */
215798bcf73SAlex Deucher 		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
216ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
217ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
218ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
219ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
220d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
221ce8f5370SAlex Deucher 		}
22292645879SAlex Deucher 
22392645879SAlex Deucher 		if (misc_after)
22492645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
22592645879SAlex Deucher 			radeon_pm_misc(rdev);
22692645879SAlex Deucher 
227ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
228ce8f5370SAlex Deucher 
229ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
230ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
231ce8f5370SAlex Deucher 	} else
232d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
233ce8f5370SAlex Deucher }
234ce8f5370SAlex Deucher 
235ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
236a424816fSAlex Deucher {
2375f8f635eSJerome Glisse 	int i, r;
2382aba631cSMatthew Garrett 
2394e186b2dSAlex Deucher 	/* no need to take locks, etc. if nothing's going to change */
2404e186b2dSAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
2414e186b2dSAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
2424e186b2dSAlex Deucher 		return;
2434e186b2dSAlex Deucher 
244612e06ceSMatthew Garrett 	mutex_lock(&rdev->ddev->struct_mutex);
245db7fce39SChristian König 	down_write(&rdev->pm.mclk_lock);
246d6999bc7SChristian König 	mutex_lock(&rdev->ring_lock);
2474f3218cbSAlex Deucher 
24895f5a3acSAlex Deucher 	/* wait for the rings to drain */
24995f5a3acSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
25095f5a3acSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
2515f8f635eSJerome Glisse 		if (!ring->ready) {
2525f8f635eSJerome Glisse 			continue;
2535f8f635eSJerome Glisse 		}
2545f8f635eSJerome Glisse 		r = radeon_fence_wait_empty_locked(rdev, i);
2555f8f635eSJerome Glisse 		if (r) {
2565f8f635eSJerome Glisse 			/* needs a GPU reset dont reset here */
2575f8f635eSJerome Glisse 			mutex_unlock(&rdev->ring_lock);
2585f8f635eSJerome Glisse 			up_write(&rdev->pm.mclk_lock);
2595f8f635eSJerome Glisse 			mutex_unlock(&rdev->ddev->struct_mutex);
2605f8f635eSJerome Glisse 			return;
2615f8f635eSJerome Glisse 		}
262ce8f5370SAlex Deucher 	}
26395f5a3acSAlex Deucher 
2645876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2655876dd24SMatthew Garrett 
266ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2672aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2682aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
2692aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
2702aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
2712aba631cSMatthew Garrett 			}
2722aba631cSMatthew Garrett 		}
2732aba631cSMatthew Garrett 	}
2742aba631cSMatthew Garrett 
275ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2762aba631cSMatthew Garrett 
277ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2782aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2792aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2802aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
2812aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
2822aba631cSMatthew Garrett 			}
2832aba631cSMatthew Garrett 		}
2842aba631cSMatthew Garrett 	}
285a424816fSAlex Deucher 
286a424816fSAlex Deucher 	/* update display watermarks based on new power state */
287a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
288a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
289a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
290a424816fSAlex Deucher 
291ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
2922aba631cSMatthew Garrett 
293d6999bc7SChristian König 	mutex_unlock(&rdev->ring_lock);
294db7fce39SChristian König 	up_write(&rdev->pm.mclk_lock);
295612e06ceSMatthew Garrett 	mutex_unlock(&rdev->ddev->struct_mutex);
296a424816fSAlex Deucher }
297a424816fSAlex Deucher 
298f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
299f712d0c7SRafał Miłecki {
300f712d0c7SRafał Miłecki 	int i, j;
301f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
302f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
303f712d0c7SRafał Miłecki 
304d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
305f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
306f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
307d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
308f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
309f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
310d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tDefault");
311f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
312d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
313f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
314d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tSingle display only\n");
315d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
316f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
317f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
318f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
319eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
320f712d0c7SRafał Miłecki 						 j,
321eb2c27a0SAlex Deucher 						 clock_info->sclk * 10);
322f712d0c7SRafał Miłecki 			else
323eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
324f712d0c7SRafał Miłecki 						 j,
325f712d0c7SRafał Miłecki 						 clock_info->sclk * 10,
326f712d0c7SRafał Miłecki 						 clock_info->mclk * 10,
327eb2c27a0SAlex Deucher 						 clock_info->voltage.voltage);
328f712d0c7SRafał Miłecki 		}
329f712d0c7SRafał Miłecki 	}
330f712d0c7SRafał Miłecki }
331f712d0c7SRafał Miłecki 
332ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
333a424816fSAlex Deucher 				     struct device_attribute *attr,
334a424816fSAlex Deucher 				     char *buf)
335a424816fSAlex Deucher {
336a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
337a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
338ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
339a424816fSAlex Deucher 
340a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
341ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
342ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
34312e27be8SDaniel J Blueman 			(cp == PM_PROFILE_MID) ? "mid" :
344ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
345a424816fSAlex Deucher }
346a424816fSAlex Deucher 
347ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
348a424816fSAlex Deucher 				     struct device_attribute *attr,
349a424816fSAlex Deucher 				     const char *buf,
350a424816fSAlex Deucher 				     size_t count)
351a424816fSAlex Deucher {
352a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
353a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
354a424816fSAlex Deucher 
355a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
356ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
357ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
358ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
359ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
360ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
361ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
362ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
363c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
364c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
365ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
366ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
367ce8f5370SAlex Deucher 		else {
3681783e4bfSThomas Renninger 			count = -EINVAL;
369ce8f5370SAlex Deucher 			goto fail;
370ce8f5370SAlex Deucher 		}
371ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
372ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
3731783e4bfSThomas Renninger 	} else
3741783e4bfSThomas Renninger 		count = -EINVAL;
3751783e4bfSThomas Renninger 
376ce8f5370SAlex Deucher fail:
377a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
378a424816fSAlex Deucher 
379a424816fSAlex Deucher 	return count;
380a424816fSAlex Deucher }
381a424816fSAlex Deucher 
382ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
383ce8f5370SAlex Deucher 				    struct device_attribute *attr,
384ce8f5370SAlex Deucher 				    char *buf)
38556278a8eSAlex Deucher {
386ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
387ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
388ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
38956278a8eSAlex Deucher 
390ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
391da321c8aSAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" :
392da321c8aSAlex Deucher 			(pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
39356278a8eSAlex Deucher }
39456278a8eSAlex Deucher 
395ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
396ce8f5370SAlex Deucher 				    struct device_attribute *attr,
397ce8f5370SAlex Deucher 				    const char *buf,
398ce8f5370SAlex Deucher 				    size_t count)
399d0d6cb81SRafał Miłecki {
400ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
401ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
402ce8f5370SAlex Deucher 
403da321c8aSAlex Deucher 	/* we don't support the legacy modes with dpm */
404da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
405da321c8aSAlex Deucher 		count = -EINVAL;
406da321c8aSAlex Deucher 		goto fail;
407da321c8aSAlex Deucher 	}
408ce8f5370SAlex Deucher 
409ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
410ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
411ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
412ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
413ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
414ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
415ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
416ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
417ce8f5370SAlex Deucher 		/* disable dynpm */
418ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
419ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4203f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
421ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
42232c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
423ce8f5370SAlex Deucher 	} else {
4241783e4bfSThomas Renninger 		count = -EINVAL;
425ce8f5370SAlex Deucher 		goto fail;
426d0d6cb81SRafał Miłecki 	}
427ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
428ce8f5370SAlex Deucher fail:
429ce8f5370SAlex Deucher 	return count;
430ce8f5370SAlex Deucher }
431ce8f5370SAlex Deucher 
432da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev,
433da321c8aSAlex Deucher 				    struct device_attribute *attr,
434da321c8aSAlex Deucher 				    char *buf)
435da321c8aSAlex Deucher {
436da321c8aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
437da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
438da321c8aSAlex Deucher 	enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
439da321c8aSAlex Deucher 
440da321c8aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
441da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
442da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
443da321c8aSAlex Deucher }
444da321c8aSAlex Deucher 
445da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev,
446da321c8aSAlex Deucher 				    struct device_attribute *attr,
447da321c8aSAlex Deucher 				    const char *buf,
448da321c8aSAlex Deucher 				    size_t count)
449da321c8aSAlex Deucher {
450da321c8aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
451da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
452da321c8aSAlex Deucher 
453da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
454da321c8aSAlex Deucher 	if (strncmp("battery", buf, strlen("battery")) == 0)
455da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
456da321c8aSAlex Deucher 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
457da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
458da321c8aSAlex Deucher 	else if (strncmp("performance", buf, strlen("performance")) == 0)
459da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
460da321c8aSAlex Deucher 	else {
461da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
462da321c8aSAlex Deucher 		count = -EINVAL;
463da321c8aSAlex Deucher 		goto fail;
464da321c8aSAlex Deucher 	}
465da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
466da321c8aSAlex Deucher 	radeon_pm_compute_clocks(rdev);
467da321c8aSAlex Deucher fail:
468da321c8aSAlex Deucher 	return count;
469da321c8aSAlex Deucher }
470da321c8aSAlex Deucher 
47170d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
47270d01a5eSAlex Deucher 						       struct device_attribute *attr,
47370d01a5eSAlex Deucher 						       char *buf)
47470d01a5eSAlex Deucher {
47570d01a5eSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
47670d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
47770d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
47870d01a5eSAlex Deucher 
47970d01a5eSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
48070d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
48170d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
48270d01a5eSAlex Deucher }
48370d01a5eSAlex Deucher 
48470d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
48570d01a5eSAlex Deucher 						       struct device_attribute *attr,
48670d01a5eSAlex Deucher 						       const char *buf,
48770d01a5eSAlex Deucher 						       size_t count)
48870d01a5eSAlex Deucher {
48970d01a5eSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
49070d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
49170d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level;
49270d01a5eSAlex Deucher 	int ret = 0;
49370d01a5eSAlex Deucher 
49470d01a5eSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
49570d01a5eSAlex Deucher 	if (strncmp("low", buf, strlen("low")) == 0) {
49670d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_LOW;
49770d01a5eSAlex Deucher 	} else if (strncmp("high", buf, strlen("high")) == 0) {
49870d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_HIGH;
49970d01a5eSAlex Deucher 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
50070d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_AUTO;
50170d01a5eSAlex Deucher 	} else {
50270d01a5eSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
50370d01a5eSAlex Deucher 		count = -EINVAL;
50470d01a5eSAlex Deucher 		goto fail;
50570d01a5eSAlex Deucher 	}
50670d01a5eSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
50770d01a5eSAlex Deucher 		ret = radeon_dpm_force_performance_level(rdev, level);
50870d01a5eSAlex Deucher 		if (ret)
50970d01a5eSAlex Deucher 			count = -EINVAL;
51070d01a5eSAlex Deucher 	}
51170d01a5eSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
51270d01a5eSAlex Deucher fail:
51370d01a5eSAlex Deucher 	return count;
51470d01a5eSAlex Deucher }
51570d01a5eSAlex Deucher 
516ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
517ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
518da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
51970d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
52070d01a5eSAlex Deucher 		   radeon_get_dpm_forced_performance_level,
52170d01a5eSAlex Deucher 		   radeon_set_dpm_forced_performance_level);
522ce8f5370SAlex Deucher 
52321a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
52421a8122aSAlex Deucher 				      struct device_attribute *attr,
52521a8122aSAlex Deucher 				      char *buf)
52621a8122aSAlex Deucher {
52721a8122aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
52821a8122aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
52920d391d7SAlex Deucher 	int temp;
53021a8122aSAlex Deucher 
5316bd1c385SAlex Deucher 	if (rdev->asic->pm.get_temperature)
5326bd1c385SAlex Deucher 		temp = radeon_get_temperature(rdev);
5336bd1c385SAlex Deucher 	else
53421a8122aSAlex Deucher 		temp = 0;
53521a8122aSAlex Deucher 
53621a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
53721a8122aSAlex Deucher }
53821a8122aSAlex Deucher 
53921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev,
54021a8122aSAlex Deucher 				      struct device_attribute *attr,
54121a8122aSAlex Deucher 				      char *buf)
54221a8122aSAlex Deucher {
54321a8122aSAlex Deucher 	return sprintf(buf, "radeon\n");
54421a8122aSAlex Deucher }
54521a8122aSAlex Deucher 
54621a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
54721a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
54821a8122aSAlex Deucher 
54921a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
55021a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
55121a8122aSAlex Deucher 	&sensor_dev_attr_name.dev_attr.attr,
55221a8122aSAlex Deucher 	NULL
55321a8122aSAlex Deucher };
55421a8122aSAlex Deucher 
55521a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
55621a8122aSAlex Deucher 	.attrs = hwmon_attributes,
55721a8122aSAlex Deucher };
55821a8122aSAlex Deucher 
5590d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev)
56021a8122aSAlex Deucher {
5610d18abedSDan Carpenter 	int err = 0;
56221a8122aSAlex Deucher 
56321a8122aSAlex Deucher 	rdev->pm.int_hwmon_dev = NULL;
56421a8122aSAlex Deucher 
56521a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
56621a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
56721a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
56821a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
569457558edSAlex Deucher 	case THERMAL_TYPE_NI:
570e33df25fSAlex Deucher 	case THERMAL_TYPE_SUMO:
5711bd47d2eSAlex Deucher 	case THERMAL_TYPE_SI:
5726bd1c385SAlex Deucher 		if (rdev->asic->pm.get_temperature == NULL)
5735d7486c7SAlex Deucher 			return err;
57421a8122aSAlex Deucher 		rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
5750d18abedSDan Carpenter 		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
5760d18abedSDan Carpenter 			err = PTR_ERR(rdev->pm.int_hwmon_dev);
5770d18abedSDan Carpenter 			dev_err(rdev->dev,
5780d18abedSDan Carpenter 				"Unable to register hwmon device: %d\n", err);
5790d18abedSDan Carpenter 			break;
5800d18abedSDan Carpenter 		}
58121a8122aSAlex Deucher 		dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
58221a8122aSAlex Deucher 		err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
58321a8122aSAlex Deucher 					 &hwmon_attrgroup);
5840d18abedSDan Carpenter 		if (err) {
5850d18abedSDan Carpenter 			dev_err(rdev->dev,
5860d18abedSDan Carpenter 				"Unable to create hwmon sysfs file: %d\n", err);
5870d18abedSDan Carpenter 			hwmon_device_unregister(rdev->dev);
5880d18abedSDan Carpenter 		}
58921a8122aSAlex Deucher 		break;
59021a8122aSAlex Deucher 	default:
59121a8122aSAlex Deucher 		break;
59221a8122aSAlex Deucher 	}
5930d18abedSDan Carpenter 
5940d18abedSDan Carpenter 	return err;
59521a8122aSAlex Deucher }
59621a8122aSAlex Deucher 
59721a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev)
59821a8122aSAlex Deucher {
59921a8122aSAlex Deucher 	if (rdev->pm.int_hwmon_dev) {
60021a8122aSAlex Deucher 		sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
60121a8122aSAlex Deucher 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
60221a8122aSAlex Deucher 	}
60321a8122aSAlex Deucher }
60421a8122aSAlex Deucher 
605da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work)
606da321c8aSAlex Deucher {
607da321c8aSAlex Deucher 	struct radeon_device *rdev =
608da321c8aSAlex Deucher 		container_of(work, struct radeon_device,
609da321c8aSAlex Deucher 			     pm.dpm.thermal.work);
610da321c8aSAlex Deucher 	/* switch to the thermal state */
611da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
612da321c8aSAlex Deucher 
613da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
614da321c8aSAlex Deucher 		return;
615da321c8aSAlex Deucher 
616da321c8aSAlex Deucher 	if (rdev->asic->pm.get_temperature) {
617da321c8aSAlex Deucher 		int temp = radeon_get_temperature(rdev);
618da321c8aSAlex Deucher 
619da321c8aSAlex Deucher 		if (temp < rdev->pm.dpm.thermal.min_temp)
620da321c8aSAlex Deucher 			/* switch back the user state */
621da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
622da321c8aSAlex Deucher 	} else {
623da321c8aSAlex Deucher 		if (rdev->pm.dpm.thermal.high_to_low)
624da321c8aSAlex Deucher 			/* switch back the user state */
625da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
626da321c8aSAlex Deucher 	}
627da321c8aSAlex Deucher 	radeon_dpm_enable_power_state(rdev, dpm_state);
628da321c8aSAlex Deucher }
629da321c8aSAlex Deucher 
630da321c8aSAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
631da321c8aSAlex Deucher 						     enum radeon_pm_state_type dpm_state)
632da321c8aSAlex Deucher {
633da321c8aSAlex Deucher 	int i;
634da321c8aSAlex Deucher 	struct radeon_ps *ps;
635da321c8aSAlex Deucher 	u32 ui_class;
63648783069SAlex Deucher 	bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
63748783069SAlex Deucher 		true : false;
63848783069SAlex Deucher 
63948783069SAlex Deucher 	/* check if the vblank period is too short to adjust the mclk */
64048783069SAlex Deucher 	if (single_display && rdev->asic->dpm.vblank_too_short) {
64148783069SAlex Deucher 		if (radeon_dpm_vblank_too_short(rdev))
64248783069SAlex Deucher 			single_display = false;
64348783069SAlex Deucher 	}
644da321c8aSAlex Deucher 
645edcaa5b1SAlex Deucher 	/* certain older asics have a separare 3D performance state,
646edcaa5b1SAlex Deucher 	 * so try that first if the user selected performance
647edcaa5b1SAlex Deucher 	 */
648edcaa5b1SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
649edcaa5b1SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
650da321c8aSAlex Deucher 	/* balanced states don't exist at the moment */
651da321c8aSAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_BALANCED)
652da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
653da321c8aSAlex Deucher 
654edcaa5b1SAlex Deucher restart_search:
655da321c8aSAlex Deucher 	/* Pick the best power state based on current conditions */
656da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
657da321c8aSAlex Deucher 		ps = &rdev->pm.dpm.ps[i];
658da321c8aSAlex Deucher 		ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
659da321c8aSAlex Deucher 		switch (dpm_state) {
660da321c8aSAlex Deucher 		/* user states */
661da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BATTERY:
662da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
663da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
66448783069SAlex Deucher 					if (single_display)
665da321c8aSAlex Deucher 						return ps;
666da321c8aSAlex Deucher 				} else
667da321c8aSAlex Deucher 					return ps;
668da321c8aSAlex Deucher 			}
669da321c8aSAlex Deucher 			break;
670da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BALANCED:
671da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
672da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
67348783069SAlex Deucher 					if (single_display)
674da321c8aSAlex Deucher 						return ps;
675da321c8aSAlex Deucher 				} else
676da321c8aSAlex Deucher 					return ps;
677da321c8aSAlex Deucher 			}
678da321c8aSAlex Deucher 			break;
679da321c8aSAlex Deucher 		case POWER_STATE_TYPE_PERFORMANCE:
680da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
681da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
68248783069SAlex Deucher 					if (single_display)
683da321c8aSAlex Deucher 						return ps;
684da321c8aSAlex Deucher 				} else
685da321c8aSAlex Deucher 					return ps;
686da321c8aSAlex Deucher 			}
687da321c8aSAlex Deucher 			break;
688da321c8aSAlex Deucher 		/* internal states */
689da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD:
690da321c8aSAlex Deucher 			return rdev->pm.dpm.uvd_ps;
691da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_SD:
692da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
693da321c8aSAlex Deucher 				return ps;
694da321c8aSAlex Deucher 			break;
695da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD:
696da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
697da321c8aSAlex Deucher 				return ps;
698da321c8aSAlex Deucher 			break;
699da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
700da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
701da321c8aSAlex Deucher 				return ps;
702da321c8aSAlex Deucher 			break;
703da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
704da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
705da321c8aSAlex Deucher 				return ps;
706da321c8aSAlex Deucher 			break;
707da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_BOOT:
708da321c8aSAlex Deucher 			return rdev->pm.dpm.boot_ps;
709da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_THERMAL:
710da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
711da321c8aSAlex Deucher 				return ps;
712da321c8aSAlex Deucher 			break;
713da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ACPI:
714da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
715da321c8aSAlex Deucher 				return ps;
716da321c8aSAlex Deucher 			break;
717da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ULV:
718da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
719da321c8aSAlex Deucher 				return ps;
720da321c8aSAlex Deucher 			break;
721edcaa5b1SAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_3DPERF:
722edcaa5b1SAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
723edcaa5b1SAlex Deucher 				return ps;
724edcaa5b1SAlex Deucher 			break;
725da321c8aSAlex Deucher 		default:
726da321c8aSAlex Deucher 			break;
727da321c8aSAlex Deucher 		}
728da321c8aSAlex Deucher 	}
729da321c8aSAlex Deucher 	/* use a fallback state if we didn't match */
730da321c8aSAlex Deucher 	switch (dpm_state) {
731da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
732da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
733da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
734da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
735da321c8aSAlex Deucher 		return rdev->pm.dpm.uvd_ps;
736da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
737da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
738da321c8aSAlex Deucher 		goto restart_search;
739da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_ACPI:
740da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_BATTERY;
741da321c8aSAlex Deucher 		goto restart_search;
742da321c8aSAlex Deucher 	case POWER_STATE_TYPE_BATTERY:
743edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_BALANCED:
744edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_3DPERF:
745da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
746da321c8aSAlex Deucher 		goto restart_search;
747da321c8aSAlex Deucher 	default:
748da321c8aSAlex Deucher 		break;
749da321c8aSAlex Deucher 	}
750da321c8aSAlex Deucher 
751da321c8aSAlex Deucher 	return NULL;
752da321c8aSAlex Deucher }
753da321c8aSAlex Deucher 
754da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
755da321c8aSAlex Deucher {
756da321c8aSAlex Deucher 	int i;
757da321c8aSAlex Deucher 	struct radeon_ps *ps;
758da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state;
75984dd1928SAlex Deucher 	int ret;
760da321c8aSAlex Deucher 
761da321c8aSAlex Deucher 	/* if dpm init failed */
762da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
763da321c8aSAlex Deucher 		return;
764da321c8aSAlex Deucher 
765da321c8aSAlex Deucher 	if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
766da321c8aSAlex Deucher 		/* add other state override checks here */
7678a227555SAlex Deucher 		if ((!rdev->pm.dpm.thermal_active) &&
7688a227555SAlex Deucher 		    (!rdev->pm.dpm.uvd_active))
769da321c8aSAlex Deucher 			rdev->pm.dpm.state = rdev->pm.dpm.user_state;
770da321c8aSAlex Deucher 	}
771da321c8aSAlex Deucher 	dpm_state = rdev->pm.dpm.state;
772da321c8aSAlex Deucher 
773da321c8aSAlex Deucher 	ps = radeon_dpm_pick_power_state(rdev, dpm_state);
774da321c8aSAlex Deucher 	if (ps)
77589c9bc56SAlex Deucher 		rdev->pm.dpm.requested_ps = ps;
776da321c8aSAlex Deucher 	else
777da321c8aSAlex Deucher 		return;
778da321c8aSAlex Deucher 
779d22b7e40SAlex Deucher 	/* no need to reprogram if nothing changed unless we are on BTC+ */
780da321c8aSAlex Deucher 	if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
781d22b7e40SAlex Deucher 		if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
782d22b7e40SAlex Deucher 			/* for pre-BTC and APUs if the num crtcs changed but state is the same,
783d22b7e40SAlex Deucher 			 * all we need to do is update the display configuration.
784d22b7e40SAlex Deucher 			 */
785da321c8aSAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
786d22b7e40SAlex Deucher 				/* update display watermarks based on new power state */
787da321c8aSAlex Deucher 				radeon_bandwidth_update(rdev);
788da321c8aSAlex Deucher 				/* update displays */
789da321c8aSAlex Deucher 				radeon_dpm_display_configuration_changed(rdev);
790da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
791da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
792da321c8aSAlex Deucher 			}
793da321c8aSAlex Deucher 			return;
794d22b7e40SAlex Deucher 		} else {
795d22b7e40SAlex Deucher 			/* for BTC+ if the num crtcs hasn't changed and state is the same,
796d22b7e40SAlex Deucher 			 * nothing to do, if the num crtcs is > 1 and state is the same,
797d22b7e40SAlex Deucher 			 * update display configuration.
798d22b7e40SAlex Deucher 			 */
799d22b7e40SAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs ==
800d22b7e40SAlex Deucher 			    rdev->pm.dpm.current_active_crtcs) {
801d22b7e40SAlex Deucher 				return;
802d22b7e40SAlex Deucher 			} else {
803d22b7e40SAlex Deucher 				if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
804d22b7e40SAlex Deucher 				    (rdev->pm.dpm.new_active_crtc_count > 1)) {
805d22b7e40SAlex Deucher 					/* update display watermarks based on new power state */
806d22b7e40SAlex Deucher 					radeon_bandwidth_update(rdev);
807d22b7e40SAlex Deucher 					/* update displays */
808d22b7e40SAlex Deucher 					radeon_dpm_display_configuration_changed(rdev);
809d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
810d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
811d22b7e40SAlex Deucher 					return;
812d22b7e40SAlex Deucher 				}
813d22b7e40SAlex Deucher 			}
814d22b7e40SAlex Deucher 		}
815da321c8aSAlex Deucher 	}
816da321c8aSAlex Deucher 
817da321c8aSAlex Deucher 	printk("switching from power state:\n");
818da321c8aSAlex Deucher 	radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
819da321c8aSAlex Deucher 	printk("switching to power state:\n");
820da321c8aSAlex Deucher 	radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
821da321c8aSAlex Deucher 
822da321c8aSAlex Deucher 	mutex_lock(&rdev->ddev->struct_mutex);
823da321c8aSAlex Deucher 	down_write(&rdev->pm.mclk_lock);
824da321c8aSAlex Deucher 	mutex_lock(&rdev->ring_lock);
825da321c8aSAlex Deucher 
82684dd1928SAlex Deucher 	ret = radeon_dpm_pre_set_power_state(rdev);
82784dd1928SAlex Deucher 	if (ret)
82884dd1928SAlex Deucher 		goto done;
82984dd1928SAlex Deucher 
830da321c8aSAlex Deucher 	/* update display watermarks based on new power state */
831da321c8aSAlex Deucher 	radeon_bandwidth_update(rdev);
832da321c8aSAlex Deucher 	/* update displays */
833da321c8aSAlex Deucher 	radeon_dpm_display_configuration_changed(rdev);
834da321c8aSAlex Deucher 
835da321c8aSAlex Deucher 	rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
836da321c8aSAlex Deucher 	rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
837da321c8aSAlex Deucher 
838da321c8aSAlex Deucher 	/* wait for the rings to drain */
839da321c8aSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
840da321c8aSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
841da321c8aSAlex Deucher 		if (ring->ready)
842da321c8aSAlex Deucher 			radeon_fence_wait_empty_locked(rdev, i);
843da321c8aSAlex Deucher 	}
844da321c8aSAlex Deucher 
845da321c8aSAlex Deucher 	/* program the new power state */
846da321c8aSAlex Deucher 	radeon_dpm_set_power_state(rdev);
847da321c8aSAlex Deucher 
848da321c8aSAlex Deucher 	/* update current power state */
849da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
850da321c8aSAlex Deucher 
85184dd1928SAlex Deucher 	radeon_dpm_post_set_power_state(rdev);
85284dd1928SAlex Deucher 
85384dd1928SAlex Deucher done:
854da321c8aSAlex Deucher 	mutex_unlock(&rdev->ring_lock);
855da321c8aSAlex Deucher 	up_write(&rdev->pm.mclk_lock);
856da321c8aSAlex Deucher 	mutex_unlock(&rdev->ddev->struct_mutex);
857da321c8aSAlex Deucher }
858da321c8aSAlex Deucher 
859da321c8aSAlex Deucher void radeon_dpm_enable_power_state(struct radeon_device *rdev,
860da321c8aSAlex Deucher 				   enum radeon_pm_state_type dpm_state)
861da321c8aSAlex Deucher {
862da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
863da321c8aSAlex Deucher 		return;
864da321c8aSAlex Deucher 
865da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
866da321c8aSAlex Deucher 	switch (dpm_state) {
867da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
868da321c8aSAlex Deucher 		rdev->pm.dpm.thermal_active = true;
869da321c8aSAlex Deucher 		break;
8708a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD:
8718a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
8728a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
8738a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
8748a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
8758a227555SAlex Deucher 		rdev->pm.dpm.uvd_active = true;
8768a227555SAlex Deucher 		break;
877da321c8aSAlex Deucher 	default:
878da321c8aSAlex Deucher 		rdev->pm.dpm.thermal_active = false;
8798a227555SAlex Deucher 		rdev->pm.dpm.uvd_active = false;
880da321c8aSAlex Deucher 		break;
881da321c8aSAlex Deucher 	}
882da321c8aSAlex Deucher 	rdev->pm.dpm.state = dpm_state;
883da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
884da321c8aSAlex Deucher 	radeon_pm_compute_clocks(rdev);
885da321c8aSAlex Deucher }
886da321c8aSAlex Deucher 
887da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev)
888ce8f5370SAlex Deucher {
889ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
8903f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
8913f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
8923f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
8933f53eb6fSRafael J. Wysocki 	}
894ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
89532c87fcaSTejun Heo 
89632c87fcaSTejun Heo 	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
897ce8f5370SAlex Deucher }
898ce8f5370SAlex Deucher 
899da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
900da321c8aSAlex Deucher {
901da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
902da321c8aSAlex Deucher 	/* disable dpm */
903da321c8aSAlex Deucher 	radeon_dpm_disable(rdev);
904da321c8aSAlex Deucher 	/* reset the power state */
905da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
906da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = false;
907da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
908da321c8aSAlex Deucher }
909da321c8aSAlex Deucher 
910da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
911da321c8aSAlex Deucher {
912da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
913da321c8aSAlex Deucher 		radeon_pm_suspend_dpm(rdev);
914da321c8aSAlex Deucher 	else
915da321c8aSAlex Deucher 		radeon_pm_suspend_old(rdev);
916da321c8aSAlex Deucher }
917da321c8aSAlex Deucher 
918da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev)
919ce8f5370SAlex Deucher {
920ed18a360SAlex Deucher 	/* set up the default clocks if the MC ucode is loaded */
9212e3b3b10SAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
922c6cf7777SAlex Deucher 	    (rdev->family <= CHIP_HAINAN) &&
9232e3b3b10SAlex Deucher 	    rdev->mc_fw) {
924ed18a360SAlex Deucher 		if (rdev->pm.default_vddc)
9258a83ec5eSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
9268a83ec5eSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
9272feea49aSAlex Deucher 		if (rdev->pm.default_vddci)
9282feea49aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
9292feea49aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
930ed18a360SAlex Deucher 		if (rdev->pm.default_sclk)
931ed18a360SAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
932ed18a360SAlex Deucher 		if (rdev->pm.default_mclk)
933ed18a360SAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
934ed18a360SAlex Deucher 	}
935f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
936f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
937f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
938f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
9399ace9f7bSAlex Deucher 	rdev->pm.current_sclk = rdev->pm.default_sclk;
9409ace9f7bSAlex Deucher 	rdev->pm.current_mclk = rdev->pm.default_mclk;
9414d60173fSAlex Deucher 	rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
9422feea49aSAlex Deucher 	rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
9433f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
9443f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
9453f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
94632c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
9473f53eb6fSRafael J. Wysocki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
9483f53eb6fSRafael J. Wysocki 	}
949f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
950ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
951d0d6cb81SRafał Miłecki }
952d0d6cb81SRafał Miłecki 
953da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev)
9547433874eSRafał Miłecki {
95526481fb1SDave Airlie 	int ret;
9560d18abedSDan Carpenter 
957da321c8aSAlex Deucher 	/* asic init will reset to the boot state */
958da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
959da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
960da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
961da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
962da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
963da321c8aSAlex Deucher 	if (ret) {
964da321c8aSAlex Deucher 		DRM_ERROR("radeon: dpm resume failed\n");
965da321c8aSAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
966c6cf7777SAlex Deucher 		    (rdev->family <= CHIP_HAINAN) &&
967da321c8aSAlex Deucher 		    rdev->mc_fw) {
968da321c8aSAlex Deucher 			if (rdev->pm.default_vddc)
969da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
970da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
971da321c8aSAlex Deucher 			if (rdev->pm.default_vddci)
972da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
973da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
974da321c8aSAlex Deucher 			if (rdev->pm.default_sclk)
975da321c8aSAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
976da321c8aSAlex Deucher 			if (rdev->pm.default_mclk)
977da321c8aSAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
978da321c8aSAlex Deucher 		}
979da321c8aSAlex Deucher 	} else {
980da321c8aSAlex Deucher 		rdev->pm.dpm_enabled = true;
981da321c8aSAlex Deucher 		radeon_pm_compute_clocks(rdev);
982da321c8aSAlex Deucher 	}
983da321c8aSAlex Deucher }
984da321c8aSAlex Deucher 
985da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
986da321c8aSAlex Deucher {
987da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
988da321c8aSAlex Deucher 		radeon_pm_resume_dpm(rdev);
989da321c8aSAlex Deucher 	else
990da321c8aSAlex Deucher 		radeon_pm_resume_old(rdev);
991da321c8aSAlex Deucher }
992da321c8aSAlex Deucher 
993da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev)
994da321c8aSAlex Deucher {
995da321c8aSAlex Deucher 	int ret;
996da321c8aSAlex Deucher 
997f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
998ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
999ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1000ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
1001ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
10029ace9f7bSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
10039ace9f7bSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1004f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1005f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
100621a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1007c913e23aSRafał Miłecki 
100856278a8eSAlex Deucher 	if (rdev->bios) {
100956278a8eSAlex Deucher 		if (rdev->is_atom_bios)
101056278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
101156278a8eSAlex Deucher 		else
101256278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
1013f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
1014ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
1015ed18a360SAlex Deucher 		/* set up the default clocks if the MC ucode is loaded */
10162e3b3b10SAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
1017c6cf7777SAlex Deucher 		    (rdev->family <= CHIP_HAINAN) &&
10182e3b3b10SAlex Deucher 		    rdev->mc_fw) {
1019ed18a360SAlex Deucher 			if (rdev->pm.default_vddc)
10208a83ec5eSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
10218a83ec5eSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
10224639dd21SAlex Deucher 			if (rdev->pm.default_vddci)
10234639dd21SAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
10244639dd21SAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1025ed18a360SAlex Deucher 			if (rdev->pm.default_sclk)
1026ed18a360SAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1027ed18a360SAlex Deucher 			if (rdev->pm.default_mclk)
1028ed18a360SAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1029ed18a360SAlex Deucher 		}
103056278a8eSAlex Deucher 	}
103156278a8eSAlex Deucher 
103221a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
10330d18abedSDan Carpenter 	ret = radeon_hwmon_init(rdev);
10340d18abedSDan Carpenter 	if (ret)
10350d18abedSDan Carpenter 		return ret;
103632c87fcaSTejun Heo 
103732c87fcaSTejun Heo 	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
103832c87fcaSTejun Heo 
1039ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1040ce8f5370SAlex Deucher 		/* where's the best place to put these? */
104126481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
104226481fb1SDave Airlie 		if (ret)
104326481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power profile\n");
104426481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
104526481fb1SDave Airlie 		if (ret)
104626481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power method\n");
1047ce8f5370SAlex Deucher 
10487433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
1049c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
10507433874eSRafał Miłecki 		}
10517433874eSRafał Miłecki 
1052c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
1053ce8f5370SAlex Deucher 	}
1054c913e23aSRafał Miłecki 
10557433874eSRafał Miłecki 	return 0;
10567433874eSRafał Miłecki }
10577433874eSRafał Miłecki 
1058da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1059da321c8aSAlex Deucher {
1060da321c8aSAlex Deucher 	int i;
1061da321c8aSAlex Deucher 
1062da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1063da321c8aSAlex Deucher 		printk("== power state %d ==\n", i);
1064da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1065da321c8aSAlex Deucher 	}
1066da321c8aSAlex Deucher }
1067da321c8aSAlex Deucher 
1068da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev)
1069da321c8aSAlex Deucher {
1070da321c8aSAlex Deucher 	int ret;
1071da321c8aSAlex Deucher 
1072da321c8aSAlex Deucher 	/* default to performance state */
1073edcaa5b1SAlex Deucher 	rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1074edcaa5b1SAlex Deucher 	rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
1075da321c8aSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
1076da321c8aSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1077da321c8aSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1078da321c8aSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
1079da321c8aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1080da321c8aSAlex Deucher 
1081da321c8aSAlex Deucher 	if (rdev->bios && rdev->is_atom_bios)
1082da321c8aSAlex Deucher 		radeon_atombios_get_power_modes(rdev);
1083da321c8aSAlex Deucher 	else
1084da321c8aSAlex Deucher 		return -EINVAL;
1085da321c8aSAlex Deucher 
1086da321c8aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
1087da321c8aSAlex Deucher 	ret = radeon_hwmon_init(rdev);
1088da321c8aSAlex Deucher 	if (ret)
1089da321c8aSAlex Deucher 		return ret;
1090da321c8aSAlex Deucher 
1091da321c8aSAlex Deucher 	INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1092da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1093da321c8aSAlex Deucher 	radeon_dpm_init(rdev);
1094da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1095da321c8aSAlex Deucher 	radeon_dpm_print_power_states(rdev);
1096da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1097da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1098da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1099da321c8aSAlex Deucher 	if (ret) {
1100da321c8aSAlex Deucher 		rdev->pm.dpm_enabled = false;
1101da321c8aSAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
1102c6cf7777SAlex Deucher 		    (rdev->family <= CHIP_HAINAN) &&
1103da321c8aSAlex Deucher 		    rdev->mc_fw) {
1104da321c8aSAlex Deucher 			if (rdev->pm.default_vddc)
1105da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1106da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
1107da321c8aSAlex Deucher 			if (rdev->pm.default_vddci)
1108da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1109da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1110da321c8aSAlex Deucher 			if (rdev->pm.default_sclk)
1111da321c8aSAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1112da321c8aSAlex Deucher 			if (rdev->pm.default_mclk)
1113da321c8aSAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1114da321c8aSAlex Deucher 		}
1115da321c8aSAlex Deucher 		DRM_ERROR("radeon: dpm initialization failed\n");
1116da321c8aSAlex Deucher 		return ret;
1117da321c8aSAlex Deucher 	}
1118da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = true;
1119da321c8aSAlex Deucher 	radeon_pm_compute_clocks(rdev);
1120da321c8aSAlex Deucher 
1121da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1122da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1123da321c8aSAlex Deucher 		if (ret)
1124da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for dpm state\n");
112570d01a5eSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
112670d01a5eSAlex Deucher 		if (ret)
112770d01a5eSAlex Deucher 			DRM_ERROR("failed to create device file for dpm state\n");
1128da321c8aSAlex Deucher 		/* XXX: these are noops for dpm but are here for backwards compat */
1129da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1130da321c8aSAlex Deucher 		if (ret)
1131da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for power profile\n");
1132da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
1133da321c8aSAlex Deucher 		if (ret)
1134da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for power method\n");
11351316b792SAlex Deucher 
11361316b792SAlex Deucher 		if (radeon_debugfs_pm_init(rdev)) {
11371316b792SAlex Deucher 			DRM_ERROR("Failed to register debugfs file for dpm!\n");
11381316b792SAlex Deucher 		}
11391316b792SAlex Deucher 
1140da321c8aSAlex Deucher 		DRM_INFO("radeon: dpm initialized\n");
1141da321c8aSAlex Deucher 	}
1142da321c8aSAlex Deucher 
1143da321c8aSAlex Deucher 	return 0;
1144da321c8aSAlex Deucher }
1145da321c8aSAlex Deucher 
1146da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev)
1147da321c8aSAlex Deucher {
1148da321c8aSAlex Deucher 	/* enable dpm on rv6xx+ */
1149da321c8aSAlex Deucher 	switch (rdev->family) {
11504a6369e9SAlex Deucher 	case CHIP_RV610:
11514a6369e9SAlex Deucher 	case CHIP_RV630:
11524a6369e9SAlex Deucher 	case CHIP_RV620:
11534a6369e9SAlex Deucher 	case CHIP_RV635:
11544a6369e9SAlex Deucher 	case CHIP_RV670:
11559d67006eSAlex Deucher 	case CHIP_RS780:
11569d67006eSAlex Deucher 	case CHIP_RS880:
115766229b20SAlex Deucher 	case CHIP_RV770:
115866229b20SAlex Deucher 	case CHIP_RV730:
115966229b20SAlex Deucher 	case CHIP_RV710:
116066229b20SAlex Deucher 	case CHIP_RV740:
1161dc50ba7fSAlex Deucher 	case CHIP_CEDAR:
1162dc50ba7fSAlex Deucher 	case CHIP_REDWOOD:
1163dc50ba7fSAlex Deucher 	case CHIP_JUNIPER:
1164dc50ba7fSAlex Deucher 	case CHIP_CYPRESS:
1165dc50ba7fSAlex Deucher 	case CHIP_HEMLOCK:
116680ea2c12SAlex Deucher 	case CHIP_PALM:
116780ea2c12SAlex Deucher 	case CHIP_SUMO:
116880ea2c12SAlex Deucher 	case CHIP_SUMO2:
11696596afd4SAlex Deucher 	case CHIP_BARTS:
11706596afd4SAlex Deucher 	case CHIP_TURKS:
11716596afd4SAlex Deucher 	case CHIP_CAICOS:
117269e0b57aSAlex Deucher 	case CHIP_CAYMAN:
1173d70229f7SAlex Deucher 	case CHIP_ARUBA:
1174a9e61410SAlex Deucher 	case CHIP_TAHITI:
1175a9e61410SAlex Deucher 	case CHIP_PITCAIRN:
1176a9e61410SAlex Deucher 	case CHIP_VERDE:
1177a9e61410SAlex Deucher 	case CHIP_OLAND:
1178a9e61410SAlex Deucher 	case CHIP_HAINAN:
1179*761bfb99SAlex Deucher 		/* DPM requires the RLC */
1180*761bfb99SAlex Deucher 		if (!rdev->rlc_fw)
1181*761bfb99SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1182*761bfb99SAlex Deucher 		else if (radeon_dpm == 1)
11839d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
11849d67006eSAlex Deucher 		else
11859d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
11869d67006eSAlex Deucher 		break;
1187da321c8aSAlex Deucher 	default:
1188da321c8aSAlex Deucher 		/* default to profile method */
1189da321c8aSAlex Deucher 		rdev->pm.pm_method = PM_METHOD_PROFILE;
1190da321c8aSAlex Deucher 		break;
1191da321c8aSAlex Deucher 	}
1192da321c8aSAlex Deucher 
1193da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1194da321c8aSAlex Deucher 		return radeon_pm_init_dpm(rdev);
1195da321c8aSAlex Deucher 	else
1196da321c8aSAlex Deucher 		return radeon_pm_init_old(rdev);
1197da321c8aSAlex Deucher }
1198da321c8aSAlex Deucher 
1199da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev)
120029fb52caSAlex Deucher {
1201ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1202a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1203ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1204ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
1205ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
1206ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1207ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1208ce8f5370SAlex Deucher 			/* reset default clocks */
1209ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1210ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1211ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
121258e21dffSAlex Deucher 		}
1213ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
121432c87fcaSTejun Heo 
121532c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
121658e21dffSAlex Deucher 
1217ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1218ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1219ce8f5370SAlex Deucher 	}
1220a424816fSAlex Deucher 
12210975b162SAlex Deucher 	if (rdev->pm.power_state)
12220975b162SAlex Deucher 		kfree(rdev->pm.power_state);
12230975b162SAlex Deucher 
122421a8122aSAlex Deucher 	radeon_hwmon_fini(rdev);
122529fb52caSAlex Deucher }
122629fb52caSAlex Deucher 
1227da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1228da321c8aSAlex Deucher {
1229da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1230da321c8aSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1231da321c8aSAlex Deucher 		radeon_dpm_disable(rdev);
1232da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
1233da321c8aSAlex Deucher 
1234da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
123570d01a5eSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1236da321c8aSAlex Deucher 		/* XXX backwards compat */
1237da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1238da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1239da321c8aSAlex Deucher 	}
1240da321c8aSAlex Deucher 	radeon_dpm_fini(rdev);
1241da321c8aSAlex Deucher 
1242da321c8aSAlex Deucher 	if (rdev->pm.power_state)
1243da321c8aSAlex Deucher 		kfree(rdev->pm.power_state);
1244da321c8aSAlex Deucher 
1245da321c8aSAlex Deucher 	radeon_hwmon_fini(rdev);
1246da321c8aSAlex Deucher }
1247da321c8aSAlex Deucher 
1248da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
1249da321c8aSAlex Deucher {
1250da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1251da321c8aSAlex Deucher 		radeon_pm_fini_dpm(rdev);
1252da321c8aSAlex Deucher 	else
1253da321c8aSAlex Deucher 		radeon_pm_fini_old(rdev);
1254da321c8aSAlex Deucher }
1255da321c8aSAlex Deucher 
1256da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
1257c913e23aSRafał Miłecki {
1258c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
1259a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
1260c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
1261c913e23aSRafał Miłecki 
1262ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
1263ce8f5370SAlex Deucher 		return;
1264ce8f5370SAlex Deucher 
1265c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1266c913e23aSRafał Miłecki 
1267c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
1268a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
1269a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
1270a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
1271a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
1272a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
1273c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1274a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
1275c913e23aSRafał Miłecki 		}
1276c913e23aSRafał Miłecki 	}
1277c913e23aSRafał Miłecki 
1278ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1279ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
1280ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
1281ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1282ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1283a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
1284ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1285ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1286c913e23aSRafał Miłecki 
1287ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1288ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1289ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1290ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1291c913e23aSRafał Miłecki 
1292d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
1293c913e23aSRafał Miłecki 				}
1294a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
1295c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
1296c913e23aSRafał Miłecki 
1297ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1298ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1299ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1300ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1301ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1302c913e23aSRafał Miłecki 
130332c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1304c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1305ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1306ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
130732c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1308c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1309d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
1310c913e23aSRafał Miłecki 				}
1311a48b9b4eSAlex Deucher 			} else { /* count == 0 */
1312ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1313ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1314c913e23aSRafał Miłecki 
1315ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1316ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1317ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1318ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1319ce8f5370SAlex Deucher 				}
1320ce8f5370SAlex Deucher 			}
132173a6d3fcSRafał Miłecki 		}
1322c913e23aSRafał Miłecki 	}
1323c913e23aSRafał Miłecki 
1324c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
1325c913e23aSRafał Miłecki }
1326c913e23aSRafał Miłecki 
1327da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1328da321c8aSAlex Deucher {
1329da321c8aSAlex Deucher 	struct drm_device *ddev = rdev->ddev;
1330da321c8aSAlex Deucher 	struct drm_crtc *crtc;
1331da321c8aSAlex Deucher 	struct radeon_crtc *radeon_crtc;
1332da321c8aSAlex Deucher 
1333da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1334da321c8aSAlex Deucher 
13355ca302f7SAlex Deucher 	/* update active crtc counts */
1336da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtcs = 0;
1337da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtc_count = 0;
1338da321c8aSAlex Deucher 	list_for_each_entry(crtc,
1339da321c8aSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
1340da321c8aSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
1341da321c8aSAlex Deucher 		if (crtc->enabled) {
1342da321c8aSAlex Deucher 			rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1343da321c8aSAlex Deucher 			rdev->pm.dpm.new_active_crtc_count++;
1344da321c8aSAlex Deucher 		}
1345da321c8aSAlex Deucher 	}
1346da321c8aSAlex Deucher 
13475ca302f7SAlex Deucher 	/* update battery/ac status */
13485ca302f7SAlex Deucher 	if (power_supply_is_system_supplied() > 0)
13495ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = true;
13505ca302f7SAlex Deucher 	else
13515ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = false;
13525ca302f7SAlex Deucher 
1353da321c8aSAlex Deucher 	radeon_dpm_change_power_state_locked(rdev);
1354da321c8aSAlex Deucher 
1355da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
13568a227555SAlex Deucher 
1357da321c8aSAlex Deucher }
1358da321c8aSAlex Deucher 
1359da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev)
1360da321c8aSAlex Deucher {
1361da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1362da321c8aSAlex Deucher 		radeon_pm_compute_clocks_dpm(rdev);
1363da321c8aSAlex Deucher 	else
1364da321c8aSAlex Deucher 		radeon_pm_compute_clocks_old(rdev);
1365da321c8aSAlex Deucher }
1366da321c8aSAlex Deucher 
1367ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
1368f735261bSDave Airlie {
136975fa0b08SMario Kleiner 	int  crtc, vpos, hpos, vbl_status;
1370f735261bSDave Airlie 	bool in_vbl = true;
1371f735261bSDave Airlie 
137275fa0b08SMario Kleiner 	/* Iterate over all active crtc's. All crtc's must be in vblank,
137375fa0b08SMario Kleiner 	 * otherwise return in_vbl == false.
137475fa0b08SMario Kleiner 	 */
137575fa0b08SMario Kleiner 	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
137675fa0b08SMario Kleiner 		if (rdev->pm.active_crtcs & (1 << crtc)) {
1377f5a80209SMario Kleiner 			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
1378f5a80209SMario Kleiner 			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1379f5a80209SMario Kleiner 			    !(vbl_status & DRM_SCANOUTPOS_INVBL))
1380f735261bSDave Airlie 				in_vbl = false;
1381f735261bSDave Airlie 		}
1382f735261bSDave Airlie 	}
1383f81f2024SMatthew Garrett 
1384f81f2024SMatthew Garrett 	return in_vbl;
1385f81f2024SMatthew Garrett }
1386f81f2024SMatthew Garrett 
1387ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
1388f81f2024SMatthew Garrett {
1389f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
1390f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
1391f81f2024SMatthew Garrett 
1392f735261bSDave Airlie 	if (in_vbl == false)
1393d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
1394bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
1395f735261bSDave Airlie 	return in_vbl;
1396f735261bSDave Airlie }
1397c913e23aSRafał Miłecki 
1398ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
1399c913e23aSRafał Miłecki {
1400c913e23aSRafał Miłecki 	struct radeon_device *rdev;
1401d9932a32SMatthew Garrett 	int resched;
1402c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
1403ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
1404c913e23aSRafał Miłecki 
1405d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1406c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1407ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1408c913e23aSRafał Miłecki 		int not_processed = 0;
14097465280cSAlex Deucher 		int i;
1410c913e23aSRafał Miłecki 
14117465280cSAlex Deucher 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
14120ec0612aSAlex Deucher 			struct radeon_ring *ring = &rdev->ring[i];
14130ec0612aSAlex Deucher 
14140ec0612aSAlex Deucher 			if (ring->ready) {
141547492a23SChristian König 				not_processed += radeon_fence_count_emitted(rdev, i);
14167465280cSAlex Deucher 				if (not_processed >= 3)
14177465280cSAlex Deucher 					break;
14187465280cSAlex Deucher 			}
14190ec0612aSAlex Deucher 		}
1420c913e23aSRafał Miłecki 
1421c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
1422ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1423ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1424ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1425ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
1426ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1427ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
1428ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1429c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1430c913e23aSRafał Miłecki 			}
1431c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
1432ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1433ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1434ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1435ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
1436ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1437ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
1438ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1439c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1440c913e23aSRafał Miłecki 			}
1441c913e23aSRafał Miłecki 		}
1442c913e23aSRafał Miłecki 
1443d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
1444d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
1445d7311171SAlex Deucher 		 */
1446ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1447ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
1448ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
1449ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1450c913e23aSRafał Miłecki 		}
1451c913e23aSRafał Miłecki 
145232c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1453c913e23aSRafał Miłecki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1454c913e23aSRafał Miłecki 	}
14553f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
14563f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
14573f53eb6fSRafael J. Wysocki }
1458c913e23aSRafał Miłecki 
14597433874eSRafał Miłecki /*
14607433874eSRafał Miłecki  * Debugfs info
14617433874eSRafał Miłecki  */
14627433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
14637433874eSRafał Miłecki 
14647433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
14657433874eSRafał Miłecki {
14667433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
14677433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
14687433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
14697433874eSRafał Miłecki 
14701316b792SAlex Deucher 	if (rdev->pm.dpm_enabled) {
14711316b792SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
14721316b792SAlex Deucher 		if (rdev->asic->dpm.debugfs_print_current_performance_level)
14731316b792SAlex Deucher 			radeon_dpm_debugfs_print_current_performance_level(rdev, m);
14741316b792SAlex Deucher 		else
147571375929SAlex Deucher 			seq_printf(m, "Debugfs support not implemented for this asic\n");
14761316b792SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
14771316b792SAlex Deucher 	} else {
14789ace9f7bSAlex Deucher 		seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1479bf05d998SAlex Deucher 		/* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1480bf05d998SAlex Deucher 		if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1481bf05d998SAlex Deucher 			seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1482bf05d998SAlex Deucher 		else
14836234077dSRafał Miłecki 			seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
14849ace9f7bSAlex Deucher 		seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1485798bcf73SAlex Deucher 		if (rdev->asic->pm.get_memory_clock)
14866234077dSRafał Miłecki 			seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
14870fcbe947SRafał Miłecki 		if (rdev->pm.current_vddc)
14880fcbe947SRafał Miłecki 			seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1489798bcf73SAlex Deucher 		if (rdev->asic->pm.get_pcie_lanes)
1490aa5120d2SRafał Miłecki 			seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
14911316b792SAlex Deucher 	}
14927433874eSRafał Miłecki 
14937433874eSRafał Miłecki 	return 0;
14947433874eSRafał Miłecki }
14957433874eSRafał Miłecki 
14967433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
14977433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
14987433874eSRafał Miłecki };
14997433874eSRafał Miłecki #endif
15007433874eSRafał Miłecki 
1501c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
15027433874eSRafał Miłecki {
15037433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
15047433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
15057433874eSRafał Miłecki #else
15067433874eSRafał Miłecki 	return 0;
15077433874eSRafał Miłecki #endif
15087433874eSRafał Miłecki }
1509