17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 237433874eSRafał Miłecki #include "drmP.h" 247433874eSRafał Miłecki #include "radeon.h" 257433874eSRafał Miłecki 26c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 27c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 28*73a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 29c913e23aSRafał Miłecki 30c913e23aSRafał Miłecki static void radeon_pm_set_clocks_locked(struct radeon_device *rdev); 31c913e23aSRafał Miłecki static void radeon_pm_set_clocks(struct radeon_device *rdev); 32c913e23aSRafał Miłecki static void radeon_pm_idle_work_handler(struct work_struct *work); 33c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 34c913e23aSRafał Miłecki 35c913e23aSRafał Miłecki static const char *pm_state_names[4] = { 36c913e23aSRafał Miłecki "PM_STATE_DISABLED", 37c913e23aSRafał Miłecki "PM_STATE_MINIMUM", 38c913e23aSRafał Miłecki "PM_STATE_PAUSED", 39c913e23aSRafał Miłecki "PM_STATE_ACTIVE" 40c913e23aSRafał Miłecki }; 417433874eSRafał Miłecki 420ec0e74fSAlex Deucher static const char *pm_state_types[5] = { 430ec0e74fSAlex Deucher "Default", 440ec0e74fSAlex Deucher "Powersave", 450ec0e74fSAlex Deucher "Battery", 460ec0e74fSAlex Deucher "Balanced", 470ec0e74fSAlex Deucher "Performance", 480ec0e74fSAlex Deucher }; 490ec0e74fSAlex Deucher 5056278a8eSAlex Deucher static void radeon_print_power_mode_info(struct radeon_device *rdev) 5156278a8eSAlex Deucher { 5256278a8eSAlex Deucher int i, j; 5356278a8eSAlex Deucher bool is_default; 5456278a8eSAlex Deucher 5556278a8eSAlex Deucher DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states); 5656278a8eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 5756278a8eSAlex Deucher if (rdev->pm.default_power_state == &rdev->pm.power_state[i]) 5856278a8eSAlex Deucher is_default = true; 5956278a8eSAlex Deucher else 6056278a8eSAlex Deucher is_default = false; 610ec0e74fSAlex Deucher DRM_INFO("State %d %s %s\n", i, 620ec0e74fSAlex Deucher pm_state_types[rdev->pm.power_state[i].type], 630ec0e74fSAlex Deucher is_default ? "(default)" : ""); 6456278a8eSAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 6556278a8eSAlex Deucher DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].non_clock_info.pcie_lanes); 6656278a8eSAlex Deucher DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes); 6756278a8eSAlex Deucher for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) { 6856278a8eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) 6956278a8eSAlex Deucher DRM_INFO("\t\t%d engine: %d\n", 7056278a8eSAlex Deucher j, 7156278a8eSAlex Deucher rdev->pm.power_state[i].clock_info[j].sclk * 10); 7256278a8eSAlex Deucher else 7356278a8eSAlex Deucher DRM_INFO("\t\t%d engine/memory: %d/%d\n", 7456278a8eSAlex Deucher j, 7556278a8eSAlex Deucher rdev->pm.power_state[i].clock_info[j].sclk * 10, 7656278a8eSAlex Deucher rdev->pm.power_state[i].clock_info[j].mclk * 10); 7756278a8eSAlex Deucher } 7856278a8eSAlex Deucher } 7956278a8eSAlex Deucher } 8056278a8eSAlex Deucher 81516d0e46SAlex Deucher static struct radeon_power_state * radeon_pick_power_state(struct radeon_device *rdev, 82516d0e46SAlex Deucher enum radeon_pm_state_type type) 83516d0e46SAlex Deucher { 84516d0e46SAlex Deucher int i; 85516d0e46SAlex Deucher struct radeon_power_state *power_state = NULL; 86516d0e46SAlex Deucher 87516d0e46SAlex Deucher switch (type) { 88516d0e46SAlex Deucher case POWER_STATE_TYPE_DEFAULT: 89516d0e46SAlex Deucher default: 90516d0e46SAlex Deucher return rdev->pm.default_power_state; 91516d0e46SAlex Deucher case POWER_STATE_TYPE_POWERSAVE: 92516d0e46SAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 93516d0e46SAlex Deucher if (rdev->pm.power_state[i].type == POWER_STATE_TYPE_POWERSAVE) { 94516d0e46SAlex Deucher power_state = &rdev->pm.power_state[i]; 95516d0e46SAlex Deucher break; 96516d0e46SAlex Deucher } 97516d0e46SAlex Deucher } 98516d0e46SAlex Deucher if (power_state == NULL) { 99516d0e46SAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 100516d0e46SAlex Deucher if (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY) { 101516d0e46SAlex Deucher power_state = &rdev->pm.power_state[i]; 102516d0e46SAlex Deucher break; 103516d0e46SAlex Deucher } 104516d0e46SAlex Deucher } 105516d0e46SAlex Deucher } 106516d0e46SAlex Deucher break; 107516d0e46SAlex Deucher case POWER_STATE_TYPE_BATTERY: 108516d0e46SAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 109516d0e46SAlex Deucher if (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY) { 110516d0e46SAlex Deucher power_state = &rdev->pm.power_state[i]; 111516d0e46SAlex Deucher break; 112516d0e46SAlex Deucher } 113516d0e46SAlex Deucher } 114516d0e46SAlex Deucher if (power_state == NULL) { 115516d0e46SAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 116516d0e46SAlex Deucher if (rdev->pm.power_state[i].type == POWER_STATE_TYPE_POWERSAVE) { 117516d0e46SAlex Deucher power_state = &rdev->pm.power_state[i]; 118516d0e46SAlex Deucher break; 119516d0e46SAlex Deucher } 120516d0e46SAlex Deucher } 121516d0e46SAlex Deucher } 122516d0e46SAlex Deucher break; 123516d0e46SAlex Deucher case POWER_STATE_TYPE_BALANCED: 124516d0e46SAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 125516d0e46SAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 126516d0e46SAlex Deucher if (rdev->pm.power_state[i].type == type) { 127516d0e46SAlex Deucher power_state = &rdev->pm.power_state[i]; 128516d0e46SAlex Deucher break; 129516d0e46SAlex Deucher } 130516d0e46SAlex Deucher } 131516d0e46SAlex Deucher break; 132516d0e46SAlex Deucher } 133516d0e46SAlex Deucher 134516d0e46SAlex Deucher if (power_state == NULL) 135516d0e46SAlex Deucher return rdev->pm.default_power_state; 136516d0e46SAlex Deucher 137516d0e46SAlex Deucher return power_state; 138516d0e46SAlex Deucher } 139516d0e46SAlex Deucher 140516d0e46SAlex Deucher static struct radeon_pm_clock_info * radeon_pick_clock_mode(struct radeon_device *rdev, 141516d0e46SAlex Deucher struct radeon_power_state *power_state, 142516d0e46SAlex Deucher enum radeon_pm_clock_mode_type type) 143516d0e46SAlex Deucher { 144516d0e46SAlex Deucher switch (type) { 145516d0e46SAlex Deucher case POWER_MODE_TYPE_DEFAULT: 146516d0e46SAlex Deucher default: 147516d0e46SAlex Deucher return power_state->default_clock_mode; 148516d0e46SAlex Deucher case POWER_MODE_TYPE_LOW: 149516d0e46SAlex Deucher return &power_state->clock_info[0]; 150516d0e46SAlex Deucher case POWER_MODE_TYPE_MID: 151516d0e46SAlex Deucher if (power_state->num_clock_modes > 2) 152516d0e46SAlex Deucher return &power_state->clock_info[1]; 153516d0e46SAlex Deucher else 154516d0e46SAlex Deucher return &power_state->clock_info[0]; 155516d0e46SAlex Deucher break; 156516d0e46SAlex Deucher case POWER_MODE_TYPE_HIGH: 157516d0e46SAlex Deucher return &power_state->clock_info[power_state->num_clock_modes - 1]; 158516d0e46SAlex Deucher } 159516d0e46SAlex Deucher 160516d0e46SAlex Deucher } 161516d0e46SAlex Deucher 162516d0e46SAlex Deucher static void radeon_get_power_state(struct radeon_device *rdev, 163516d0e46SAlex Deucher enum radeon_pm_action action) 164516d0e46SAlex Deucher { 165516d0e46SAlex Deucher switch (action) { 166516d0e46SAlex Deucher case PM_ACTION_NONE: 167516d0e46SAlex Deucher default: 168516d0e46SAlex Deucher rdev->pm.requested_power_state = rdev->pm.current_power_state; 169516d0e46SAlex Deucher rdev->pm.requested_power_state->requested_clock_mode = 170516d0e46SAlex Deucher rdev->pm.requested_power_state->current_clock_mode; 171516d0e46SAlex Deucher break; 172516d0e46SAlex Deucher case PM_ACTION_MINIMUM: 173516d0e46SAlex Deucher rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_BATTERY); 174516d0e46SAlex Deucher rdev->pm.requested_power_state->requested_clock_mode = 175516d0e46SAlex Deucher radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_LOW); 176516d0e46SAlex Deucher break; 177516d0e46SAlex Deucher case PM_ACTION_DOWNCLOCK: 178516d0e46SAlex Deucher rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_POWERSAVE); 179516d0e46SAlex Deucher rdev->pm.requested_power_state->requested_clock_mode = 180516d0e46SAlex Deucher radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_MID); 181516d0e46SAlex Deucher break; 182516d0e46SAlex Deucher case PM_ACTION_UPCLOCK: 183516d0e46SAlex Deucher rdev->pm.requested_power_state = radeon_pick_power_state(rdev, POWER_STATE_TYPE_DEFAULT); 184516d0e46SAlex Deucher rdev->pm.requested_power_state->requested_clock_mode = 185516d0e46SAlex Deucher radeon_pick_clock_mode(rdev, rdev->pm.requested_power_state, POWER_MODE_TYPE_HIGH); 186516d0e46SAlex Deucher break; 187516d0e46SAlex Deucher } 188530079a8SAlex Deucher DRM_INFO("Requested: e: %d m: %d p: %d\n", 189530079a8SAlex Deucher rdev->pm.requested_power_state->requested_clock_mode->sclk, 190530079a8SAlex Deucher rdev->pm.requested_power_state->requested_clock_mode->mclk, 191530079a8SAlex Deucher rdev->pm.requested_power_state->non_clock_info.pcie_lanes); 192516d0e46SAlex Deucher } 193516d0e46SAlex Deucher 194516d0e46SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 195516d0e46SAlex Deucher { 196516d0e46SAlex Deucher if (rdev->pm.requested_power_state == rdev->pm.current_power_state) 197516d0e46SAlex Deucher return; 198530079a8SAlex Deucher 199530079a8SAlex Deucher DRM_INFO("Setting: e: %d m: %d p: %d\n", 200530079a8SAlex Deucher rdev->pm.requested_power_state->requested_clock_mode->sclk, 201530079a8SAlex Deucher rdev->pm.requested_power_state->requested_clock_mode->mclk, 202530079a8SAlex Deucher rdev->pm.requested_power_state->non_clock_info.pcie_lanes); 203516d0e46SAlex Deucher /* set pcie lanes */ 204516d0e46SAlex Deucher /* set voltage */ 205516d0e46SAlex Deucher /* set engine clock */ 206516d0e46SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.requested_power_state->requested_clock_mode->sclk); 207516d0e46SAlex Deucher /* set memory clock */ 208516d0e46SAlex Deucher 209516d0e46SAlex Deucher rdev->pm.current_power_state = rdev->pm.requested_power_state; 210516d0e46SAlex Deucher } 211516d0e46SAlex Deucher 2127433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev) 2137433874eSRafał Miłecki { 214c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_DISABLED; 215c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_NONE; 216c913e23aSRafał Miłecki rdev->pm.downclocked = false; 217c913e23aSRafał Miłecki 21856278a8eSAlex Deucher if (rdev->bios) { 21956278a8eSAlex Deucher if (rdev->is_atom_bios) 22056278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 22156278a8eSAlex Deucher else 22256278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 22356278a8eSAlex Deucher radeon_print_power_mode_info(rdev); 22456278a8eSAlex Deucher } 22556278a8eSAlex Deucher 2267433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 227c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 2287433874eSRafał Miłecki } 2297433874eSRafał Miłecki 230c913e23aSRafał Miłecki INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler); 231c913e23aSRafał Miłecki 232c913e23aSRafał Miłecki if (radeon_dynpm != -1 && radeon_dynpm) { 233c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_PAUSED; 234c913e23aSRafał Miłecki DRM_INFO("radeon: dynamic power management enabled\n"); 235c913e23aSRafał Miłecki } 236c913e23aSRafał Miłecki 237c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 238c913e23aSRafał Miłecki 2397433874eSRafał Miłecki return 0; 2407433874eSRafał Miłecki } 2417433874eSRafał Miłecki 242c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev) 243c913e23aSRafał Miłecki { 244c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 245c913e23aSRafał Miłecki struct drm_connector *connector; 246c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 247c913e23aSRafał Miłecki int count = 0; 248c913e23aSRafał Miłecki 249c913e23aSRafał Miłecki if (rdev->pm.state == PM_STATE_DISABLED) 250c913e23aSRafał Miłecki return; 251c913e23aSRafał Miłecki 252c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 253c913e23aSRafał Miłecki 254c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 255c913e23aSRafał Miłecki list_for_each_entry(connector, 256c913e23aSRafał Miłecki &ddev->mode_config.connector_list, head) { 257c913e23aSRafał Miłecki if (connector->encoder && 258c913e23aSRafał Miłecki connector->dpms != DRM_MODE_DPMS_OFF) { 259c913e23aSRafał Miłecki radeon_crtc = to_radeon_crtc(connector->encoder->crtc); 260c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 261c913e23aSRafał Miłecki ++count; 262c913e23aSRafał Miłecki } 263c913e23aSRafał Miłecki } 264c913e23aSRafał Miłecki 265c913e23aSRafał Miłecki if (count > 1) { 266c913e23aSRafał Miłecki if (rdev->pm.state == PM_STATE_ACTIVE) { 267c913e23aSRafał Miłecki cancel_delayed_work(&rdev->pm.idle_work); 268c913e23aSRafał Miłecki 269c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_PAUSED; 270c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_UPCLOCK; 271*73a6d3fcSRafał Miłecki if (rdev->pm.downclocked) 272c913e23aSRafał Miłecki radeon_pm_set_clocks(rdev); 273c913e23aSRafał Miłecki 274c913e23aSRafał Miłecki DRM_DEBUG("radeon: dynamic power management deactivated\n"); 275c913e23aSRafał Miłecki } 276c913e23aSRafał Miłecki } else if (count == 1) { 277c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 278c913e23aSRafał Miłecki 279c913e23aSRafał Miłecki if (rdev->pm.state == PM_STATE_MINIMUM) { 280c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_ACTIVE; 281c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_UPCLOCK; 282*73a6d3fcSRafał Miłecki radeon_pm_set_clocks(rdev); 283c913e23aSRafał Miłecki 284c913e23aSRafał Miłecki queue_delayed_work(rdev->wq, &rdev->pm.idle_work, 285c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 286c913e23aSRafał Miłecki } 287c913e23aSRafał Miłecki else if (rdev->pm.state == PM_STATE_PAUSED) { 288c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_ACTIVE; 289c913e23aSRafał Miłecki queue_delayed_work(rdev->wq, &rdev->pm.idle_work, 290c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 291c913e23aSRafał Miłecki DRM_DEBUG("radeon: dynamic power management activated\n"); 292c913e23aSRafał Miłecki } 293c913e23aSRafał Miłecki } 294c913e23aSRafał Miłecki else { /* count == 0 */ 295c913e23aSRafał Miłecki if (rdev->pm.state != PM_STATE_MINIMUM) { 296c913e23aSRafał Miłecki cancel_delayed_work(&rdev->pm.idle_work); 297c913e23aSRafał Miłecki 298c913e23aSRafał Miłecki rdev->pm.state = PM_STATE_MINIMUM; 299c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_MINIMUM; 300*73a6d3fcSRafał Miłecki radeon_pm_set_clocks(rdev); 301*73a6d3fcSRafał Miłecki } 302c913e23aSRafał Miłecki } 303c913e23aSRafał Miłecki 304c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 305c913e23aSRafał Miłecki } 306c913e23aSRafał Miłecki 307c913e23aSRafał Miłecki static void radeon_pm_set_clocks_locked(struct radeon_device *rdev) 308c913e23aSRafał Miłecki { 309c913e23aSRafał Miłecki /*radeon_fence_wait_last(rdev);*/ 310c913e23aSRafał Miłecki switch (rdev->pm.planned_action) { 311c913e23aSRafał Miłecki case PM_ACTION_UPCLOCK: 312c913e23aSRafał Miłecki rdev->pm.downclocked = false; 313c913e23aSRafał Miłecki break; 314c913e23aSRafał Miłecki case PM_ACTION_DOWNCLOCK: 315c913e23aSRafał Miłecki rdev->pm.downclocked = true; 316c913e23aSRafał Miłecki break; 317c913e23aSRafał Miłecki case PM_ACTION_MINIMUM: 318c913e23aSRafał Miłecki break; 319c913e23aSRafał Miłecki case PM_ACTION_NONE: 320c913e23aSRafał Miłecki DRM_ERROR("%s: PM_ACTION_NONE\n", __func__); 321c913e23aSRafał Miłecki break; 322c913e23aSRafał Miłecki } 323530079a8SAlex Deucher radeon_set_power_state(rdev); 324c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_NONE; 325c913e23aSRafał Miłecki } 326c913e23aSRafał Miłecki 327c913e23aSRafał Miłecki static void radeon_pm_set_clocks(struct radeon_device *rdev) 328c913e23aSRafał Miłecki { 329*73a6d3fcSRafał Miłecki radeon_get_power_state(rdev, rdev->pm.planned_action); 330c913e23aSRafał Miłecki mutex_lock(&rdev->cp.mutex); 331*73a6d3fcSRafał Miłecki 332*73a6d3fcSRafał Miłecki if (rdev->pm.active_crtcs & (1 << 0)) { 333*73a6d3fcSRafał Miłecki rdev->pm.req_vblank |= (1 << 0); 334*73a6d3fcSRafał Miłecki drm_vblank_get(rdev->ddev, 0); 335*73a6d3fcSRafał Miłecki } 336*73a6d3fcSRafał Miłecki if (rdev->pm.active_crtcs & (1 << 1)) { 337*73a6d3fcSRafał Miłecki rdev->pm.req_vblank |= (1 << 1); 338*73a6d3fcSRafał Miłecki drm_vblank_get(rdev->ddev, 1); 339*73a6d3fcSRafał Miłecki } 340*73a6d3fcSRafał Miłecki if (rdev->pm.active_crtcs) 341*73a6d3fcSRafał Miłecki wait_event_interruptible_timeout( 342*73a6d3fcSRafał Miłecki rdev->irq.vblank_queue, 0, 343*73a6d3fcSRafał Miłecki msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 344c913e23aSRafał Miłecki if (rdev->pm.req_vblank & (1 << 0)) { 345c913e23aSRafał Miłecki rdev->pm.req_vblank &= ~(1 << 0); 346c913e23aSRafał Miłecki drm_vblank_put(rdev->ddev, 0); 347c913e23aSRafał Miłecki } 348c913e23aSRafał Miłecki if (rdev->pm.req_vblank & (1 << 1)) { 349c913e23aSRafał Miłecki rdev->pm.req_vblank &= ~(1 << 1); 350c913e23aSRafał Miłecki drm_vblank_put(rdev->ddev, 1); 351c913e23aSRafał Miłecki } 352*73a6d3fcSRafał Miłecki 353c913e23aSRafał Miłecki radeon_pm_set_clocks_locked(rdev); 354c913e23aSRafał Miłecki mutex_unlock(&rdev->cp.mutex); 355c913e23aSRafał Miłecki } 356c913e23aSRafał Miłecki 357c913e23aSRafał Miłecki static void radeon_pm_idle_work_handler(struct work_struct *work) 358c913e23aSRafał Miłecki { 359c913e23aSRafał Miłecki struct radeon_device *rdev; 360c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 361c913e23aSRafał Miłecki pm.idle_work.work); 362c913e23aSRafał Miłecki 363c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 364*73a6d3fcSRafał Miłecki if (rdev->pm.state == PM_STATE_ACTIVE) { 365c913e23aSRafał Miłecki unsigned long irq_flags; 366c913e23aSRafał Miłecki int not_processed = 0; 367c913e23aSRafał Miłecki 368c913e23aSRafał Miłecki read_lock_irqsave(&rdev->fence_drv.lock, irq_flags); 369c913e23aSRafał Miłecki if (!list_empty(&rdev->fence_drv.emited)) { 370c913e23aSRafał Miłecki struct list_head *ptr; 371c913e23aSRafał Miłecki list_for_each(ptr, &rdev->fence_drv.emited) { 372c913e23aSRafał Miłecki /* count up to 3, that's enought info */ 373c913e23aSRafał Miłecki if (++not_processed >= 3) 374c913e23aSRafał Miłecki break; 375c913e23aSRafał Miłecki } 376c913e23aSRafał Miłecki } 377c913e23aSRafał Miłecki read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags); 378c913e23aSRafał Miłecki 379c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 380c913e23aSRafał Miłecki if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) { 381c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_NONE; 382c913e23aSRafał Miłecki } else if (rdev->pm.planned_action == PM_ACTION_NONE && 383c913e23aSRafał Miłecki rdev->pm.downclocked) { 384c913e23aSRafał Miłecki rdev->pm.planned_action = 385c913e23aSRafał Miłecki PM_ACTION_UPCLOCK; 386c913e23aSRafał Miłecki rdev->pm.action_timeout = jiffies + 387c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 388c913e23aSRafał Miłecki } 389c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 390c913e23aSRafał Miłecki if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) { 391c913e23aSRafał Miłecki rdev->pm.planned_action = PM_ACTION_NONE; 392c913e23aSRafał Miłecki } else if (rdev->pm.planned_action == PM_ACTION_NONE && 393c913e23aSRafał Miłecki !rdev->pm.downclocked) { 394c913e23aSRafał Miłecki rdev->pm.planned_action = 395c913e23aSRafał Miłecki PM_ACTION_DOWNCLOCK; 396c913e23aSRafał Miłecki rdev->pm.action_timeout = jiffies + 397c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 398c913e23aSRafał Miłecki } 399c913e23aSRafał Miłecki } 400c913e23aSRafał Miłecki 401c913e23aSRafał Miłecki if (rdev->pm.planned_action != PM_ACTION_NONE && 402c913e23aSRafał Miłecki jiffies > rdev->pm.action_timeout) { 403*73a6d3fcSRafał Miłecki radeon_pm_set_clocks(rdev); 404c913e23aSRafał Miłecki } 405c913e23aSRafał Miłecki } 406c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 407c913e23aSRafał Miłecki 408c913e23aSRafał Miłecki queue_delayed_work(rdev->wq, &rdev->pm.idle_work, 409c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 410c913e23aSRafał Miłecki } 411c913e23aSRafał Miłecki 4127433874eSRafał Miłecki /* 4137433874eSRafał Miłecki * Debugfs info 4147433874eSRafał Miłecki */ 4157433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 4167433874eSRafał Miłecki 4177433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 4187433874eSRafał Miłecki { 4197433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 4207433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 4217433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 4227433874eSRafał Miłecki 423c913e23aSRafał Miłecki seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]); 4246234077dSRafał Miłecki seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk); 4256234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 4266234077dSRafał Miłecki seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk); 4276234077dSRafał Miłecki if (rdev->asic->get_memory_clock) 4286234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 4297433874eSRafał Miłecki 4307433874eSRafał Miłecki return 0; 4317433874eSRafał Miłecki } 4327433874eSRafał Miłecki 4337433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 4347433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 4357433874eSRafał Miłecki }; 4367433874eSRafał Miłecki #endif 4377433874eSRafał Miłecki 438c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 4397433874eSRafał Miłecki { 4407433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 4417433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 4427433874eSRafał Miłecki #else 4437433874eSRafał Miłecki return 0; 4447433874eSRafał Miłecki #endif 4457433874eSRafał Miłecki } 446