xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision 70d01a5ee29fcb23a6b5948227b1aee212922ade)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
23760285e7SDavid Howells #include <drm/drmP.h>
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
268a83ec5eSAlex Deucher #include "atom.h"
27ce8f5370SAlex Deucher #include <linux/power_supply.h>
2821a8122aSAlex Deucher #include <linux/hwmon.h>
2921a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
307433874eSRafał Miłecki 
31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
34c913e23aSRafał Miłecki 
35f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
36eb2c27a0SAlex Deucher 	"",
37f712d0c7SRafał Miłecki 	"Powersave",
38f712d0c7SRafał Miłecki 	"Battery",
39f712d0c7SRafał Miłecki 	"Balanced",
40f712d0c7SRafał Miłecki 	"Performance",
41f712d0c7SRafał Miłecki };
42f712d0c7SRafał Miłecki 
43ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
44c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
45ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
46ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
47ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
48ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
49ce8f5370SAlex Deucher 
50a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev,
51a4c9e2eeSAlex Deucher 			     enum radeon_pm_state_type ps_type,
52a4c9e2eeSAlex Deucher 			     int instance)
53a4c9e2eeSAlex Deucher {
54a4c9e2eeSAlex Deucher 	int i;
55a4c9e2eeSAlex Deucher 	int found_instance = -1;
56a4c9e2eeSAlex Deucher 
57a4c9e2eeSAlex Deucher 	for (i = 0; i < rdev->pm.num_power_states; i++) {
58a4c9e2eeSAlex Deucher 		if (rdev->pm.power_state[i].type == ps_type) {
59a4c9e2eeSAlex Deucher 			found_instance++;
60a4c9e2eeSAlex Deucher 			if (found_instance == instance)
61a4c9e2eeSAlex Deucher 				return i;
62a4c9e2eeSAlex Deucher 		}
63a4c9e2eeSAlex Deucher 	}
64a4c9e2eeSAlex Deucher 	/* return default if no match */
65a4c9e2eeSAlex Deucher 	return rdev->pm.default_power_state_index;
66a4c9e2eeSAlex Deucher }
67a4c9e2eeSAlex Deucher 
68c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
69ce8f5370SAlex Deucher {
70ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
71ce8f5370SAlex Deucher 		if (rdev->pm.profile == PM_PROFILE_AUTO) {
72ce8f5370SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
73ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
74ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
75ce8f5370SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
76ce8f5370SAlex Deucher 		}
77ce8f5370SAlex Deucher 	}
78ce8f5370SAlex Deucher }
79ce8f5370SAlex Deucher 
80ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
81ce8f5370SAlex Deucher {
82ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
83ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
84ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
85ce8f5370SAlex Deucher 		break;
86ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
87ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
88ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
89ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
90ce8f5370SAlex Deucher 			else
91ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
92ce8f5370SAlex Deucher 		} else {
93ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
94c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
95ce8f5370SAlex Deucher 			else
96c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
97ce8f5370SAlex Deucher 		}
98ce8f5370SAlex Deucher 		break;
99ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
100ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
101ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
102ce8f5370SAlex Deucher 		else
103ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
104ce8f5370SAlex Deucher 		break;
105c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
106c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
107c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
108c9e75b21SAlex Deucher 		else
109c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
110c9e75b21SAlex Deucher 		break;
111ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
112ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
113ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
114ce8f5370SAlex Deucher 		else
115ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
116ce8f5370SAlex Deucher 		break;
117ce8f5370SAlex Deucher 	}
118ce8f5370SAlex Deucher 
119ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
120ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
121ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
122ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
123ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
124ce8f5370SAlex Deucher 	} else {
125ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
126ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
127ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
128ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
129ce8f5370SAlex Deucher 	}
130ce8f5370SAlex Deucher }
131c913e23aSRafał Miłecki 
1325876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1335876dd24SMatthew Garrett {
1345876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1355876dd24SMatthew Garrett 
1365876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1375876dd24SMatthew Garrett 		return;
1385876dd24SMatthew Garrett 
1395876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1405876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1415876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1425876dd24SMatthew Garrett 	}
1435876dd24SMatthew Garrett }
1445876dd24SMatthew Garrett 
145ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
146ce8f5370SAlex Deucher {
147ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
148ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
149ce8f5370SAlex Deucher 		wait_event_timeout(
150ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
151ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
152ce8f5370SAlex Deucher 	}
153ce8f5370SAlex Deucher }
154ce8f5370SAlex Deucher 
155ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
156ce8f5370SAlex Deucher {
157ce8f5370SAlex Deucher 	u32 sclk, mclk;
15892645879SAlex Deucher 	bool misc_after = false;
159ce8f5370SAlex Deucher 
160ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
161ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
162ce8f5370SAlex Deucher 		return;
163ce8f5370SAlex Deucher 
164ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
165ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
166ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
1679ace9f7bSAlex Deucher 		if (sclk > rdev->pm.default_sclk)
1689ace9f7bSAlex Deucher 			sclk = rdev->pm.default_sclk;
169ce8f5370SAlex Deucher 
17027810fb2SAlex Deucher 		/* starting with BTC, there is one state that is used for both
17127810fb2SAlex Deucher 		 * MH and SH.  Difference is that we always use the high clock index for
1727ae764b1SAlex Deucher 		 * mclk and vddci.
17327810fb2SAlex Deucher 		 */
17427810fb2SAlex Deucher 		if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
17527810fb2SAlex Deucher 		    (rdev->family >= CHIP_BARTS) &&
17627810fb2SAlex Deucher 		    rdev->pm.active_crtc_count &&
17727810fb2SAlex Deucher 		    ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
17827810fb2SAlex Deucher 		     (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
17927810fb2SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
18027810fb2SAlex Deucher 				clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
18127810fb2SAlex Deucher 		else
182ce8f5370SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
183ce8f5370SAlex Deucher 				clock_info[rdev->pm.requested_clock_mode_index].mclk;
18427810fb2SAlex Deucher 
1859ace9f7bSAlex Deucher 		if (mclk > rdev->pm.default_mclk)
1869ace9f7bSAlex Deucher 			mclk = rdev->pm.default_mclk;
187ce8f5370SAlex Deucher 
18892645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
18992645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
19092645879SAlex Deucher 			misc_after = true;
19192645879SAlex Deucher 
19292645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
19392645879SAlex Deucher 
19492645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
19592645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
19692645879SAlex Deucher 				return;
19792645879SAlex Deucher 		}
19892645879SAlex Deucher 
19992645879SAlex Deucher 		radeon_pm_prepare(rdev);
20092645879SAlex Deucher 
20192645879SAlex Deucher 		if (!misc_after)
202ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
203ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
204ce8f5370SAlex Deucher 
205ce8f5370SAlex Deucher 		/* set engine clock */
206ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
207ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
208ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
209ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
210ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
211d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
212ce8f5370SAlex Deucher 		}
213ce8f5370SAlex Deucher 
214ce8f5370SAlex Deucher 		/* set memory clock */
215798bcf73SAlex Deucher 		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
216ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
217ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
218ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
219ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
220d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
221ce8f5370SAlex Deucher 		}
22292645879SAlex Deucher 
22392645879SAlex Deucher 		if (misc_after)
22492645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
22592645879SAlex Deucher 			radeon_pm_misc(rdev);
22692645879SAlex Deucher 
227ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
228ce8f5370SAlex Deucher 
229ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
230ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
231ce8f5370SAlex Deucher 	} else
232d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
233ce8f5370SAlex Deucher }
234ce8f5370SAlex Deucher 
235ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
236a424816fSAlex Deucher {
2375f8f635eSJerome Glisse 	int i, r;
2382aba631cSMatthew Garrett 
2394e186b2dSAlex Deucher 	/* no need to take locks, etc. if nothing's going to change */
2404e186b2dSAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
2414e186b2dSAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
2424e186b2dSAlex Deucher 		return;
2434e186b2dSAlex Deucher 
244612e06ceSMatthew Garrett 	mutex_lock(&rdev->ddev->struct_mutex);
245db7fce39SChristian König 	down_write(&rdev->pm.mclk_lock);
246d6999bc7SChristian König 	mutex_lock(&rdev->ring_lock);
2474f3218cbSAlex Deucher 
24895f5a3acSAlex Deucher 	/* wait for the rings to drain */
24995f5a3acSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
25095f5a3acSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
2515f8f635eSJerome Glisse 		if (!ring->ready) {
2525f8f635eSJerome Glisse 			continue;
2535f8f635eSJerome Glisse 		}
2545f8f635eSJerome Glisse 		r = radeon_fence_wait_empty_locked(rdev, i);
2555f8f635eSJerome Glisse 		if (r) {
2565f8f635eSJerome Glisse 			/* needs a GPU reset dont reset here */
2575f8f635eSJerome Glisse 			mutex_unlock(&rdev->ring_lock);
2585f8f635eSJerome Glisse 			up_write(&rdev->pm.mclk_lock);
2595f8f635eSJerome Glisse 			mutex_unlock(&rdev->ddev->struct_mutex);
2605f8f635eSJerome Glisse 			return;
2615f8f635eSJerome Glisse 		}
262ce8f5370SAlex Deucher 	}
26395f5a3acSAlex Deucher 
2645876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2655876dd24SMatthew Garrett 
266ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2672aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2682aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
2692aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
2702aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
2712aba631cSMatthew Garrett 			}
2722aba631cSMatthew Garrett 		}
2732aba631cSMatthew Garrett 	}
2742aba631cSMatthew Garrett 
275ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2762aba631cSMatthew Garrett 
277ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2782aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2792aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2802aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
2812aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
2822aba631cSMatthew Garrett 			}
2832aba631cSMatthew Garrett 		}
2842aba631cSMatthew Garrett 	}
285a424816fSAlex Deucher 
286a424816fSAlex Deucher 	/* update display watermarks based on new power state */
287a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
288a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
289a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
290a424816fSAlex Deucher 
291ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
2922aba631cSMatthew Garrett 
293d6999bc7SChristian König 	mutex_unlock(&rdev->ring_lock);
294db7fce39SChristian König 	up_write(&rdev->pm.mclk_lock);
295612e06ceSMatthew Garrett 	mutex_unlock(&rdev->ddev->struct_mutex);
296a424816fSAlex Deucher }
297a424816fSAlex Deucher 
298f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
299f712d0c7SRafał Miłecki {
300f712d0c7SRafał Miłecki 	int i, j;
301f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
302f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
303f712d0c7SRafał Miłecki 
304d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
305f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
306f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
307d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
308f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
309f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
310d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tDefault");
311f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
312d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
313f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
314d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tSingle display only\n");
315d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
316f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
317f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
318f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
319eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
320f712d0c7SRafał Miłecki 						 j,
321eb2c27a0SAlex Deucher 						 clock_info->sclk * 10);
322f712d0c7SRafał Miłecki 			else
323eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
324f712d0c7SRafał Miłecki 						 j,
325f712d0c7SRafał Miłecki 						 clock_info->sclk * 10,
326f712d0c7SRafał Miłecki 						 clock_info->mclk * 10,
327eb2c27a0SAlex Deucher 						 clock_info->voltage.voltage);
328f712d0c7SRafał Miłecki 		}
329f712d0c7SRafał Miłecki 	}
330f712d0c7SRafał Miłecki }
331f712d0c7SRafał Miłecki 
332ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
333a424816fSAlex Deucher 				     struct device_attribute *attr,
334a424816fSAlex Deucher 				     char *buf)
335a424816fSAlex Deucher {
336a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
337a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
338ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
339a424816fSAlex Deucher 
340a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
341ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
342ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
34312e27be8SDaniel J Blueman 			(cp == PM_PROFILE_MID) ? "mid" :
344ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
345a424816fSAlex Deucher }
346a424816fSAlex Deucher 
347ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
348a424816fSAlex Deucher 				     struct device_attribute *attr,
349a424816fSAlex Deucher 				     const char *buf,
350a424816fSAlex Deucher 				     size_t count)
351a424816fSAlex Deucher {
352a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
353a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
354a424816fSAlex Deucher 
355a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
356ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
357ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
358ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
359ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
360ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
361ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
362ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
363c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
364c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
365ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
366ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
367ce8f5370SAlex Deucher 		else {
3681783e4bfSThomas Renninger 			count = -EINVAL;
369ce8f5370SAlex Deucher 			goto fail;
370ce8f5370SAlex Deucher 		}
371ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
372ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
3731783e4bfSThomas Renninger 	} else
3741783e4bfSThomas Renninger 		count = -EINVAL;
3751783e4bfSThomas Renninger 
376ce8f5370SAlex Deucher fail:
377a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
378a424816fSAlex Deucher 
379a424816fSAlex Deucher 	return count;
380a424816fSAlex Deucher }
381a424816fSAlex Deucher 
382ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
383ce8f5370SAlex Deucher 				    struct device_attribute *attr,
384ce8f5370SAlex Deucher 				    char *buf)
38556278a8eSAlex Deucher {
386ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
387ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
388ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
38956278a8eSAlex Deucher 
390ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
391da321c8aSAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" :
392da321c8aSAlex Deucher 			(pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
39356278a8eSAlex Deucher }
39456278a8eSAlex Deucher 
395ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
396ce8f5370SAlex Deucher 				    struct device_attribute *attr,
397ce8f5370SAlex Deucher 				    const char *buf,
398ce8f5370SAlex Deucher 				    size_t count)
399d0d6cb81SRafał Miłecki {
400ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
401ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
402ce8f5370SAlex Deucher 
403da321c8aSAlex Deucher 	/* we don't support the legacy modes with dpm */
404da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
405da321c8aSAlex Deucher 		count = -EINVAL;
406da321c8aSAlex Deucher 		goto fail;
407da321c8aSAlex Deucher 	}
408ce8f5370SAlex Deucher 
409ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
410ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
411ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
412ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
413ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
414ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
415ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
416ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
417ce8f5370SAlex Deucher 		/* disable dynpm */
418ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
419ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4203f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
421ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
42232c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
423ce8f5370SAlex Deucher 	} else {
4241783e4bfSThomas Renninger 		count = -EINVAL;
425ce8f5370SAlex Deucher 		goto fail;
426d0d6cb81SRafał Miłecki 	}
427ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
428ce8f5370SAlex Deucher fail:
429ce8f5370SAlex Deucher 	return count;
430ce8f5370SAlex Deucher }
431ce8f5370SAlex Deucher 
432da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev,
433da321c8aSAlex Deucher 				    struct device_attribute *attr,
434da321c8aSAlex Deucher 				    char *buf)
435da321c8aSAlex Deucher {
436da321c8aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
437da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
438da321c8aSAlex Deucher 	enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
439da321c8aSAlex Deucher 
440da321c8aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
441da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
442da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
443da321c8aSAlex Deucher }
444da321c8aSAlex Deucher 
445da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev,
446da321c8aSAlex Deucher 				    struct device_attribute *attr,
447da321c8aSAlex Deucher 				    const char *buf,
448da321c8aSAlex Deucher 				    size_t count)
449da321c8aSAlex Deucher {
450da321c8aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
451da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
452da321c8aSAlex Deucher 
453da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
454da321c8aSAlex Deucher 	if (strncmp("battery", buf, strlen("battery")) == 0)
455da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
456da321c8aSAlex Deucher 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
457da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
458da321c8aSAlex Deucher 	else if (strncmp("performance", buf, strlen("performance")) == 0)
459da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
460da321c8aSAlex Deucher 	else {
461da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
462da321c8aSAlex Deucher 		count = -EINVAL;
463da321c8aSAlex Deucher 		goto fail;
464da321c8aSAlex Deucher 	}
465da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
466da321c8aSAlex Deucher 	radeon_pm_compute_clocks(rdev);
467da321c8aSAlex Deucher fail:
468da321c8aSAlex Deucher 	return count;
469da321c8aSAlex Deucher }
470da321c8aSAlex Deucher 
471*70d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
472*70d01a5eSAlex Deucher 						       struct device_attribute *attr,
473*70d01a5eSAlex Deucher 						       char *buf)
474*70d01a5eSAlex Deucher {
475*70d01a5eSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
476*70d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
477*70d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
478*70d01a5eSAlex Deucher 
479*70d01a5eSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
480*70d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
481*70d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
482*70d01a5eSAlex Deucher }
483*70d01a5eSAlex Deucher 
484*70d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
485*70d01a5eSAlex Deucher 						       struct device_attribute *attr,
486*70d01a5eSAlex Deucher 						       const char *buf,
487*70d01a5eSAlex Deucher 						       size_t count)
488*70d01a5eSAlex Deucher {
489*70d01a5eSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
490*70d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
491*70d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level;
492*70d01a5eSAlex Deucher 	int ret = 0;
493*70d01a5eSAlex Deucher 
494*70d01a5eSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
495*70d01a5eSAlex Deucher 	if (strncmp("low", buf, strlen("low")) == 0) {
496*70d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_LOW;
497*70d01a5eSAlex Deucher 	} else if (strncmp("high", buf, strlen("high")) == 0) {
498*70d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_HIGH;
499*70d01a5eSAlex Deucher 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
500*70d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_AUTO;
501*70d01a5eSAlex Deucher 	} else {
502*70d01a5eSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
503*70d01a5eSAlex Deucher 		count = -EINVAL;
504*70d01a5eSAlex Deucher 		goto fail;
505*70d01a5eSAlex Deucher 	}
506*70d01a5eSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
507*70d01a5eSAlex Deucher 		ret = radeon_dpm_force_performance_level(rdev, level);
508*70d01a5eSAlex Deucher 		if (ret)
509*70d01a5eSAlex Deucher 			count = -EINVAL;
510*70d01a5eSAlex Deucher 	}
511*70d01a5eSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
512*70d01a5eSAlex Deucher fail:
513*70d01a5eSAlex Deucher 	return count;
514*70d01a5eSAlex Deucher }
515*70d01a5eSAlex Deucher 
516ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
517ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
518da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
519*70d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
520*70d01a5eSAlex Deucher 		   radeon_get_dpm_forced_performance_level,
521*70d01a5eSAlex Deucher 		   radeon_set_dpm_forced_performance_level);
522ce8f5370SAlex Deucher 
52321a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
52421a8122aSAlex Deucher 				      struct device_attribute *attr,
52521a8122aSAlex Deucher 				      char *buf)
52621a8122aSAlex Deucher {
52721a8122aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
52821a8122aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
52920d391d7SAlex Deucher 	int temp;
53021a8122aSAlex Deucher 
5316bd1c385SAlex Deucher 	if (rdev->asic->pm.get_temperature)
5326bd1c385SAlex Deucher 		temp = radeon_get_temperature(rdev);
5336bd1c385SAlex Deucher 	else
53421a8122aSAlex Deucher 		temp = 0;
53521a8122aSAlex Deucher 
53621a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
53721a8122aSAlex Deucher }
53821a8122aSAlex Deucher 
53921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev,
54021a8122aSAlex Deucher 				      struct device_attribute *attr,
54121a8122aSAlex Deucher 				      char *buf)
54221a8122aSAlex Deucher {
54321a8122aSAlex Deucher 	return sprintf(buf, "radeon\n");
54421a8122aSAlex Deucher }
54521a8122aSAlex Deucher 
54621a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
54721a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
54821a8122aSAlex Deucher 
54921a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
55021a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
55121a8122aSAlex Deucher 	&sensor_dev_attr_name.dev_attr.attr,
55221a8122aSAlex Deucher 	NULL
55321a8122aSAlex Deucher };
55421a8122aSAlex Deucher 
55521a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
55621a8122aSAlex Deucher 	.attrs = hwmon_attributes,
55721a8122aSAlex Deucher };
55821a8122aSAlex Deucher 
5590d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev)
56021a8122aSAlex Deucher {
5610d18abedSDan Carpenter 	int err = 0;
56221a8122aSAlex Deucher 
56321a8122aSAlex Deucher 	rdev->pm.int_hwmon_dev = NULL;
56421a8122aSAlex Deucher 
56521a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
56621a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
56721a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
56821a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
569457558edSAlex Deucher 	case THERMAL_TYPE_NI:
570e33df25fSAlex Deucher 	case THERMAL_TYPE_SUMO:
5711bd47d2eSAlex Deucher 	case THERMAL_TYPE_SI:
5726bd1c385SAlex Deucher 		if (rdev->asic->pm.get_temperature == NULL)
5735d7486c7SAlex Deucher 			return err;
57421a8122aSAlex Deucher 		rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
5750d18abedSDan Carpenter 		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
5760d18abedSDan Carpenter 			err = PTR_ERR(rdev->pm.int_hwmon_dev);
5770d18abedSDan Carpenter 			dev_err(rdev->dev,
5780d18abedSDan Carpenter 				"Unable to register hwmon device: %d\n", err);
5790d18abedSDan Carpenter 			break;
5800d18abedSDan Carpenter 		}
58121a8122aSAlex Deucher 		dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
58221a8122aSAlex Deucher 		err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
58321a8122aSAlex Deucher 					 &hwmon_attrgroup);
5840d18abedSDan Carpenter 		if (err) {
5850d18abedSDan Carpenter 			dev_err(rdev->dev,
5860d18abedSDan Carpenter 				"Unable to create hwmon sysfs file: %d\n", err);
5870d18abedSDan Carpenter 			hwmon_device_unregister(rdev->dev);
5880d18abedSDan Carpenter 		}
58921a8122aSAlex Deucher 		break;
59021a8122aSAlex Deucher 	default:
59121a8122aSAlex Deucher 		break;
59221a8122aSAlex Deucher 	}
5930d18abedSDan Carpenter 
5940d18abedSDan Carpenter 	return err;
59521a8122aSAlex Deucher }
59621a8122aSAlex Deucher 
59721a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev)
59821a8122aSAlex Deucher {
59921a8122aSAlex Deucher 	if (rdev->pm.int_hwmon_dev) {
60021a8122aSAlex Deucher 		sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
60121a8122aSAlex Deucher 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
60221a8122aSAlex Deucher 	}
60321a8122aSAlex Deucher }
60421a8122aSAlex Deucher 
605da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work)
606da321c8aSAlex Deucher {
607da321c8aSAlex Deucher 	struct radeon_device *rdev =
608da321c8aSAlex Deucher 		container_of(work, struct radeon_device,
609da321c8aSAlex Deucher 			     pm.dpm.thermal.work);
610da321c8aSAlex Deucher 	/* switch to the thermal state */
611da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
612da321c8aSAlex Deucher 
613da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
614da321c8aSAlex Deucher 		return;
615da321c8aSAlex Deucher 
616da321c8aSAlex Deucher 	if (rdev->asic->pm.get_temperature) {
617da321c8aSAlex Deucher 		int temp = radeon_get_temperature(rdev);
618da321c8aSAlex Deucher 
619da321c8aSAlex Deucher 		if (temp < rdev->pm.dpm.thermal.min_temp)
620da321c8aSAlex Deucher 			/* switch back the user state */
621da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
622da321c8aSAlex Deucher 	} else {
623da321c8aSAlex Deucher 		if (rdev->pm.dpm.thermal.high_to_low)
624da321c8aSAlex Deucher 			/* switch back the user state */
625da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
626da321c8aSAlex Deucher 	}
627da321c8aSAlex Deucher 	radeon_dpm_enable_power_state(rdev, dpm_state);
628da321c8aSAlex Deucher }
629da321c8aSAlex Deucher 
630da321c8aSAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
631da321c8aSAlex Deucher 						     enum radeon_pm_state_type dpm_state)
632da321c8aSAlex Deucher {
633da321c8aSAlex Deucher 	int i;
634da321c8aSAlex Deucher 	struct radeon_ps *ps;
635da321c8aSAlex Deucher 	u32 ui_class;
636da321c8aSAlex Deucher 
637edcaa5b1SAlex Deucher 	/* certain older asics have a separare 3D performance state,
638edcaa5b1SAlex Deucher 	 * so try that first if the user selected performance
639edcaa5b1SAlex Deucher 	 */
640edcaa5b1SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
641edcaa5b1SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
642da321c8aSAlex Deucher 	/* balanced states don't exist at the moment */
643da321c8aSAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_BALANCED)
644da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
645da321c8aSAlex Deucher 
646edcaa5b1SAlex Deucher restart_search:
647da321c8aSAlex Deucher 	/* Pick the best power state based on current conditions */
648da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
649da321c8aSAlex Deucher 		ps = &rdev->pm.dpm.ps[i];
650da321c8aSAlex Deucher 		ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
651da321c8aSAlex Deucher 		switch (dpm_state) {
652da321c8aSAlex Deucher 		/* user states */
653da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BATTERY:
654da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
655da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
656da321c8aSAlex Deucher 					if (rdev->pm.dpm.new_active_crtc_count < 2)
657da321c8aSAlex Deucher 						return ps;
658da321c8aSAlex Deucher 				} else
659da321c8aSAlex Deucher 					return ps;
660da321c8aSAlex Deucher 			}
661da321c8aSAlex Deucher 			break;
662da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BALANCED:
663da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
664da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
665da321c8aSAlex Deucher 					if (rdev->pm.dpm.new_active_crtc_count < 2)
666da321c8aSAlex Deucher 						return ps;
667da321c8aSAlex Deucher 				} else
668da321c8aSAlex Deucher 					return ps;
669da321c8aSAlex Deucher 			}
670da321c8aSAlex Deucher 			break;
671da321c8aSAlex Deucher 		case POWER_STATE_TYPE_PERFORMANCE:
672da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
673da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
674da321c8aSAlex Deucher 					if (rdev->pm.dpm.new_active_crtc_count < 2)
675da321c8aSAlex Deucher 						return ps;
676da321c8aSAlex Deucher 				} else
677da321c8aSAlex Deucher 					return ps;
678da321c8aSAlex Deucher 			}
679da321c8aSAlex Deucher 			break;
680da321c8aSAlex Deucher 		/* internal states */
681da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD:
682da321c8aSAlex Deucher 			return rdev->pm.dpm.uvd_ps;
683da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_SD:
684da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
685da321c8aSAlex Deucher 				return ps;
686da321c8aSAlex Deucher 			break;
687da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD:
688da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
689da321c8aSAlex Deucher 				return ps;
690da321c8aSAlex Deucher 			break;
691da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
692da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
693da321c8aSAlex Deucher 				return ps;
694da321c8aSAlex Deucher 			break;
695da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
696da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
697da321c8aSAlex Deucher 				return ps;
698da321c8aSAlex Deucher 			break;
699da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_BOOT:
700da321c8aSAlex Deucher 			return rdev->pm.dpm.boot_ps;
701da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_THERMAL:
702da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
703da321c8aSAlex Deucher 				return ps;
704da321c8aSAlex Deucher 			break;
705da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ACPI:
706da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
707da321c8aSAlex Deucher 				return ps;
708da321c8aSAlex Deucher 			break;
709da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ULV:
710da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
711da321c8aSAlex Deucher 				return ps;
712da321c8aSAlex Deucher 			break;
713edcaa5b1SAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_3DPERF:
714edcaa5b1SAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
715edcaa5b1SAlex Deucher 				return ps;
716edcaa5b1SAlex Deucher 			break;
717da321c8aSAlex Deucher 		default:
718da321c8aSAlex Deucher 			break;
719da321c8aSAlex Deucher 		}
720da321c8aSAlex Deucher 	}
721da321c8aSAlex Deucher 	/* use a fallback state if we didn't match */
722da321c8aSAlex Deucher 	switch (dpm_state) {
723da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
724da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
725da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
726da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
727da321c8aSAlex Deucher 		return rdev->pm.dpm.uvd_ps;
728da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
729da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
730da321c8aSAlex Deucher 		goto restart_search;
731da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_ACPI:
732da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_BATTERY;
733da321c8aSAlex Deucher 		goto restart_search;
734da321c8aSAlex Deucher 	case POWER_STATE_TYPE_BATTERY:
735edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_BALANCED:
736edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_3DPERF:
737da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
738da321c8aSAlex Deucher 		goto restart_search;
739da321c8aSAlex Deucher 	default:
740da321c8aSAlex Deucher 		break;
741da321c8aSAlex Deucher 	}
742da321c8aSAlex Deucher 
743da321c8aSAlex Deucher 	return NULL;
744da321c8aSAlex Deucher }
745da321c8aSAlex Deucher 
746da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
747da321c8aSAlex Deucher {
748da321c8aSAlex Deucher 	int i;
749da321c8aSAlex Deucher 	struct radeon_ps *ps;
750da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state;
75184dd1928SAlex Deucher 	int ret;
752da321c8aSAlex Deucher 
753da321c8aSAlex Deucher 	/* if dpm init failed */
754da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
755da321c8aSAlex Deucher 		return;
756da321c8aSAlex Deucher 
757da321c8aSAlex Deucher 	if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
758da321c8aSAlex Deucher 		/* add other state override checks here */
7598a227555SAlex Deucher 		if ((!rdev->pm.dpm.thermal_active) &&
7608a227555SAlex Deucher 		    (!rdev->pm.dpm.uvd_active))
761da321c8aSAlex Deucher 			rdev->pm.dpm.state = rdev->pm.dpm.user_state;
762da321c8aSAlex Deucher 	}
763da321c8aSAlex Deucher 	dpm_state = rdev->pm.dpm.state;
764da321c8aSAlex Deucher 
765da321c8aSAlex Deucher 	ps = radeon_dpm_pick_power_state(rdev, dpm_state);
766da321c8aSAlex Deucher 	if (ps)
76789c9bc56SAlex Deucher 		rdev->pm.dpm.requested_ps = ps;
768da321c8aSAlex Deucher 	else
769da321c8aSAlex Deucher 		return;
770da321c8aSAlex Deucher 
771d22b7e40SAlex Deucher 	/* no need to reprogram if nothing changed unless we are on BTC+ */
772da321c8aSAlex Deucher 	if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
773d22b7e40SAlex Deucher 		if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
774d22b7e40SAlex Deucher 			/* for pre-BTC and APUs if the num crtcs changed but state is the same,
775d22b7e40SAlex Deucher 			 * all we need to do is update the display configuration.
776d22b7e40SAlex Deucher 			 */
777da321c8aSAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
778d22b7e40SAlex Deucher 				/* update display watermarks based on new power state */
779da321c8aSAlex Deucher 				radeon_bandwidth_update(rdev);
780da321c8aSAlex Deucher 				/* update displays */
781da321c8aSAlex Deucher 				radeon_dpm_display_configuration_changed(rdev);
782da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
783da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
784da321c8aSAlex Deucher 			}
785da321c8aSAlex Deucher 			return;
786d22b7e40SAlex Deucher 		} else {
787d22b7e40SAlex Deucher 			/* for BTC+ if the num crtcs hasn't changed and state is the same,
788d22b7e40SAlex Deucher 			 * nothing to do, if the num crtcs is > 1 and state is the same,
789d22b7e40SAlex Deucher 			 * update display configuration.
790d22b7e40SAlex Deucher 			 */
791d22b7e40SAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs ==
792d22b7e40SAlex Deucher 			    rdev->pm.dpm.current_active_crtcs) {
793d22b7e40SAlex Deucher 				return;
794d22b7e40SAlex Deucher 			} else {
795d22b7e40SAlex Deucher 				if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
796d22b7e40SAlex Deucher 				    (rdev->pm.dpm.new_active_crtc_count > 1)) {
797d22b7e40SAlex Deucher 					/* update display watermarks based on new power state */
798d22b7e40SAlex Deucher 					radeon_bandwidth_update(rdev);
799d22b7e40SAlex Deucher 					/* update displays */
800d22b7e40SAlex Deucher 					radeon_dpm_display_configuration_changed(rdev);
801d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
802d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
803d22b7e40SAlex Deucher 					return;
804d22b7e40SAlex Deucher 				}
805d22b7e40SAlex Deucher 			}
806d22b7e40SAlex Deucher 		}
807da321c8aSAlex Deucher 	}
808da321c8aSAlex Deucher 
809da321c8aSAlex Deucher 	printk("switching from power state:\n");
810da321c8aSAlex Deucher 	radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
811da321c8aSAlex Deucher 	printk("switching to power state:\n");
812da321c8aSAlex Deucher 	radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
813da321c8aSAlex Deucher 
814da321c8aSAlex Deucher 	mutex_lock(&rdev->ddev->struct_mutex);
815da321c8aSAlex Deucher 	down_write(&rdev->pm.mclk_lock);
816da321c8aSAlex Deucher 	mutex_lock(&rdev->ring_lock);
817da321c8aSAlex Deucher 
81884dd1928SAlex Deucher 	ret = radeon_dpm_pre_set_power_state(rdev);
81984dd1928SAlex Deucher 	if (ret)
82084dd1928SAlex Deucher 		goto done;
82184dd1928SAlex Deucher 
822da321c8aSAlex Deucher 	/* update display watermarks based on new power state */
823da321c8aSAlex Deucher 	radeon_bandwidth_update(rdev);
824da321c8aSAlex Deucher 	/* update displays */
825da321c8aSAlex Deucher 	radeon_dpm_display_configuration_changed(rdev);
826da321c8aSAlex Deucher 
827da321c8aSAlex Deucher 	rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
828da321c8aSAlex Deucher 	rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
829da321c8aSAlex Deucher 
830da321c8aSAlex Deucher 	/* wait for the rings to drain */
831da321c8aSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
832da321c8aSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
833da321c8aSAlex Deucher 		if (ring->ready)
834da321c8aSAlex Deucher 			radeon_fence_wait_empty_locked(rdev, i);
835da321c8aSAlex Deucher 	}
836da321c8aSAlex Deucher 
837da321c8aSAlex Deucher 	/* program the new power state */
838da321c8aSAlex Deucher 	radeon_dpm_set_power_state(rdev);
839da321c8aSAlex Deucher 
840da321c8aSAlex Deucher 	/* update current power state */
841da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
842da321c8aSAlex Deucher 
84384dd1928SAlex Deucher 	radeon_dpm_post_set_power_state(rdev);
84484dd1928SAlex Deucher 
84584dd1928SAlex Deucher done:
846da321c8aSAlex Deucher 	mutex_unlock(&rdev->ring_lock);
847da321c8aSAlex Deucher 	up_write(&rdev->pm.mclk_lock);
848da321c8aSAlex Deucher 	mutex_unlock(&rdev->ddev->struct_mutex);
849da321c8aSAlex Deucher }
850da321c8aSAlex Deucher 
851da321c8aSAlex Deucher void radeon_dpm_enable_power_state(struct radeon_device *rdev,
852da321c8aSAlex Deucher 				   enum radeon_pm_state_type dpm_state)
853da321c8aSAlex Deucher {
854da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
855da321c8aSAlex Deucher 		return;
856da321c8aSAlex Deucher 
857da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
858da321c8aSAlex Deucher 	switch (dpm_state) {
859da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
860da321c8aSAlex Deucher 		rdev->pm.dpm.thermal_active = true;
861da321c8aSAlex Deucher 		break;
8628a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD:
8638a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
8648a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
8658a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
8668a227555SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
8678a227555SAlex Deucher 		rdev->pm.dpm.uvd_active = true;
8688a227555SAlex Deucher 		break;
869da321c8aSAlex Deucher 	default:
870da321c8aSAlex Deucher 		rdev->pm.dpm.thermal_active = false;
8718a227555SAlex Deucher 		rdev->pm.dpm.uvd_active = false;
872da321c8aSAlex Deucher 		break;
873da321c8aSAlex Deucher 	}
874da321c8aSAlex Deucher 	rdev->pm.dpm.state = dpm_state;
875da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
876da321c8aSAlex Deucher 	radeon_pm_compute_clocks(rdev);
877da321c8aSAlex Deucher }
878da321c8aSAlex Deucher 
879da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev)
880ce8f5370SAlex Deucher {
881ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
8823f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
8833f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
8843f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
8853f53eb6fSRafael J. Wysocki 	}
886ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
88732c87fcaSTejun Heo 
88832c87fcaSTejun Heo 	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
889ce8f5370SAlex Deucher }
890ce8f5370SAlex Deucher 
891da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
892da321c8aSAlex Deucher {
893da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
894da321c8aSAlex Deucher 	/* disable dpm */
895da321c8aSAlex Deucher 	radeon_dpm_disable(rdev);
896da321c8aSAlex Deucher 	/* reset the power state */
897da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
898da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = false;
899da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
900da321c8aSAlex Deucher }
901da321c8aSAlex Deucher 
902da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
903da321c8aSAlex Deucher {
904da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
905da321c8aSAlex Deucher 		radeon_pm_suspend_dpm(rdev);
906da321c8aSAlex Deucher 	else
907da321c8aSAlex Deucher 		radeon_pm_suspend_old(rdev);
908da321c8aSAlex Deucher }
909da321c8aSAlex Deucher 
910da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev)
911ce8f5370SAlex Deucher {
912ed18a360SAlex Deucher 	/* set up the default clocks if the MC ucode is loaded */
9132e3b3b10SAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
914c6cf7777SAlex Deucher 	    (rdev->family <= CHIP_HAINAN) &&
9152e3b3b10SAlex Deucher 	    rdev->mc_fw) {
916ed18a360SAlex Deucher 		if (rdev->pm.default_vddc)
9178a83ec5eSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
9188a83ec5eSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
9192feea49aSAlex Deucher 		if (rdev->pm.default_vddci)
9202feea49aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
9212feea49aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
922ed18a360SAlex Deucher 		if (rdev->pm.default_sclk)
923ed18a360SAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
924ed18a360SAlex Deucher 		if (rdev->pm.default_mclk)
925ed18a360SAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
926ed18a360SAlex Deucher 	}
927f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
928f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
929f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
930f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
9319ace9f7bSAlex Deucher 	rdev->pm.current_sclk = rdev->pm.default_sclk;
9329ace9f7bSAlex Deucher 	rdev->pm.current_mclk = rdev->pm.default_mclk;
9334d60173fSAlex Deucher 	rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
9342feea49aSAlex Deucher 	rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
9353f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
9363f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
9373f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
93832c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
9393f53eb6fSRafael J. Wysocki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
9403f53eb6fSRafael J. Wysocki 	}
941f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
942ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
943d0d6cb81SRafał Miłecki }
944d0d6cb81SRafał Miłecki 
945da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev)
9467433874eSRafał Miłecki {
94726481fb1SDave Airlie 	int ret;
9480d18abedSDan Carpenter 
949da321c8aSAlex Deucher 	/* asic init will reset to the boot state */
950da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
951da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
952da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
953da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
954da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
955da321c8aSAlex Deucher 	if (ret) {
956da321c8aSAlex Deucher 		DRM_ERROR("radeon: dpm resume failed\n");
957da321c8aSAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
958c6cf7777SAlex Deucher 		    (rdev->family <= CHIP_HAINAN) &&
959da321c8aSAlex Deucher 		    rdev->mc_fw) {
960da321c8aSAlex Deucher 			if (rdev->pm.default_vddc)
961da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
962da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
963da321c8aSAlex Deucher 			if (rdev->pm.default_vddci)
964da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
965da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
966da321c8aSAlex Deucher 			if (rdev->pm.default_sclk)
967da321c8aSAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
968da321c8aSAlex Deucher 			if (rdev->pm.default_mclk)
969da321c8aSAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
970da321c8aSAlex Deucher 		}
971da321c8aSAlex Deucher 	} else {
972da321c8aSAlex Deucher 		rdev->pm.dpm_enabled = true;
973da321c8aSAlex Deucher 		radeon_pm_compute_clocks(rdev);
974da321c8aSAlex Deucher 	}
975da321c8aSAlex Deucher }
976da321c8aSAlex Deucher 
977da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
978da321c8aSAlex Deucher {
979da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
980da321c8aSAlex Deucher 		radeon_pm_resume_dpm(rdev);
981da321c8aSAlex Deucher 	else
982da321c8aSAlex Deucher 		radeon_pm_resume_old(rdev);
983da321c8aSAlex Deucher }
984da321c8aSAlex Deucher 
985da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev)
986da321c8aSAlex Deucher {
987da321c8aSAlex Deucher 	int ret;
988da321c8aSAlex Deucher 
989f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
990ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
991ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
992ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
993ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
9949ace9f7bSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
9959ace9f7bSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
996f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
997f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
99821a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
999c913e23aSRafał Miłecki 
100056278a8eSAlex Deucher 	if (rdev->bios) {
100156278a8eSAlex Deucher 		if (rdev->is_atom_bios)
100256278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
100356278a8eSAlex Deucher 		else
100456278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
1005f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
1006ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
1007ed18a360SAlex Deucher 		/* set up the default clocks if the MC ucode is loaded */
10082e3b3b10SAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
1009c6cf7777SAlex Deucher 		    (rdev->family <= CHIP_HAINAN) &&
10102e3b3b10SAlex Deucher 		    rdev->mc_fw) {
1011ed18a360SAlex Deucher 			if (rdev->pm.default_vddc)
10128a83ec5eSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
10138a83ec5eSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
10144639dd21SAlex Deucher 			if (rdev->pm.default_vddci)
10154639dd21SAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
10164639dd21SAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1017ed18a360SAlex Deucher 			if (rdev->pm.default_sclk)
1018ed18a360SAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1019ed18a360SAlex Deucher 			if (rdev->pm.default_mclk)
1020ed18a360SAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1021ed18a360SAlex Deucher 		}
102256278a8eSAlex Deucher 	}
102356278a8eSAlex Deucher 
102421a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
10250d18abedSDan Carpenter 	ret = radeon_hwmon_init(rdev);
10260d18abedSDan Carpenter 	if (ret)
10270d18abedSDan Carpenter 		return ret;
102832c87fcaSTejun Heo 
102932c87fcaSTejun Heo 	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
103032c87fcaSTejun Heo 
1031ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1032ce8f5370SAlex Deucher 		/* where's the best place to put these? */
103326481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
103426481fb1SDave Airlie 		if (ret)
103526481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power profile\n");
103626481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
103726481fb1SDave Airlie 		if (ret)
103826481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power method\n");
1039ce8f5370SAlex Deucher 
10407433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
1041c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
10427433874eSRafał Miłecki 		}
10437433874eSRafał Miłecki 
1044c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
1045ce8f5370SAlex Deucher 	}
1046c913e23aSRafał Miłecki 
10477433874eSRafał Miłecki 	return 0;
10487433874eSRafał Miłecki }
10497433874eSRafał Miłecki 
1050da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1051da321c8aSAlex Deucher {
1052da321c8aSAlex Deucher 	int i;
1053da321c8aSAlex Deucher 
1054da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1055da321c8aSAlex Deucher 		printk("== power state %d ==\n", i);
1056da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1057da321c8aSAlex Deucher 	}
1058da321c8aSAlex Deucher }
1059da321c8aSAlex Deucher 
1060da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev)
1061da321c8aSAlex Deucher {
1062da321c8aSAlex Deucher 	int ret;
1063da321c8aSAlex Deucher 
1064da321c8aSAlex Deucher 	/* default to performance state */
1065edcaa5b1SAlex Deucher 	rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1066edcaa5b1SAlex Deucher 	rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
1067da321c8aSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
1068da321c8aSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1069da321c8aSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1070da321c8aSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
1071da321c8aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1072da321c8aSAlex Deucher 
1073da321c8aSAlex Deucher 	if (rdev->bios && rdev->is_atom_bios)
1074da321c8aSAlex Deucher 		radeon_atombios_get_power_modes(rdev);
1075da321c8aSAlex Deucher 	else
1076da321c8aSAlex Deucher 		return -EINVAL;
1077da321c8aSAlex Deucher 
1078da321c8aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
1079da321c8aSAlex Deucher 	ret = radeon_hwmon_init(rdev);
1080da321c8aSAlex Deucher 	if (ret)
1081da321c8aSAlex Deucher 		return ret;
1082da321c8aSAlex Deucher 
1083da321c8aSAlex Deucher 	INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1084da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1085da321c8aSAlex Deucher 	radeon_dpm_init(rdev);
1086da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1087da321c8aSAlex Deucher 	radeon_dpm_print_power_states(rdev);
1088da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1089da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1090da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1091da321c8aSAlex Deucher 	if (ret) {
1092da321c8aSAlex Deucher 		rdev->pm.dpm_enabled = false;
1093da321c8aSAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
1094c6cf7777SAlex Deucher 		    (rdev->family <= CHIP_HAINAN) &&
1095da321c8aSAlex Deucher 		    rdev->mc_fw) {
1096da321c8aSAlex Deucher 			if (rdev->pm.default_vddc)
1097da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1098da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
1099da321c8aSAlex Deucher 			if (rdev->pm.default_vddci)
1100da321c8aSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1101da321c8aSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1102da321c8aSAlex Deucher 			if (rdev->pm.default_sclk)
1103da321c8aSAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1104da321c8aSAlex Deucher 			if (rdev->pm.default_mclk)
1105da321c8aSAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1106da321c8aSAlex Deucher 		}
1107da321c8aSAlex Deucher 		DRM_ERROR("radeon: dpm initialization failed\n");
1108da321c8aSAlex Deucher 		return ret;
1109da321c8aSAlex Deucher 	}
1110da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = true;
1111da321c8aSAlex Deucher 	radeon_pm_compute_clocks(rdev);
1112da321c8aSAlex Deucher 
1113da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1114da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
1115da321c8aSAlex Deucher 		if (ret)
1116da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for dpm state\n");
1117*70d01a5eSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1118*70d01a5eSAlex Deucher 		if (ret)
1119*70d01a5eSAlex Deucher 			DRM_ERROR("failed to create device file for dpm state\n");
1120da321c8aSAlex Deucher 		/* XXX: these are noops for dpm but are here for backwards compat */
1121da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
1122da321c8aSAlex Deucher 		if (ret)
1123da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for power profile\n");
1124da321c8aSAlex Deucher 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
1125da321c8aSAlex Deucher 		if (ret)
1126da321c8aSAlex Deucher 			DRM_ERROR("failed to create device file for power method\n");
11271316b792SAlex Deucher 
11281316b792SAlex Deucher 		if (radeon_debugfs_pm_init(rdev)) {
11291316b792SAlex Deucher 			DRM_ERROR("Failed to register debugfs file for dpm!\n");
11301316b792SAlex Deucher 		}
11311316b792SAlex Deucher 
1132da321c8aSAlex Deucher 		DRM_INFO("radeon: dpm initialized\n");
1133da321c8aSAlex Deucher 	}
1134da321c8aSAlex Deucher 
1135da321c8aSAlex Deucher 	return 0;
1136da321c8aSAlex Deucher }
1137da321c8aSAlex Deucher 
1138da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev)
1139da321c8aSAlex Deucher {
1140da321c8aSAlex Deucher 	/* enable dpm on rv6xx+ */
1141da321c8aSAlex Deucher 	switch (rdev->family) {
11424a6369e9SAlex Deucher 	case CHIP_RV610:
11434a6369e9SAlex Deucher 	case CHIP_RV630:
11444a6369e9SAlex Deucher 	case CHIP_RV620:
11454a6369e9SAlex Deucher 	case CHIP_RV635:
11464a6369e9SAlex Deucher 	case CHIP_RV670:
11479d67006eSAlex Deucher 	case CHIP_RS780:
11489d67006eSAlex Deucher 	case CHIP_RS880:
114966229b20SAlex Deucher 	case CHIP_RV770:
115066229b20SAlex Deucher 	case CHIP_RV730:
115166229b20SAlex Deucher 	case CHIP_RV710:
115266229b20SAlex Deucher 	case CHIP_RV740:
1153dc50ba7fSAlex Deucher 	case CHIP_CEDAR:
1154dc50ba7fSAlex Deucher 	case CHIP_REDWOOD:
1155dc50ba7fSAlex Deucher 	case CHIP_JUNIPER:
1156dc50ba7fSAlex Deucher 	case CHIP_CYPRESS:
1157dc50ba7fSAlex Deucher 	case CHIP_HEMLOCK:
115880ea2c12SAlex Deucher 	case CHIP_PALM:
115980ea2c12SAlex Deucher 	case CHIP_SUMO:
116080ea2c12SAlex Deucher 	case CHIP_SUMO2:
11616596afd4SAlex Deucher 	case CHIP_BARTS:
11626596afd4SAlex Deucher 	case CHIP_TURKS:
11636596afd4SAlex Deucher 	case CHIP_CAICOS:
116469e0b57aSAlex Deucher 	case CHIP_CAYMAN:
1165d70229f7SAlex Deucher 	case CHIP_ARUBA:
1166a9e61410SAlex Deucher 	case CHIP_TAHITI:
1167a9e61410SAlex Deucher 	case CHIP_PITCAIRN:
1168a9e61410SAlex Deucher 	case CHIP_VERDE:
1169a9e61410SAlex Deucher 	case CHIP_OLAND:
1170a9e61410SAlex Deucher 	case CHIP_HAINAN:
11719d67006eSAlex Deucher 		if (radeon_dpm == 1)
11729d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
11739d67006eSAlex Deucher 		else
11749d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
11759d67006eSAlex Deucher 		break;
1176da321c8aSAlex Deucher 	default:
1177da321c8aSAlex Deucher 		/* default to profile method */
1178da321c8aSAlex Deucher 		rdev->pm.pm_method = PM_METHOD_PROFILE;
1179da321c8aSAlex Deucher 		break;
1180da321c8aSAlex Deucher 	}
1181da321c8aSAlex Deucher 
1182da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1183da321c8aSAlex Deucher 		return radeon_pm_init_dpm(rdev);
1184da321c8aSAlex Deucher 	else
1185da321c8aSAlex Deucher 		return radeon_pm_init_old(rdev);
1186da321c8aSAlex Deucher }
1187da321c8aSAlex Deucher 
1188da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev)
118929fb52caSAlex Deucher {
1190ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1191a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1192ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1193ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
1194ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
1195ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1196ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1197ce8f5370SAlex Deucher 			/* reset default clocks */
1198ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1199ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1200ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
120158e21dffSAlex Deucher 		}
1202ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
120332c87fcaSTejun Heo 
120432c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
120558e21dffSAlex Deucher 
1206ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1207ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1208ce8f5370SAlex Deucher 	}
1209a424816fSAlex Deucher 
12100975b162SAlex Deucher 	if (rdev->pm.power_state)
12110975b162SAlex Deucher 		kfree(rdev->pm.power_state);
12120975b162SAlex Deucher 
121321a8122aSAlex Deucher 	radeon_hwmon_fini(rdev);
121429fb52caSAlex Deucher }
121529fb52caSAlex Deucher 
1216da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1217da321c8aSAlex Deucher {
1218da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1219da321c8aSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1220da321c8aSAlex Deucher 		radeon_dpm_disable(rdev);
1221da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
1222da321c8aSAlex Deucher 
1223da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
1224*70d01a5eSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1225da321c8aSAlex Deucher 		/* XXX backwards compat */
1226da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1227da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1228da321c8aSAlex Deucher 	}
1229da321c8aSAlex Deucher 	radeon_dpm_fini(rdev);
1230da321c8aSAlex Deucher 
1231da321c8aSAlex Deucher 	if (rdev->pm.power_state)
1232da321c8aSAlex Deucher 		kfree(rdev->pm.power_state);
1233da321c8aSAlex Deucher 
1234da321c8aSAlex Deucher 	radeon_hwmon_fini(rdev);
1235da321c8aSAlex Deucher }
1236da321c8aSAlex Deucher 
1237da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
1238da321c8aSAlex Deucher {
1239da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1240da321c8aSAlex Deucher 		radeon_pm_fini_dpm(rdev);
1241da321c8aSAlex Deucher 	else
1242da321c8aSAlex Deucher 		radeon_pm_fini_old(rdev);
1243da321c8aSAlex Deucher }
1244da321c8aSAlex Deucher 
1245da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
1246c913e23aSRafał Miłecki {
1247c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
1248a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
1249c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
1250c913e23aSRafał Miłecki 
1251ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
1252ce8f5370SAlex Deucher 		return;
1253ce8f5370SAlex Deucher 
12544a6369e9SAlex Deucher 	INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1255c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1256c913e23aSRafał Miłecki 
1257c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
1258a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
1259a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
1260a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
1261a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
1262a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
1263c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1264a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
1265c913e23aSRafał Miłecki 		}
1266c913e23aSRafał Miłecki 	}
1267c913e23aSRafał Miłecki 
1268ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1269ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
1270ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
1271ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1272ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1273a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
1274ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1275ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1276c913e23aSRafał Miłecki 
1277ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1278ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1279ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1280ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1281c913e23aSRafał Miłecki 
1282d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
1283c913e23aSRafał Miłecki 				}
1284a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
1285c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
1286c913e23aSRafał Miłecki 
1287ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1288ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1289ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1290ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1291ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1292c913e23aSRafał Miłecki 
129332c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1294c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1295ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1296ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
129732c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1298c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1299d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
1300c913e23aSRafał Miłecki 				}
1301a48b9b4eSAlex Deucher 			} else { /* count == 0 */
1302ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1303ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1304c913e23aSRafał Miłecki 
1305ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1306ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1307ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1308ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1309ce8f5370SAlex Deucher 				}
1310ce8f5370SAlex Deucher 			}
131173a6d3fcSRafał Miłecki 		}
1312c913e23aSRafał Miłecki 	}
1313c913e23aSRafał Miłecki 
1314c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
1315c913e23aSRafał Miłecki }
1316c913e23aSRafał Miłecki 
1317da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1318da321c8aSAlex Deucher {
1319da321c8aSAlex Deucher 	struct drm_device *ddev = rdev->ddev;
1320da321c8aSAlex Deucher 	struct drm_crtc *crtc;
1321da321c8aSAlex Deucher 	struct radeon_crtc *radeon_crtc;
1322da321c8aSAlex Deucher 
1323da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1324da321c8aSAlex Deucher 
13255ca302f7SAlex Deucher 	/* update active crtc counts */
1326da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtcs = 0;
1327da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtc_count = 0;
1328da321c8aSAlex Deucher 	list_for_each_entry(crtc,
1329da321c8aSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
1330da321c8aSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
1331da321c8aSAlex Deucher 		if (crtc->enabled) {
1332da321c8aSAlex Deucher 			rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1333da321c8aSAlex Deucher 			rdev->pm.dpm.new_active_crtc_count++;
1334da321c8aSAlex Deucher 		}
1335da321c8aSAlex Deucher 	}
1336da321c8aSAlex Deucher 
13375ca302f7SAlex Deucher 	/* update battery/ac status */
13385ca302f7SAlex Deucher 	if (power_supply_is_system_supplied() > 0)
13395ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = true;
13405ca302f7SAlex Deucher 	else
13415ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = false;
13425ca302f7SAlex Deucher 
1343da321c8aSAlex Deucher 	radeon_dpm_change_power_state_locked(rdev);
1344da321c8aSAlex Deucher 
1345da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
13468a227555SAlex Deucher 
1347da321c8aSAlex Deucher }
1348da321c8aSAlex Deucher 
1349da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev)
1350da321c8aSAlex Deucher {
1351da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1352da321c8aSAlex Deucher 		radeon_pm_compute_clocks_dpm(rdev);
1353da321c8aSAlex Deucher 	else
1354da321c8aSAlex Deucher 		radeon_pm_compute_clocks_old(rdev);
1355da321c8aSAlex Deucher }
1356da321c8aSAlex Deucher 
1357ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
1358f735261bSDave Airlie {
135975fa0b08SMario Kleiner 	int  crtc, vpos, hpos, vbl_status;
1360f735261bSDave Airlie 	bool in_vbl = true;
1361f735261bSDave Airlie 
136275fa0b08SMario Kleiner 	/* Iterate over all active crtc's. All crtc's must be in vblank,
136375fa0b08SMario Kleiner 	 * otherwise return in_vbl == false.
136475fa0b08SMario Kleiner 	 */
136575fa0b08SMario Kleiner 	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
136675fa0b08SMario Kleiner 		if (rdev->pm.active_crtcs & (1 << crtc)) {
1367f5a80209SMario Kleiner 			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos);
1368f5a80209SMario Kleiner 			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
1369f5a80209SMario Kleiner 			    !(vbl_status & DRM_SCANOUTPOS_INVBL))
1370f735261bSDave Airlie 				in_vbl = false;
1371f735261bSDave Airlie 		}
1372f735261bSDave Airlie 	}
1373f81f2024SMatthew Garrett 
1374f81f2024SMatthew Garrett 	return in_vbl;
1375f81f2024SMatthew Garrett }
1376f81f2024SMatthew Garrett 
1377ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
1378f81f2024SMatthew Garrett {
1379f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
1380f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
1381f81f2024SMatthew Garrett 
1382f735261bSDave Airlie 	if (in_vbl == false)
1383d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
1384bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
1385f735261bSDave Airlie 	return in_vbl;
1386f735261bSDave Airlie }
1387c913e23aSRafał Miłecki 
1388ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
1389c913e23aSRafał Miłecki {
1390c913e23aSRafał Miłecki 	struct radeon_device *rdev;
1391d9932a32SMatthew Garrett 	int resched;
1392c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
1393ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
1394c913e23aSRafał Miłecki 
1395d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1396c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1397ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1398c913e23aSRafał Miłecki 		int not_processed = 0;
13997465280cSAlex Deucher 		int i;
1400c913e23aSRafał Miłecki 
14017465280cSAlex Deucher 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
14020ec0612aSAlex Deucher 			struct radeon_ring *ring = &rdev->ring[i];
14030ec0612aSAlex Deucher 
14040ec0612aSAlex Deucher 			if (ring->ready) {
140547492a23SChristian König 				not_processed += radeon_fence_count_emitted(rdev, i);
14067465280cSAlex Deucher 				if (not_processed >= 3)
14077465280cSAlex Deucher 					break;
14087465280cSAlex Deucher 			}
14090ec0612aSAlex Deucher 		}
1410c913e23aSRafał Miłecki 
1411c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
1412ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1413ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1414ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1415ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
1416ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1417ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
1418ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1419c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1420c913e23aSRafał Miłecki 			}
1421c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
1422ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1423ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1424ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1425ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
1426ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1427ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
1428ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1429c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1430c913e23aSRafał Miłecki 			}
1431c913e23aSRafał Miłecki 		}
1432c913e23aSRafał Miłecki 
1433d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
1434d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
1435d7311171SAlex Deucher 		 */
1436ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1437ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
1438ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
1439ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1440c913e23aSRafał Miłecki 		}
1441c913e23aSRafał Miłecki 
144232c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1443c913e23aSRafał Miłecki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1444c913e23aSRafał Miłecki 	}
14453f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
14463f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
14473f53eb6fSRafael J. Wysocki }
1448c913e23aSRafał Miłecki 
14497433874eSRafał Miłecki /*
14507433874eSRafał Miłecki  * Debugfs info
14517433874eSRafał Miłecki  */
14527433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
14537433874eSRafał Miłecki 
14547433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
14557433874eSRafał Miłecki {
14567433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
14577433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
14587433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
14597433874eSRafał Miłecki 
14601316b792SAlex Deucher 	if (rdev->pm.dpm_enabled) {
14611316b792SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
14621316b792SAlex Deucher 		if (rdev->asic->dpm.debugfs_print_current_performance_level)
14631316b792SAlex Deucher 			radeon_dpm_debugfs_print_current_performance_level(rdev, m);
14641316b792SAlex Deucher 		else
146571375929SAlex Deucher 			seq_printf(m, "Debugfs support not implemented for this asic\n");
14661316b792SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
14671316b792SAlex Deucher 	} else {
14689ace9f7bSAlex Deucher 		seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1469bf05d998SAlex Deucher 		/* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1470bf05d998SAlex Deucher 		if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1471bf05d998SAlex Deucher 			seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1472bf05d998SAlex Deucher 		else
14736234077dSRafał Miłecki 			seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
14749ace9f7bSAlex Deucher 		seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1475798bcf73SAlex Deucher 		if (rdev->asic->pm.get_memory_clock)
14766234077dSRafał Miłecki 			seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
14770fcbe947SRafał Miłecki 		if (rdev->pm.current_vddc)
14780fcbe947SRafał Miłecki 			seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1479798bcf73SAlex Deucher 		if (rdev->asic->pm.get_pcie_lanes)
1480aa5120d2SRafał Miłecki 			seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
14811316b792SAlex Deucher 	}
14827433874eSRafał Miłecki 
14837433874eSRafał Miłecki 	return 0;
14847433874eSRafał Miłecki }
14857433874eSRafał Miłecki 
14867433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
14877433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
14887433874eSRafał Miłecki };
14897433874eSRafał Miłecki #endif
14907433874eSRafał Miłecki 
1491c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
14927433874eSRafał Miłecki {
14937433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
14947433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
14957433874eSRafał Miłecki #else
14967433874eSRafał Miłecki 	return 0;
14977433874eSRafał Miłecki #endif
14987433874eSRafał Miłecki }
1499