17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 23760285e7SDavid Howells #include <drm/drmP.h> 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 27ce8f5370SAlex Deucher #include <linux/power_supply.h> 2821a8122aSAlex Deucher #include <linux/hwmon.h> 2921a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 307433874eSRafał Miłecki 31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 34c913e23aSRafał Miłecki 35f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 36eb2c27a0SAlex Deucher "", 37f712d0c7SRafał Miłecki "Powersave", 38f712d0c7SRafał Miłecki "Battery", 39f712d0c7SRafał Miłecki "Balanced", 40f712d0c7SRafał Miłecki "Performance", 41f712d0c7SRafał Miłecki }; 42f712d0c7SRafał Miłecki 43ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 44c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 45ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 47ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 48ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 49ce8f5370SAlex Deucher 50a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 51a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 52a4c9e2eeSAlex Deucher int instance) 53a4c9e2eeSAlex Deucher { 54a4c9e2eeSAlex Deucher int i; 55a4c9e2eeSAlex Deucher int found_instance = -1; 56a4c9e2eeSAlex Deucher 57a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 58a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 59a4c9e2eeSAlex Deucher found_instance++; 60a4c9e2eeSAlex Deucher if (found_instance == instance) 61a4c9e2eeSAlex Deucher return i; 62a4c9e2eeSAlex Deucher } 63a4c9e2eeSAlex Deucher } 64a4c9e2eeSAlex Deucher /* return default if no match */ 65a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 66a4c9e2eeSAlex Deucher } 67a4c9e2eeSAlex Deucher 68c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 69ce8f5370SAlex Deucher { 70ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 71ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 72ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 73ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 74ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 75ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 76ce8f5370SAlex Deucher } 77ce8f5370SAlex Deucher } 78ce8f5370SAlex Deucher } 79ce8f5370SAlex Deucher 80ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 81ce8f5370SAlex Deucher { 82ce8f5370SAlex Deucher switch (rdev->pm.profile) { 83ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 84ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 85ce8f5370SAlex Deucher break; 86ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 87ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 88ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 89ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 90ce8f5370SAlex Deucher else 91ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 92ce8f5370SAlex Deucher } else { 93ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 94c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 95ce8f5370SAlex Deucher else 96c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 97ce8f5370SAlex Deucher } 98ce8f5370SAlex Deucher break; 99ce8f5370SAlex Deucher case PM_PROFILE_LOW: 100ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 101ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 102ce8f5370SAlex Deucher else 103ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 104ce8f5370SAlex Deucher break; 105c9e75b21SAlex Deucher case PM_PROFILE_MID: 106c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 107c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 108c9e75b21SAlex Deucher else 109c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 110c9e75b21SAlex Deucher break; 111ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 112ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 113ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 114ce8f5370SAlex Deucher else 115ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 116ce8f5370SAlex Deucher break; 117ce8f5370SAlex Deucher } 118ce8f5370SAlex Deucher 119ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 120ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 121ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 122ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 123ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 124ce8f5370SAlex Deucher } else { 125ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 126ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 127ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 128ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 129ce8f5370SAlex Deucher } 130ce8f5370SAlex Deucher } 131c913e23aSRafał Miłecki 1325876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1335876dd24SMatthew Garrett { 1345876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1355876dd24SMatthew Garrett 1365876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1375876dd24SMatthew Garrett return; 1385876dd24SMatthew Garrett 1395876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1405876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1415876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1425876dd24SMatthew Garrett } 1435876dd24SMatthew Garrett } 1445876dd24SMatthew Garrett 145ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 146ce8f5370SAlex Deucher { 147ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 148ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 149ce8f5370SAlex Deucher wait_event_timeout( 150ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 151ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 152ce8f5370SAlex Deucher } 153ce8f5370SAlex Deucher } 154ce8f5370SAlex Deucher 155ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 156ce8f5370SAlex Deucher { 157ce8f5370SAlex Deucher u32 sclk, mclk; 15892645879SAlex Deucher bool misc_after = false; 159ce8f5370SAlex Deucher 160ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 161ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 162ce8f5370SAlex Deucher return; 163ce8f5370SAlex Deucher 164ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 165ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 166ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1679ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1689ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 169ce8f5370SAlex Deucher 17027810fb2SAlex Deucher /* starting with BTC, there is one state that is used for both 17127810fb2SAlex Deucher * MH and SH. Difference is that we always use the high clock index for 1727ae764b1SAlex Deucher * mclk and vddci. 17327810fb2SAlex Deucher */ 17427810fb2SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && 17527810fb2SAlex Deucher (rdev->family >= CHIP_BARTS) && 17627810fb2SAlex Deucher rdev->pm.active_crtc_count && 17727810fb2SAlex Deucher ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || 17827810fb2SAlex Deucher (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) 17927810fb2SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 18027810fb2SAlex Deucher clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; 18127810fb2SAlex Deucher else 182ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 183ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 18427810fb2SAlex Deucher 1859ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1869ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 187ce8f5370SAlex Deucher 18892645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 18992645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 19092645879SAlex Deucher misc_after = true; 19192645879SAlex Deucher 19292645879SAlex Deucher radeon_sync_with_vblank(rdev); 19392645879SAlex Deucher 19492645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 19592645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 19692645879SAlex Deucher return; 19792645879SAlex Deucher } 19892645879SAlex Deucher 19992645879SAlex Deucher radeon_pm_prepare(rdev); 20092645879SAlex Deucher 20192645879SAlex Deucher if (!misc_after) 202ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 203ce8f5370SAlex Deucher radeon_pm_misc(rdev); 204ce8f5370SAlex Deucher 205ce8f5370SAlex Deucher /* set engine clock */ 206ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 207ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 208ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 209ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 210ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 211d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 212ce8f5370SAlex Deucher } 213ce8f5370SAlex Deucher 214ce8f5370SAlex Deucher /* set memory clock */ 215798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 216ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 217ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 218ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 219ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 220d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 221ce8f5370SAlex Deucher } 22292645879SAlex Deucher 22392645879SAlex Deucher if (misc_after) 22492645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 22592645879SAlex Deucher radeon_pm_misc(rdev); 22692645879SAlex Deucher 227ce8f5370SAlex Deucher radeon_pm_finish(rdev); 228ce8f5370SAlex Deucher 229ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 230ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 231ce8f5370SAlex Deucher } else 232d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 233ce8f5370SAlex Deucher } 234ce8f5370SAlex Deucher 235ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 236a424816fSAlex Deucher { 2375f8f635eSJerome Glisse int i, r; 2382aba631cSMatthew Garrett 2394e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2404e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2414e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2424e186b2dSAlex Deucher return; 2434e186b2dSAlex Deucher 244612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 245db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 246d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2474f3218cbSAlex Deucher 24895f5a3acSAlex Deucher /* wait for the rings to drain */ 24995f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 25095f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 2515f8f635eSJerome Glisse if (!ring->ready) { 2525f8f635eSJerome Glisse continue; 2535f8f635eSJerome Glisse } 2545f8f635eSJerome Glisse r = radeon_fence_wait_empty_locked(rdev, i); 2555f8f635eSJerome Glisse if (r) { 2565f8f635eSJerome Glisse /* needs a GPU reset dont reset here */ 2575f8f635eSJerome Glisse mutex_unlock(&rdev->ring_lock); 2585f8f635eSJerome Glisse up_write(&rdev->pm.mclk_lock); 2595f8f635eSJerome Glisse mutex_unlock(&rdev->ddev->struct_mutex); 2605f8f635eSJerome Glisse return; 2615f8f635eSJerome Glisse } 262ce8f5370SAlex Deucher } 26395f5a3acSAlex Deucher 2645876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2655876dd24SMatthew Garrett 266ce8f5370SAlex Deucher if (rdev->irq.installed) { 2672aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2682aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2692aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2702aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2712aba631cSMatthew Garrett } 2722aba631cSMatthew Garrett } 2732aba631cSMatthew Garrett } 2742aba631cSMatthew Garrett 275ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2762aba631cSMatthew Garrett 277ce8f5370SAlex Deucher if (rdev->irq.installed) { 2782aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2792aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2802aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2812aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2822aba631cSMatthew Garrett } 2832aba631cSMatthew Garrett } 2842aba631cSMatthew Garrett } 285a424816fSAlex Deucher 286a424816fSAlex Deucher /* update display watermarks based on new power state */ 287a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 288a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 289a424816fSAlex Deucher radeon_bandwidth_update(rdev); 290a424816fSAlex Deucher 291ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2922aba631cSMatthew Garrett 293d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 294db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 295612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 296a424816fSAlex Deucher } 297a424816fSAlex Deucher 298f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 299f712d0c7SRafał Miłecki { 300f712d0c7SRafał Miłecki int i, j; 301f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 302f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 303f712d0c7SRafał Miłecki 304d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 305f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 306f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 307d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 308f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 309f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 310d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 311f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 312d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 313f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 314d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 315d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 316f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 317f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 318f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 319eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\n", 320f712d0c7SRafał Miłecki j, 321eb2c27a0SAlex Deucher clock_info->sclk * 10); 322f712d0c7SRafał Miłecki else 323eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", 324f712d0c7SRafał Miłecki j, 325f712d0c7SRafał Miłecki clock_info->sclk * 10, 326f712d0c7SRafał Miłecki clock_info->mclk * 10, 327eb2c27a0SAlex Deucher clock_info->voltage.voltage); 328f712d0c7SRafał Miłecki } 329f712d0c7SRafał Miłecki } 330f712d0c7SRafał Miłecki } 331f712d0c7SRafał Miłecki 332ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 333a424816fSAlex Deucher struct device_attribute *attr, 334a424816fSAlex Deucher char *buf) 335a424816fSAlex Deucher { 3363e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 337a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 338ce8f5370SAlex Deucher int cp = rdev->pm.profile; 339a424816fSAlex Deucher 340a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 341ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 342ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 34312e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 344ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 345a424816fSAlex Deucher } 346a424816fSAlex Deucher 347ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 348a424816fSAlex Deucher struct device_attribute *attr, 349a424816fSAlex Deucher const char *buf, 350a424816fSAlex Deucher size_t count) 351a424816fSAlex Deucher { 3523e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 353a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 354a424816fSAlex Deucher 355a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 356ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 357ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 358ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 359ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 360ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 361ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 362ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 363c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 364c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 365ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 366ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 367ce8f5370SAlex Deucher else { 3681783e4bfSThomas Renninger count = -EINVAL; 369ce8f5370SAlex Deucher goto fail; 370ce8f5370SAlex Deucher } 371ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 372ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3731783e4bfSThomas Renninger } else 3741783e4bfSThomas Renninger count = -EINVAL; 3751783e4bfSThomas Renninger 376ce8f5370SAlex Deucher fail: 377a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 378a424816fSAlex Deucher 379a424816fSAlex Deucher return count; 380a424816fSAlex Deucher } 381a424816fSAlex Deucher 382ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 383ce8f5370SAlex Deucher struct device_attribute *attr, 384ce8f5370SAlex Deucher char *buf) 38556278a8eSAlex Deucher { 3863e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 387ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 388ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 38956278a8eSAlex Deucher 390ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 391da321c8aSAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : 392da321c8aSAlex Deucher (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); 39356278a8eSAlex Deucher } 39456278a8eSAlex Deucher 395ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 396ce8f5370SAlex Deucher struct device_attribute *attr, 397ce8f5370SAlex Deucher const char *buf, 398ce8f5370SAlex Deucher size_t count) 399d0d6cb81SRafał Miłecki { 4003e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 401ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 402ce8f5370SAlex Deucher 403da321c8aSAlex Deucher /* we don't support the legacy modes with dpm */ 404da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 405da321c8aSAlex Deucher count = -EINVAL; 406da321c8aSAlex Deucher goto fail; 407da321c8aSAlex Deucher } 408ce8f5370SAlex Deucher 409ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 410ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 411ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 412ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 413ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 414ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 415ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 416ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 417ce8f5370SAlex Deucher /* disable dynpm */ 418ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 419ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4203f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 421ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 42232c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 423ce8f5370SAlex Deucher } else { 4241783e4bfSThomas Renninger count = -EINVAL; 425ce8f5370SAlex Deucher goto fail; 426d0d6cb81SRafał Miłecki } 427ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 428ce8f5370SAlex Deucher fail: 429ce8f5370SAlex Deucher return count; 430ce8f5370SAlex Deucher } 431ce8f5370SAlex Deucher 432da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev, 433da321c8aSAlex Deucher struct device_attribute *attr, 434da321c8aSAlex Deucher char *buf) 435da321c8aSAlex Deucher { 4363e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 437da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 438da321c8aSAlex Deucher enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; 439da321c8aSAlex Deucher 440da321c8aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 441da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 442da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 443da321c8aSAlex Deucher } 444da321c8aSAlex Deucher 445da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev, 446da321c8aSAlex Deucher struct device_attribute *attr, 447da321c8aSAlex Deucher const char *buf, 448da321c8aSAlex Deucher size_t count) 449da321c8aSAlex Deucher { 4503e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 451da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 452da321c8aSAlex Deucher 453da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 454da321c8aSAlex Deucher if (strncmp("battery", buf, strlen("battery")) == 0) 455da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; 456da321c8aSAlex Deucher else if (strncmp("balanced", buf, strlen("balanced")) == 0) 457da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 458da321c8aSAlex Deucher else if (strncmp("performance", buf, strlen("performance")) == 0) 459da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; 460da321c8aSAlex Deucher else { 461da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 462da321c8aSAlex Deucher count = -EINVAL; 463da321c8aSAlex Deucher goto fail; 464da321c8aSAlex Deucher } 465da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 466da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 467da321c8aSAlex Deucher fail: 468da321c8aSAlex Deucher return count; 469da321c8aSAlex Deucher } 470da321c8aSAlex Deucher 47170d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, 47270d01a5eSAlex Deucher struct device_attribute *attr, 47370d01a5eSAlex Deucher char *buf) 47470d01a5eSAlex Deucher { 4753e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 47670d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 47770d01a5eSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 47870d01a5eSAlex Deucher 47970d01a5eSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 48070d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : 48170d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); 48270d01a5eSAlex Deucher } 48370d01a5eSAlex Deucher 48470d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, 48570d01a5eSAlex Deucher struct device_attribute *attr, 48670d01a5eSAlex Deucher const char *buf, 48770d01a5eSAlex Deucher size_t count) 48870d01a5eSAlex Deucher { 4893e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 49070d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 49170d01a5eSAlex Deucher enum radeon_dpm_forced_level level; 49270d01a5eSAlex Deucher int ret = 0; 49370d01a5eSAlex Deucher 49470d01a5eSAlex Deucher mutex_lock(&rdev->pm.mutex); 49570d01a5eSAlex Deucher if (strncmp("low", buf, strlen("low")) == 0) { 49670d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_LOW; 49770d01a5eSAlex Deucher } else if (strncmp("high", buf, strlen("high")) == 0) { 49870d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_HIGH; 49970d01a5eSAlex Deucher } else if (strncmp("auto", buf, strlen("auto")) == 0) { 50070d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_AUTO; 50170d01a5eSAlex Deucher } else { 50270d01a5eSAlex Deucher mutex_unlock(&rdev->pm.mutex); 50370d01a5eSAlex Deucher count = -EINVAL; 50470d01a5eSAlex Deucher goto fail; 50570d01a5eSAlex Deucher } 50670d01a5eSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 50770d01a5eSAlex Deucher ret = radeon_dpm_force_performance_level(rdev, level); 50870d01a5eSAlex Deucher if (ret) 50970d01a5eSAlex Deucher count = -EINVAL; 51070d01a5eSAlex Deucher } 51170d01a5eSAlex Deucher mutex_unlock(&rdev->pm.mutex); 51270d01a5eSAlex Deucher fail: 51370d01a5eSAlex Deucher return count; 51470d01a5eSAlex Deucher } 51570d01a5eSAlex Deucher 516ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 517ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 518da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); 51970d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, 52070d01a5eSAlex Deucher radeon_get_dpm_forced_performance_level, 52170d01a5eSAlex Deucher radeon_set_dpm_forced_performance_level); 522ce8f5370SAlex Deucher 52321a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 52421a8122aSAlex Deucher struct device_attribute *attr, 52521a8122aSAlex Deucher char *buf) 52621a8122aSAlex Deucher { 5273e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 52821a8122aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 52920d391d7SAlex Deucher int temp; 53021a8122aSAlex Deucher 5316bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature) 5326bd1c385SAlex Deucher temp = radeon_get_temperature(rdev); 5336bd1c385SAlex Deucher else 53421a8122aSAlex Deucher temp = 0; 53521a8122aSAlex Deucher 53621a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 53721a8122aSAlex Deucher } 53821a8122aSAlex Deucher 539*6ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev, 540*6ea4e84dSJean Delvare struct device_attribute *attr, 541*6ea4e84dSJean Delvare char *buf) 542*6ea4e84dSJean Delvare { 543*6ea4e84dSJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 544*6ea4e84dSJean Delvare struct radeon_device *rdev = ddev->dev_private; 545*6ea4e84dSJean Delvare int hyst = to_sensor_dev_attr(attr)->index; 546*6ea4e84dSJean Delvare int temp; 547*6ea4e84dSJean Delvare 548*6ea4e84dSJean Delvare if (hyst) 549*6ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.min_temp; 550*6ea4e84dSJean Delvare else 551*6ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.max_temp; 552*6ea4e84dSJean Delvare 553*6ea4e84dSJean Delvare return snprintf(buf, PAGE_SIZE, "%d\n", temp); 554*6ea4e84dSJean Delvare } 555*6ea4e84dSJean Delvare 55621a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev, 55721a8122aSAlex Deucher struct device_attribute *attr, 55821a8122aSAlex Deucher char *buf) 55921a8122aSAlex Deucher { 56021a8122aSAlex Deucher return sprintf(buf, "radeon\n"); 56121a8122aSAlex Deucher } 56221a8122aSAlex Deucher 56321a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 564*6ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0); 565*6ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1); 56621a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); 56721a8122aSAlex Deucher 56821a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 56921a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 570*6ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit.dev_attr.attr, 571*6ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 57221a8122aSAlex Deucher &sensor_dev_attr_name.dev_attr.attr, 57321a8122aSAlex Deucher NULL 57421a8122aSAlex Deucher }; 57521a8122aSAlex Deucher 576*6ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj, 577*6ea4e84dSJean Delvare struct attribute *attr, int index) 578*6ea4e84dSJean Delvare { 579*6ea4e84dSJean Delvare struct device *dev = container_of(kobj, struct device, kobj); 580*6ea4e84dSJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 581*6ea4e84dSJean Delvare struct radeon_device *rdev = ddev->dev_private; 582*6ea4e84dSJean Delvare 583*6ea4e84dSJean Delvare /* Skip limit attributes if DPM is not enabled */ 584*6ea4e84dSJean Delvare if (rdev->pm.pm_method != PM_METHOD_DPM && 585*6ea4e84dSJean Delvare (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 586*6ea4e84dSJean Delvare attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 587*6ea4e84dSJean Delvare return 0; 588*6ea4e84dSJean Delvare 589*6ea4e84dSJean Delvare return attr->mode; 590*6ea4e84dSJean Delvare } 591*6ea4e84dSJean Delvare 59221a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 59321a8122aSAlex Deucher .attrs = hwmon_attributes, 594*6ea4e84dSJean Delvare .is_visible = hwmon_attributes_visible, 59521a8122aSAlex Deucher }; 59621a8122aSAlex Deucher 5970d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 59821a8122aSAlex Deucher { 5990d18abedSDan Carpenter int err = 0; 60021a8122aSAlex Deucher 60121a8122aSAlex Deucher rdev->pm.int_hwmon_dev = NULL; 60221a8122aSAlex Deucher 60321a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 60421a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 60521a8122aSAlex Deucher case THERMAL_TYPE_RV770: 60621a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 607457558edSAlex Deucher case THERMAL_TYPE_NI: 608e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 6091bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 610286d9cc6SAlex Deucher case THERMAL_TYPE_CI: 611286d9cc6SAlex Deucher case THERMAL_TYPE_KV: 6126bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature == NULL) 6135d7486c7SAlex Deucher return err; 61421a8122aSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); 6150d18abedSDan Carpenter if (IS_ERR(rdev->pm.int_hwmon_dev)) { 6160d18abedSDan Carpenter err = PTR_ERR(rdev->pm.int_hwmon_dev); 6170d18abedSDan Carpenter dev_err(rdev->dev, 6180d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 6190d18abedSDan Carpenter break; 6200d18abedSDan Carpenter } 62121a8122aSAlex Deucher dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); 62221a8122aSAlex Deucher err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, 62321a8122aSAlex Deucher &hwmon_attrgroup); 6240d18abedSDan Carpenter if (err) { 6250d18abedSDan Carpenter dev_err(rdev->dev, 6260d18abedSDan Carpenter "Unable to create hwmon sysfs file: %d\n", err); 6270d18abedSDan Carpenter hwmon_device_unregister(rdev->dev); 6280d18abedSDan Carpenter } 62921a8122aSAlex Deucher break; 63021a8122aSAlex Deucher default: 63121a8122aSAlex Deucher break; 63221a8122aSAlex Deucher } 6330d18abedSDan Carpenter 6340d18abedSDan Carpenter return err; 63521a8122aSAlex Deucher } 63621a8122aSAlex Deucher 63721a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 63821a8122aSAlex Deucher { 63921a8122aSAlex Deucher if (rdev->pm.int_hwmon_dev) { 64021a8122aSAlex Deucher sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); 64121a8122aSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 64221a8122aSAlex Deucher } 64321a8122aSAlex Deucher } 64421a8122aSAlex Deucher 645da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work) 646da321c8aSAlex Deucher { 647da321c8aSAlex Deucher struct radeon_device *rdev = 648da321c8aSAlex Deucher container_of(work, struct radeon_device, 649da321c8aSAlex Deucher pm.dpm.thermal.work); 650da321c8aSAlex Deucher /* switch to the thermal state */ 651da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; 652da321c8aSAlex Deucher 653da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 654da321c8aSAlex Deucher return; 655da321c8aSAlex Deucher 656da321c8aSAlex Deucher if (rdev->asic->pm.get_temperature) { 657da321c8aSAlex Deucher int temp = radeon_get_temperature(rdev); 658da321c8aSAlex Deucher 659da321c8aSAlex Deucher if (temp < rdev->pm.dpm.thermal.min_temp) 660da321c8aSAlex Deucher /* switch back the user state */ 661da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 662da321c8aSAlex Deucher } else { 663da321c8aSAlex Deucher if (rdev->pm.dpm.thermal.high_to_low) 664da321c8aSAlex Deucher /* switch back the user state */ 665da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 666da321c8aSAlex Deucher } 66760320347SAlex Deucher mutex_lock(&rdev->pm.mutex); 66860320347SAlex Deucher if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) 66960320347SAlex Deucher rdev->pm.dpm.thermal_active = true; 67060320347SAlex Deucher else 67160320347SAlex Deucher rdev->pm.dpm.thermal_active = false; 67260320347SAlex Deucher rdev->pm.dpm.state = dpm_state; 67360320347SAlex Deucher mutex_unlock(&rdev->pm.mutex); 67460320347SAlex Deucher 67560320347SAlex Deucher radeon_pm_compute_clocks(rdev); 676da321c8aSAlex Deucher } 677da321c8aSAlex Deucher 678da321c8aSAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, 679da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state) 680da321c8aSAlex Deucher { 681da321c8aSAlex Deucher int i; 682da321c8aSAlex Deucher struct radeon_ps *ps; 683da321c8aSAlex Deucher u32 ui_class; 68448783069SAlex Deucher bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? 68548783069SAlex Deucher true : false; 68648783069SAlex Deucher 68748783069SAlex Deucher /* check if the vblank period is too short to adjust the mclk */ 68848783069SAlex Deucher if (single_display && rdev->asic->dpm.vblank_too_short) { 68948783069SAlex Deucher if (radeon_dpm_vblank_too_short(rdev)) 69048783069SAlex Deucher single_display = false; 69148783069SAlex Deucher } 692da321c8aSAlex Deucher 693edcaa5b1SAlex Deucher /* certain older asics have a separare 3D performance state, 694edcaa5b1SAlex Deucher * so try that first if the user selected performance 695edcaa5b1SAlex Deucher */ 696edcaa5b1SAlex Deucher if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) 697edcaa5b1SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; 698da321c8aSAlex Deucher /* balanced states don't exist at the moment */ 699da321c8aSAlex Deucher if (dpm_state == POWER_STATE_TYPE_BALANCED) 700da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 701da321c8aSAlex Deucher 702edcaa5b1SAlex Deucher restart_search: 703da321c8aSAlex Deucher /* Pick the best power state based on current conditions */ 704da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 705da321c8aSAlex Deucher ps = &rdev->pm.dpm.ps[i]; 706da321c8aSAlex Deucher ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; 707da321c8aSAlex Deucher switch (dpm_state) { 708da321c8aSAlex Deucher /* user states */ 709da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 710da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { 711da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 71248783069SAlex Deucher if (single_display) 713da321c8aSAlex Deucher return ps; 714da321c8aSAlex Deucher } else 715da321c8aSAlex Deucher return ps; 716da321c8aSAlex Deucher } 717da321c8aSAlex Deucher break; 718da321c8aSAlex Deucher case POWER_STATE_TYPE_BALANCED: 719da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { 720da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 72148783069SAlex Deucher if (single_display) 722da321c8aSAlex Deucher return ps; 723da321c8aSAlex Deucher } else 724da321c8aSAlex Deucher return ps; 725da321c8aSAlex Deucher } 726da321c8aSAlex Deucher break; 727da321c8aSAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 728da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { 729da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 73048783069SAlex Deucher if (single_display) 731da321c8aSAlex Deucher return ps; 732da321c8aSAlex Deucher } else 733da321c8aSAlex Deucher return ps; 734da321c8aSAlex Deucher } 735da321c8aSAlex Deucher break; 736da321c8aSAlex Deucher /* internal states */ 737da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 738d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) 739da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 740d4d3278cSAlex Deucher else 741d4d3278cSAlex Deucher break; 742da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 743da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) 744da321c8aSAlex Deucher return ps; 745da321c8aSAlex Deucher break; 746da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 747da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) 748da321c8aSAlex Deucher return ps; 749da321c8aSAlex Deucher break; 750da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 751da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) 752da321c8aSAlex Deucher return ps; 753da321c8aSAlex Deucher break; 754da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 755da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) 756da321c8aSAlex Deucher return ps; 757da321c8aSAlex Deucher break; 758da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_BOOT: 759da321c8aSAlex Deucher return rdev->pm.dpm.boot_ps; 760da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 761da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) 762da321c8aSAlex Deucher return ps; 763da321c8aSAlex Deucher break; 764da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 765da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) 766da321c8aSAlex Deucher return ps; 767da321c8aSAlex Deucher break; 768da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ULV: 769da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) 770da321c8aSAlex Deucher return ps; 771da321c8aSAlex Deucher break; 772edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 773edcaa5b1SAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) 774edcaa5b1SAlex Deucher return ps; 775edcaa5b1SAlex Deucher break; 776da321c8aSAlex Deucher default: 777da321c8aSAlex Deucher break; 778da321c8aSAlex Deucher } 779da321c8aSAlex Deucher } 780da321c8aSAlex Deucher /* use a fallback state if we didn't match */ 781da321c8aSAlex Deucher switch (dpm_state) { 782da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 783ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 784ce3537d5SAlex Deucher goto restart_search; 785da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 786da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 787da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 788d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) { 789da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 790d4d3278cSAlex Deucher } else { 791d4d3278cSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 792d4d3278cSAlex Deucher goto restart_search; 793d4d3278cSAlex Deucher } 794da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 795da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; 796da321c8aSAlex Deucher goto restart_search; 797da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 798da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_BATTERY; 799da321c8aSAlex Deucher goto restart_search; 800da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 801edcaa5b1SAlex Deucher case POWER_STATE_TYPE_BALANCED: 802edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 803da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 804da321c8aSAlex Deucher goto restart_search; 805da321c8aSAlex Deucher default: 806da321c8aSAlex Deucher break; 807da321c8aSAlex Deucher } 808da321c8aSAlex Deucher 809da321c8aSAlex Deucher return NULL; 810da321c8aSAlex Deucher } 811da321c8aSAlex Deucher 812da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) 813da321c8aSAlex Deucher { 814da321c8aSAlex Deucher int i; 815da321c8aSAlex Deucher struct radeon_ps *ps; 816da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state; 81784dd1928SAlex Deucher int ret; 818da321c8aSAlex Deucher 819da321c8aSAlex Deucher /* if dpm init failed */ 820da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 821da321c8aSAlex Deucher return; 822da321c8aSAlex Deucher 823da321c8aSAlex Deucher if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { 824da321c8aSAlex Deucher /* add other state override checks here */ 8258a227555SAlex Deucher if ((!rdev->pm.dpm.thermal_active) && 8268a227555SAlex Deucher (!rdev->pm.dpm.uvd_active)) 827da321c8aSAlex Deucher rdev->pm.dpm.state = rdev->pm.dpm.user_state; 828da321c8aSAlex Deucher } 829da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.state; 830da321c8aSAlex Deucher 831da321c8aSAlex Deucher ps = radeon_dpm_pick_power_state(rdev, dpm_state); 832da321c8aSAlex Deucher if (ps) 83389c9bc56SAlex Deucher rdev->pm.dpm.requested_ps = ps; 834da321c8aSAlex Deucher else 835da321c8aSAlex Deucher return; 836da321c8aSAlex Deucher 837d22b7e40SAlex Deucher /* no need to reprogram if nothing changed unless we are on BTC+ */ 838da321c8aSAlex Deucher if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { 839d22b7e40SAlex Deucher if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { 840d22b7e40SAlex Deucher /* for pre-BTC and APUs if the num crtcs changed but state is the same, 841d22b7e40SAlex Deucher * all we need to do is update the display configuration. 842d22b7e40SAlex Deucher */ 843da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { 844d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 845da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 846da321c8aSAlex Deucher /* update displays */ 847da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 848da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 849da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 850da321c8aSAlex Deucher } 851da321c8aSAlex Deucher return; 852d22b7e40SAlex Deucher } else { 853d22b7e40SAlex Deucher /* for BTC+ if the num crtcs hasn't changed and state is the same, 854d22b7e40SAlex Deucher * nothing to do, if the num crtcs is > 1 and state is the same, 855d22b7e40SAlex Deucher * update display configuration. 856d22b7e40SAlex Deucher */ 857d22b7e40SAlex Deucher if (rdev->pm.dpm.new_active_crtcs == 858d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs) { 859d22b7e40SAlex Deucher return; 860d22b7e40SAlex Deucher } else { 861d22b7e40SAlex Deucher if ((rdev->pm.dpm.current_active_crtc_count > 1) && 862d22b7e40SAlex Deucher (rdev->pm.dpm.new_active_crtc_count > 1)) { 863d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 864d22b7e40SAlex Deucher radeon_bandwidth_update(rdev); 865d22b7e40SAlex Deucher /* update displays */ 866d22b7e40SAlex Deucher radeon_dpm_display_configuration_changed(rdev); 867d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 868d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 869d22b7e40SAlex Deucher return; 870d22b7e40SAlex Deucher } 871d22b7e40SAlex Deucher } 872d22b7e40SAlex Deucher } 873da321c8aSAlex Deucher } 874da321c8aSAlex Deucher 875da321c8aSAlex Deucher printk("switching from power state:\n"); 876da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); 877da321c8aSAlex Deucher printk("switching to power state:\n"); 878da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); 879da321c8aSAlex Deucher 880da321c8aSAlex Deucher mutex_lock(&rdev->ddev->struct_mutex); 881da321c8aSAlex Deucher down_write(&rdev->pm.mclk_lock); 882da321c8aSAlex Deucher mutex_lock(&rdev->ring_lock); 883da321c8aSAlex Deucher 88484dd1928SAlex Deucher ret = radeon_dpm_pre_set_power_state(rdev); 88584dd1928SAlex Deucher if (ret) 88684dd1928SAlex Deucher goto done; 88784dd1928SAlex Deucher 888da321c8aSAlex Deucher /* update display watermarks based on new power state */ 889da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 890da321c8aSAlex Deucher /* update displays */ 891da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 892da321c8aSAlex Deucher 893da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 894da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 895da321c8aSAlex Deucher 896da321c8aSAlex Deucher /* wait for the rings to drain */ 897da321c8aSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 898da321c8aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 899da321c8aSAlex Deucher if (ring->ready) 900da321c8aSAlex Deucher radeon_fence_wait_empty_locked(rdev, i); 901da321c8aSAlex Deucher } 902da321c8aSAlex Deucher 903da321c8aSAlex Deucher /* program the new power state */ 904da321c8aSAlex Deucher radeon_dpm_set_power_state(rdev); 905da321c8aSAlex Deucher 906da321c8aSAlex Deucher /* update current power state */ 907da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; 908da321c8aSAlex Deucher 90984dd1928SAlex Deucher radeon_dpm_post_set_power_state(rdev); 91084dd1928SAlex Deucher 91160320347SAlex Deucher /* force low perf level for thermal */ 91260320347SAlex Deucher if (rdev->pm.dpm.thermal_active && 91360320347SAlex Deucher rdev->asic->dpm.force_performance_level) { 91460320347SAlex Deucher radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW); 91560320347SAlex Deucher } 91660320347SAlex Deucher 91784dd1928SAlex Deucher done: 918da321c8aSAlex Deucher mutex_unlock(&rdev->ring_lock); 919da321c8aSAlex Deucher up_write(&rdev->pm.mclk_lock); 920da321c8aSAlex Deucher mutex_unlock(&rdev->ddev->struct_mutex); 921da321c8aSAlex Deucher } 922da321c8aSAlex Deucher 923ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable) 924ce3537d5SAlex Deucher { 925ce3537d5SAlex Deucher enum radeon_pm_state_type dpm_state; 926ce3537d5SAlex Deucher 9279e9d9762SAlex Deucher if (rdev->asic->dpm.powergate_uvd) { 9289e9d9762SAlex Deucher mutex_lock(&rdev->pm.mutex); 9299e9d9762SAlex Deucher /* enable/disable UVD */ 9309e9d9762SAlex Deucher radeon_dpm_powergate_uvd(rdev, !enable); 9319e9d9762SAlex Deucher mutex_unlock(&rdev->pm.mutex); 9329e9d9762SAlex Deucher } else { 933ce3537d5SAlex Deucher if (enable) { 934ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 935ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = true; 936ce3537d5SAlex Deucher if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0)) 937ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD; 938ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0)) 939ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 940ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1)) 941ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 942ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2)) 943ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2; 944ce3537d5SAlex Deucher else 945ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD; 946ce3537d5SAlex Deucher rdev->pm.dpm.state = dpm_state; 947ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 948ce3537d5SAlex Deucher } else { 949ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 950ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = false; 951ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 952ce3537d5SAlex Deucher } 953ce3537d5SAlex Deucher 954ce3537d5SAlex Deucher radeon_pm_compute_clocks(rdev); 955ce3537d5SAlex Deucher } 9569e9d9762SAlex Deucher } 957ce3537d5SAlex Deucher 958da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev) 959ce8f5370SAlex Deucher { 960ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 9613f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 9623f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 9633f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 9643f53eb6fSRafael J. Wysocki } 965ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 96632c87fcaSTejun Heo 96732c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 968ce8f5370SAlex Deucher } 969ce8f5370SAlex Deucher 970da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev) 971da321c8aSAlex Deucher { 972da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 973da321c8aSAlex Deucher /* disable dpm */ 974da321c8aSAlex Deucher radeon_dpm_disable(rdev); 975da321c8aSAlex Deucher /* reset the power state */ 976da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 977da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 978da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 979da321c8aSAlex Deucher } 980da321c8aSAlex Deucher 981da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 982da321c8aSAlex Deucher { 983da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 984da321c8aSAlex Deucher radeon_pm_suspend_dpm(rdev); 985da321c8aSAlex Deucher else 986da321c8aSAlex Deucher radeon_pm_suspend_old(rdev); 987da321c8aSAlex Deucher } 988da321c8aSAlex Deucher 989da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev) 990ce8f5370SAlex Deucher { 991ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 9922e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 993c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 9942e3b3b10SAlex Deucher rdev->mc_fw) { 995ed18a360SAlex Deucher if (rdev->pm.default_vddc) 9968a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 9978a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 9982feea49aSAlex Deucher if (rdev->pm.default_vddci) 9992feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 10002feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1001ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1002ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1003ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1004ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1005ed18a360SAlex Deucher } 1006f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 1007f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 1008f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 1009f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 10109ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 10119ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 10124d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 10132feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 10143f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 10153f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 10163f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 101732c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 10183f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 10193f53eb6fSRafael J. Wysocki } 1020f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1021ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 1022d0d6cb81SRafał Miłecki } 1023d0d6cb81SRafał Miłecki 1024da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev) 10257433874eSRafał Miłecki { 102626481fb1SDave Airlie int ret; 10270d18abedSDan Carpenter 1028da321c8aSAlex Deucher /* asic init will reset to the boot state */ 1029da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1030da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1031da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1032da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1033da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1034da321c8aSAlex Deucher if (ret) { 1035da321c8aSAlex Deucher DRM_ERROR("radeon: dpm resume failed\n"); 1036da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1037c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 1038da321c8aSAlex Deucher rdev->mc_fw) { 1039da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1040da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1041da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1042da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1043da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1044da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1045da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1046da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1047da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1048da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1049da321c8aSAlex Deucher } 1050da321c8aSAlex Deucher } else { 1051da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1052da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 1053da321c8aSAlex Deucher } 1054da321c8aSAlex Deucher } 1055da321c8aSAlex Deucher 1056da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 1057da321c8aSAlex Deucher { 1058da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1059da321c8aSAlex Deucher radeon_pm_resume_dpm(rdev); 1060da321c8aSAlex Deucher else 1061da321c8aSAlex Deucher radeon_pm_resume_old(rdev); 1062da321c8aSAlex Deucher } 1063da321c8aSAlex Deucher 1064da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev) 1065da321c8aSAlex Deucher { 1066da321c8aSAlex Deucher int ret; 1067da321c8aSAlex Deucher 1068f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1069ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1070ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1071ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 1072ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 10739ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 10749ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1075f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1076f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 107721a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1078c913e23aSRafał Miłecki 107956278a8eSAlex Deucher if (rdev->bios) { 108056278a8eSAlex Deucher if (rdev->is_atom_bios) 108156278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 108256278a8eSAlex Deucher else 108356278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 1084f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 1085ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 1086ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 10872e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1088c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 10892e3b3b10SAlex Deucher rdev->mc_fw) { 1090ed18a360SAlex Deucher if (rdev->pm.default_vddc) 10918a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 10928a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 10934639dd21SAlex Deucher if (rdev->pm.default_vddci) 10944639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 10954639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1096ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1097ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1098ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1099ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1100ed18a360SAlex Deucher } 110156278a8eSAlex Deucher } 110256278a8eSAlex Deucher 110321a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 11040d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 11050d18abedSDan Carpenter if (ret) 11060d18abedSDan Carpenter return ret; 110732c87fcaSTejun Heo 110832c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 110932c87fcaSTejun Heo 1110ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1111ce8f5370SAlex Deucher /* where's the best place to put these? */ 111226481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 111326481fb1SDave Airlie if (ret) 111426481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 111526481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 111626481fb1SDave Airlie if (ret) 111726481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 1118ce8f5370SAlex Deucher 11197433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 1120c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 11217433874eSRafał Miłecki } 11227433874eSRafał Miłecki 1123c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 1124ce8f5370SAlex Deucher } 1125c913e23aSRafał Miłecki 11267433874eSRafał Miłecki return 0; 11277433874eSRafał Miłecki } 11287433874eSRafał Miłecki 1129da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev) 1130da321c8aSAlex Deucher { 1131da321c8aSAlex Deucher int i; 1132da321c8aSAlex Deucher 1133da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 1134da321c8aSAlex Deucher printk("== power state %d ==\n", i); 1135da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); 1136da321c8aSAlex Deucher } 1137da321c8aSAlex Deucher } 1138da321c8aSAlex Deucher 1139da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev) 1140da321c8aSAlex Deucher { 1141da321c8aSAlex Deucher int ret; 1142da321c8aSAlex Deucher 1143da321c8aSAlex Deucher /* default to performance state */ 1144edcaa5b1SAlex Deucher rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; 1145edcaa5b1SAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 1146da321c8aSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 1147da321c8aSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1148da321c8aSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1149da321c8aSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 1150da321c8aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1151da321c8aSAlex Deucher 1152da321c8aSAlex Deucher if (rdev->bios && rdev->is_atom_bios) 1153da321c8aSAlex Deucher radeon_atombios_get_power_modes(rdev); 1154da321c8aSAlex Deucher else 1155da321c8aSAlex Deucher return -EINVAL; 1156da321c8aSAlex Deucher 1157da321c8aSAlex Deucher /* set up the internal thermal sensor if applicable */ 1158da321c8aSAlex Deucher ret = radeon_hwmon_init(rdev); 1159da321c8aSAlex Deucher if (ret) 1160da321c8aSAlex Deucher return ret; 1161da321c8aSAlex Deucher 1162da321c8aSAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1163da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1164da321c8aSAlex Deucher radeon_dpm_init(rdev); 1165da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1166da321c8aSAlex Deucher radeon_dpm_print_power_states(rdev); 1167da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1168da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1169da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1170da321c8aSAlex Deucher if (ret) { 1171da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 1172da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1173c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 1174da321c8aSAlex Deucher rdev->mc_fw) { 1175da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1176da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1177da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1178da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1179da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1180da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1181da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1182da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1183da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1184da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1185da321c8aSAlex Deucher } 1186da321c8aSAlex Deucher DRM_ERROR("radeon: dpm initialization failed\n"); 1187da321c8aSAlex Deucher return ret; 1188da321c8aSAlex Deucher } 1189da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1190da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 1191da321c8aSAlex Deucher 1192da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1193da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); 1194da321c8aSAlex Deucher if (ret) 1195da321c8aSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 119670d01a5eSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 119770d01a5eSAlex Deucher if (ret) 119870d01a5eSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 1199da321c8aSAlex Deucher /* XXX: these are noops for dpm but are here for backwards compat */ 1200da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 1201da321c8aSAlex Deucher if (ret) 1202da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 1203da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 1204da321c8aSAlex Deucher if (ret) 1205da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 12061316b792SAlex Deucher 12071316b792SAlex Deucher if (radeon_debugfs_pm_init(rdev)) { 12081316b792SAlex Deucher DRM_ERROR("Failed to register debugfs file for dpm!\n"); 12091316b792SAlex Deucher } 12101316b792SAlex Deucher 1211da321c8aSAlex Deucher DRM_INFO("radeon: dpm initialized\n"); 1212da321c8aSAlex Deucher } 1213da321c8aSAlex Deucher 1214da321c8aSAlex Deucher return 0; 1215da321c8aSAlex Deucher } 1216da321c8aSAlex Deucher 1217da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev) 1218da321c8aSAlex Deucher { 1219da321c8aSAlex Deucher /* enable dpm on rv6xx+ */ 1220da321c8aSAlex Deucher switch (rdev->family) { 12214a6369e9SAlex Deucher case CHIP_RV610: 12224a6369e9SAlex Deucher case CHIP_RV630: 12234a6369e9SAlex Deucher case CHIP_RV620: 12244a6369e9SAlex Deucher case CHIP_RV635: 12254a6369e9SAlex Deucher case CHIP_RV670: 12269d67006eSAlex Deucher case CHIP_RS780: 12279d67006eSAlex Deucher case CHIP_RS880: 122866229b20SAlex Deucher case CHIP_RV770: 122966229b20SAlex Deucher case CHIP_RV730: 123066229b20SAlex Deucher case CHIP_RV710: 123166229b20SAlex Deucher case CHIP_RV740: 1232dc50ba7fSAlex Deucher case CHIP_CEDAR: 1233dc50ba7fSAlex Deucher case CHIP_REDWOOD: 1234dc50ba7fSAlex Deucher case CHIP_JUNIPER: 1235dc50ba7fSAlex Deucher case CHIP_CYPRESS: 1236dc50ba7fSAlex Deucher case CHIP_HEMLOCK: 123780ea2c12SAlex Deucher case CHIP_PALM: 123880ea2c12SAlex Deucher case CHIP_SUMO: 123980ea2c12SAlex Deucher case CHIP_SUMO2: 12406596afd4SAlex Deucher case CHIP_BARTS: 12416596afd4SAlex Deucher case CHIP_TURKS: 12426596afd4SAlex Deucher case CHIP_CAICOS: 124369e0b57aSAlex Deucher case CHIP_CAYMAN: 1244d70229f7SAlex Deucher case CHIP_ARUBA: 1245a9e61410SAlex Deucher case CHIP_TAHITI: 1246a9e61410SAlex Deucher case CHIP_PITCAIRN: 1247a9e61410SAlex Deucher case CHIP_VERDE: 1248a9e61410SAlex Deucher case CHIP_OLAND: 1249a9e61410SAlex Deucher case CHIP_HAINAN: 1250cc8dbbb4SAlex Deucher case CHIP_BONAIRE: 125141a524abSAlex Deucher case CHIP_KABINI: 125241a524abSAlex Deucher case CHIP_KAVERI: 12538a53fa23SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 1254761bfb99SAlex Deucher if (!rdev->rlc_fw) 1255761bfb99SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 12568a53fa23SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 12578a53fa23SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 12588a53fa23SAlex Deucher (!rdev->smc_fw)) 12598a53fa23SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1260761bfb99SAlex Deucher else if (radeon_dpm == 1) 12619d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 12629d67006eSAlex Deucher else 12639d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 12649d67006eSAlex Deucher break; 1265da321c8aSAlex Deucher default: 1266da321c8aSAlex Deucher /* default to profile method */ 1267da321c8aSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1268da321c8aSAlex Deucher break; 1269da321c8aSAlex Deucher } 1270da321c8aSAlex Deucher 1271da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1272da321c8aSAlex Deucher return radeon_pm_init_dpm(rdev); 1273da321c8aSAlex Deucher else 1274da321c8aSAlex Deucher return radeon_pm_init_old(rdev); 1275da321c8aSAlex Deucher } 1276da321c8aSAlex Deucher 1277da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev) 127829fb52caSAlex Deucher { 1279ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1280a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 1281ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1282ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1283ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1284ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1285ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1286ce8f5370SAlex Deucher /* reset default clocks */ 1287ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1288ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1289ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 129058e21dffSAlex Deucher } 1291ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 129232c87fcaSTejun Heo 129332c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 129458e21dffSAlex Deucher 1295ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1296ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1297ce8f5370SAlex Deucher } 1298a424816fSAlex Deucher 12990975b162SAlex Deucher if (rdev->pm.power_state) 13000975b162SAlex Deucher kfree(rdev->pm.power_state); 13010975b162SAlex Deucher 130221a8122aSAlex Deucher radeon_hwmon_fini(rdev); 130329fb52caSAlex Deucher } 130429fb52caSAlex Deucher 1305da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev) 1306da321c8aSAlex Deucher { 1307da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1308da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1309da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1310da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1311da321c8aSAlex Deucher 1312da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_state); 131370d01a5eSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 1314da321c8aSAlex Deucher /* XXX backwards compat */ 1315da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1316da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1317da321c8aSAlex Deucher } 1318da321c8aSAlex Deucher radeon_dpm_fini(rdev); 1319da321c8aSAlex Deucher 1320da321c8aSAlex Deucher if (rdev->pm.power_state) 1321da321c8aSAlex Deucher kfree(rdev->pm.power_state); 1322da321c8aSAlex Deucher 1323da321c8aSAlex Deucher radeon_hwmon_fini(rdev); 1324da321c8aSAlex Deucher } 1325da321c8aSAlex Deucher 1326da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 1327da321c8aSAlex Deucher { 1328da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1329da321c8aSAlex Deucher radeon_pm_fini_dpm(rdev); 1330da321c8aSAlex Deucher else 1331da321c8aSAlex Deucher radeon_pm_fini_old(rdev); 1332da321c8aSAlex Deucher } 1333da321c8aSAlex Deucher 1334da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) 1335c913e23aSRafał Miłecki { 1336c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 1337a48b9b4eSAlex Deucher struct drm_crtc *crtc; 1338c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 1339c913e23aSRafał Miłecki 1340ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 1341ce8f5370SAlex Deucher return; 1342ce8f5370SAlex Deucher 1343c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1344c913e23aSRafał Miłecki 1345c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 1346a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 1347a48b9b4eSAlex Deucher list_for_each_entry(crtc, 1348a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 1349a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1350a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 1351c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 1352a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 1353c913e23aSRafał Miłecki } 1354c913e23aSRafał Miłecki } 1355c913e23aSRafał Miłecki 1356ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1357ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1358ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1359ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1360ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 1361a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 1362ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1363ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1364c913e23aSRafał Miłecki 1365ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 1366ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1367ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1368ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1369c913e23aSRafał Miłecki 1370d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 1371c913e23aSRafał Miłecki } 1372a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 1373c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 1374c913e23aSRafał Miłecki 1375ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 1376ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 1377ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 1378ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1379ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1380c913e23aSRafał Miłecki 138132c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1382c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1383ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 1384ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 138532c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1386c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1387d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 1388c913e23aSRafał Miłecki } 1389a48b9b4eSAlex Deucher } else { /* count == 0 */ 1390ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 1391ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1392c913e23aSRafał Miłecki 1393ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 1394ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 1395ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1396ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1397ce8f5370SAlex Deucher } 1398ce8f5370SAlex Deucher } 139973a6d3fcSRafał Miłecki } 1400c913e23aSRafał Miłecki } 1401c913e23aSRafał Miłecki 1402c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 1403c913e23aSRafał Miłecki } 1404c913e23aSRafał Miłecki 1405da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) 1406da321c8aSAlex Deucher { 1407da321c8aSAlex Deucher struct drm_device *ddev = rdev->ddev; 1408da321c8aSAlex Deucher struct drm_crtc *crtc; 1409da321c8aSAlex Deucher struct radeon_crtc *radeon_crtc; 1410da321c8aSAlex Deucher 1411da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1412da321c8aSAlex Deucher 14135ca302f7SAlex Deucher /* update active crtc counts */ 1414da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs = 0; 1415da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count = 0; 1416da321c8aSAlex Deucher list_for_each_entry(crtc, 1417da321c8aSAlex Deucher &ddev->mode_config.crtc_list, head) { 1418da321c8aSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1419da321c8aSAlex Deucher if (crtc->enabled) { 1420da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); 1421da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count++; 1422da321c8aSAlex Deucher } 1423da321c8aSAlex Deucher } 1424da321c8aSAlex Deucher 14255ca302f7SAlex Deucher /* update battery/ac status */ 14265ca302f7SAlex Deucher if (power_supply_is_system_supplied() > 0) 14275ca302f7SAlex Deucher rdev->pm.dpm.ac_power = true; 14285ca302f7SAlex Deucher else 14295ca302f7SAlex Deucher rdev->pm.dpm.ac_power = false; 14305ca302f7SAlex Deucher 1431da321c8aSAlex Deucher radeon_dpm_change_power_state_locked(rdev); 1432da321c8aSAlex Deucher 1433da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 14348a227555SAlex Deucher 1435da321c8aSAlex Deucher } 1436da321c8aSAlex Deucher 1437da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev) 1438da321c8aSAlex Deucher { 1439da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1440da321c8aSAlex Deucher radeon_pm_compute_clocks_dpm(rdev); 1441da321c8aSAlex Deucher else 1442da321c8aSAlex Deucher radeon_pm_compute_clocks_old(rdev); 1443da321c8aSAlex Deucher } 1444da321c8aSAlex Deucher 1445ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 1446f735261bSDave Airlie { 144775fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 1448f735261bSDave Airlie bool in_vbl = true; 1449f735261bSDave Airlie 145075fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 145175fa0b08SMario Kleiner * otherwise return in_vbl == false. 145275fa0b08SMario Kleiner */ 145375fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 145475fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 1455f5a80209SMario Kleiner vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); 1456f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 1457f5a80209SMario Kleiner !(vbl_status & DRM_SCANOUTPOS_INVBL)) 1458f735261bSDave Airlie in_vbl = false; 1459f735261bSDave Airlie } 1460f735261bSDave Airlie } 1461f81f2024SMatthew Garrett 1462f81f2024SMatthew Garrett return in_vbl; 1463f81f2024SMatthew Garrett } 1464f81f2024SMatthew Garrett 1465ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 1466f81f2024SMatthew Garrett { 1467f81f2024SMatthew Garrett u32 stat_crtc = 0; 1468f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 1469f81f2024SMatthew Garrett 1470f735261bSDave Airlie if (in_vbl == false) 1471d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 1472bae6b562SAlex Deucher finish ? "exit" : "entry"); 1473f735261bSDave Airlie return in_vbl; 1474f735261bSDave Airlie } 1475c913e23aSRafał Miłecki 1476ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 1477c913e23aSRafał Miłecki { 1478c913e23aSRafał Miłecki struct radeon_device *rdev; 1479d9932a32SMatthew Garrett int resched; 1480c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 1481ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 1482c913e23aSRafał Miłecki 1483d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 1484c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1485ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1486c913e23aSRafał Miłecki int not_processed = 0; 14877465280cSAlex Deucher int i; 1488c913e23aSRafał Miłecki 14897465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 14900ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 14910ec0612aSAlex Deucher 14920ec0612aSAlex Deucher if (ring->ready) { 149347492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 14947465280cSAlex Deucher if (not_processed >= 3) 14957465280cSAlex Deucher break; 14967465280cSAlex Deucher } 14970ec0612aSAlex Deucher } 1498c913e23aSRafał Miłecki 1499c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 1500ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 1501ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1502ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1503ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 1504ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1505ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 1506ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1507c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1508c913e23aSRafał Miłecki } 1509c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 1510ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 1511ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1512ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1513ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 1514ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1515ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 1516ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1517c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1518c913e23aSRafał Miłecki } 1519c913e23aSRafał Miłecki } 1520c913e23aSRafał Miłecki 1521d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 1522d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 1523d7311171SAlex Deucher */ 1524ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 1525ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 1526ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1527ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1528c913e23aSRafał Miłecki } 1529c913e23aSRafał Miłecki 153032c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1531c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1532c913e23aSRafał Miłecki } 15333f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 15343f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 15353f53eb6fSRafael J. Wysocki } 1536c913e23aSRafał Miłecki 15377433874eSRafał Miłecki /* 15387433874eSRafał Miłecki * Debugfs info 15397433874eSRafał Miłecki */ 15407433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 15417433874eSRafał Miłecki 15427433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 15437433874eSRafał Miłecki { 15447433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 15457433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 15467433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 15477433874eSRafał Miłecki 15481316b792SAlex Deucher if (rdev->pm.dpm_enabled) { 15491316b792SAlex Deucher mutex_lock(&rdev->pm.mutex); 15501316b792SAlex Deucher if (rdev->asic->dpm.debugfs_print_current_performance_level) 15511316b792SAlex Deucher radeon_dpm_debugfs_print_current_performance_level(rdev, m); 15521316b792SAlex Deucher else 155371375929SAlex Deucher seq_printf(m, "Debugfs support not implemented for this asic\n"); 15541316b792SAlex Deucher mutex_unlock(&rdev->pm.mutex); 15551316b792SAlex Deucher } else { 15569ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 1557bf05d998SAlex Deucher /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ 1558bf05d998SAlex Deucher if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) 1559bf05d998SAlex Deucher seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); 1560bf05d998SAlex Deucher else 15616234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 15629ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 1563798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 15646234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 15650fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 15660fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 1567798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 1568aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 15691316b792SAlex Deucher } 15707433874eSRafał Miłecki 15717433874eSRafał Miłecki return 0; 15727433874eSRafał Miłecki } 15737433874eSRafał Miłecki 15747433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 15757433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 15767433874eSRafał Miłecki }; 15777433874eSRafał Miłecki #endif 15787433874eSRafał Miłecki 1579c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 15807433874eSRafał Miłecki { 15817433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 15827433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 15837433874eSRafał Miłecki #else 15847433874eSRafał Miłecki return 0; 15857433874eSRafał Miłecki #endif 15867433874eSRafał Miłecki } 1587