xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision 5876dd249e8e47c730cac090bf6edd88e5f04327)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
237433874eSRafał Miłecki #include "drmP.h"
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
267433874eSRafał Miłecki 
27c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
28c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
2973a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
302031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200
31c913e23aSRafał Miłecki 
32c913e23aSRafał Miłecki static void radeon_pm_idle_work_handler(struct work_struct *work);
33c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
34c913e23aSRafał Miłecki 
35*5876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
36*5876dd24SMatthew Garrett {
37*5876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
38*5876dd24SMatthew Garrett 
39*5876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
40*5876dd24SMatthew Garrett 		return;
41*5876dd24SMatthew Garrett 
42*5876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
43*5876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
44*5876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
45*5876dd24SMatthew Garrett 	}
46*5876dd24SMatthew Garrett 
47*5876dd24SMatthew Garrett 	if (rdev->gart.table.vram.robj)
48*5876dd24SMatthew Garrett 		ttm_bo_unmap_virtual(&rdev->gart.table.vram.robj->tbo);
49*5876dd24SMatthew Garrett 
50*5876dd24SMatthew Garrett 	if (rdev->stollen_vga_memory)
51*5876dd24SMatthew Garrett 		ttm_bo_unmap_virtual(&rdev->stollen_vga_memory->tbo);
52*5876dd24SMatthew Garrett 
53*5876dd24SMatthew Garrett 	if (rdev->r600_blit.shader_obj)
54*5876dd24SMatthew Garrett 		ttm_bo_unmap_virtual(&rdev->r600_blit.shader_obj->tbo);
55*5876dd24SMatthew Garrett }
56*5876dd24SMatthew Garrett 
572aba631cSMatthew Garrett static void radeon_pm_set_clocks(struct radeon_device *rdev, int static_switch)
58a424816fSAlex Deucher {
592aba631cSMatthew Garrett 	int i;
602aba631cSMatthew Garrett 
61a424816fSAlex Deucher 	mutex_lock(&rdev->cp.mutex);
62a424816fSAlex Deucher 
63a424816fSAlex Deucher 	/* wait for GPU idle */
64a424816fSAlex Deucher 	rdev->pm.gui_idle = false;
65a424816fSAlex Deucher 	rdev->irq.gui_idle = true;
66a424816fSAlex Deucher 	radeon_irq_set(rdev);
67a424816fSAlex Deucher 	wait_event_interruptible_timeout(
68a424816fSAlex Deucher 		rdev->irq.idle_queue, rdev->pm.gui_idle,
69a424816fSAlex Deucher 		msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
70a424816fSAlex Deucher 	rdev->irq.gui_idle = false;
71a424816fSAlex Deucher 	radeon_irq_set(rdev);
72a424816fSAlex Deucher 
73*5876dd24SMatthew Garrett 	mutex_lock(&rdev->vram_mutex);
74*5876dd24SMatthew Garrett 
75*5876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
76*5876dd24SMatthew Garrett 
772aba631cSMatthew Garrett 	if (!static_switch) {
782aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
792aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
802aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
812aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
822aba631cSMatthew Garrett 			}
832aba631cSMatthew Garrett 		}
842aba631cSMatthew Garrett 	}
852aba631cSMatthew Garrett 
862aba631cSMatthew Garrett 	radeon_set_power_state(rdev, static_switch);
872aba631cSMatthew Garrett 
882aba631cSMatthew Garrett 	if (!static_switch) {
892aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
902aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
912aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
922aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
932aba631cSMatthew Garrett 			}
942aba631cSMatthew Garrett 		}
952aba631cSMatthew Garrett 	}
96a424816fSAlex Deucher 
97*5876dd24SMatthew Garrett 	mutex_unlock(&rdev->vram_mutex);
98*5876dd24SMatthew Garrett 
99a424816fSAlex Deucher 	/* update display watermarks based on new power state */
100a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
101a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
102a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
103a424816fSAlex Deucher 
1042aba631cSMatthew Garrett 	rdev->pm.planned_action = PM_ACTION_NONE;
1052aba631cSMatthew Garrett 
106a424816fSAlex Deucher 	mutex_unlock(&rdev->cp.mutex);
107a424816fSAlex Deucher }
108a424816fSAlex Deucher 
109a424816fSAlex Deucher static ssize_t radeon_get_power_state_static(struct device *dev,
110a424816fSAlex Deucher 					     struct device_attribute *attr,
111a424816fSAlex Deucher 					     char *buf)
112a424816fSAlex Deucher {
113a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
114a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
115a424816fSAlex Deucher 
116a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d.%d\n", rdev->pm.current_power_state_index,
117a424816fSAlex Deucher 			rdev->pm.current_clock_mode_index);
118a424816fSAlex Deucher }
119a424816fSAlex Deucher 
120a424816fSAlex Deucher static ssize_t radeon_set_power_state_static(struct device *dev,
121a424816fSAlex Deucher 					     struct device_attribute *attr,
122a424816fSAlex Deucher 					     const char *buf,
123a424816fSAlex Deucher 					     size_t count)
124a424816fSAlex Deucher {
125a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
126a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
127a424816fSAlex Deucher 	int ps, cm;
128a424816fSAlex Deucher 
129a424816fSAlex Deucher 	if (sscanf(buf, "%u.%u", &ps, &cm) != 2) {
130a424816fSAlex Deucher 		DRM_ERROR("Invalid power state!\n");
131a424816fSAlex Deucher 		return count;
132a424816fSAlex Deucher 	}
133a424816fSAlex Deucher 
134a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
135a424816fSAlex Deucher 	if ((ps >= 0) && (ps < rdev->pm.num_power_states) &&
136a424816fSAlex Deucher 	    (cm >= 0) && (cm < rdev->pm.power_state[ps].num_clock_modes)) {
137a424816fSAlex Deucher 		if ((rdev->pm.active_crtc_count > 1) &&
138a424816fSAlex Deucher 		    (rdev->pm.power_state[ps].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)) {
139a424816fSAlex Deucher 			DRM_ERROR("Invalid power state for multi-head: %d.%d\n", ps, cm);
140a424816fSAlex Deucher 		} else {
141a424816fSAlex Deucher 			/* disable dynpm */
142a424816fSAlex Deucher 			rdev->pm.state = PM_STATE_DISABLED;
143a424816fSAlex Deucher 			rdev->pm.planned_action = PM_ACTION_NONE;
144a424816fSAlex Deucher 			rdev->pm.requested_power_state_index = ps;
145a424816fSAlex Deucher 			rdev->pm.requested_clock_mode_index = cm;
1462aba631cSMatthew Garrett 			radeon_pm_set_clocks(rdev, true);
147a424816fSAlex Deucher 		}
148a424816fSAlex Deucher 	} else
149a424816fSAlex Deucher 		DRM_ERROR("Invalid power state: %d.%d\n\n", ps, cm);
150a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
151a424816fSAlex Deucher 
152a424816fSAlex Deucher 	return count;
153a424816fSAlex Deucher }
154a424816fSAlex Deucher 
155a424816fSAlex Deucher static ssize_t radeon_get_dynpm(struct device *dev,
156a424816fSAlex Deucher 				struct device_attribute *attr,
157a424816fSAlex Deucher 				char *buf)
158a424816fSAlex Deucher {
159a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
160a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
161a424816fSAlex Deucher 
162a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
163a424816fSAlex Deucher 			(rdev->pm.state == PM_STATE_DISABLED) ? "disabled" : "enabled");
164a424816fSAlex Deucher }
165a424816fSAlex Deucher 
166a424816fSAlex Deucher static ssize_t radeon_set_dynpm(struct device *dev,
167a424816fSAlex Deucher 				struct device_attribute *attr,
168a424816fSAlex Deucher 				const char *buf,
169a424816fSAlex Deucher 				size_t count)
170a424816fSAlex Deucher {
171a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
172a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
173a424816fSAlex Deucher 	int tmp = simple_strtoul(buf, NULL, 10);
174a424816fSAlex Deucher 
175a424816fSAlex Deucher 	if (tmp == 0) {
176a424816fSAlex Deucher 		/* update power mode info */
177a424816fSAlex Deucher 		radeon_pm_compute_clocks(rdev);
178a424816fSAlex Deucher 		/* disable dynpm */
179a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
180a424816fSAlex Deucher 		rdev->pm.state = PM_STATE_DISABLED;
181a424816fSAlex Deucher 		rdev->pm.planned_action = PM_ACTION_NONE;
182a424816fSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
183a424816fSAlex Deucher 		DRM_INFO("radeon: dynamic power management disabled\n");
184a424816fSAlex Deucher 	} else if (tmp == 1) {
185a424816fSAlex Deucher 		if (rdev->pm.num_power_states > 1) {
186a424816fSAlex Deucher 			/* enable dynpm */
187a424816fSAlex Deucher 			mutex_lock(&rdev->pm.mutex);
188a424816fSAlex Deucher 			rdev->pm.state = PM_STATE_PAUSED;
189a424816fSAlex Deucher 			rdev->pm.planned_action = PM_ACTION_DEFAULT;
190a424816fSAlex Deucher 			radeon_get_power_state(rdev, rdev->pm.planned_action);
191a424816fSAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
192a424816fSAlex Deucher 			/* update power mode info */
193a424816fSAlex Deucher 			radeon_pm_compute_clocks(rdev);
194a424816fSAlex Deucher 			DRM_INFO("radeon: dynamic power management enabled\n");
195a424816fSAlex Deucher 		} else
196a424816fSAlex Deucher 			DRM_ERROR("dynpm not valid on this system\n");
197a424816fSAlex Deucher 	} else
198a424816fSAlex Deucher 		DRM_ERROR("Invalid setting: %d\n", tmp);
199a424816fSAlex Deucher 
200a424816fSAlex Deucher 	return count;
201a424816fSAlex Deucher }
202a424816fSAlex Deucher 
203a424816fSAlex Deucher static DEVICE_ATTR(power_state, S_IRUGO | S_IWUSR, radeon_get_power_state_static, radeon_set_power_state_static);
204a424816fSAlex Deucher static DEVICE_ATTR(dynpm, S_IRUGO | S_IWUSR, radeon_get_dynpm, radeon_set_dynpm);
205a424816fSAlex Deucher 
206a424816fSAlex Deucher 
207c913e23aSRafał Miłecki static const char *pm_state_names[4] = {
208c913e23aSRafał Miłecki 	"PM_STATE_DISABLED",
209c913e23aSRafał Miłecki 	"PM_STATE_MINIMUM",
210c913e23aSRafał Miłecki 	"PM_STATE_PAUSED",
211c913e23aSRafał Miłecki 	"PM_STATE_ACTIVE"
212c913e23aSRafał Miłecki };
2137433874eSRafał Miłecki 
2140ec0e74fSAlex Deucher static const char *pm_state_types[5] = {
215d91eeb78SAlex Deucher 	"",
2160ec0e74fSAlex Deucher 	"Powersave",
2170ec0e74fSAlex Deucher 	"Battery",
2180ec0e74fSAlex Deucher 	"Balanced",
2190ec0e74fSAlex Deucher 	"Performance",
2200ec0e74fSAlex Deucher };
2210ec0e74fSAlex Deucher 
22256278a8eSAlex Deucher static void radeon_print_power_mode_info(struct radeon_device *rdev)
22356278a8eSAlex Deucher {
22456278a8eSAlex Deucher 	int i, j;
22556278a8eSAlex Deucher 	bool is_default;
22656278a8eSAlex Deucher 
22756278a8eSAlex Deucher 	DRM_INFO("%d Power State(s)\n", rdev->pm.num_power_states);
22856278a8eSAlex Deucher 	for (i = 0; i < rdev->pm.num_power_states; i++) {
229a48b9b4eSAlex Deucher 		if (rdev->pm.default_power_state_index == i)
23056278a8eSAlex Deucher 			is_default = true;
23156278a8eSAlex Deucher 		else
23256278a8eSAlex Deucher 			is_default = false;
2330ec0e74fSAlex Deucher 		DRM_INFO("State %d %s %s\n", i,
2340ec0e74fSAlex Deucher 			 pm_state_types[rdev->pm.power_state[i].type],
2350ec0e74fSAlex Deucher 			 is_default ? "(default)" : "");
23656278a8eSAlex Deucher 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
23779daedc9SAlex Deucher 			DRM_INFO("\t%d PCIE Lanes\n", rdev->pm.power_state[i].pcie_lanes);
238a48b9b4eSAlex Deucher 		if (rdev->pm.power_state[i].flags & RADEON_PM_SINGLE_DISPLAY_ONLY)
239a48b9b4eSAlex Deucher 			DRM_INFO("\tSingle display only\n");
24056278a8eSAlex Deucher 		DRM_INFO("\t%d Clock Mode(s)\n", rdev->pm.power_state[i].num_clock_modes);
24156278a8eSAlex Deucher 		for (j = 0; j < rdev->pm.power_state[i].num_clock_modes; j++) {
24256278a8eSAlex Deucher 			if (rdev->flags & RADEON_IS_IGP)
24356278a8eSAlex Deucher 				DRM_INFO("\t\t%d engine: %d\n",
24456278a8eSAlex Deucher 					 j,
24556278a8eSAlex Deucher 					 rdev->pm.power_state[i].clock_info[j].sclk * 10);
24656278a8eSAlex Deucher 			else
24756278a8eSAlex Deucher 				DRM_INFO("\t\t%d engine/memory: %d/%d\n",
24856278a8eSAlex Deucher 					 j,
24956278a8eSAlex Deucher 					 rdev->pm.power_state[i].clock_info[j].sclk * 10,
25056278a8eSAlex Deucher 					 rdev->pm.power_state[i].clock_info[j].mclk * 10);
25156278a8eSAlex Deucher 		}
25256278a8eSAlex Deucher 	}
25356278a8eSAlex Deucher }
25456278a8eSAlex Deucher 
255bae6b562SAlex Deucher void radeon_sync_with_vblank(struct radeon_device *rdev)
256d0d6cb81SRafał Miłecki {
257d0d6cb81SRafał Miłecki 	if (rdev->pm.active_crtcs) {
258d0d6cb81SRafał Miłecki 		rdev->pm.vblank_sync = false;
259d0d6cb81SRafał Miłecki 		wait_event_timeout(
260d0d6cb81SRafał Miłecki 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
261d0d6cb81SRafał Miłecki 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
262d0d6cb81SRafał Miłecki 	}
263d0d6cb81SRafał Miłecki }
264d0d6cb81SRafał Miłecki 
2657433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev)
2667433874eSRafał Miłecki {
267c913e23aSRafał Miłecki 	rdev->pm.state = PM_STATE_DISABLED;
268c913e23aSRafał Miłecki 	rdev->pm.planned_action = PM_ACTION_NONE;
269a48b9b4eSAlex Deucher 	rdev->pm.can_upclock = true;
270a48b9b4eSAlex Deucher 	rdev->pm.can_downclock = true;
271c913e23aSRafał Miłecki 
27256278a8eSAlex Deucher 	if (rdev->bios) {
27356278a8eSAlex Deucher 		if (rdev->is_atom_bios)
27456278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
27556278a8eSAlex Deucher 		else
27656278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
27756278a8eSAlex Deucher 		radeon_print_power_mode_info(rdev);
27856278a8eSAlex Deucher 	}
27956278a8eSAlex Deucher 
2807433874eSRafał Miłecki 	if (radeon_debugfs_pm_init(rdev)) {
281c142c3e5SRafał Miłecki 		DRM_ERROR("Failed to register debugfs file for PM!\n");
2827433874eSRafał Miłecki 	}
2837433874eSRafał Miłecki 
284a424816fSAlex Deucher 	/* where's the best place to put this? */
285a424816fSAlex Deucher 	device_create_file(rdev->dev, &dev_attr_power_state);
286a424816fSAlex Deucher 	device_create_file(rdev->dev, &dev_attr_dynpm);
287a424816fSAlex Deucher 
288c913e23aSRafał Miłecki 	INIT_DELAYED_WORK(&rdev->pm.idle_work, radeon_pm_idle_work_handler);
289c913e23aSRafał Miłecki 
29090c39059SAlex Deucher 	if ((radeon_dynpm != -1 && radeon_dynpm) && (rdev->pm.num_power_states > 1)) {
291c913e23aSRafał Miłecki 		rdev->pm.state = PM_STATE_PAUSED;
292c913e23aSRafał Miłecki 		DRM_INFO("radeon: dynamic power management enabled\n");
293c913e23aSRafał Miłecki 	}
294c913e23aSRafał Miłecki 
295c913e23aSRafał Miłecki 	DRM_INFO("radeon: power management initialized\n");
296c913e23aSRafał Miłecki 
2977433874eSRafał Miłecki 	return 0;
2987433874eSRafał Miłecki }
2997433874eSRafał Miłecki 
30029fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
30129fb52caSAlex Deucher {
30258e21dffSAlex Deucher 	if (rdev->pm.state != PM_STATE_DISABLED) {
30358e21dffSAlex Deucher 		/* cancel work */
30458e21dffSAlex Deucher 		cancel_delayed_work_sync(&rdev->pm.idle_work);
30558e21dffSAlex Deucher 		/* reset default clocks */
30658e21dffSAlex Deucher 		rdev->pm.state = PM_STATE_DISABLED;
30758e21dffSAlex Deucher 		rdev->pm.planned_action = PM_ACTION_DEFAULT;
3082aba631cSMatthew Garrett 		radeon_pm_set_clocks(rdev, false);
309a424816fSAlex Deucher 	} else if ((rdev->pm.current_power_state_index !=
310a424816fSAlex Deucher 		    rdev->pm.default_power_state_index) ||
311a424816fSAlex Deucher 		   (rdev->pm.current_clock_mode_index != 0)) {
312a424816fSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
313a424816fSAlex Deucher 		rdev->pm.requested_clock_mode_index = 0;
314a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
3152aba631cSMatthew Garrett 		radeon_pm_set_clocks(rdev, true);
316a424816fSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
31758e21dffSAlex Deucher 	}
31858e21dffSAlex Deucher 
319a424816fSAlex Deucher 	device_remove_file(rdev->dev, &dev_attr_power_state);
320a424816fSAlex Deucher 	device_remove_file(rdev->dev, &dev_attr_dynpm);
321a424816fSAlex Deucher 
32229fb52caSAlex Deucher 	if (rdev->pm.i2c_bus)
32329fb52caSAlex Deucher 		radeon_i2c_destroy(rdev->pm.i2c_bus);
32429fb52caSAlex Deucher }
32529fb52caSAlex Deucher 
326c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev)
327c913e23aSRafał Miłecki {
328c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
329a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
330c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
331c913e23aSRafał Miłecki 
332c913e23aSRafał Miłecki 	if (rdev->pm.state == PM_STATE_DISABLED)
333c913e23aSRafał Miłecki 		return;
334c913e23aSRafał Miłecki 
335c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
336c913e23aSRafał Miłecki 
337c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
338a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
339a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
340a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
341a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
342a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
343c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
344a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
345c913e23aSRafał Miłecki 		}
346c913e23aSRafał Miłecki 	}
347c913e23aSRafał Miłecki 
348a48b9b4eSAlex Deucher 	if (rdev->pm.active_crtc_count > 1) {
349c913e23aSRafał Miłecki 		if (rdev->pm.state == PM_STATE_ACTIVE) {
350c913e23aSRafał Miłecki 			cancel_delayed_work(&rdev->pm.idle_work);
351c913e23aSRafał Miłecki 
352c913e23aSRafał Miłecki 			rdev->pm.state = PM_STATE_PAUSED;
353c913e23aSRafał Miłecki 			rdev->pm.planned_action = PM_ACTION_UPCLOCK;
3542aba631cSMatthew Garrett 			radeon_pm_set_clocks(rdev, false);
355c913e23aSRafał Miłecki 
356c913e23aSRafał Miłecki 			DRM_DEBUG("radeon: dynamic power management deactivated\n");
357c913e23aSRafał Miłecki 		}
358a48b9b4eSAlex Deucher 	} else if (rdev->pm.active_crtc_count == 1) {
359c913e23aSRafał Miłecki 		/* TODO: Increase clocks if needed for current mode */
360c913e23aSRafał Miłecki 
361c913e23aSRafał Miłecki 		if (rdev->pm.state == PM_STATE_MINIMUM) {
362c913e23aSRafał Miłecki 			rdev->pm.state = PM_STATE_ACTIVE;
363c913e23aSRafał Miłecki 			rdev->pm.planned_action = PM_ACTION_UPCLOCK;
3642aba631cSMatthew Garrett 			radeon_pm_set_clocks(rdev, false);
365c913e23aSRafał Miłecki 
366c913e23aSRafał Miłecki 			queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
367c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
368a48b9b4eSAlex Deucher 		} else if (rdev->pm.state == PM_STATE_PAUSED) {
369c913e23aSRafał Miłecki 			rdev->pm.state = PM_STATE_ACTIVE;
370c913e23aSRafał Miłecki 			queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
371c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
372c913e23aSRafał Miłecki 			DRM_DEBUG("radeon: dynamic power management activated\n");
373c913e23aSRafał Miłecki 		}
374a48b9b4eSAlex Deucher 	} else { /* count == 0 */
375c913e23aSRafał Miłecki 		if (rdev->pm.state != PM_STATE_MINIMUM) {
376c913e23aSRafał Miłecki 			cancel_delayed_work(&rdev->pm.idle_work);
377c913e23aSRafał Miłecki 
378c913e23aSRafał Miłecki 			rdev->pm.state = PM_STATE_MINIMUM;
379c913e23aSRafał Miłecki 			rdev->pm.planned_action = PM_ACTION_MINIMUM;
3802aba631cSMatthew Garrett 			radeon_pm_set_clocks(rdev, false);
38173a6d3fcSRafał Miłecki 		}
382c913e23aSRafał Miłecki 	}
383c913e23aSRafał Miłecki 
384c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
385c913e23aSRafał Miłecki }
386c913e23aSRafał Miłecki 
387bae6b562SAlex Deucher bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
388f735261bSDave Airlie {
389bae6b562SAlex Deucher 	u32 stat_crtc = 0;
390f735261bSDave Airlie 	bool in_vbl = true;
391f735261bSDave Airlie 
392bae6b562SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
393f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 0)) {
394bae6b562SAlex Deucher 			stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
395bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
396f735261bSDave Airlie 				in_vbl = false;
397f735261bSDave Airlie 		}
398f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 1)) {
399bae6b562SAlex Deucher 			stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
400bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
401bae6b562SAlex Deucher 				in_vbl = false;
402bae6b562SAlex Deucher 		}
403bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 2)) {
404bae6b562SAlex Deucher 			stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
405bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
406bae6b562SAlex Deucher 				in_vbl = false;
407bae6b562SAlex Deucher 		}
408bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 3)) {
409bae6b562SAlex Deucher 			stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
410bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
411bae6b562SAlex Deucher 				in_vbl = false;
412bae6b562SAlex Deucher 		}
413bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 4)) {
414bae6b562SAlex Deucher 			stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
415bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
416bae6b562SAlex Deucher 				in_vbl = false;
417bae6b562SAlex Deucher 		}
418bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 5)) {
419bae6b562SAlex Deucher 			stat_crtc = RREG32(EVERGREEN_CRTC_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
420bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
421bae6b562SAlex Deucher 				in_vbl = false;
422bae6b562SAlex Deucher 		}
423bae6b562SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
424bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
425bae6b562SAlex Deucher 			stat_crtc = RREG32(D1CRTC_STATUS);
426bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
427bae6b562SAlex Deucher 				in_vbl = false;
428bae6b562SAlex Deucher 		}
429bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
430bae6b562SAlex Deucher 			stat_crtc = RREG32(D2CRTC_STATUS);
431bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
432bae6b562SAlex Deucher 				in_vbl = false;
433bae6b562SAlex Deucher 		}
434bae6b562SAlex Deucher 	} else {
435bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
436bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC_STATUS);
437bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
438bae6b562SAlex Deucher 				in_vbl = false;
439bae6b562SAlex Deucher 		}
440bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
441bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC2_STATUS);
442bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
443f735261bSDave Airlie 				in_vbl = false;
444f735261bSDave Airlie 		}
445f735261bSDave Airlie 	}
446f735261bSDave Airlie 	if (in_vbl == false)
447bae6b562SAlex Deucher 		DRM_INFO("not in vbl for pm change %08x at %s\n", stat_crtc,
448bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
449f735261bSDave Airlie 	return in_vbl;
450f735261bSDave Airlie }
451c913e23aSRafał Miłecki 
452c913e23aSRafał Miłecki static void radeon_pm_idle_work_handler(struct work_struct *work)
453c913e23aSRafał Miłecki {
454c913e23aSRafał Miłecki 	struct radeon_device *rdev;
455c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
456c913e23aSRafał Miłecki 				pm.idle_work.work);
457c913e23aSRafał Miłecki 
458c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
45973a6d3fcSRafał Miłecki 	if (rdev->pm.state == PM_STATE_ACTIVE) {
460c913e23aSRafał Miłecki 		unsigned long irq_flags;
461c913e23aSRafał Miłecki 		int not_processed = 0;
462c913e23aSRafał Miłecki 
463c913e23aSRafał Miłecki 		read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
464c913e23aSRafał Miłecki 		if (!list_empty(&rdev->fence_drv.emited)) {
465c913e23aSRafał Miłecki 			struct list_head *ptr;
466c913e23aSRafał Miłecki 			list_for_each(ptr, &rdev->fence_drv.emited) {
467c913e23aSRafał Miłecki 				/* count up to 3, that's enought info */
468c913e23aSRafał Miłecki 				if (++not_processed >= 3)
469c913e23aSRafał Miłecki 					break;
470c913e23aSRafał Miłecki 			}
471c913e23aSRafał Miłecki 		}
472c913e23aSRafał Miłecki 		read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
473c913e23aSRafał Miłecki 
474c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
475c913e23aSRafał Miłecki 			if (rdev->pm.planned_action == PM_ACTION_DOWNCLOCK) {
476c913e23aSRafał Miłecki 				rdev->pm.planned_action = PM_ACTION_NONE;
477c913e23aSRafał Miłecki 			} else if (rdev->pm.planned_action == PM_ACTION_NONE &&
478a48b9b4eSAlex Deucher 				   rdev->pm.can_upclock) {
479c913e23aSRafał Miłecki 				rdev->pm.planned_action =
480c913e23aSRafał Miłecki 					PM_ACTION_UPCLOCK;
481c913e23aSRafał Miłecki 				rdev->pm.action_timeout = jiffies +
482c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
483c913e23aSRafał Miłecki 			}
484c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
485c913e23aSRafał Miłecki 			if (rdev->pm.planned_action == PM_ACTION_UPCLOCK) {
486c913e23aSRafał Miłecki 				rdev->pm.planned_action = PM_ACTION_NONE;
487c913e23aSRafał Miłecki 			} else if (rdev->pm.planned_action == PM_ACTION_NONE &&
488a48b9b4eSAlex Deucher 				   rdev->pm.can_downclock) {
489c913e23aSRafał Miłecki 				rdev->pm.planned_action =
490c913e23aSRafał Miłecki 					PM_ACTION_DOWNCLOCK;
491c913e23aSRafał Miłecki 				rdev->pm.action_timeout = jiffies +
492c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
493c913e23aSRafał Miłecki 			}
494c913e23aSRafał Miłecki 		}
495c913e23aSRafał Miłecki 
496c913e23aSRafał Miłecki 		if (rdev->pm.planned_action != PM_ACTION_NONE &&
497c913e23aSRafał Miłecki 		    jiffies > rdev->pm.action_timeout) {
4982aba631cSMatthew Garrett 			radeon_pm_set_clocks(rdev, false);
499c913e23aSRafał Miłecki 		}
500c913e23aSRafał Miłecki 	}
501c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
502c913e23aSRafał Miłecki 
503c913e23aSRafał Miłecki 	queue_delayed_work(rdev->wq, &rdev->pm.idle_work,
504c913e23aSRafał Miłecki 					msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
505c913e23aSRafał Miłecki }
506c913e23aSRafał Miłecki 
5077433874eSRafał Miłecki /*
5087433874eSRafał Miłecki  * Debugfs info
5097433874eSRafał Miłecki  */
5107433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
5117433874eSRafał Miłecki 
5127433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
5137433874eSRafał Miłecki {
5147433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
5157433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
5167433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
5177433874eSRafał Miłecki 
518c913e23aSRafał Miłecki 	seq_printf(m, "state: %s\n", pm_state_names[rdev->pm.state]);
5196234077dSRafał Miłecki 	seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
5206234077dSRafał Miłecki 	seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
5216234077dSRafał Miłecki 	seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
5226234077dSRafał Miłecki 	if (rdev->asic->get_memory_clock)
5236234077dSRafał Miłecki 		seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
524aa5120d2SRafał Miłecki 	if (rdev->asic->get_pcie_lanes)
525aa5120d2SRafał Miłecki 		seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
5267433874eSRafał Miłecki 
5277433874eSRafał Miłecki 	return 0;
5287433874eSRafał Miłecki }
5297433874eSRafał Miłecki 
5307433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
5317433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
5327433874eSRafał Miłecki };
5337433874eSRafał Miłecki #endif
5347433874eSRafał Miłecki 
535c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
5367433874eSRafał Miłecki {
5377433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
5387433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
5397433874eSRafał Miłecki #else
5407433874eSRafał Miłecki 	return 0;
5417433874eSRafał Miłecki #endif
5427433874eSRafał Miłecki }
543