xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision 53bf277b487eb5ae6695db01bede0fe406792119)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
23760285e7SDavid Howells #include <drm/drmP.h>
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
268a83ec5eSAlex Deucher #include "atom.h"
2799736703SOleg Chernovskiy #include "r600_dpm.h"
28ce8f5370SAlex Deucher #include <linux/power_supply.h>
2921a8122aSAlex Deucher #include <linux/hwmon.h>
3021a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
317433874eSRafał Miłecki 
32c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
33c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3473a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
35c913e23aSRafał Miłecki 
36f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
37eb2c27a0SAlex Deucher 	"",
38f712d0c7SRafał Miłecki 	"Powersave",
39f712d0c7SRafał Miłecki 	"Battery",
40f712d0c7SRafał Miłecki 	"Balanced",
41f712d0c7SRafał Miłecki 	"Performance",
42f712d0c7SRafał Miłecki };
43f712d0c7SRafał Miłecki 
44ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
45c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
46ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
47ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
48ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
49ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
50ce8f5370SAlex Deucher 
51a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev,
52a4c9e2eeSAlex Deucher 			     enum radeon_pm_state_type ps_type,
53a4c9e2eeSAlex Deucher 			     int instance)
54a4c9e2eeSAlex Deucher {
55a4c9e2eeSAlex Deucher 	int i;
56a4c9e2eeSAlex Deucher 	int found_instance = -1;
57a4c9e2eeSAlex Deucher 
58a4c9e2eeSAlex Deucher 	for (i = 0; i < rdev->pm.num_power_states; i++) {
59a4c9e2eeSAlex Deucher 		if (rdev->pm.power_state[i].type == ps_type) {
60a4c9e2eeSAlex Deucher 			found_instance++;
61a4c9e2eeSAlex Deucher 			if (found_instance == instance)
62a4c9e2eeSAlex Deucher 				return i;
63a4c9e2eeSAlex Deucher 		}
64a4c9e2eeSAlex Deucher 	}
65a4c9e2eeSAlex Deucher 	/* return default if no match */
66a4c9e2eeSAlex Deucher 	return rdev->pm.default_power_state_index;
67a4c9e2eeSAlex Deucher }
68a4c9e2eeSAlex Deucher 
69c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev)
70ce8f5370SAlex Deucher {
711c71bda0SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
721c71bda0SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
731c71bda0SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
741c71bda0SAlex Deucher 			rdev->pm.dpm.ac_power = true;
751c71bda0SAlex Deucher 		else
761c71bda0SAlex Deucher 			rdev->pm.dpm.ac_power = false;
7796682956SAlex Deucher 		if (rdev->family == CHIP_ARUBA) {
781c71bda0SAlex Deucher 			if (rdev->asic->dpm.enable_bapm)
791c71bda0SAlex Deucher 				radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power);
8096682956SAlex Deucher 		}
811c71bda0SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
821c71bda0SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
83ce8f5370SAlex Deucher 		if (rdev->pm.profile == PM_PROFILE_AUTO) {
84ce8f5370SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
85ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
86ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
87ce8f5370SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
88ce8f5370SAlex Deucher 		}
89ce8f5370SAlex Deucher 	}
90ce8f5370SAlex Deucher }
91ce8f5370SAlex Deucher 
92ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
93ce8f5370SAlex Deucher {
94ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
95ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
96ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
97ce8f5370SAlex Deucher 		break;
98ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
99ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
100ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
101ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
102ce8f5370SAlex Deucher 			else
103ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
104ce8f5370SAlex Deucher 		} else {
105ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
106c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
107ce8f5370SAlex Deucher 			else
108c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
109ce8f5370SAlex Deucher 		}
110ce8f5370SAlex Deucher 		break;
111ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
112ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
113ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
114ce8f5370SAlex Deucher 		else
115ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
116ce8f5370SAlex Deucher 		break;
117c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
118c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
119c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
120c9e75b21SAlex Deucher 		else
121c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
122c9e75b21SAlex Deucher 		break;
123ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
124ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
125ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
126ce8f5370SAlex Deucher 		else
127ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
128ce8f5370SAlex Deucher 		break;
129ce8f5370SAlex Deucher 	}
130ce8f5370SAlex Deucher 
131ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
132ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
133ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
134ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
135ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
136ce8f5370SAlex Deucher 	} else {
137ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
138ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
139ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
140ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
141ce8f5370SAlex Deucher 	}
142ce8f5370SAlex Deucher }
143c913e23aSRafał Miłecki 
1445876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1455876dd24SMatthew Garrett {
1465876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1475876dd24SMatthew Garrett 
1485876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1495876dd24SMatthew Garrett 		return;
1505876dd24SMatthew Garrett 
1515876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1525876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1535876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1545876dd24SMatthew Garrett 	}
1555876dd24SMatthew Garrett }
1565876dd24SMatthew Garrett 
157ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
158ce8f5370SAlex Deucher {
159ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
160ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
161ce8f5370SAlex Deucher 		wait_event_timeout(
162ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
163ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
164ce8f5370SAlex Deucher 	}
165ce8f5370SAlex Deucher }
166ce8f5370SAlex Deucher 
167ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
168ce8f5370SAlex Deucher {
169ce8f5370SAlex Deucher 	u32 sclk, mclk;
17092645879SAlex Deucher 	bool misc_after = false;
171ce8f5370SAlex Deucher 
172ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
173ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
174ce8f5370SAlex Deucher 		return;
175ce8f5370SAlex Deucher 
176ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
177ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
178ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
1799ace9f7bSAlex Deucher 		if (sclk > rdev->pm.default_sclk)
1809ace9f7bSAlex Deucher 			sclk = rdev->pm.default_sclk;
181ce8f5370SAlex Deucher 
18227810fb2SAlex Deucher 		/* starting with BTC, there is one state that is used for both
18327810fb2SAlex Deucher 		 * MH and SH.  Difference is that we always use the high clock index for
1847ae764b1SAlex Deucher 		 * mclk and vddci.
18527810fb2SAlex Deucher 		 */
18627810fb2SAlex Deucher 		if ((rdev->pm.pm_method == PM_METHOD_PROFILE) &&
18727810fb2SAlex Deucher 		    (rdev->family >= CHIP_BARTS) &&
18827810fb2SAlex Deucher 		    rdev->pm.active_crtc_count &&
18927810fb2SAlex Deucher 		    ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) ||
19027810fb2SAlex Deucher 		     (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX)))
19127810fb2SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
19227810fb2SAlex Deucher 				clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk;
19327810fb2SAlex Deucher 		else
194ce8f5370SAlex Deucher 			mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
195ce8f5370SAlex Deucher 				clock_info[rdev->pm.requested_clock_mode_index].mclk;
19627810fb2SAlex Deucher 
1979ace9f7bSAlex Deucher 		if (mclk > rdev->pm.default_mclk)
1989ace9f7bSAlex Deucher 			mclk = rdev->pm.default_mclk;
199ce8f5370SAlex Deucher 
20092645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
20192645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
20292645879SAlex Deucher 			misc_after = true;
20392645879SAlex Deucher 
20492645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
20592645879SAlex Deucher 
20692645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
20792645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
20892645879SAlex Deucher 				return;
20992645879SAlex Deucher 		}
21092645879SAlex Deucher 
21192645879SAlex Deucher 		radeon_pm_prepare(rdev);
21292645879SAlex Deucher 
21392645879SAlex Deucher 		if (!misc_after)
214ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
215ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
216ce8f5370SAlex Deucher 
217ce8f5370SAlex Deucher 		/* set engine clock */
218ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
219ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
220ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
221ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
222ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
223d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
224ce8f5370SAlex Deucher 		}
225ce8f5370SAlex Deucher 
226ce8f5370SAlex Deucher 		/* set memory clock */
227798bcf73SAlex Deucher 		if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) {
228ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
229ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
230ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
231ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
232d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
233ce8f5370SAlex Deucher 		}
23492645879SAlex Deucher 
23592645879SAlex Deucher 		if (misc_after)
23692645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
23792645879SAlex Deucher 			radeon_pm_misc(rdev);
23892645879SAlex Deucher 
239ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
240ce8f5370SAlex Deucher 
241ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
242ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
243ce8f5370SAlex Deucher 	} else
244d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
245ce8f5370SAlex Deucher }
246ce8f5370SAlex Deucher 
247ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
248a424816fSAlex Deucher {
249a782bca5SGustavo Padovan 	struct drm_crtc *crtc;
2505f8f635eSJerome Glisse 	int i, r;
2512aba631cSMatthew Garrett 
2524e186b2dSAlex Deucher 	/* no need to take locks, etc. if nothing's going to change */
2534e186b2dSAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
2544e186b2dSAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
2554e186b2dSAlex Deucher 		return;
2564e186b2dSAlex Deucher 
257db7fce39SChristian König 	down_write(&rdev->pm.mclk_lock);
258d6999bc7SChristian König 	mutex_lock(&rdev->ring_lock);
2594f3218cbSAlex Deucher 
26095f5a3acSAlex Deucher 	/* wait for the rings to drain */
26195f5a3acSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
26295f5a3acSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
2635f8f635eSJerome Glisse 		if (!ring->ready) {
2645f8f635eSJerome Glisse 			continue;
2655f8f635eSJerome Glisse 		}
26637615527SChristian König 		r = radeon_fence_wait_empty(rdev, i);
2675f8f635eSJerome Glisse 		if (r) {
2685f8f635eSJerome Glisse 			/* needs a GPU reset dont reset here */
2695f8f635eSJerome Glisse 			mutex_unlock(&rdev->ring_lock);
2705f8f635eSJerome Glisse 			up_write(&rdev->pm.mclk_lock);
2715f8f635eSJerome Glisse 			return;
2725f8f635eSJerome Glisse 		}
273ce8f5370SAlex Deucher 	}
27495f5a3acSAlex Deucher 
2755876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2765876dd24SMatthew Garrett 
277ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
278a782bca5SGustavo Padovan 		i = 0;
279a782bca5SGustavo Padovan 		drm_for_each_crtc(crtc, rdev->ddev) {
2802aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
281e0b34e38SMario Kleiner 				/* This can fail if a modeset is in progress */
282a782bca5SGustavo Padovan 				if (drm_crtc_vblank_get(crtc) == 0)
2832aba631cSMatthew Garrett 					rdev->pm.req_vblank |= (1 << i);
284e0b34e38SMario Kleiner 				else
285e0b34e38SMario Kleiner 					DRM_DEBUG_DRIVER("crtc %d no vblank, can glitch\n",
286e0b34e38SMario Kleiner 							 i);
2872aba631cSMatthew Garrett 			}
288a782bca5SGustavo Padovan 			i++;
2892aba631cSMatthew Garrett 		}
2902aba631cSMatthew Garrett 	}
2912aba631cSMatthew Garrett 
292ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2932aba631cSMatthew Garrett 
294ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
295a782bca5SGustavo Padovan 		i = 0;
296a782bca5SGustavo Padovan 		drm_for_each_crtc(crtc, rdev->ddev) {
2972aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2982aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
299a782bca5SGustavo Padovan 				drm_crtc_vblank_put(crtc);
3002aba631cSMatthew Garrett 			}
301a782bca5SGustavo Padovan 			i++;
3022aba631cSMatthew Garrett 		}
3032aba631cSMatthew Garrett 	}
304a424816fSAlex Deucher 
305a424816fSAlex Deucher 	/* update display watermarks based on new power state */
306a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
307a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
308a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
309a424816fSAlex Deucher 
310ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
3112aba631cSMatthew Garrett 
312d6999bc7SChristian König 	mutex_unlock(&rdev->ring_lock);
313db7fce39SChristian König 	up_write(&rdev->pm.mclk_lock);
314a424816fSAlex Deucher }
315a424816fSAlex Deucher 
316f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
317f712d0c7SRafał Miłecki {
318f712d0c7SRafał Miłecki 	int i, j;
319f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
320f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
321f712d0c7SRafał Miłecki 
322d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
323f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
324f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
325d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
326f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
327f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
328d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tDefault");
329f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
330d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
331f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
332d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tSingle display only\n");
333d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
334f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
335f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
336f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
337eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\n",
338f712d0c7SRafał Miłecki 						 j,
339eb2c27a0SAlex Deucher 						 clock_info->sclk * 10);
340f712d0c7SRafał Miłecki 			else
341eb2c27a0SAlex Deucher 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n",
342f712d0c7SRafał Miłecki 						 j,
343f712d0c7SRafał Miłecki 						 clock_info->sclk * 10,
344f712d0c7SRafał Miłecki 						 clock_info->mclk * 10,
345eb2c27a0SAlex Deucher 						 clock_info->voltage.voltage);
346f712d0c7SRafał Miłecki 		}
347f712d0c7SRafał Miłecki 	}
348f712d0c7SRafał Miłecki }
349f712d0c7SRafał Miłecki 
350ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
351a424816fSAlex Deucher 				     struct device_attribute *attr,
352a424816fSAlex Deucher 				     char *buf)
353a424816fSAlex Deucher {
3543e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
355a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
356ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
357a424816fSAlex Deucher 
358a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
359ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
360ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
36112e27be8SDaniel J Blueman 			(cp == PM_PROFILE_MID) ? "mid" :
362ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
363a424816fSAlex Deucher }
364a424816fSAlex Deucher 
365ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
366a424816fSAlex Deucher 				     struct device_attribute *attr,
367a424816fSAlex Deucher 				     const char *buf,
368a424816fSAlex Deucher 				     size_t count)
369a424816fSAlex Deucher {
3703e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
371a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
372a424816fSAlex Deucher 
3734f2f2039SAlex Deucher 	/* Can't set profile when the card is off */
3744f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
3754f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
3764f2f2039SAlex Deucher 		return -EINVAL;
3774f2f2039SAlex Deucher 
378a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
379ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
380ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
381ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
382ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
383ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
384ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
385ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
386c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
387c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
388ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
389ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
390ce8f5370SAlex Deucher 		else {
3911783e4bfSThomas Renninger 			count = -EINVAL;
392ce8f5370SAlex Deucher 			goto fail;
393ce8f5370SAlex Deucher 		}
394ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
395ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
3961783e4bfSThomas Renninger 	} else
3971783e4bfSThomas Renninger 		count = -EINVAL;
3981783e4bfSThomas Renninger 
399ce8f5370SAlex Deucher fail:
400a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
401a424816fSAlex Deucher 
402a424816fSAlex Deucher 	return count;
403a424816fSAlex Deucher }
404a424816fSAlex Deucher 
405ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
406ce8f5370SAlex Deucher 				    struct device_attribute *attr,
407ce8f5370SAlex Deucher 				    char *buf)
40856278a8eSAlex Deucher {
4093e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
410ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
411ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
41256278a8eSAlex Deucher 
413ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
414da321c8aSAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" :
415da321c8aSAlex Deucher 			(pm == PM_METHOD_PROFILE) ? "profile" : "dpm");
41656278a8eSAlex Deucher }
41756278a8eSAlex Deucher 
418ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
419ce8f5370SAlex Deucher 				    struct device_attribute *attr,
420ce8f5370SAlex Deucher 				    const char *buf,
421ce8f5370SAlex Deucher 				    size_t count)
422d0d6cb81SRafał Miłecki {
4233e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
424ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
425ce8f5370SAlex Deucher 
4264f2f2039SAlex Deucher 	/* Can't set method when the card is off */
4274f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
4284f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
4294f2f2039SAlex Deucher 		count = -EINVAL;
4304f2f2039SAlex Deucher 		goto fail;
4314f2f2039SAlex Deucher 	}
4324f2f2039SAlex Deucher 
433da321c8aSAlex Deucher 	/* we don't support the legacy modes with dpm */
434da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
435da321c8aSAlex Deucher 		count = -EINVAL;
436da321c8aSAlex Deucher 		goto fail;
437da321c8aSAlex Deucher 	}
438ce8f5370SAlex Deucher 
439ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
440ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
441ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
442ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
443ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
444ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
445ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
446ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
447ce8f5370SAlex Deucher 		/* disable dynpm */
448ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
449ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4503f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
451ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
45232c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
453ce8f5370SAlex Deucher 	} else {
4541783e4bfSThomas Renninger 		count = -EINVAL;
455ce8f5370SAlex Deucher 		goto fail;
456d0d6cb81SRafał Miłecki 	}
457ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
458ce8f5370SAlex Deucher fail:
459ce8f5370SAlex Deucher 	return count;
460ce8f5370SAlex Deucher }
461ce8f5370SAlex Deucher 
462da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev,
463da321c8aSAlex Deucher 				    struct device_attribute *attr,
464da321c8aSAlex Deucher 				    char *buf)
465da321c8aSAlex Deucher {
4663e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
467da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
468da321c8aSAlex Deucher 	enum radeon_pm_state_type pm = rdev->pm.dpm.user_state;
469da321c8aSAlex Deucher 
470da321c8aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
471da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
472da321c8aSAlex Deucher 			(pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
473da321c8aSAlex Deucher }
474da321c8aSAlex Deucher 
475da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev,
476da321c8aSAlex Deucher 				    struct device_attribute *attr,
477da321c8aSAlex Deucher 				    const char *buf,
478da321c8aSAlex Deucher 				    size_t count)
479da321c8aSAlex Deucher {
4803e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
481da321c8aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
482da321c8aSAlex Deucher 
483da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
484da321c8aSAlex Deucher 	if (strncmp("battery", buf, strlen("battery")) == 0)
485da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY;
486da321c8aSAlex Deucher 	else if (strncmp("balanced", buf, strlen("balanced")) == 0)
487da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
488da321c8aSAlex Deucher 	else if (strncmp("performance", buf, strlen("performance")) == 0)
489da321c8aSAlex Deucher 		rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE;
490da321c8aSAlex Deucher 	else {
491da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
492da321c8aSAlex Deucher 		count = -EINVAL;
493da321c8aSAlex Deucher 		goto fail;
494da321c8aSAlex Deucher 	}
495da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
496b07a657eSPali Rohár 
497b07a657eSPali Rohár 	/* Can't set dpm state when the card is off */
498b07a657eSPali Rohár 	if (!(rdev->flags & RADEON_IS_PX) ||
499b07a657eSPali Rohár 	    (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
500da321c8aSAlex Deucher 		radeon_pm_compute_clocks(rdev);
501b07a657eSPali Rohár 
502da321c8aSAlex Deucher fail:
503da321c8aSAlex Deucher 	return count;
504da321c8aSAlex Deucher }
505da321c8aSAlex Deucher 
50670d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev,
50770d01a5eSAlex Deucher 						       struct device_attribute *attr,
50870d01a5eSAlex Deucher 						       char *buf)
50970d01a5eSAlex Deucher {
5103e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
51170d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
51270d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
51370d01a5eSAlex Deucher 
5144f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
5154f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
5164f2f2039SAlex Deucher 		return snprintf(buf, PAGE_SIZE, "off\n");
5174f2f2039SAlex Deucher 
51870d01a5eSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
51970d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" :
52070d01a5eSAlex Deucher 			(level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high");
52170d01a5eSAlex Deucher }
52270d01a5eSAlex Deucher 
52370d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev,
52470d01a5eSAlex Deucher 						       struct device_attribute *attr,
52570d01a5eSAlex Deucher 						       const char *buf,
52670d01a5eSAlex Deucher 						       size_t count)
52770d01a5eSAlex Deucher {
5283e4e2129SJean Delvare 	struct drm_device *ddev = dev_get_drvdata(dev);
52970d01a5eSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
53070d01a5eSAlex Deucher 	enum radeon_dpm_forced_level level;
53170d01a5eSAlex Deucher 	int ret = 0;
53270d01a5eSAlex Deucher 
5334f2f2039SAlex Deucher 	/* Can't force performance level when the card is off */
5344f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
5354f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
5364f2f2039SAlex Deucher 		return -EINVAL;
5374f2f2039SAlex Deucher 
53870d01a5eSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
53970d01a5eSAlex Deucher 	if (strncmp("low", buf, strlen("low")) == 0) {
54070d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_LOW;
54170d01a5eSAlex Deucher 	} else if (strncmp("high", buf, strlen("high")) == 0) {
54270d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_HIGH;
54370d01a5eSAlex Deucher 	} else if (strncmp("auto", buf, strlen("auto")) == 0) {
54470d01a5eSAlex Deucher 		level = RADEON_DPM_FORCED_LEVEL_AUTO;
54570d01a5eSAlex Deucher 	} else {
54670d01a5eSAlex Deucher 		count = -EINVAL;
54770d01a5eSAlex Deucher 		goto fail;
54870d01a5eSAlex Deucher 	}
54970d01a5eSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
5500a17af37SAlex Deucher 		if (rdev->pm.dpm.thermal_active) {
5510a17af37SAlex Deucher 			count = -EINVAL;
5520a17af37SAlex Deucher 			goto fail;
5530a17af37SAlex Deucher 		}
55470d01a5eSAlex Deucher 		ret = radeon_dpm_force_performance_level(rdev, level);
55570d01a5eSAlex Deucher 		if (ret)
55670d01a5eSAlex Deucher 			count = -EINVAL;
55770d01a5eSAlex Deucher 	}
55870d01a5eSAlex Deucher fail:
5590a17af37SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
5600a17af37SAlex Deucher 
56170d01a5eSAlex Deucher 	return count;
56270d01a5eSAlex Deucher }
56370d01a5eSAlex Deucher 
56499736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev,
56599736703SOleg Chernovskiy 					    struct device_attribute *attr,
56699736703SOleg Chernovskiy 					    char *buf)
56799736703SOleg Chernovskiy {
56899736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
56999736703SOleg Chernovskiy 	u32 pwm_mode = 0;
57099736703SOleg Chernovskiy 
57199736703SOleg Chernovskiy 	if (rdev->asic->dpm.fan_ctrl_get_mode)
57299736703SOleg Chernovskiy 		pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev);
57399736703SOleg Chernovskiy 
57499736703SOleg Chernovskiy 	/* never 0 (full-speed), fuse or smc-controlled always */
57599736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2);
57699736703SOleg Chernovskiy }
57799736703SOleg Chernovskiy 
57899736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev,
57999736703SOleg Chernovskiy 					    struct device_attribute *attr,
58099736703SOleg Chernovskiy 					    const char *buf,
58199736703SOleg Chernovskiy 					    size_t count)
58299736703SOleg Chernovskiy {
58399736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
58499736703SOleg Chernovskiy 	int err;
58599736703SOleg Chernovskiy 	int value;
58699736703SOleg Chernovskiy 
58799736703SOleg Chernovskiy 	if(!rdev->asic->dpm.fan_ctrl_set_mode)
58899736703SOleg Chernovskiy 		return -EINVAL;
58999736703SOleg Chernovskiy 
59099736703SOleg Chernovskiy 	err = kstrtoint(buf, 10, &value);
59199736703SOleg Chernovskiy 	if (err)
59299736703SOleg Chernovskiy 		return err;
59399736703SOleg Chernovskiy 
59499736703SOleg Chernovskiy 	switch (value) {
59599736703SOleg Chernovskiy 	case 1: /* manual, percent-based */
59699736703SOleg Chernovskiy 		rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC);
59799736703SOleg Chernovskiy 		break;
59899736703SOleg Chernovskiy 	default: /* disable */
59999736703SOleg Chernovskiy 		rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0);
60099736703SOleg Chernovskiy 		break;
60199736703SOleg Chernovskiy 	}
60299736703SOleg Chernovskiy 
60399736703SOleg Chernovskiy 	return count;
60499736703SOleg Chernovskiy }
60599736703SOleg Chernovskiy 
60699736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev,
60799736703SOleg Chernovskiy 					 struct device_attribute *attr,
60899736703SOleg Chernovskiy 					 char *buf)
60999736703SOleg Chernovskiy {
61099736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", 0);
61199736703SOleg Chernovskiy }
61299736703SOleg Chernovskiy 
61399736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev,
61499736703SOleg Chernovskiy 					 struct device_attribute *attr,
61599736703SOleg Chernovskiy 					 char *buf)
61699736703SOleg Chernovskiy {
617082452e1SAlex Deucher 	return sprintf(buf, "%i\n", 255);
61899736703SOleg Chernovskiy }
61999736703SOleg Chernovskiy 
62099736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1(struct device *dev,
62199736703SOleg Chernovskiy 				     struct device_attribute *attr,
62299736703SOleg Chernovskiy 				     const char *buf, size_t count)
62399736703SOleg Chernovskiy {
62499736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
62599736703SOleg Chernovskiy 	int err;
62699736703SOleg Chernovskiy 	u32 value;
62799736703SOleg Chernovskiy 
62899736703SOleg Chernovskiy 	err = kstrtou32(buf, 10, &value);
62999736703SOleg Chernovskiy 	if (err)
63099736703SOleg Chernovskiy 		return err;
63199736703SOleg Chernovskiy 
632082452e1SAlex Deucher 	value = (value * 100) / 255;
633082452e1SAlex Deucher 
63499736703SOleg Chernovskiy 	err = rdev->asic->dpm.set_fan_speed_percent(rdev, value);
63599736703SOleg Chernovskiy 	if (err)
63699736703SOleg Chernovskiy 		return err;
63799736703SOleg Chernovskiy 
63899736703SOleg Chernovskiy 	return count;
63999736703SOleg Chernovskiy }
64099736703SOleg Chernovskiy 
64199736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1(struct device *dev,
64299736703SOleg Chernovskiy 				     struct device_attribute *attr,
64399736703SOleg Chernovskiy 				     char *buf)
64499736703SOleg Chernovskiy {
64599736703SOleg Chernovskiy 	struct radeon_device *rdev = dev_get_drvdata(dev);
64699736703SOleg Chernovskiy 	int err;
64799736703SOleg Chernovskiy 	u32 speed;
64899736703SOleg Chernovskiy 
64999736703SOleg Chernovskiy 	err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed);
65099736703SOleg Chernovskiy 	if (err)
65199736703SOleg Chernovskiy 		return err;
65299736703SOleg Chernovskiy 
653082452e1SAlex Deucher 	speed = (speed * 255) / 100;
654082452e1SAlex Deucher 
65599736703SOleg Chernovskiy 	return sprintf(buf, "%i\n", speed);
65699736703SOleg Chernovskiy }
65799736703SOleg Chernovskiy 
658ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
659ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
660da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state);
66170d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
66270d01a5eSAlex Deucher 		   radeon_get_dpm_forced_performance_level,
66370d01a5eSAlex Deucher 		   radeon_set_dpm_forced_performance_level);
664ce8f5370SAlex Deucher 
66521a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
66621a8122aSAlex Deucher 				      struct device_attribute *attr,
66721a8122aSAlex Deucher 				      char *buf)
66821a8122aSAlex Deucher {
669ec39f64bSGuenter Roeck 	struct radeon_device *rdev = dev_get_drvdata(dev);
6704f2f2039SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
67120d391d7SAlex Deucher 	int temp;
67221a8122aSAlex Deucher 
6734f2f2039SAlex Deucher 	/* Can't get temperature when the card is off */
6744f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
6754f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
6764f2f2039SAlex Deucher 		return -EINVAL;
6774f2f2039SAlex Deucher 
6786bd1c385SAlex Deucher 	if (rdev->asic->pm.get_temperature)
6796bd1c385SAlex Deucher 		temp = radeon_get_temperature(rdev);
6806bd1c385SAlex Deucher 	else
68121a8122aSAlex Deucher 		temp = 0;
68221a8122aSAlex Deucher 
68321a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
68421a8122aSAlex Deucher }
68521a8122aSAlex Deucher 
6866ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev,
6876ea4e84dSJean Delvare 					     struct device_attribute *attr,
6886ea4e84dSJean Delvare 					     char *buf)
6896ea4e84dSJean Delvare {
690e4158f1bSSergey Senozhatsky 	struct radeon_device *rdev = dev_get_drvdata(dev);
6916ea4e84dSJean Delvare 	int hyst = to_sensor_dev_attr(attr)->index;
6926ea4e84dSJean Delvare 	int temp;
6936ea4e84dSJean Delvare 
6946ea4e84dSJean Delvare 	if (hyst)
6956ea4e84dSJean Delvare 		temp = rdev->pm.dpm.thermal.min_temp;
6966ea4e84dSJean Delvare 	else
6976ea4e84dSJean Delvare 		temp = rdev->pm.dpm.thermal.max_temp;
6986ea4e84dSJean Delvare 
6996ea4e84dSJean Delvare 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
7006ea4e84dSJean Delvare }
7016ea4e84dSJean Delvare 
70221a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
7036ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0);
7046ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1);
70599736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0);
70699736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0);
70799736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0);
70899736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0);
70999736703SOleg Chernovskiy 
71021a8122aSAlex Deucher 
71121a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
71221a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
7136ea4e84dSJean Delvare 	&sensor_dev_attr_temp1_crit.dev_attr.attr,
7146ea4e84dSJean Delvare 	&sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
71599736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1.dev_attr.attr,
71699736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_enable.dev_attr.attr,
71799736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_min.dev_attr.attr,
71899736703SOleg Chernovskiy 	&sensor_dev_attr_pwm1_max.dev_attr.attr,
71921a8122aSAlex Deucher 	NULL
72021a8122aSAlex Deucher };
72121a8122aSAlex Deucher 
7226ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj,
7236ea4e84dSJean Delvare 					struct attribute *attr, int index)
7246ea4e84dSJean Delvare {
725e3837b00SGeliang Tang 	struct device *dev = kobj_to_dev(kobj);
726e4158f1bSSergey Senozhatsky 	struct radeon_device *rdev = dev_get_drvdata(dev);
72799736703SOleg Chernovskiy 	umode_t effective_mode = attr->mode;
7286ea4e84dSJean Delvare 
7292a7d44f4SAlex Deucher 	/* Skip attributes if DPM is not enabled */
7306ea4e84dSJean Delvare 	if (rdev->pm.pm_method != PM_METHOD_DPM &&
7316ea4e84dSJean Delvare 	    (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
7322a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
7332a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
7342a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
7352a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
7362a7d44f4SAlex Deucher 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
7376ea4e84dSJean Delvare 		return 0;
7386ea4e84dSJean Delvare 
73999736703SOleg Chernovskiy 	/* Skip fan attributes if fan is not present */
74099736703SOleg Chernovskiy 	if (rdev->pm.no_fan &&
74199736703SOleg Chernovskiy 	    (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
74299736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
74399736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
74499736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
74599736703SOleg Chernovskiy 		return 0;
74699736703SOleg Chernovskiy 
74799736703SOleg Chernovskiy 	/* mask fan attributes if we have no bindings for this asic to expose */
74899736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.get_fan_speed_percent &&
74999736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
75099736703SOleg Chernovskiy 	    (!rdev->asic->dpm.fan_ctrl_get_mode &&
75199736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
75299736703SOleg Chernovskiy 		effective_mode &= ~S_IRUGO;
75399736703SOleg Chernovskiy 
75499736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.set_fan_speed_percent &&
75599736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
75699736703SOleg Chernovskiy 	    (!rdev->asic->dpm.fan_ctrl_set_mode &&
75799736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
75899736703SOleg Chernovskiy 		effective_mode &= ~S_IWUSR;
75999736703SOleg Chernovskiy 
76099736703SOleg Chernovskiy 	/* hide max/min values if we can't both query and manage the fan */
76199736703SOleg Chernovskiy 	if ((!rdev->asic->dpm.set_fan_speed_percent &&
76299736703SOleg Chernovskiy 	     !rdev->asic->dpm.get_fan_speed_percent) &&
76399736703SOleg Chernovskiy 	    (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
76499736703SOleg Chernovskiy 	     attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
76599736703SOleg Chernovskiy 		return 0;
76699736703SOleg Chernovskiy 
76799736703SOleg Chernovskiy 	return effective_mode;
7686ea4e84dSJean Delvare }
7696ea4e84dSJean Delvare 
77021a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
77121a8122aSAlex Deucher 	.attrs = hwmon_attributes,
7726ea4e84dSJean Delvare 	.is_visible = hwmon_attributes_visible,
77321a8122aSAlex Deucher };
77421a8122aSAlex Deucher 
775ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = {
776ec39f64bSGuenter Roeck 	&hwmon_attrgroup,
777ec39f64bSGuenter Roeck 	NULL
778ec39f64bSGuenter Roeck };
779ec39f64bSGuenter Roeck 
7800d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev)
78121a8122aSAlex Deucher {
7820d18abedSDan Carpenter 	int err = 0;
78321a8122aSAlex Deucher 
78421a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
78521a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
78621a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
78721a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
788457558edSAlex Deucher 	case THERMAL_TYPE_NI:
789e33df25fSAlex Deucher 	case THERMAL_TYPE_SUMO:
7901bd47d2eSAlex Deucher 	case THERMAL_TYPE_SI:
791286d9cc6SAlex Deucher 	case THERMAL_TYPE_CI:
792286d9cc6SAlex Deucher 	case THERMAL_TYPE_KV:
7936bd1c385SAlex Deucher 		if (rdev->asic->pm.get_temperature == NULL)
7945d7486c7SAlex Deucher 			return err;
795cb3e4e7cSAlex Deucher 		rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev,
796ec39f64bSGuenter Roeck 									   "radeon", rdev,
797ec39f64bSGuenter Roeck 									   hwmon_groups);
798cb3e4e7cSAlex Deucher 		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
799cb3e4e7cSAlex Deucher 			err = PTR_ERR(rdev->pm.int_hwmon_dev);
8000d18abedSDan Carpenter 			dev_err(rdev->dev,
8010d18abedSDan Carpenter 				"Unable to register hwmon device: %d\n", err);
8020d18abedSDan Carpenter 		}
80321a8122aSAlex Deucher 		break;
80421a8122aSAlex Deucher 	default:
80521a8122aSAlex Deucher 		break;
80621a8122aSAlex Deucher 	}
8070d18abedSDan Carpenter 
8080d18abedSDan Carpenter 	return err;
80921a8122aSAlex Deucher }
81021a8122aSAlex Deucher 
811cb3e4e7cSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev)
812cb3e4e7cSAlex Deucher {
813cb3e4e7cSAlex Deucher 	if (rdev->pm.int_hwmon_dev)
814cb3e4e7cSAlex Deucher 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
815cb3e4e7cSAlex Deucher }
816cb3e4e7cSAlex Deucher 
817da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work)
818da321c8aSAlex Deucher {
819da321c8aSAlex Deucher 	struct radeon_device *rdev =
820da321c8aSAlex Deucher 		container_of(work, struct radeon_device,
821da321c8aSAlex Deucher 			     pm.dpm.thermal.work);
822da321c8aSAlex Deucher 	/* switch to the thermal state */
823da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
824da321c8aSAlex Deucher 
825da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
826da321c8aSAlex Deucher 		return;
827da321c8aSAlex Deucher 
828da321c8aSAlex Deucher 	if (rdev->asic->pm.get_temperature) {
829da321c8aSAlex Deucher 		int temp = radeon_get_temperature(rdev);
830da321c8aSAlex Deucher 
831da321c8aSAlex Deucher 		if (temp < rdev->pm.dpm.thermal.min_temp)
832da321c8aSAlex Deucher 			/* switch back the user state */
833da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
834da321c8aSAlex Deucher 	} else {
835da321c8aSAlex Deucher 		if (rdev->pm.dpm.thermal.high_to_low)
836da321c8aSAlex Deucher 			/* switch back the user state */
837da321c8aSAlex Deucher 			dpm_state = rdev->pm.dpm.user_state;
838da321c8aSAlex Deucher 	}
83960320347SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
84060320347SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
84160320347SAlex Deucher 		rdev->pm.dpm.thermal_active = true;
84260320347SAlex Deucher 	else
84360320347SAlex Deucher 		rdev->pm.dpm.thermal_active = false;
84460320347SAlex Deucher 	rdev->pm.dpm.state = dpm_state;
84560320347SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
84660320347SAlex Deucher 
84760320347SAlex Deucher 	radeon_pm_compute_clocks(rdev);
848da321c8aSAlex Deucher }
849da321c8aSAlex Deucher 
8503899ca84SAlex Deucher static bool radeon_dpm_single_display(struct radeon_device *rdev)
851da321c8aSAlex Deucher {
85248783069SAlex Deucher 	bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ?
85348783069SAlex Deucher 		true : false;
85448783069SAlex Deucher 
85548783069SAlex Deucher 	/* check if the vblank period is too short to adjust the mclk */
85648783069SAlex Deucher 	if (single_display && rdev->asic->dpm.vblank_too_short) {
85748783069SAlex Deucher 		if (radeon_dpm_vblank_too_short(rdev))
85848783069SAlex Deucher 			single_display = false;
85948783069SAlex Deucher 	}
860da321c8aSAlex Deucher 
861951caa6aSAlex Deucher 	/* 120hz tends to be problematic even if they are under the
862951caa6aSAlex Deucher 	 * vblank limit.
863951caa6aSAlex Deucher 	 */
864951caa6aSAlex Deucher 	if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120))
865951caa6aSAlex Deucher 		single_display = false;
866951caa6aSAlex Deucher 
8673899ca84SAlex Deucher 	return single_display;
8683899ca84SAlex Deucher }
8693899ca84SAlex Deucher 
8703899ca84SAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev,
8713899ca84SAlex Deucher 						     enum radeon_pm_state_type dpm_state)
8723899ca84SAlex Deucher {
8733899ca84SAlex Deucher 	int i;
8743899ca84SAlex Deucher 	struct radeon_ps *ps;
8753899ca84SAlex Deucher 	u32 ui_class;
8763899ca84SAlex Deucher 	bool single_display = radeon_dpm_single_display(rdev);
8773899ca84SAlex Deucher 
878edcaa5b1SAlex Deucher 	/* certain older asics have a separare 3D performance state,
879edcaa5b1SAlex Deucher 	 * so try that first if the user selected performance
880edcaa5b1SAlex Deucher 	 */
881edcaa5b1SAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
882edcaa5b1SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
883da321c8aSAlex Deucher 	/* balanced states don't exist at the moment */
884da321c8aSAlex Deucher 	if (dpm_state == POWER_STATE_TYPE_BALANCED)
885*53bf277bSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
886da321c8aSAlex Deucher 
887edcaa5b1SAlex Deucher restart_search:
888da321c8aSAlex Deucher 	/* Pick the best power state based on current conditions */
889da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
890da321c8aSAlex Deucher 		ps = &rdev->pm.dpm.ps[i];
891da321c8aSAlex Deucher 		ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
892da321c8aSAlex Deucher 		switch (dpm_state) {
893da321c8aSAlex Deucher 		/* user states */
894da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BATTERY:
895da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
896da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
89748783069SAlex Deucher 					if (single_display)
898da321c8aSAlex Deucher 						return ps;
899da321c8aSAlex Deucher 				} else
900da321c8aSAlex Deucher 					return ps;
901da321c8aSAlex Deucher 			}
902da321c8aSAlex Deucher 			break;
903da321c8aSAlex Deucher 		case POWER_STATE_TYPE_BALANCED:
904da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
905da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
90648783069SAlex Deucher 					if (single_display)
907da321c8aSAlex Deucher 						return ps;
908da321c8aSAlex Deucher 				} else
909da321c8aSAlex Deucher 					return ps;
910da321c8aSAlex Deucher 			}
911da321c8aSAlex Deucher 			break;
912da321c8aSAlex Deucher 		case POWER_STATE_TYPE_PERFORMANCE:
913da321c8aSAlex Deucher 			if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
914da321c8aSAlex Deucher 				if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
91548783069SAlex Deucher 					if (single_display)
916da321c8aSAlex Deucher 						return ps;
917da321c8aSAlex Deucher 				} else
918da321c8aSAlex Deucher 					return ps;
919da321c8aSAlex Deucher 			}
920da321c8aSAlex Deucher 			break;
921da321c8aSAlex Deucher 		/* internal states */
922da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD:
923d4d3278cSAlex Deucher 			if (rdev->pm.dpm.uvd_ps)
924da321c8aSAlex Deucher 				return rdev->pm.dpm.uvd_ps;
925d4d3278cSAlex Deucher 			else
926d4d3278cSAlex Deucher 				break;
927da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_SD:
928da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
929da321c8aSAlex Deucher 				return ps;
930da321c8aSAlex Deucher 			break;
931da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD:
932da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
933da321c8aSAlex Deucher 				return ps;
934da321c8aSAlex Deucher 			break;
935da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
936da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
937da321c8aSAlex Deucher 				return ps;
938da321c8aSAlex Deucher 			break;
939da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
940da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
941da321c8aSAlex Deucher 				return ps;
942da321c8aSAlex Deucher 			break;
943da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_BOOT:
944da321c8aSAlex Deucher 			return rdev->pm.dpm.boot_ps;
945da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_THERMAL:
946da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
947da321c8aSAlex Deucher 				return ps;
948da321c8aSAlex Deucher 			break;
949da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ACPI:
950da321c8aSAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
951da321c8aSAlex Deucher 				return ps;
952da321c8aSAlex Deucher 			break;
953da321c8aSAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_ULV:
954da321c8aSAlex Deucher 			if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
955da321c8aSAlex Deucher 				return ps;
956da321c8aSAlex Deucher 			break;
957edcaa5b1SAlex Deucher 		case POWER_STATE_TYPE_INTERNAL_3DPERF:
958edcaa5b1SAlex Deucher 			if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
959edcaa5b1SAlex Deucher 				return ps;
960edcaa5b1SAlex Deucher 			break;
961da321c8aSAlex Deucher 		default:
962da321c8aSAlex Deucher 			break;
963da321c8aSAlex Deucher 		}
964da321c8aSAlex Deucher 	}
965da321c8aSAlex Deucher 	/* use a fallback state if we didn't match */
966da321c8aSAlex Deucher 	switch (dpm_state) {
967da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_SD:
968ce3537d5SAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
969ce3537d5SAlex Deucher 		goto restart_search;
970da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD:
971da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
972da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
973d4d3278cSAlex Deucher 		if (rdev->pm.dpm.uvd_ps) {
974da321c8aSAlex Deucher 			return rdev->pm.dpm.uvd_ps;
975d4d3278cSAlex Deucher 		} else {
976d4d3278cSAlex Deucher 			dpm_state = POWER_STATE_TYPE_PERFORMANCE;
977d4d3278cSAlex Deucher 			goto restart_search;
978d4d3278cSAlex Deucher 		}
979da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_THERMAL:
980da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
981da321c8aSAlex Deucher 		goto restart_search;
982da321c8aSAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_ACPI:
983da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_BATTERY;
984da321c8aSAlex Deucher 		goto restart_search;
985da321c8aSAlex Deucher 	case POWER_STATE_TYPE_BATTERY:
986edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_BALANCED:
987edcaa5b1SAlex Deucher 	case POWER_STATE_TYPE_INTERNAL_3DPERF:
988da321c8aSAlex Deucher 		dpm_state = POWER_STATE_TYPE_PERFORMANCE;
989da321c8aSAlex Deucher 		goto restart_search;
990da321c8aSAlex Deucher 	default:
991da321c8aSAlex Deucher 		break;
992da321c8aSAlex Deucher 	}
993da321c8aSAlex Deucher 
994da321c8aSAlex Deucher 	return NULL;
995da321c8aSAlex Deucher }
996da321c8aSAlex Deucher 
997da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev)
998da321c8aSAlex Deucher {
999da321c8aSAlex Deucher 	int i;
1000da321c8aSAlex Deucher 	struct radeon_ps *ps;
1001da321c8aSAlex Deucher 	enum radeon_pm_state_type dpm_state;
100284dd1928SAlex Deucher 	int ret;
10033899ca84SAlex Deucher 	bool single_display = radeon_dpm_single_display(rdev);
1004da321c8aSAlex Deucher 
1005da321c8aSAlex Deucher 	/* if dpm init failed */
1006da321c8aSAlex Deucher 	if (!rdev->pm.dpm_enabled)
1007da321c8aSAlex Deucher 		return;
1008da321c8aSAlex Deucher 
1009da321c8aSAlex Deucher 	if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) {
1010da321c8aSAlex Deucher 		/* add other state override checks here */
10118a227555SAlex Deucher 		if ((!rdev->pm.dpm.thermal_active) &&
10128a227555SAlex Deucher 		    (!rdev->pm.dpm.uvd_active))
1013da321c8aSAlex Deucher 			rdev->pm.dpm.state = rdev->pm.dpm.user_state;
1014da321c8aSAlex Deucher 	}
1015da321c8aSAlex Deucher 	dpm_state = rdev->pm.dpm.state;
1016da321c8aSAlex Deucher 
1017da321c8aSAlex Deucher 	ps = radeon_dpm_pick_power_state(rdev, dpm_state);
1018da321c8aSAlex Deucher 	if (ps)
101989c9bc56SAlex Deucher 		rdev->pm.dpm.requested_ps = ps;
1020da321c8aSAlex Deucher 	else
1021da321c8aSAlex Deucher 		return;
1022da321c8aSAlex Deucher 
1023d22b7e40SAlex Deucher 	/* no need to reprogram if nothing changed unless we are on BTC+ */
1024da321c8aSAlex Deucher 	if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) {
1025b62d628bSAlex Deucher 		/* vce just modifies an existing state so force a change */
1026b62d628bSAlex Deucher 		if (ps->vce_active != rdev->pm.dpm.vce_active)
1027b62d628bSAlex Deucher 			goto force;
10283899ca84SAlex Deucher 		/* user has made a display change (such as timing) */
10293899ca84SAlex Deucher 		if (rdev->pm.dpm.single_display != single_display)
10303899ca84SAlex Deucher 			goto force;
1031d22b7e40SAlex Deucher 		if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) {
1032d22b7e40SAlex Deucher 			/* for pre-BTC and APUs if the num crtcs changed but state is the same,
1033d22b7e40SAlex Deucher 			 * all we need to do is update the display configuration.
1034d22b7e40SAlex Deucher 			 */
1035da321c8aSAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) {
1036d22b7e40SAlex Deucher 				/* update display watermarks based on new power state */
1037da321c8aSAlex Deucher 				radeon_bandwidth_update(rdev);
1038da321c8aSAlex Deucher 				/* update displays */
1039da321c8aSAlex Deucher 				radeon_dpm_display_configuration_changed(rdev);
1040da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1041da321c8aSAlex Deucher 				rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1042da321c8aSAlex Deucher 			}
1043da321c8aSAlex Deucher 			return;
1044d22b7e40SAlex Deucher 		} else {
1045d22b7e40SAlex Deucher 			/* for BTC+ if the num crtcs hasn't changed and state is the same,
1046d22b7e40SAlex Deucher 			 * nothing to do, if the num crtcs is > 1 and state is the same,
1047d22b7e40SAlex Deucher 			 * update display configuration.
1048d22b7e40SAlex Deucher 			 */
1049d22b7e40SAlex Deucher 			if (rdev->pm.dpm.new_active_crtcs ==
1050d22b7e40SAlex Deucher 			    rdev->pm.dpm.current_active_crtcs) {
1051d22b7e40SAlex Deucher 				return;
1052d22b7e40SAlex Deucher 			} else {
1053d22b7e40SAlex Deucher 				if ((rdev->pm.dpm.current_active_crtc_count > 1) &&
1054d22b7e40SAlex Deucher 				    (rdev->pm.dpm.new_active_crtc_count > 1)) {
1055d22b7e40SAlex Deucher 					/* update display watermarks based on new power state */
1056d22b7e40SAlex Deucher 					radeon_bandwidth_update(rdev);
1057d22b7e40SAlex Deucher 					/* update displays */
1058d22b7e40SAlex Deucher 					radeon_dpm_display_configuration_changed(rdev);
1059d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
1060d22b7e40SAlex Deucher 					rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
1061d22b7e40SAlex Deucher 					return;
1062d22b7e40SAlex Deucher 				}
1063d22b7e40SAlex Deucher 			}
1064d22b7e40SAlex Deucher 		}
1065da321c8aSAlex Deucher 	}
1066da321c8aSAlex Deucher 
1067b62d628bSAlex Deucher force:
1068033a37dfSAlex Deucher 	if (radeon_dpm == 1) {
1069da321c8aSAlex Deucher 		printk("switching from power state:\n");
1070da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps);
1071da321c8aSAlex Deucher 		printk("switching to power state:\n");
1072da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps);
1073033a37dfSAlex Deucher 	}
1074b62d628bSAlex Deucher 
1075da321c8aSAlex Deucher 	down_write(&rdev->pm.mclk_lock);
1076da321c8aSAlex Deucher 	mutex_lock(&rdev->ring_lock);
1077da321c8aSAlex Deucher 
1078b62d628bSAlex Deucher 	/* update whether vce is active */
1079b62d628bSAlex Deucher 	ps->vce_active = rdev->pm.dpm.vce_active;
1080b62d628bSAlex Deucher 
108184dd1928SAlex Deucher 	ret = radeon_dpm_pre_set_power_state(rdev);
108284dd1928SAlex Deucher 	if (ret)
108384dd1928SAlex Deucher 		goto done;
108484dd1928SAlex Deucher 
1085da321c8aSAlex Deucher 	/* update display watermarks based on new power state */
1086da321c8aSAlex Deucher 	radeon_bandwidth_update(rdev);
1087d74e766eSAlex Deucher 	/* update displays */
1088d74e766eSAlex Deucher 	radeon_dpm_display_configuration_changed(rdev);
1089da321c8aSAlex Deucher 
1090da321c8aSAlex Deucher 	/* wait for the rings to drain */
1091da321c8aSAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1092da321c8aSAlex Deucher 		struct radeon_ring *ring = &rdev->ring[i];
1093da321c8aSAlex Deucher 		if (ring->ready)
109437615527SChristian König 			radeon_fence_wait_empty(rdev, i);
1095da321c8aSAlex Deucher 	}
1096da321c8aSAlex Deucher 
1097da321c8aSAlex Deucher 	/* program the new power state */
1098da321c8aSAlex Deucher 	radeon_dpm_set_power_state(rdev);
1099da321c8aSAlex Deucher 
1100da321c8aSAlex Deucher 	/* update current power state */
1101da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps;
1102da321c8aSAlex Deucher 
110384dd1928SAlex Deucher 	radeon_dpm_post_set_power_state(rdev);
110484dd1928SAlex Deucher 
11055e031d9fSAlex Deucher 	rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs;
11065e031d9fSAlex Deucher 	rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count;
11075e031d9fSAlex Deucher 	rdev->pm.dpm.single_display = single_display;
11085e031d9fSAlex Deucher 
11091cd8b21aSAlex Deucher 	if (rdev->asic->dpm.force_performance_level) {
111014ac88afSAlex Deucher 		if (rdev->pm.dpm.thermal_active) {
111114ac88afSAlex Deucher 			enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level;
111260320347SAlex Deucher 			/* force low perf level for thermal */
111360320347SAlex Deucher 			radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW);
111414ac88afSAlex Deucher 			/* save the user's level */
111514ac88afSAlex Deucher 			rdev->pm.dpm.forced_level = level;
111614ac88afSAlex Deucher 		} else {
111714ac88afSAlex Deucher 			/* otherwise, user selected level */
111814ac88afSAlex Deucher 			radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level);
111914ac88afSAlex Deucher 		}
112060320347SAlex Deucher 	}
112160320347SAlex Deucher 
112284dd1928SAlex Deucher done:
1123da321c8aSAlex Deucher 	mutex_unlock(&rdev->ring_lock);
1124da321c8aSAlex Deucher 	up_write(&rdev->pm.mclk_lock);
1125da321c8aSAlex Deucher }
1126da321c8aSAlex Deucher 
1127ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable)
1128ce3537d5SAlex Deucher {
1129ce3537d5SAlex Deucher 	enum radeon_pm_state_type dpm_state;
1130ce3537d5SAlex Deucher 
11319e9d9762SAlex Deucher 	if (rdev->asic->dpm.powergate_uvd) {
11329e9d9762SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
11338158eb9eSChristian König 		/* don't powergate anything if we
11348158eb9eSChristian König 		   have active but pause streams */
11358158eb9eSChristian König 		enable |= rdev->pm.dpm.sd > 0;
11368158eb9eSChristian König 		enable |= rdev->pm.dpm.hd > 0;
11379e9d9762SAlex Deucher 		/* enable/disable UVD */
11389e9d9762SAlex Deucher 		radeon_dpm_powergate_uvd(rdev, !enable);
11399e9d9762SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
11409e9d9762SAlex Deucher 	} else {
1141ce3537d5SAlex Deucher 		if (enable) {
1142ce3537d5SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1143ce3537d5SAlex Deucher 			rdev->pm.dpm.uvd_active = true;
11440690a229SAlex Deucher 			/* disable this for now */
11450690a229SAlex Deucher #if 0
1146ce3537d5SAlex Deucher 			if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0))
1147ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD;
1148ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0))
1149ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1150ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1))
1151ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1152ce3537d5SAlex Deucher 			else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2))
1153ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2;
1154ce3537d5SAlex Deucher 			else
11550690a229SAlex Deucher #endif
1156ce3537d5SAlex Deucher 				dpm_state = POWER_STATE_TYPE_INTERNAL_UVD;
1157ce3537d5SAlex Deucher 			rdev->pm.dpm.state = dpm_state;
1158ce3537d5SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
1159ce3537d5SAlex Deucher 		} else {
1160ce3537d5SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1161ce3537d5SAlex Deucher 			rdev->pm.dpm.uvd_active = false;
1162ce3537d5SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
1163ce3537d5SAlex Deucher 		}
1164ce3537d5SAlex Deucher 
1165ce3537d5SAlex Deucher 		radeon_pm_compute_clocks(rdev);
1166ce3537d5SAlex Deucher 	}
11679e9d9762SAlex Deucher }
1168ce3537d5SAlex Deucher 
116903afe6f6SAlex Deucher void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable)
117003afe6f6SAlex Deucher {
117103afe6f6SAlex Deucher 	if (enable) {
117203afe6f6SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
117303afe6f6SAlex Deucher 		rdev->pm.dpm.vce_active = true;
117403afe6f6SAlex Deucher 		/* XXX select vce level based on ring/task */
117503afe6f6SAlex Deucher 		rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL;
117603afe6f6SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
117703afe6f6SAlex Deucher 	} else {
117803afe6f6SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
117903afe6f6SAlex Deucher 		rdev->pm.dpm.vce_active = false;
118003afe6f6SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
118103afe6f6SAlex Deucher 	}
118203afe6f6SAlex Deucher 
118303afe6f6SAlex Deucher 	radeon_pm_compute_clocks(rdev);
118403afe6f6SAlex Deucher }
118503afe6f6SAlex Deucher 
1186da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev)
1187ce8f5370SAlex Deucher {
1188ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
11893f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
11903f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
11913f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
11923f53eb6fSRafael J. Wysocki 	}
1193ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
119432c87fcaSTejun Heo 
119532c87fcaSTejun Heo 	cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
1196ce8f5370SAlex Deucher }
1197ce8f5370SAlex Deucher 
1198da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev)
1199da321c8aSAlex Deucher {
1200da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1201da321c8aSAlex Deucher 	/* disable dpm */
1202da321c8aSAlex Deucher 	radeon_dpm_disable(rdev);
1203da321c8aSAlex Deucher 	/* reset the power state */
1204da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1205da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = false;
1206da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1207da321c8aSAlex Deucher }
1208da321c8aSAlex Deucher 
1209da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
1210da321c8aSAlex Deucher {
1211da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1212da321c8aSAlex Deucher 		radeon_pm_suspend_dpm(rdev);
1213da321c8aSAlex Deucher 	else
1214da321c8aSAlex Deucher 		radeon_pm_suspend_old(rdev);
1215da321c8aSAlex Deucher }
1216da321c8aSAlex Deucher 
1217da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev)
1218ce8f5370SAlex Deucher {
1219ed18a360SAlex Deucher 	/* set up the default clocks if the MC ucode is loaded */
12202e3b3b10SAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
122136099186SAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
12222e3b3b10SAlex Deucher 	    rdev->mc_fw) {
1223ed18a360SAlex Deucher 		if (rdev->pm.default_vddc)
12248a83ec5eSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
12258a83ec5eSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
12262feea49aSAlex Deucher 		if (rdev->pm.default_vddci)
12272feea49aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
12282feea49aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1229ed18a360SAlex Deucher 		if (rdev->pm.default_sclk)
1230ed18a360SAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1231ed18a360SAlex Deucher 		if (rdev->pm.default_mclk)
1232ed18a360SAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1233ed18a360SAlex Deucher 	}
1234f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
1235f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1236f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
1237f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
12389ace9f7bSAlex Deucher 	rdev->pm.current_sclk = rdev->pm.default_sclk;
12399ace9f7bSAlex Deucher 	rdev->pm.current_mclk = rdev->pm.default_mclk;
124037016951SMichel Dänzer 	if (rdev->pm.power_state) {
12414d60173fSAlex Deucher 		rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
12422feea49aSAlex Deucher 		rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci;
124337016951SMichel Dänzer 	}
12443f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
12453f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
12463f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
124732c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
12483f53eb6fSRafael J. Wysocki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
12493f53eb6fSRafael J. Wysocki 	}
1250f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1251ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
1252d0d6cb81SRafał Miłecki }
1253d0d6cb81SRafał Miłecki 
1254da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev)
12557433874eSRafał Miłecki {
125626481fb1SDave Airlie 	int ret;
12570d18abedSDan Carpenter 
1258da321c8aSAlex Deucher 	/* asic init will reset to the boot state */
1259da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1260da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1261da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1262da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1263da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1264e14cd2bbSAlex Deucher 	if (ret)
1265e14cd2bbSAlex Deucher 		goto dpm_resume_fail;
1266e14cd2bbSAlex Deucher 	rdev->pm.dpm_enabled = true;
1267e14cd2bbSAlex Deucher 	return;
1268e14cd2bbSAlex Deucher 
1269e14cd2bbSAlex Deucher dpm_resume_fail:
1270da321c8aSAlex Deucher 	DRM_ERROR("radeon: dpm resume failed\n");
1271da321c8aSAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
127236099186SAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
1273da321c8aSAlex Deucher 	    rdev->mc_fw) {
1274da321c8aSAlex Deucher 		if (rdev->pm.default_vddc)
1275da321c8aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1276da321c8aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1277da321c8aSAlex Deucher 		if (rdev->pm.default_vddci)
1278da321c8aSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1279da321c8aSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1280da321c8aSAlex Deucher 		if (rdev->pm.default_sclk)
1281da321c8aSAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1282da321c8aSAlex Deucher 		if (rdev->pm.default_mclk)
1283da321c8aSAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1284da321c8aSAlex Deucher 	}
1285da321c8aSAlex Deucher }
1286da321c8aSAlex Deucher 
1287da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
1288da321c8aSAlex Deucher {
1289da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1290da321c8aSAlex Deucher 		radeon_pm_resume_dpm(rdev);
1291da321c8aSAlex Deucher 	else
1292da321c8aSAlex Deucher 		radeon_pm_resume_old(rdev);
1293da321c8aSAlex Deucher }
1294da321c8aSAlex Deucher 
1295da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev)
1296da321c8aSAlex Deucher {
1297da321c8aSAlex Deucher 	int ret;
1298da321c8aSAlex Deucher 
1299f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
1300ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1301ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1302ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
1303ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
13049ace9f7bSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
13059ace9f7bSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1306f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1307f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
130821a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1309c913e23aSRafał Miłecki 
131056278a8eSAlex Deucher 	if (rdev->bios) {
131156278a8eSAlex Deucher 		if (rdev->is_atom_bios)
131256278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
131356278a8eSAlex Deucher 		else
131456278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
1315f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
1316ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
1317ed18a360SAlex Deucher 		/* set up the default clocks if the MC ucode is loaded */
13182e3b3b10SAlex Deucher 		if ((rdev->family >= CHIP_BARTS) &&
131936099186SAlex Deucher 		    (rdev->family <= CHIP_CAYMAN) &&
13202e3b3b10SAlex Deucher 		    rdev->mc_fw) {
1321ed18a360SAlex Deucher 			if (rdev->pm.default_vddc)
13228a83ec5eSAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
13238a83ec5eSAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDC);
13244639dd21SAlex Deucher 			if (rdev->pm.default_vddci)
13254639dd21SAlex Deucher 				radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
13264639dd21SAlex Deucher 							SET_VOLTAGE_TYPE_ASIC_VDDCI);
1327ed18a360SAlex Deucher 			if (rdev->pm.default_sclk)
1328ed18a360SAlex Deucher 				radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1329ed18a360SAlex Deucher 			if (rdev->pm.default_mclk)
1330ed18a360SAlex Deucher 				radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1331ed18a360SAlex Deucher 		}
133256278a8eSAlex Deucher 	}
133356278a8eSAlex Deucher 
133421a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
13350d18abedSDan Carpenter 	ret = radeon_hwmon_init(rdev);
13360d18abedSDan Carpenter 	if (ret)
13370d18abedSDan Carpenter 		return ret;
133832c87fcaSTejun Heo 
133932c87fcaSTejun Heo 	INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
134032c87fcaSTejun Heo 
1341ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
13427433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
1343c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
13447433874eSRafał Miłecki 		}
13457433874eSRafał Miłecki 
1346c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
1347ce8f5370SAlex Deucher 	}
1348c913e23aSRafał Miłecki 
13497433874eSRafał Miłecki 	return 0;
13507433874eSRafał Miłecki }
13517433874eSRafał Miłecki 
1352da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev)
1353da321c8aSAlex Deucher {
1354da321c8aSAlex Deucher 	int i;
1355da321c8aSAlex Deucher 
1356da321c8aSAlex Deucher 	for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
1357da321c8aSAlex Deucher 		printk("== power state %d ==\n", i);
1358da321c8aSAlex Deucher 		radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]);
1359da321c8aSAlex Deucher 	}
1360da321c8aSAlex Deucher }
1361da321c8aSAlex Deucher 
1362da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev)
1363da321c8aSAlex Deucher {
1364da321c8aSAlex Deucher 	int ret;
1365da321c8aSAlex Deucher 
13661cd8b21aSAlex Deucher 	/* default to balanced state */
1367edcaa5b1SAlex Deucher 	rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
1368edcaa5b1SAlex Deucher 	rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
13691cd8b21aSAlex Deucher 	rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO;
1370da321c8aSAlex Deucher 	rdev->pm.default_sclk = rdev->clock.default_sclk;
1371da321c8aSAlex Deucher 	rdev->pm.default_mclk = rdev->clock.default_mclk;
1372da321c8aSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
1373da321c8aSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
1374da321c8aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
1375da321c8aSAlex Deucher 
1376da321c8aSAlex Deucher 	if (rdev->bios && rdev->is_atom_bios)
1377da321c8aSAlex Deucher 		radeon_atombios_get_power_modes(rdev);
1378da321c8aSAlex Deucher 	else
1379da321c8aSAlex Deucher 		return -EINVAL;
1380da321c8aSAlex Deucher 
1381da321c8aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
1382da321c8aSAlex Deucher 	ret = radeon_hwmon_init(rdev);
1383da321c8aSAlex Deucher 	if (ret)
1384da321c8aSAlex Deucher 		return ret;
1385da321c8aSAlex Deucher 
1386da321c8aSAlex Deucher 	INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler);
1387da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1388da321c8aSAlex Deucher 	radeon_dpm_init(rdev);
1389da321c8aSAlex Deucher 	rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps;
1390033a37dfSAlex Deucher 	if (radeon_dpm == 1)
1391da321c8aSAlex Deucher 		radeon_dpm_print_power_states(rdev);
1392da321c8aSAlex Deucher 	radeon_dpm_setup_asic(rdev);
1393da321c8aSAlex Deucher 	ret = radeon_dpm_enable(rdev);
1394da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
1395e14cd2bbSAlex Deucher 	if (ret)
1396e14cd2bbSAlex Deucher 		goto dpm_failed;
1397da321c8aSAlex Deucher 	rdev->pm.dpm_enabled = true;
1398da321c8aSAlex Deucher 
13991316b792SAlex Deucher 	if (radeon_debugfs_pm_init(rdev)) {
14001316b792SAlex Deucher 		DRM_ERROR("Failed to register debugfs file for dpm!\n");
14011316b792SAlex Deucher 	}
14021316b792SAlex Deucher 
1403da321c8aSAlex Deucher 	DRM_INFO("radeon: dpm initialized\n");
1404da321c8aSAlex Deucher 
1405da321c8aSAlex Deucher 	return 0;
1406e14cd2bbSAlex Deucher 
1407e14cd2bbSAlex Deucher dpm_failed:
1408e14cd2bbSAlex Deucher 	rdev->pm.dpm_enabled = false;
1409e14cd2bbSAlex Deucher 	if ((rdev->family >= CHIP_BARTS) &&
1410e14cd2bbSAlex Deucher 	    (rdev->family <= CHIP_CAYMAN) &&
1411e14cd2bbSAlex Deucher 	    rdev->mc_fw) {
1412e14cd2bbSAlex Deucher 		if (rdev->pm.default_vddc)
1413e14cd2bbSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddc,
1414e14cd2bbSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDC);
1415e14cd2bbSAlex Deucher 		if (rdev->pm.default_vddci)
1416e14cd2bbSAlex Deucher 			radeon_atom_set_voltage(rdev, rdev->pm.default_vddci,
1417e14cd2bbSAlex Deucher 						SET_VOLTAGE_TYPE_ASIC_VDDCI);
1418e14cd2bbSAlex Deucher 		if (rdev->pm.default_sclk)
1419e14cd2bbSAlex Deucher 			radeon_set_engine_clock(rdev, rdev->pm.default_sclk);
1420e14cd2bbSAlex Deucher 		if (rdev->pm.default_mclk)
1421e14cd2bbSAlex Deucher 			radeon_set_memory_clock(rdev, rdev->pm.default_mclk);
1422e14cd2bbSAlex Deucher 	}
1423e14cd2bbSAlex Deucher 	DRM_ERROR("radeon: dpm initialization failed\n");
1424e14cd2bbSAlex Deucher 	return ret;
1425da321c8aSAlex Deucher }
1426da321c8aSAlex Deucher 
14274369a69eSAlex Deucher struct radeon_dpm_quirk {
14284369a69eSAlex Deucher 	u32 chip_vendor;
14294369a69eSAlex Deucher 	u32 chip_device;
14304369a69eSAlex Deucher 	u32 subsys_vendor;
14314369a69eSAlex Deucher 	u32 subsys_device;
14324369a69eSAlex Deucher };
14334369a69eSAlex Deucher 
14344369a69eSAlex Deucher /* cards with dpm stability problems */
14354369a69eSAlex Deucher static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = {
14364369a69eSAlex Deucher 	/* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */
14374369a69eSAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 },
14384369a69eSAlex Deucher 	/* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */
14394369a69eSAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 },
14404369a69eSAlex Deucher 	{ 0, 0, 0, 0 },
14414369a69eSAlex Deucher };
14424369a69eSAlex Deucher 
1443da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev)
1444da321c8aSAlex Deucher {
14454369a69eSAlex Deucher 	struct radeon_dpm_quirk *p = radeon_dpm_quirk_list;
14464369a69eSAlex Deucher 	bool disable_dpm = false;
14474369a69eSAlex Deucher 
14484369a69eSAlex Deucher 	/* Apply dpm quirks */
14494369a69eSAlex Deucher 	while (p && p->chip_device != 0) {
14504369a69eSAlex Deucher 		if (rdev->pdev->vendor == p->chip_vendor &&
14514369a69eSAlex Deucher 		    rdev->pdev->device == p->chip_device &&
14524369a69eSAlex Deucher 		    rdev->pdev->subsystem_vendor == p->subsys_vendor &&
14534369a69eSAlex Deucher 		    rdev->pdev->subsystem_device == p->subsys_device) {
14544369a69eSAlex Deucher 			disable_dpm = true;
14554369a69eSAlex Deucher 			break;
14564369a69eSAlex Deucher 		}
14574369a69eSAlex Deucher 		++p;
14584369a69eSAlex Deucher 	}
14594369a69eSAlex Deucher 
1460da321c8aSAlex Deucher 	/* enable dpm on rv6xx+ */
1461da321c8aSAlex Deucher 	switch (rdev->family) {
14624a6369e9SAlex Deucher 	case CHIP_RV610:
14634a6369e9SAlex Deucher 	case CHIP_RV630:
14644a6369e9SAlex Deucher 	case CHIP_RV620:
14654a6369e9SAlex Deucher 	case CHIP_RV635:
14664a6369e9SAlex Deucher 	case CHIP_RV670:
14679d67006eSAlex Deucher 	case CHIP_RS780:
14689d67006eSAlex Deucher 	case CHIP_RS880:
146976e6dcecSAlex Deucher 	case CHIP_RV770:
14708a53fa23SAlex Deucher 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
1471761bfb99SAlex Deucher 		if (!rdev->rlc_fw)
1472761bfb99SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
14738a53fa23SAlex Deucher 		else if ((rdev->family >= CHIP_RV770) &&
14748a53fa23SAlex Deucher 			 (!(rdev->flags & RADEON_IS_IGP)) &&
14758a53fa23SAlex Deucher 			 (!rdev->smc_fw))
14768a53fa23SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
1477761bfb99SAlex Deucher 		else if (radeon_dpm == 1)
14789d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
14799d67006eSAlex Deucher 		else
14809d67006eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
14819d67006eSAlex Deucher 		break;
1482ab70b1ddSAlex Deucher 	case CHIP_RV730:
1483ab70b1ddSAlex Deucher 	case CHIP_RV710:
1484ab70b1ddSAlex Deucher 	case CHIP_RV740:
148559f7a2f2SAlex Deucher 	case CHIP_CEDAR:
148659f7a2f2SAlex Deucher 	case CHIP_REDWOOD:
148759f7a2f2SAlex Deucher 	case CHIP_JUNIPER:
148859f7a2f2SAlex Deucher 	case CHIP_CYPRESS:
148959f7a2f2SAlex Deucher 	case CHIP_HEMLOCK:
14905a16f761SAlex Deucher 	case CHIP_PALM:
14915a16f761SAlex Deucher 	case CHIP_SUMO:
14925a16f761SAlex Deucher 	case CHIP_SUMO2:
1493c08abf11SAlex Deucher 	case CHIP_BARTS:
1494c08abf11SAlex Deucher 	case CHIP_TURKS:
1495c08abf11SAlex Deucher 	case CHIP_CAICOS:
14968f500af4SAlex Deucher 	case CHIP_CAYMAN:
14973a118989SAlex Deucher 	case CHIP_ARUBA:
149868bc7785SAlex Deucher 	case CHIP_TAHITI:
149968bc7785SAlex Deucher 	case CHIP_PITCAIRN:
150068bc7785SAlex Deucher 	case CHIP_VERDE:
150168bc7785SAlex Deucher 	case CHIP_OLAND:
150268bc7785SAlex Deucher 	case CHIP_HAINAN:
15034f22dde3SAlex Deucher 	case CHIP_BONAIRE:
1504e308b1d3SAlex Deucher 	case CHIP_KABINI:
1505e308b1d3SAlex Deucher 	case CHIP_KAVERI:
15064f22dde3SAlex Deucher 	case CHIP_HAWAII:
15077d032a4bSSamuel Li 	case CHIP_MULLINS:
15085a16f761SAlex Deucher 		/* DPM requires the RLC, RV770+ dGPU requires SMC */
15095a16f761SAlex Deucher 		if (!rdev->rlc_fw)
15105a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15115a16f761SAlex Deucher 		else if ((rdev->family >= CHIP_RV770) &&
15125a16f761SAlex Deucher 			 (!(rdev->flags & RADEON_IS_IGP)) &&
15135a16f761SAlex Deucher 			 (!rdev->smc_fw))
15145a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15154369a69eSAlex Deucher 		else if (disable_dpm && (radeon_dpm == -1))
15164369a69eSAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15175a16f761SAlex Deucher 		else if (radeon_dpm == 0)
15185a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_PROFILE;
15195a16f761SAlex Deucher 		else
15205a16f761SAlex Deucher 			rdev->pm.pm_method = PM_METHOD_DPM;
15215a16f761SAlex Deucher 		break;
1522da321c8aSAlex Deucher 	default:
1523da321c8aSAlex Deucher 		/* default to profile method */
1524da321c8aSAlex Deucher 		rdev->pm.pm_method = PM_METHOD_PROFILE;
1525da321c8aSAlex Deucher 		break;
1526da321c8aSAlex Deucher 	}
1527da321c8aSAlex Deucher 
1528da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1529da321c8aSAlex Deucher 		return radeon_pm_init_dpm(rdev);
1530da321c8aSAlex Deucher 	else
1531da321c8aSAlex Deucher 		return radeon_pm_init_old(rdev);
1532da321c8aSAlex Deucher }
1533da321c8aSAlex Deucher 
1534914a8987SAlex Deucher int radeon_pm_late_init(struct radeon_device *rdev)
1535914a8987SAlex Deucher {
1536914a8987SAlex Deucher 	int ret = 0;
1537914a8987SAlex Deucher 
1538914a8987SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM) {
153951a4726bSAlex Deucher 		if (rdev->pm.dpm_enabled) {
154049abb266SAlex Deucher 			if (!rdev->pm.sysfs_initialized) {
154151a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state);
154251a4726bSAlex Deucher 				if (ret)
154351a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for dpm state\n");
154451a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
154551a4726bSAlex Deucher 				if (ret)
154651a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for dpm state\n");
154751a4726bSAlex Deucher 				/* XXX: these are noops for dpm but are here for backwards compat */
154851a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_profile);
154951a4726bSAlex Deucher 				if (ret)
155051a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for power profile\n");
155151a4726bSAlex Deucher 				ret = device_create_file(rdev->dev, &dev_attr_power_method);
155251a4726bSAlex Deucher 				if (ret)
155351a4726bSAlex Deucher 					DRM_ERROR("failed to create device file for power method\n");
155449abb266SAlex Deucher 				rdev->pm.sysfs_initialized = true;
155549abb266SAlex Deucher 			}
155651a4726bSAlex Deucher 
1557914a8987SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
1558914a8987SAlex Deucher 			ret = radeon_dpm_late_enable(rdev);
1559914a8987SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
156051a4726bSAlex Deucher 			if (ret) {
156151a4726bSAlex Deucher 				rdev->pm.dpm_enabled = false;
156251a4726bSAlex Deucher 				DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
156351a4726bSAlex Deucher 			} else {
156451a4726bSAlex Deucher 				/* set the dpm state for PX since there won't be
156551a4726bSAlex Deucher 				 * a modeset to call this.
156651a4726bSAlex Deucher 				 */
156751a4726bSAlex Deucher 				radeon_pm_compute_clocks(rdev);
156851a4726bSAlex Deucher 			}
156951a4726bSAlex Deucher 		}
157051a4726bSAlex Deucher 	} else {
157149abb266SAlex Deucher 		if ((rdev->pm.num_power_states > 1) &&
157249abb266SAlex Deucher 		    (!rdev->pm.sysfs_initialized)) {
157351a4726bSAlex Deucher 			/* where's the best place to put these? */
157451a4726bSAlex Deucher 			ret = device_create_file(rdev->dev, &dev_attr_power_profile);
157551a4726bSAlex Deucher 			if (ret)
157651a4726bSAlex Deucher 				DRM_ERROR("failed to create device file for power profile\n");
157751a4726bSAlex Deucher 			ret = device_create_file(rdev->dev, &dev_attr_power_method);
157851a4726bSAlex Deucher 			if (ret)
157951a4726bSAlex Deucher 				DRM_ERROR("failed to create device file for power method\n");
158049abb266SAlex Deucher 			if (!ret)
158149abb266SAlex Deucher 				rdev->pm.sysfs_initialized = true;
158251a4726bSAlex Deucher 		}
1583914a8987SAlex Deucher 	}
1584914a8987SAlex Deucher 	return ret;
1585914a8987SAlex Deucher }
1586914a8987SAlex Deucher 
1587da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev)
158829fb52caSAlex Deucher {
1589ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1590a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1591ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1592ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
1593ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
1594ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1595ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1596ce8f5370SAlex Deucher 			/* reset default clocks */
1597ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
1598ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1599ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
160058e21dffSAlex Deucher 		}
1601ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
160232c87fcaSTejun Heo 
160332c87fcaSTejun Heo 		cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
160458e21dffSAlex Deucher 
1605ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1606ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1607ce8f5370SAlex Deucher 	}
1608a424816fSAlex Deucher 
1609cb3e4e7cSAlex Deucher 	radeon_hwmon_fini(rdev);
16100975b162SAlex Deucher 	kfree(rdev->pm.power_state);
161129fb52caSAlex Deucher }
161229fb52caSAlex Deucher 
1613da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev)
1614da321c8aSAlex Deucher {
1615da321c8aSAlex Deucher 	if (rdev->pm.num_power_states > 1) {
1616da321c8aSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
1617da321c8aSAlex Deucher 		radeon_dpm_disable(rdev);
1618da321c8aSAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
1619da321c8aSAlex Deucher 
1620da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_state);
162170d01a5eSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level);
1622da321c8aSAlex Deucher 		/* XXX backwards compat */
1623da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
1624da321c8aSAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
1625da321c8aSAlex Deucher 	}
1626da321c8aSAlex Deucher 	radeon_dpm_fini(rdev);
1627da321c8aSAlex Deucher 
1628cb3e4e7cSAlex Deucher 	radeon_hwmon_fini(rdev);
1629da321c8aSAlex Deucher 	kfree(rdev->pm.power_state);
1630da321c8aSAlex Deucher }
1631da321c8aSAlex Deucher 
1632da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
1633da321c8aSAlex Deucher {
1634da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1635da321c8aSAlex Deucher 		radeon_pm_fini_dpm(rdev);
1636da321c8aSAlex Deucher 	else
1637da321c8aSAlex Deucher 		radeon_pm_fini_old(rdev);
1638da321c8aSAlex Deucher }
1639da321c8aSAlex Deucher 
1640da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev)
1641c913e23aSRafał Miłecki {
1642c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
1643a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
1644c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
1645c913e23aSRafał Miłecki 
1646ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
1647ce8f5370SAlex Deucher 		return;
1648ce8f5370SAlex Deucher 
1649c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1650c913e23aSRafał Miłecki 
1651c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
1652a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
16533ed9a335SAlex Deucher 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1654a48b9b4eSAlex Deucher 		list_for_each_entry(crtc,
1655a48b9b4eSAlex Deucher 				    &ddev->mode_config.crtc_list, head) {
1656a48b9b4eSAlex Deucher 			radeon_crtc = to_radeon_crtc(crtc);
1657a48b9b4eSAlex Deucher 			if (radeon_crtc->enabled) {
1658c913e23aSRafał Miłecki 				rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
1659a48b9b4eSAlex Deucher 				rdev->pm.active_crtc_count++;
1660c913e23aSRafał Miłecki 			}
1661c913e23aSRafał Miłecki 		}
16623ed9a335SAlex Deucher 	}
1663c913e23aSRafał Miłecki 
1664ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
1665ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
1666ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
1667ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
1668ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
1669a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
1670ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1671ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1672c913e23aSRafał Miłecki 
1673ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
1674ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
1675ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1676ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1677c913e23aSRafał Miłecki 
1678d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
1679c913e23aSRafał Miłecki 				}
1680a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
1681c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
1682c913e23aSRafał Miłecki 
1683ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
1684ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
1685ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
1686ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1687ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1688c913e23aSRafał Miłecki 
168932c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1690c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1691ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
1692ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
169332c87fcaSTejun Heo 					schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1694c913e23aSRafał Miłecki 							      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1695d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
1696c913e23aSRafał Miłecki 				}
1697a48b9b4eSAlex Deucher 			} else { /* count == 0 */
1698ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
1699ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
1700c913e23aSRafał Miłecki 
1701ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
1702ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
1703ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
1704ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
1705ce8f5370SAlex Deucher 				}
1706ce8f5370SAlex Deucher 			}
170773a6d3fcSRafał Miłecki 		}
1708c913e23aSRafał Miłecki 	}
1709c913e23aSRafał Miłecki 
1710c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
1711c913e23aSRafał Miłecki }
1712c913e23aSRafał Miłecki 
1713da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev)
1714da321c8aSAlex Deucher {
1715da321c8aSAlex Deucher 	struct drm_device *ddev = rdev->ddev;
1716da321c8aSAlex Deucher 	struct drm_crtc *crtc;
1717da321c8aSAlex Deucher 	struct radeon_crtc *radeon_crtc;
1718da321c8aSAlex Deucher 
17196c7bcceaSAlex Deucher 	if (!rdev->pm.dpm_enabled)
17206c7bcceaSAlex Deucher 		return;
17216c7bcceaSAlex Deucher 
1722da321c8aSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
1723da321c8aSAlex Deucher 
17245ca302f7SAlex Deucher 	/* update active crtc counts */
1725da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtcs = 0;
1726da321c8aSAlex Deucher 	rdev->pm.dpm.new_active_crtc_count = 0;
17273ed9a335SAlex Deucher 	if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) {
1728da321c8aSAlex Deucher 		list_for_each_entry(crtc,
1729da321c8aSAlex Deucher 				    &ddev->mode_config.crtc_list, head) {
1730da321c8aSAlex Deucher 			radeon_crtc = to_radeon_crtc(crtc);
1731da321c8aSAlex Deucher 			if (crtc->enabled) {
1732da321c8aSAlex Deucher 				rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id);
1733da321c8aSAlex Deucher 				rdev->pm.dpm.new_active_crtc_count++;
1734da321c8aSAlex Deucher 			}
1735da321c8aSAlex Deucher 		}
17363ed9a335SAlex Deucher 	}
1737da321c8aSAlex Deucher 
17385ca302f7SAlex Deucher 	/* update battery/ac status */
17395ca302f7SAlex Deucher 	if (power_supply_is_system_supplied() > 0)
17405ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = true;
17415ca302f7SAlex Deucher 	else
17425ca302f7SAlex Deucher 		rdev->pm.dpm.ac_power = false;
17435ca302f7SAlex Deucher 
1744da321c8aSAlex Deucher 	radeon_dpm_change_power_state_locked(rdev);
1745da321c8aSAlex Deucher 
1746da321c8aSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
17478a227555SAlex Deucher 
1748da321c8aSAlex Deucher }
1749da321c8aSAlex Deucher 
1750da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev)
1751da321c8aSAlex Deucher {
1752da321c8aSAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_DPM)
1753da321c8aSAlex Deucher 		radeon_pm_compute_clocks_dpm(rdev);
1754da321c8aSAlex Deucher 	else
1755da321c8aSAlex Deucher 		radeon_pm_compute_clocks_old(rdev);
1756da321c8aSAlex Deucher }
1757da321c8aSAlex Deucher 
1758ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
1759f735261bSDave Airlie {
176075fa0b08SMario Kleiner 	int  crtc, vpos, hpos, vbl_status;
1761f735261bSDave Airlie 	bool in_vbl = true;
1762f735261bSDave Airlie 
176375fa0b08SMario Kleiner 	/* Iterate over all active crtc's. All crtc's must be in vblank,
176475fa0b08SMario Kleiner 	 * otherwise return in_vbl == false.
176575fa0b08SMario Kleiner 	 */
176675fa0b08SMario Kleiner 	for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) {
176775fa0b08SMario Kleiner 		if (rdev->pm.active_crtcs & (1 << crtc)) {
17685b5561b3SMario Kleiner 			vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev,
17695b5561b3SMario Kleiner 								crtc,
17705b5561b3SMario Kleiner 								USE_REAL_VBLANKSTART,
17713bb403bfSVille Syrjälä 								&vpos, &hpos, NULL, NULL,
17723bb403bfSVille Syrjälä 								&rdev->mode_info.crtcs[crtc]->base.hwmode);
1773f5a80209SMario Kleiner 			if ((vbl_status & DRM_SCANOUTPOS_VALID) &&
17743d3cbd84SDaniel Vetter 			    !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK))
1775f735261bSDave Airlie 				in_vbl = false;
1776f735261bSDave Airlie 		}
1777f735261bSDave Airlie 	}
1778f81f2024SMatthew Garrett 
1779f81f2024SMatthew Garrett 	return in_vbl;
1780f81f2024SMatthew Garrett }
1781f81f2024SMatthew Garrett 
1782ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
1783f81f2024SMatthew Garrett {
1784f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
1785f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
1786f81f2024SMatthew Garrett 
1787f735261bSDave Airlie 	if (in_vbl == false)
1788d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
1789bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
1790f735261bSDave Airlie 	return in_vbl;
1791f735261bSDave Airlie }
1792c913e23aSRafał Miłecki 
1793ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
1794c913e23aSRafał Miłecki {
1795c913e23aSRafał Miłecki 	struct radeon_device *rdev;
1796d9932a32SMatthew Garrett 	int resched;
1797c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
1798ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
1799c913e23aSRafał Miłecki 
1800d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1801c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
1802ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
1803c913e23aSRafał Miłecki 		int not_processed = 0;
18047465280cSAlex Deucher 		int i;
1805c913e23aSRafał Miłecki 
18067465280cSAlex Deucher 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
18070ec0612aSAlex Deucher 			struct radeon_ring *ring = &rdev->ring[i];
18080ec0612aSAlex Deucher 
18090ec0612aSAlex Deucher 			if (ring->ready) {
181047492a23SChristian König 				not_processed += radeon_fence_count_emitted(rdev, i);
18117465280cSAlex Deucher 				if (not_processed >= 3)
18127465280cSAlex Deucher 					break;
18137465280cSAlex Deucher 			}
18140ec0612aSAlex Deucher 		}
1815c913e23aSRafał Miłecki 
1816c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
1817ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
1818ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1819ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1820ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
1821ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1822ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
1823ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1824c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1825c913e23aSRafał Miłecki 			}
1826c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
1827ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
1828ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
1829ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
1830ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
1831ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
1832ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
1833ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
1834c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
1835c913e23aSRafał Miłecki 			}
1836c913e23aSRafał Miłecki 		}
1837c913e23aSRafał Miłecki 
1838d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
1839d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
1840d7311171SAlex Deucher 		 */
1841ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
1842ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
1843ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
1844ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
1845c913e23aSRafał Miłecki 		}
1846c913e23aSRafał Miłecki 
184732c87fcaSTejun Heo 		schedule_delayed_work(&rdev->pm.dynpm_idle_work,
1848c913e23aSRafał Miłecki 				      msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
1849c913e23aSRafał Miłecki 	}
18503f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
18513f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
18523f53eb6fSRafael J. Wysocki }
1853c913e23aSRafał Miłecki 
18547433874eSRafał Miłecki /*
18557433874eSRafał Miłecki  * Debugfs info
18567433874eSRafał Miłecki  */
18577433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
18587433874eSRafał Miłecki 
18597433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
18607433874eSRafał Miłecki {
18617433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
18627433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
18637433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
18644f2f2039SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
18657433874eSRafał Miłecki 
18664f2f2039SAlex Deucher 	if  ((rdev->flags & RADEON_IS_PX) &&
18674f2f2039SAlex Deucher 	     (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
18684f2f2039SAlex Deucher 		seq_printf(m, "PX asic powered off\n");
18694f2f2039SAlex Deucher 	} else if (rdev->pm.dpm_enabled) {
18701316b792SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
18711316b792SAlex Deucher 		if (rdev->asic->dpm.debugfs_print_current_performance_level)
18721316b792SAlex Deucher 			radeon_dpm_debugfs_print_current_performance_level(rdev, m);
18731316b792SAlex Deucher 		else
187471375929SAlex Deucher 			seq_printf(m, "Debugfs support not implemented for this asic\n");
18751316b792SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
18761316b792SAlex Deucher 	} else {
18779ace9f7bSAlex Deucher 		seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk);
1878bf05d998SAlex Deucher 		/* radeon_get_engine_clock is not reliable on APUs so just print the current clock */
1879bf05d998SAlex Deucher 		if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP))
1880bf05d998SAlex Deucher 			seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk);
1881bf05d998SAlex Deucher 		else
18826234077dSRafał Miłecki 			seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
18839ace9f7bSAlex Deucher 		seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk);
1884798bcf73SAlex Deucher 		if (rdev->asic->pm.get_memory_clock)
18856234077dSRafał Miłecki 			seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
18860fcbe947SRafał Miłecki 		if (rdev->pm.current_vddc)
18870fcbe947SRafał Miłecki 			seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
1888798bcf73SAlex Deucher 		if (rdev->asic->pm.get_pcie_lanes)
1889aa5120d2SRafał Miłecki 			seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
18901316b792SAlex Deucher 	}
18917433874eSRafał Miłecki 
18927433874eSRafał Miłecki 	return 0;
18937433874eSRafał Miłecki }
18947433874eSRafał Miłecki 
18957433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
18967433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
18977433874eSRafał Miłecki };
18987433874eSRafał Miłecki #endif
18997433874eSRafał Miłecki 
1900c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
19017433874eSRafał Miłecki {
19027433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
19037433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
19047433874eSRafał Miłecki #else
19057433874eSRafał Miłecki 	return 0;
19067433874eSRafał Miłecki #endif
19077433874eSRafał Miłecki }
1908