17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 237433874eSRafał Miłecki #include "drmP.h" 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 26ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 27ce8f5370SAlex Deucher #include <linux/acpi.h> 28ce8f5370SAlex Deucher #endif 29ce8f5370SAlex Deucher #include <linux/power_supply.h> 307433874eSRafał Miłecki 31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 342031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200 35c913e23aSRafał Miłecki 36f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 37f712d0c7SRafał Miłecki "Default", 38f712d0c7SRafał Miłecki "Powersave", 39f712d0c7SRafał Miłecki "Battery", 40f712d0c7SRafał Miłecki "Balanced", 41f712d0c7SRafał Miłecki "Performance", 42f712d0c7SRafał Miłecki }; 43f712d0c7SRafał Miłecki 44ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 45c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 47ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 48ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 49ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 50ce8f5370SAlex Deucher 51ce8f5370SAlex Deucher #define ACPI_AC_CLASS "ac_adapter" 52ce8f5370SAlex Deucher 53ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 54ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb, 55ce8f5370SAlex Deucher unsigned long val, 56ce8f5370SAlex Deucher void *data) 57ce8f5370SAlex Deucher { 58ce8f5370SAlex Deucher struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb); 59ce8f5370SAlex Deucher struct acpi_bus_event *entry = (struct acpi_bus_event *)data; 60ce8f5370SAlex Deucher 61ce8f5370SAlex Deucher if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) { 62ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) 63ce8a3eb2SAlex Deucher DRM_DEBUG("pm: AC\n"); 64ce8f5370SAlex Deucher else 65ce8a3eb2SAlex Deucher DRM_DEBUG("pm: DC\n"); 66ce8f5370SAlex Deucher 67ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 68ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 69ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 70ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 71ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 72ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 73ce8f5370SAlex Deucher } 74ce8f5370SAlex Deucher } 75ce8f5370SAlex Deucher } 76ce8f5370SAlex Deucher 77ce8f5370SAlex Deucher return NOTIFY_OK; 78ce8f5370SAlex Deucher } 79ce8f5370SAlex Deucher #endif 80ce8f5370SAlex Deucher 81ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 82ce8f5370SAlex Deucher { 83ce8f5370SAlex Deucher switch (rdev->pm.profile) { 84ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 85ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 86ce8f5370SAlex Deucher break; 87ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 88ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 89ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 90ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 91ce8f5370SAlex Deucher else 92ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 93ce8f5370SAlex Deucher } else { 94ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 95c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 96ce8f5370SAlex Deucher else 97c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 98ce8f5370SAlex Deucher } 99ce8f5370SAlex Deucher break; 100ce8f5370SAlex Deucher case PM_PROFILE_LOW: 101ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 102ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 103ce8f5370SAlex Deucher else 104ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 105ce8f5370SAlex Deucher break; 106c9e75b21SAlex Deucher case PM_PROFILE_MID: 107c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 108c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 109c9e75b21SAlex Deucher else 110c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 111c9e75b21SAlex Deucher break; 112ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 113ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 114ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 115ce8f5370SAlex Deucher else 116ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 117ce8f5370SAlex Deucher break; 118ce8f5370SAlex Deucher } 119ce8f5370SAlex Deucher 120ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 121ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 122ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 123ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 124ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 125ce8f5370SAlex Deucher } else { 126ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 127ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 128ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 129ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 130ce8f5370SAlex Deucher } 131ce8f5370SAlex Deucher } 132c913e23aSRafał Miłecki 1335876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1345876dd24SMatthew Garrett { 1355876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1365876dd24SMatthew Garrett 1375876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1385876dd24SMatthew Garrett return; 1395876dd24SMatthew Garrett 1405876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1415876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1425876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1435876dd24SMatthew Garrett } 1445876dd24SMatthew Garrett } 1455876dd24SMatthew Garrett 146ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 147ce8f5370SAlex Deucher { 148ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 149ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 150ce8f5370SAlex Deucher wait_event_timeout( 151ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 152ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 153ce8f5370SAlex Deucher } 154ce8f5370SAlex Deucher } 155ce8f5370SAlex Deucher 156ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 157ce8f5370SAlex Deucher { 158ce8f5370SAlex Deucher u32 sclk, mclk; 15992645879SAlex Deucher bool misc_after = false; 160ce8f5370SAlex Deucher 161ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 162ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 163ce8f5370SAlex Deucher return; 164ce8f5370SAlex Deucher 165ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 166ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 167ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 168ce8f5370SAlex Deucher if (sclk > rdev->clock.default_sclk) 169ce8f5370SAlex Deucher sclk = rdev->clock.default_sclk; 170ce8f5370SAlex Deucher 171ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 172ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 173ce8f5370SAlex Deucher if (mclk > rdev->clock.default_mclk) 174ce8f5370SAlex Deucher mclk = rdev->clock.default_mclk; 175ce8f5370SAlex Deucher 17692645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 17792645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 17892645879SAlex Deucher misc_after = true; 17992645879SAlex Deucher 18092645879SAlex Deucher radeon_sync_with_vblank(rdev); 18192645879SAlex Deucher 18292645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 18392645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 18492645879SAlex Deucher return; 18592645879SAlex Deucher } 18692645879SAlex Deucher 18792645879SAlex Deucher radeon_pm_prepare(rdev); 18892645879SAlex Deucher 18992645879SAlex Deucher if (!misc_after) 190ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 191ce8f5370SAlex Deucher radeon_pm_misc(rdev); 192ce8f5370SAlex Deucher 193ce8f5370SAlex Deucher /* set engine clock */ 194ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 195ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 196ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 197ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 198ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 199ce8a3eb2SAlex Deucher DRM_DEBUG("Setting: e: %d\n", sclk); 200ce8f5370SAlex Deucher } 201ce8f5370SAlex Deucher 202ce8f5370SAlex Deucher /* set memory clock */ 203ce8f5370SAlex Deucher if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) { 204ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 205ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 206ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 207ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 208ce8a3eb2SAlex Deucher DRM_DEBUG("Setting: m: %d\n", mclk); 209ce8f5370SAlex Deucher } 21092645879SAlex Deucher 21192645879SAlex Deucher if (misc_after) 21292645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 21392645879SAlex Deucher radeon_pm_misc(rdev); 21492645879SAlex Deucher 215ce8f5370SAlex Deucher radeon_pm_finish(rdev); 216ce8f5370SAlex Deucher 217ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 218ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 219ce8f5370SAlex Deucher } else 220ce8a3eb2SAlex Deucher DRM_DEBUG("pm: GUI not idle!!!\n"); 221ce8f5370SAlex Deucher } 222ce8f5370SAlex Deucher 223ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 224a424816fSAlex Deucher { 2252aba631cSMatthew Garrett int i; 2262aba631cSMatthew Garrett 227612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 228612e06ceSMatthew Garrett mutex_lock(&rdev->vram_mutex); 229a424816fSAlex Deucher mutex_lock(&rdev->cp.mutex); 2304f3218cbSAlex Deucher 2314f3218cbSAlex Deucher /* gui idle int has issues on older chips it seems */ 2324f3218cbSAlex Deucher if (rdev->family >= CHIP_R600) { 233ce8f5370SAlex Deucher if (rdev->irq.installed) { 234a424816fSAlex Deucher /* wait for GPU idle */ 235a424816fSAlex Deucher rdev->pm.gui_idle = false; 236a424816fSAlex Deucher rdev->irq.gui_idle = true; 237a424816fSAlex Deucher radeon_irq_set(rdev); 238a424816fSAlex Deucher wait_event_interruptible_timeout( 239a424816fSAlex Deucher rdev->irq.idle_queue, rdev->pm.gui_idle, 240a424816fSAlex Deucher msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT)); 241a424816fSAlex Deucher rdev->irq.gui_idle = false; 242a424816fSAlex Deucher radeon_irq_set(rdev); 243ce8f5370SAlex Deucher } 24401434b4bSMatthew Garrett } else { 245ce8f5370SAlex Deucher if (rdev->cp.ready) { 24601434b4bSMatthew Garrett struct radeon_fence *fence; 24701434b4bSMatthew Garrett radeon_ring_alloc(rdev, 64); 24801434b4bSMatthew Garrett radeon_fence_create(rdev, &fence); 24901434b4bSMatthew Garrett radeon_fence_emit(rdev, fence); 25001434b4bSMatthew Garrett radeon_ring_commit(rdev); 25101434b4bSMatthew Garrett radeon_fence_wait(fence, false); 25201434b4bSMatthew Garrett radeon_fence_unref(&fence); 2534f3218cbSAlex Deucher } 254ce8f5370SAlex Deucher } 2555876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2565876dd24SMatthew Garrett 257ce8f5370SAlex Deucher if (rdev->irq.installed) { 2582aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2592aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2602aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2612aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2622aba631cSMatthew Garrett } 2632aba631cSMatthew Garrett } 2642aba631cSMatthew Garrett } 2652aba631cSMatthew Garrett 266ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2672aba631cSMatthew Garrett 268ce8f5370SAlex Deucher if (rdev->irq.installed) { 2692aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2702aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2712aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2722aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2732aba631cSMatthew Garrett } 2742aba631cSMatthew Garrett } 2752aba631cSMatthew Garrett } 276a424816fSAlex Deucher 277a424816fSAlex Deucher /* update display watermarks based on new power state */ 278a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 279a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 280a424816fSAlex Deucher radeon_bandwidth_update(rdev); 281a424816fSAlex Deucher 282ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2832aba631cSMatthew Garrett 284a424816fSAlex Deucher mutex_unlock(&rdev->cp.mutex); 285612e06ceSMatthew Garrett mutex_unlock(&rdev->vram_mutex); 286612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 287a424816fSAlex Deucher } 288a424816fSAlex Deucher 289f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 290f712d0c7SRafał Miłecki { 291f712d0c7SRafał Miłecki int i, j; 292f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 293f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 294f712d0c7SRafał Miłecki 295f712d0c7SRafał Miłecki DRM_DEBUG("%d Power State(s)\n", rdev->pm.num_power_states); 296f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 297f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 298f712d0c7SRafał Miłecki DRM_DEBUG("State %d: %s\n", i, 299f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 300f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 301f712d0c7SRafał Miłecki DRM_DEBUG("\tDefault"); 302f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 303f712d0c7SRafał Miłecki DRM_DEBUG("\t%d PCIE Lanes\n", power_state->pcie_lanes); 304f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 305f712d0c7SRafał Miłecki DRM_DEBUG("\tSingle display only\n"); 306f712d0c7SRafał Miłecki DRM_DEBUG("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 307f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 308f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 309f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 310f712d0c7SRafał Miłecki DRM_DEBUG("\t\t%d e: %d%s\n", 311f712d0c7SRafał Miłecki j, 312f712d0c7SRafał Miłecki clock_info->sclk * 10, 313f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 314f712d0c7SRafał Miłecki else 315f712d0c7SRafał Miłecki DRM_DEBUG("\t\t%d e: %d\tm: %d\tv: %d%s\n", 316f712d0c7SRafał Miłecki j, 317f712d0c7SRafał Miłecki clock_info->sclk * 10, 318f712d0c7SRafał Miłecki clock_info->mclk * 10, 319f712d0c7SRafał Miłecki clock_info->voltage.voltage, 320f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 321f712d0c7SRafał Miłecki } 322f712d0c7SRafał Miłecki } 323f712d0c7SRafał Miłecki } 324f712d0c7SRafał Miłecki 325ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 326a424816fSAlex Deucher struct device_attribute *attr, 327a424816fSAlex Deucher char *buf) 328a424816fSAlex Deucher { 329a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 330a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 331ce8f5370SAlex Deucher int cp = rdev->pm.profile; 332a424816fSAlex Deucher 333a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 334ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 335ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 336ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 337a424816fSAlex Deucher } 338a424816fSAlex Deucher 339ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 340a424816fSAlex Deucher struct device_attribute *attr, 341a424816fSAlex Deucher const char *buf, 342a424816fSAlex Deucher size_t count) 343a424816fSAlex Deucher { 344a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 345a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 346a424816fSAlex Deucher 347a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 348ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 349ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 350ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 351ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 352ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 353ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 354ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 355c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 356c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 357ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 358ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 359ce8f5370SAlex Deucher else { 360ce8f5370SAlex Deucher DRM_ERROR("invalid power profile!\n"); 361ce8f5370SAlex Deucher goto fail; 362ce8f5370SAlex Deucher } 363ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 364ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 365ce8f5370SAlex Deucher } 366ce8f5370SAlex Deucher fail: 367a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 368a424816fSAlex Deucher 369a424816fSAlex Deucher return count; 370a424816fSAlex Deucher } 371a424816fSAlex Deucher 372ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 373ce8f5370SAlex Deucher struct device_attribute *attr, 374ce8f5370SAlex Deucher char *buf) 37556278a8eSAlex Deucher { 376ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 377ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 378ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 37956278a8eSAlex Deucher 380ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 381ce8f5370SAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile"); 38256278a8eSAlex Deucher } 38356278a8eSAlex Deucher 384ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 385ce8f5370SAlex Deucher struct device_attribute *attr, 386ce8f5370SAlex Deucher const char *buf, 387ce8f5370SAlex Deucher size_t count) 388d0d6cb81SRafał Miłecki { 389ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 390ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 391ce8f5370SAlex Deucher 392ce8f5370SAlex Deucher 393ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 394ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 395ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 396ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 397ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 398ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 399ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 400*3f53eb6fSRafael J. Wysocki bool flush_wq = false; 401*3f53eb6fSRafael J. Wysocki 402ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 403*3f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 404*3f53eb6fSRafael J. Wysocki cancel_delayed_work(&rdev->pm.dynpm_idle_work); 405*3f53eb6fSRafael J. Wysocki flush_wq = true; 406*3f53eb6fSRafael J. Wysocki } 407ce8f5370SAlex Deucher /* disable dynpm */ 408ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 409ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 410*3f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 411ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 412*3f53eb6fSRafael J. Wysocki if (flush_wq) 413*3f53eb6fSRafael J. Wysocki flush_workqueue(rdev->wq); 414ce8f5370SAlex Deucher } else { 415ce8f5370SAlex Deucher DRM_ERROR("invalid power method!\n"); 416ce8f5370SAlex Deucher goto fail; 417d0d6cb81SRafał Miłecki } 418ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 419ce8f5370SAlex Deucher fail: 420ce8f5370SAlex Deucher return count; 421ce8f5370SAlex Deucher } 422ce8f5370SAlex Deucher 423ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 424ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 425ce8f5370SAlex Deucher 426ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 427ce8f5370SAlex Deucher { 428*3f53eb6fSRafael J. Wysocki bool flush_wq = false; 429*3f53eb6fSRafael J. Wysocki 430ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 431*3f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 432ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 433*3f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 434*3f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 435*3f53eb6fSRafael J. Wysocki flush_wq = true; 436*3f53eb6fSRafael J. Wysocki } 437ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 438*3f53eb6fSRafael J. Wysocki if (flush_wq) 439*3f53eb6fSRafael J. Wysocki flush_workqueue(rdev->wq); 440ce8f5370SAlex Deucher } 441ce8f5370SAlex Deucher 442ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 443ce8f5370SAlex Deucher { 444f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 445f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 446f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 447f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 448f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 449f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 4504d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 451*3f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 452*3f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 453*3f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 454*3f53eb6fSRafael J. Wysocki queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work, 455*3f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 456*3f53eb6fSRafael J. Wysocki } 457f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 458ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 459d0d6cb81SRafał Miłecki } 460d0d6cb81SRafał Miłecki 4617433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev) 4627433874eSRafał Miłecki { 46326481fb1SDave Airlie int ret; 464ce8f5370SAlex Deucher /* default to profile method */ 465ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 466f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 467ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 468ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 469ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 470ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 471f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 472f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 473c913e23aSRafał Miłecki 47456278a8eSAlex Deucher if (rdev->bios) { 47556278a8eSAlex Deucher if (rdev->is_atom_bios) 47656278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 47756278a8eSAlex Deucher else 47856278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 479f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 480ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 48156278a8eSAlex Deucher } 48256278a8eSAlex Deucher 483ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 484ce8f5370SAlex Deucher /* where's the best place to put these? */ 48526481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 48626481fb1SDave Airlie if (ret) 48726481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 48826481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 48926481fb1SDave Airlie if (ret) 49026481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 491ce8f5370SAlex Deucher 492ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 493ce8f5370SAlex Deucher rdev->acpi_nb.notifier_call = radeon_acpi_event; 494ce8f5370SAlex Deucher register_acpi_notifier(&rdev->acpi_nb); 495ce8f5370SAlex Deucher #endif 496ce8f5370SAlex Deucher INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 497ce8f5370SAlex Deucher 4987433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 499c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 5007433874eSRafał Miłecki } 5017433874eSRafał Miłecki 502c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 503ce8f5370SAlex Deucher } 504c913e23aSRafał Miłecki 5057433874eSRafał Miłecki return 0; 5067433874eSRafał Miłecki } 5077433874eSRafał Miłecki 50829fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 50929fb52caSAlex Deucher { 510ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 511*3f53eb6fSRafael J. Wysocki bool flush_wq = false; 512*3f53eb6fSRafael J. Wysocki 513a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 514ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 515ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 516ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 517ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 518ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 519ce8f5370SAlex Deucher /* cancel work */ 520*3f53eb6fSRafael J. Wysocki cancel_delayed_work(&rdev->pm.dynpm_idle_work); 521*3f53eb6fSRafael J. Wysocki flush_wq = true; 522ce8f5370SAlex Deucher /* reset default clocks */ 523ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 524ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 525ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 52658e21dffSAlex Deucher } 527ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 528*3f53eb6fSRafael J. Wysocki if (flush_wq) 529*3f53eb6fSRafael J. Wysocki flush_workqueue(rdev->wq); 53058e21dffSAlex Deucher 531ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 532ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 533ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 534ce8f5370SAlex Deucher unregister_acpi_notifier(&rdev->acpi_nb); 535ce8f5370SAlex Deucher #endif 536ce8f5370SAlex Deucher } 537a424816fSAlex Deucher 53829fb52caSAlex Deucher if (rdev->pm.i2c_bus) 53929fb52caSAlex Deucher radeon_i2c_destroy(rdev->pm.i2c_bus); 54029fb52caSAlex Deucher } 54129fb52caSAlex Deucher 542c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev) 543c913e23aSRafał Miłecki { 544c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 545a48b9b4eSAlex Deucher struct drm_crtc *crtc; 546c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 547c913e23aSRafał Miłecki 548ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 549ce8f5370SAlex Deucher return; 550ce8f5370SAlex Deucher 551c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 552c913e23aSRafał Miłecki 553c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 554a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 555a48b9b4eSAlex Deucher list_for_each_entry(crtc, 556a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 557a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 558a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 559c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 560a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 561c913e23aSRafał Miłecki } 562c913e23aSRafał Miłecki } 563c913e23aSRafał Miłecki 564ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 565ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 566ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 567ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 568ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 569a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 570ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 571ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 572c913e23aSRafał Miłecki 573ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 574ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 575ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 576ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 577c913e23aSRafał Miłecki 578c913e23aSRafał Miłecki DRM_DEBUG("radeon: dynamic power management deactivated\n"); 579c913e23aSRafał Miłecki } 580a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 581c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 582c913e23aSRafał Miłecki 583ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 584ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 585ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 586ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 587ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 588c913e23aSRafał Miłecki 589ce8f5370SAlex Deucher queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work, 590c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 591ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 592ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 593ce8f5370SAlex Deucher queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work, 594c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 595c913e23aSRafał Miłecki DRM_DEBUG("radeon: dynamic power management activated\n"); 596c913e23aSRafał Miłecki } 597a48b9b4eSAlex Deucher } else { /* count == 0 */ 598ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 599ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 600c913e23aSRafał Miłecki 601ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 602ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 603ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 604ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 605ce8f5370SAlex Deucher } 606ce8f5370SAlex Deucher } 60773a6d3fcSRafał Miłecki } 608c913e23aSRafał Miłecki } 609c913e23aSRafał Miłecki 610c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 611c913e23aSRafał Miłecki } 612c913e23aSRafał Miłecki 613ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 614f735261bSDave Airlie { 615539d2418SAlex Deucher u32 stat_crtc = 0, vbl = 0, position = 0; 616f735261bSDave Airlie bool in_vbl = true; 617f735261bSDave Airlie 618bae6b562SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 619f735261bSDave Airlie if (rdev->pm.active_crtcs & (1 << 0)) { 620539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 621539d2418SAlex Deucher EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff; 622539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 623539d2418SAlex Deucher EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff; 624f735261bSDave Airlie } 625f735261bSDave Airlie if (rdev->pm.active_crtcs & (1 << 1)) { 626539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 627539d2418SAlex Deucher EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff; 628539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 629539d2418SAlex Deucher EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff; 630bae6b562SAlex Deucher } 631bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 2)) { 632539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 633539d2418SAlex Deucher EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff; 634539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 635539d2418SAlex Deucher EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff; 636bae6b562SAlex Deucher } 637bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 3)) { 638539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 639539d2418SAlex Deucher EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff; 640539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 641539d2418SAlex Deucher EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff; 642bae6b562SAlex Deucher } 643bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 4)) { 644539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 645539d2418SAlex Deucher EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff; 646539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 647539d2418SAlex Deucher EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff; 648bae6b562SAlex Deucher } 649bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 5)) { 650539d2418SAlex Deucher vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END + 651539d2418SAlex Deucher EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff; 652539d2418SAlex Deucher position = RREG32(EVERGREEN_CRTC_STATUS_POSITION + 653539d2418SAlex Deucher EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff; 654bae6b562SAlex Deucher } 655bae6b562SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 656bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 0)) { 657539d2418SAlex Deucher vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff; 658539d2418SAlex Deucher position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff; 659bae6b562SAlex Deucher } 660bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 1)) { 661539d2418SAlex Deucher vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff; 662539d2418SAlex Deucher position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff; 663bae6b562SAlex Deucher } 664539d2418SAlex Deucher if (position < vbl && position > 1) 665539d2418SAlex Deucher in_vbl = false; 666bae6b562SAlex Deucher } else { 667bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 0)) { 668bae6b562SAlex Deucher stat_crtc = RREG32(RADEON_CRTC_STATUS); 669bae6b562SAlex Deucher if (!(stat_crtc & 1)) 670bae6b562SAlex Deucher in_vbl = false; 671bae6b562SAlex Deucher } 672bae6b562SAlex Deucher if (rdev->pm.active_crtcs & (1 << 1)) { 673bae6b562SAlex Deucher stat_crtc = RREG32(RADEON_CRTC2_STATUS); 674bae6b562SAlex Deucher if (!(stat_crtc & 1)) 675f735261bSDave Airlie in_vbl = false; 676f735261bSDave Airlie } 677f735261bSDave Airlie } 678f81f2024SMatthew Garrett 679539d2418SAlex Deucher if (position < vbl && position > 1) 680539d2418SAlex Deucher in_vbl = false; 681539d2418SAlex Deucher 682f81f2024SMatthew Garrett return in_vbl; 683f81f2024SMatthew Garrett } 684f81f2024SMatthew Garrett 685ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 686f81f2024SMatthew Garrett { 687f81f2024SMatthew Garrett u32 stat_crtc = 0; 688f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 689f81f2024SMatthew Garrett 690f735261bSDave Airlie if (in_vbl == false) 691ce8a3eb2SAlex Deucher DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc, 692bae6b562SAlex Deucher finish ? "exit" : "entry"); 693f735261bSDave Airlie return in_vbl; 694f735261bSDave Airlie } 695c913e23aSRafał Miłecki 696ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 697c913e23aSRafał Miłecki { 698c913e23aSRafał Miłecki struct radeon_device *rdev; 699d9932a32SMatthew Garrett int resched; 700c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 701ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 702c913e23aSRafał Miłecki 703d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 704c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 705ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 706c913e23aSRafał Miłecki unsigned long irq_flags; 707c913e23aSRafał Miłecki int not_processed = 0; 708c913e23aSRafał Miłecki 709c913e23aSRafał Miłecki read_lock_irqsave(&rdev->fence_drv.lock, irq_flags); 710c913e23aSRafał Miłecki if (!list_empty(&rdev->fence_drv.emited)) { 711c913e23aSRafał Miłecki struct list_head *ptr; 712c913e23aSRafał Miłecki list_for_each(ptr, &rdev->fence_drv.emited) { 713c913e23aSRafał Miłecki /* count up to 3, that's enought info */ 714c913e23aSRafał Miłecki if (++not_processed >= 3) 715c913e23aSRafał Miłecki break; 716c913e23aSRafał Miłecki } 717c913e23aSRafał Miłecki } 718c913e23aSRafał Miłecki read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags); 719c913e23aSRafał Miłecki 720c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 721ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 722ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 723ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 724ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 725ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 726ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 727ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 728c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 729c913e23aSRafał Miłecki } 730c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 731ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 732ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 733ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 734ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 735ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 736ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 737ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 738c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 739c913e23aSRafał Miłecki } 740c913e23aSRafał Miłecki } 741c913e23aSRafał Miłecki 742d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 743d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 744d7311171SAlex Deucher */ 745ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 746ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 747ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 748ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 749c913e23aSRafał Miłecki } 750c913e23aSRafał Miłecki 751ce8f5370SAlex Deucher queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work, 752c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 753c913e23aSRafał Miłecki } 754*3f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 755*3f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 756*3f53eb6fSRafael J. Wysocki } 757c913e23aSRafał Miłecki 7587433874eSRafał Miłecki /* 7597433874eSRafał Miłecki * Debugfs info 7607433874eSRafał Miłecki */ 7617433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 7627433874eSRafał Miłecki 7637433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 7647433874eSRafał Miłecki { 7657433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 7667433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 7677433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 7687433874eSRafał Miłecki 7696234077dSRafał Miłecki seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk); 7706234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 7716234077dSRafał Miłecki seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk); 7726234077dSRafał Miłecki if (rdev->asic->get_memory_clock) 7736234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 7740fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 7750fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 776aa5120d2SRafał Miłecki if (rdev->asic->get_pcie_lanes) 777aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 7787433874eSRafał Miłecki 7797433874eSRafał Miłecki return 0; 7807433874eSRafał Miłecki } 7817433874eSRafał Miłecki 7827433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 7837433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 7847433874eSRafał Miłecki }; 7857433874eSRafał Miłecki #endif 7867433874eSRafał Miłecki 787c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 7887433874eSRafał Miłecki { 7897433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 7907433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 7917433874eSRafał Miłecki #else 7927433874eSRafał Miłecki return 0; 7937433874eSRafał Miłecki #endif 7947433874eSRafał Miłecki } 795