17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 23760285e7SDavid Howells #include <drm/drmP.h> 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 27ce8f5370SAlex Deucher #include <linux/power_supply.h> 2821a8122aSAlex Deucher #include <linux/hwmon.h> 2921a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 307433874eSRafał Miłecki 31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 34c913e23aSRafał Miłecki 35f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 36eb2c27a0SAlex Deucher "", 37f712d0c7SRafał Miłecki "Powersave", 38f712d0c7SRafał Miłecki "Battery", 39f712d0c7SRafał Miłecki "Balanced", 40f712d0c7SRafał Miłecki "Performance", 41f712d0c7SRafał Miłecki }; 42f712d0c7SRafał Miłecki 43ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 44c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 45ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 47ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 48ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 49ce8f5370SAlex Deucher 50a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 51a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 52a4c9e2eeSAlex Deucher int instance) 53a4c9e2eeSAlex Deucher { 54a4c9e2eeSAlex Deucher int i; 55a4c9e2eeSAlex Deucher int found_instance = -1; 56a4c9e2eeSAlex Deucher 57a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 58a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 59a4c9e2eeSAlex Deucher found_instance++; 60a4c9e2eeSAlex Deucher if (found_instance == instance) 61a4c9e2eeSAlex Deucher return i; 62a4c9e2eeSAlex Deucher } 63a4c9e2eeSAlex Deucher } 64a4c9e2eeSAlex Deucher /* return default if no match */ 65a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 66a4c9e2eeSAlex Deucher } 67a4c9e2eeSAlex Deucher 68c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 69ce8f5370SAlex Deucher { 701c71bda0SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 711c71bda0SAlex Deucher mutex_lock(&rdev->pm.mutex); 721c71bda0SAlex Deucher if (power_supply_is_system_supplied() > 0) 731c71bda0SAlex Deucher rdev->pm.dpm.ac_power = true; 741c71bda0SAlex Deucher else 751c71bda0SAlex Deucher rdev->pm.dpm.ac_power = false; 761c71bda0SAlex Deucher if (rdev->asic->dpm.enable_bapm) 771c71bda0SAlex Deucher radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power); 781c71bda0SAlex Deucher mutex_unlock(&rdev->pm.mutex); 791c71bda0SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 80ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 81ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 82ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 83ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 84ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 85ce8f5370SAlex Deucher } 86ce8f5370SAlex Deucher } 87ce8f5370SAlex Deucher } 88ce8f5370SAlex Deucher 89ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 90ce8f5370SAlex Deucher { 91ce8f5370SAlex Deucher switch (rdev->pm.profile) { 92ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 93ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 94ce8f5370SAlex Deucher break; 95ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 96ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 97ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 98ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 99ce8f5370SAlex Deucher else 100ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 101ce8f5370SAlex Deucher } else { 102ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 103c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 104ce8f5370SAlex Deucher else 105c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 106ce8f5370SAlex Deucher } 107ce8f5370SAlex Deucher break; 108ce8f5370SAlex Deucher case PM_PROFILE_LOW: 109ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 110ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 111ce8f5370SAlex Deucher else 112ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 113ce8f5370SAlex Deucher break; 114c9e75b21SAlex Deucher case PM_PROFILE_MID: 115c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 116c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 117c9e75b21SAlex Deucher else 118c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 119c9e75b21SAlex Deucher break; 120ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 121ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 122ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 123ce8f5370SAlex Deucher else 124ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 125ce8f5370SAlex Deucher break; 126ce8f5370SAlex Deucher } 127ce8f5370SAlex Deucher 128ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 129ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 130ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 131ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 132ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 133ce8f5370SAlex Deucher } else { 134ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 135ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 136ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 137ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 138ce8f5370SAlex Deucher } 139ce8f5370SAlex Deucher } 140c913e23aSRafał Miłecki 1415876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1425876dd24SMatthew Garrett { 1435876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1445876dd24SMatthew Garrett 1455876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1465876dd24SMatthew Garrett return; 1475876dd24SMatthew Garrett 1485876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1495876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1505876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1515876dd24SMatthew Garrett } 1525876dd24SMatthew Garrett } 1535876dd24SMatthew Garrett 154ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 155ce8f5370SAlex Deucher { 156ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 157ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 158ce8f5370SAlex Deucher wait_event_timeout( 159ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 160ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 161ce8f5370SAlex Deucher } 162ce8f5370SAlex Deucher } 163ce8f5370SAlex Deucher 164ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 165ce8f5370SAlex Deucher { 166ce8f5370SAlex Deucher u32 sclk, mclk; 16792645879SAlex Deucher bool misc_after = false; 168ce8f5370SAlex Deucher 169ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 170ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 171ce8f5370SAlex Deucher return; 172ce8f5370SAlex Deucher 173ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 174ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 175ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1769ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1779ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 178ce8f5370SAlex Deucher 17927810fb2SAlex Deucher /* starting with BTC, there is one state that is used for both 18027810fb2SAlex Deucher * MH and SH. Difference is that we always use the high clock index for 1817ae764b1SAlex Deucher * mclk and vddci. 18227810fb2SAlex Deucher */ 18327810fb2SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && 18427810fb2SAlex Deucher (rdev->family >= CHIP_BARTS) && 18527810fb2SAlex Deucher rdev->pm.active_crtc_count && 18627810fb2SAlex Deucher ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || 18727810fb2SAlex Deucher (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) 18827810fb2SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 18927810fb2SAlex Deucher clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; 19027810fb2SAlex Deucher else 191ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 192ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 19327810fb2SAlex Deucher 1949ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1959ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 196ce8f5370SAlex Deucher 19792645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 19892645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 19992645879SAlex Deucher misc_after = true; 20092645879SAlex Deucher 20192645879SAlex Deucher radeon_sync_with_vblank(rdev); 20292645879SAlex Deucher 20392645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 20492645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 20592645879SAlex Deucher return; 20692645879SAlex Deucher } 20792645879SAlex Deucher 20892645879SAlex Deucher radeon_pm_prepare(rdev); 20992645879SAlex Deucher 21092645879SAlex Deucher if (!misc_after) 211ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 212ce8f5370SAlex Deucher radeon_pm_misc(rdev); 213ce8f5370SAlex Deucher 214ce8f5370SAlex Deucher /* set engine clock */ 215ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 216ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 217ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 218ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 219ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 220d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 221ce8f5370SAlex Deucher } 222ce8f5370SAlex Deucher 223ce8f5370SAlex Deucher /* set memory clock */ 224798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 225ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 226ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 227ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 228ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 229d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 230ce8f5370SAlex Deucher } 23192645879SAlex Deucher 23292645879SAlex Deucher if (misc_after) 23392645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 23492645879SAlex Deucher radeon_pm_misc(rdev); 23592645879SAlex Deucher 236ce8f5370SAlex Deucher radeon_pm_finish(rdev); 237ce8f5370SAlex Deucher 238ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 239ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 240ce8f5370SAlex Deucher } else 241d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 242ce8f5370SAlex Deucher } 243ce8f5370SAlex Deucher 244ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 245a424816fSAlex Deucher { 2465f8f635eSJerome Glisse int i, r; 2472aba631cSMatthew Garrett 2484e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2494e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2504e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2514e186b2dSAlex Deucher return; 2524e186b2dSAlex Deucher 253612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 254db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 255d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2564f3218cbSAlex Deucher 25795f5a3acSAlex Deucher /* wait for the rings to drain */ 25895f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 25995f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 2605f8f635eSJerome Glisse if (!ring->ready) { 2615f8f635eSJerome Glisse continue; 2625f8f635eSJerome Glisse } 26337615527SChristian König r = radeon_fence_wait_empty(rdev, i); 2645f8f635eSJerome Glisse if (r) { 2655f8f635eSJerome Glisse /* needs a GPU reset dont reset here */ 2665f8f635eSJerome Glisse mutex_unlock(&rdev->ring_lock); 2675f8f635eSJerome Glisse up_write(&rdev->pm.mclk_lock); 2685f8f635eSJerome Glisse mutex_unlock(&rdev->ddev->struct_mutex); 2695f8f635eSJerome Glisse return; 2705f8f635eSJerome Glisse } 271ce8f5370SAlex Deucher } 27295f5a3acSAlex Deucher 2735876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2745876dd24SMatthew Garrett 275ce8f5370SAlex Deucher if (rdev->irq.installed) { 2762aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2772aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2782aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2792aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2802aba631cSMatthew Garrett } 2812aba631cSMatthew Garrett } 2822aba631cSMatthew Garrett } 2832aba631cSMatthew Garrett 284ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2852aba631cSMatthew Garrett 286ce8f5370SAlex Deucher if (rdev->irq.installed) { 2872aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2882aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2892aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2902aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2912aba631cSMatthew Garrett } 2922aba631cSMatthew Garrett } 2932aba631cSMatthew Garrett } 294a424816fSAlex Deucher 295a424816fSAlex Deucher /* update display watermarks based on new power state */ 296a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 297a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 298a424816fSAlex Deucher radeon_bandwidth_update(rdev); 299a424816fSAlex Deucher 300ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 3012aba631cSMatthew Garrett 302d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 303db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 304612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 305a424816fSAlex Deucher } 306a424816fSAlex Deucher 307f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 308f712d0c7SRafał Miłecki { 309f712d0c7SRafał Miłecki int i, j; 310f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 311f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 312f712d0c7SRafał Miłecki 313d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 314f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 315f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 316d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 317f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 318f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 319d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 320f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 321d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 322f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 323d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 324d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 325f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 326f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 327f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 328eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\n", 329f712d0c7SRafał Miłecki j, 330eb2c27a0SAlex Deucher clock_info->sclk * 10); 331f712d0c7SRafał Miłecki else 332eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", 333f712d0c7SRafał Miłecki j, 334f712d0c7SRafał Miłecki clock_info->sclk * 10, 335f712d0c7SRafał Miłecki clock_info->mclk * 10, 336eb2c27a0SAlex Deucher clock_info->voltage.voltage); 337f712d0c7SRafał Miłecki } 338f712d0c7SRafał Miłecki } 339f712d0c7SRafał Miłecki } 340f712d0c7SRafał Miłecki 341ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 342a424816fSAlex Deucher struct device_attribute *attr, 343a424816fSAlex Deucher char *buf) 344a424816fSAlex Deucher { 3453e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 346a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 347ce8f5370SAlex Deucher int cp = rdev->pm.profile; 348a424816fSAlex Deucher 349a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 350ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 351ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 35212e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 353ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 354a424816fSAlex Deucher } 355a424816fSAlex Deucher 356ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 357a424816fSAlex Deucher struct device_attribute *attr, 358a424816fSAlex Deucher const char *buf, 359a424816fSAlex Deucher size_t count) 360a424816fSAlex Deucher { 3613e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 362a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 363a424816fSAlex Deucher 364a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 365ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 366ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 367ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 368ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 369ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 370ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 371ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 372c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 373c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 374ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 375ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 376ce8f5370SAlex Deucher else { 3771783e4bfSThomas Renninger count = -EINVAL; 378ce8f5370SAlex Deucher goto fail; 379ce8f5370SAlex Deucher } 380ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 381ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3821783e4bfSThomas Renninger } else 3831783e4bfSThomas Renninger count = -EINVAL; 3841783e4bfSThomas Renninger 385ce8f5370SAlex Deucher fail: 386a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 387a424816fSAlex Deucher 388a424816fSAlex Deucher return count; 389a424816fSAlex Deucher } 390a424816fSAlex Deucher 391ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 392ce8f5370SAlex Deucher struct device_attribute *attr, 393ce8f5370SAlex Deucher char *buf) 39456278a8eSAlex Deucher { 3953e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 396ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 397ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 39856278a8eSAlex Deucher 399ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 400da321c8aSAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : 401da321c8aSAlex Deucher (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); 40256278a8eSAlex Deucher } 40356278a8eSAlex Deucher 404ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 405ce8f5370SAlex Deucher struct device_attribute *attr, 406ce8f5370SAlex Deucher const char *buf, 407ce8f5370SAlex Deucher size_t count) 408d0d6cb81SRafał Miłecki { 4093e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 410ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 411ce8f5370SAlex Deucher 412da321c8aSAlex Deucher /* we don't support the legacy modes with dpm */ 413da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 414da321c8aSAlex Deucher count = -EINVAL; 415da321c8aSAlex Deucher goto fail; 416da321c8aSAlex Deucher } 417ce8f5370SAlex Deucher 418ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 419ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 420ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 421ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 422ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 423ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 424ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 425ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 426ce8f5370SAlex Deucher /* disable dynpm */ 427ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 428ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4293f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 430ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 43132c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 432ce8f5370SAlex Deucher } else { 4331783e4bfSThomas Renninger count = -EINVAL; 434ce8f5370SAlex Deucher goto fail; 435d0d6cb81SRafał Miłecki } 436ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 437ce8f5370SAlex Deucher fail: 438ce8f5370SAlex Deucher return count; 439ce8f5370SAlex Deucher } 440ce8f5370SAlex Deucher 441da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev, 442da321c8aSAlex Deucher struct device_attribute *attr, 443da321c8aSAlex Deucher char *buf) 444da321c8aSAlex Deucher { 4453e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 446da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 447da321c8aSAlex Deucher enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; 448da321c8aSAlex Deucher 449da321c8aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 450da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 451da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 452da321c8aSAlex Deucher } 453da321c8aSAlex Deucher 454da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev, 455da321c8aSAlex Deucher struct device_attribute *attr, 456da321c8aSAlex Deucher const char *buf, 457da321c8aSAlex Deucher size_t count) 458da321c8aSAlex Deucher { 4593e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 460da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 461da321c8aSAlex Deucher 462da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 463da321c8aSAlex Deucher if (strncmp("battery", buf, strlen("battery")) == 0) 464da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; 465da321c8aSAlex Deucher else if (strncmp("balanced", buf, strlen("balanced")) == 0) 466da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 467da321c8aSAlex Deucher else if (strncmp("performance", buf, strlen("performance")) == 0) 468da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; 469da321c8aSAlex Deucher else { 470da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 471da321c8aSAlex Deucher count = -EINVAL; 472da321c8aSAlex Deucher goto fail; 473da321c8aSAlex Deucher } 474da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 475da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 476da321c8aSAlex Deucher fail: 477da321c8aSAlex Deucher return count; 478da321c8aSAlex Deucher } 479da321c8aSAlex Deucher 48070d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, 48170d01a5eSAlex Deucher struct device_attribute *attr, 48270d01a5eSAlex Deucher char *buf) 48370d01a5eSAlex Deucher { 4843e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 48570d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 48670d01a5eSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 48770d01a5eSAlex Deucher 48870d01a5eSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 48970d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : 49070d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); 49170d01a5eSAlex Deucher } 49270d01a5eSAlex Deucher 49370d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, 49470d01a5eSAlex Deucher struct device_attribute *attr, 49570d01a5eSAlex Deucher const char *buf, 49670d01a5eSAlex Deucher size_t count) 49770d01a5eSAlex Deucher { 4983e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 49970d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 50070d01a5eSAlex Deucher enum radeon_dpm_forced_level level; 50170d01a5eSAlex Deucher int ret = 0; 50270d01a5eSAlex Deucher 50370d01a5eSAlex Deucher mutex_lock(&rdev->pm.mutex); 50470d01a5eSAlex Deucher if (strncmp("low", buf, strlen("low")) == 0) { 50570d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_LOW; 50670d01a5eSAlex Deucher } else if (strncmp("high", buf, strlen("high")) == 0) { 50770d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_HIGH; 50870d01a5eSAlex Deucher } else if (strncmp("auto", buf, strlen("auto")) == 0) { 50970d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_AUTO; 51070d01a5eSAlex Deucher } else { 51170d01a5eSAlex Deucher count = -EINVAL; 51270d01a5eSAlex Deucher goto fail; 51370d01a5eSAlex Deucher } 51470d01a5eSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 5150a17af37SAlex Deucher if (rdev->pm.dpm.thermal_active) { 5160a17af37SAlex Deucher count = -EINVAL; 5170a17af37SAlex Deucher goto fail; 5180a17af37SAlex Deucher } 51970d01a5eSAlex Deucher ret = radeon_dpm_force_performance_level(rdev, level); 52070d01a5eSAlex Deucher if (ret) 52170d01a5eSAlex Deucher count = -EINVAL; 52270d01a5eSAlex Deucher } 52370d01a5eSAlex Deucher fail: 5240a17af37SAlex Deucher mutex_unlock(&rdev->pm.mutex); 5250a17af37SAlex Deucher 52670d01a5eSAlex Deucher return count; 52770d01a5eSAlex Deucher } 52870d01a5eSAlex Deucher 529ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 530ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 531da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); 53270d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, 53370d01a5eSAlex Deucher radeon_get_dpm_forced_performance_level, 53470d01a5eSAlex Deucher radeon_set_dpm_forced_performance_level); 535ce8f5370SAlex Deucher 53621a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 53721a8122aSAlex Deucher struct device_attribute *attr, 53821a8122aSAlex Deucher char *buf) 53921a8122aSAlex Deucher { 540ec39f64bSGuenter Roeck struct radeon_device *rdev = dev_get_drvdata(dev); 54120d391d7SAlex Deucher int temp; 54221a8122aSAlex Deucher 5436bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature) 5446bd1c385SAlex Deucher temp = radeon_get_temperature(rdev); 5456bd1c385SAlex Deucher else 54621a8122aSAlex Deucher temp = 0; 54721a8122aSAlex Deucher 54821a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 54921a8122aSAlex Deucher } 55021a8122aSAlex Deucher 5516ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev, 5526ea4e84dSJean Delvare struct device_attribute *attr, 5536ea4e84dSJean Delvare char *buf) 5546ea4e84dSJean Delvare { 555e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 5566ea4e84dSJean Delvare int hyst = to_sensor_dev_attr(attr)->index; 5576ea4e84dSJean Delvare int temp; 5586ea4e84dSJean Delvare 5596ea4e84dSJean Delvare if (hyst) 5606ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.min_temp; 5616ea4e84dSJean Delvare else 5626ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.max_temp; 5636ea4e84dSJean Delvare 5646ea4e84dSJean Delvare return snprintf(buf, PAGE_SIZE, "%d\n", temp); 5656ea4e84dSJean Delvare } 5666ea4e84dSJean Delvare 56721a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 5686ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0); 5696ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1); 57021a8122aSAlex Deucher 57121a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 57221a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 5736ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit.dev_attr.attr, 5746ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 57521a8122aSAlex Deucher NULL 57621a8122aSAlex Deucher }; 57721a8122aSAlex Deucher 5786ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj, 5796ea4e84dSJean Delvare struct attribute *attr, int index) 5806ea4e84dSJean Delvare { 5816ea4e84dSJean Delvare struct device *dev = container_of(kobj, struct device, kobj); 582e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 5836ea4e84dSJean Delvare 5846ea4e84dSJean Delvare /* Skip limit attributes if DPM is not enabled */ 5856ea4e84dSJean Delvare if (rdev->pm.pm_method != PM_METHOD_DPM && 5866ea4e84dSJean Delvare (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 5876ea4e84dSJean Delvare attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 5886ea4e84dSJean Delvare return 0; 5896ea4e84dSJean Delvare 5906ea4e84dSJean Delvare return attr->mode; 5916ea4e84dSJean Delvare } 5926ea4e84dSJean Delvare 59321a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 59421a8122aSAlex Deucher .attrs = hwmon_attributes, 5956ea4e84dSJean Delvare .is_visible = hwmon_attributes_visible, 59621a8122aSAlex Deucher }; 59721a8122aSAlex Deucher 598ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = { 599ec39f64bSGuenter Roeck &hwmon_attrgroup, 600ec39f64bSGuenter Roeck NULL 601ec39f64bSGuenter Roeck }; 602ec39f64bSGuenter Roeck 6030d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 60421a8122aSAlex Deucher { 6050d18abedSDan Carpenter int err = 0; 60621a8122aSAlex Deucher 60721a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 60821a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 60921a8122aSAlex Deucher case THERMAL_TYPE_RV770: 61021a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 611457558edSAlex Deucher case THERMAL_TYPE_NI: 612e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 6131bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 614286d9cc6SAlex Deucher case THERMAL_TYPE_CI: 615286d9cc6SAlex Deucher case THERMAL_TYPE_KV: 6166bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature == NULL) 6175d7486c7SAlex Deucher return err; 618cb3e4e7cSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev, 619ec39f64bSGuenter Roeck "radeon", rdev, 620ec39f64bSGuenter Roeck hwmon_groups); 621cb3e4e7cSAlex Deucher if (IS_ERR(rdev->pm.int_hwmon_dev)) { 622cb3e4e7cSAlex Deucher err = PTR_ERR(rdev->pm.int_hwmon_dev); 6230d18abedSDan Carpenter dev_err(rdev->dev, 6240d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 6250d18abedSDan Carpenter } 62621a8122aSAlex Deucher break; 62721a8122aSAlex Deucher default: 62821a8122aSAlex Deucher break; 62921a8122aSAlex Deucher } 6300d18abedSDan Carpenter 6310d18abedSDan Carpenter return err; 63221a8122aSAlex Deucher } 63321a8122aSAlex Deucher 634cb3e4e7cSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 635cb3e4e7cSAlex Deucher { 636cb3e4e7cSAlex Deucher if (rdev->pm.int_hwmon_dev) 637cb3e4e7cSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 638cb3e4e7cSAlex Deucher } 639cb3e4e7cSAlex Deucher 640da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work) 641da321c8aSAlex Deucher { 642da321c8aSAlex Deucher struct radeon_device *rdev = 643da321c8aSAlex Deucher container_of(work, struct radeon_device, 644da321c8aSAlex Deucher pm.dpm.thermal.work); 645da321c8aSAlex Deucher /* switch to the thermal state */ 646da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; 647da321c8aSAlex Deucher 648da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 649da321c8aSAlex Deucher return; 650da321c8aSAlex Deucher 651da321c8aSAlex Deucher if (rdev->asic->pm.get_temperature) { 652da321c8aSAlex Deucher int temp = radeon_get_temperature(rdev); 653da321c8aSAlex Deucher 654da321c8aSAlex Deucher if (temp < rdev->pm.dpm.thermal.min_temp) 655da321c8aSAlex Deucher /* switch back the user state */ 656da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 657da321c8aSAlex Deucher } else { 658da321c8aSAlex Deucher if (rdev->pm.dpm.thermal.high_to_low) 659da321c8aSAlex Deucher /* switch back the user state */ 660da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 661da321c8aSAlex Deucher } 66260320347SAlex Deucher mutex_lock(&rdev->pm.mutex); 66360320347SAlex Deucher if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) 66460320347SAlex Deucher rdev->pm.dpm.thermal_active = true; 66560320347SAlex Deucher else 66660320347SAlex Deucher rdev->pm.dpm.thermal_active = false; 66760320347SAlex Deucher rdev->pm.dpm.state = dpm_state; 66860320347SAlex Deucher mutex_unlock(&rdev->pm.mutex); 66960320347SAlex Deucher 67060320347SAlex Deucher radeon_pm_compute_clocks(rdev); 671da321c8aSAlex Deucher } 672da321c8aSAlex Deucher 673da321c8aSAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, 674da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state) 675da321c8aSAlex Deucher { 676da321c8aSAlex Deucher int i; 677da321c8aSAlex Deucher struct radeon_ps *ps; 678da321c8aSAlex Deucher u32 ui_class; 67948783069SAlex Deucher bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? 68048783069SAlex Deucher true : false; 68148783069SAlex Deucher 68248783069SAlex Deucher /* check if the vblank period is too short to adjust the mclk */ 68348783069SAlex Deucher if (single_display && rdev->asic->dpm.vblank_too_short) { 68448783069SAlex Deucher if (radeon_dpm_vblank_too_short(rdev)) 68548783069SAlex Deucher single_display = false; 68648783069SAlex Deucher } 687da321c8aSAlex Deucher 688edcaa5b1SAlex Deucher /* certain older asics have a separare 3D performance state, 689edcaa5b1SAlex Deucher * so try that first if the user selected performance 690edcaa5b1SAlex Deucher */ 691edcaa5b1SAlex Deucher if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) 692edcaa5b1SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; 693da321c8aSAlex Deucher /* balanced states don't exist at the moment */ 694da321c8aSAlex Deucher if (dpm_state == POWER_STATE_TYPE_BALANCED) 695da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 696da321c8aSAlex Deucher 697edcaa5b1SAlex Deucher restart_search: 698da321c8aSAlex Deucher /* Pick the best power state based on current conditions */ 699da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 700da321c8aSAlex Deucher ps = &rdev->pm.dpm.ps[i]; 701da321c8aSAlex Deucher ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; 702da321c8aSAlex Deucher switch (dpm_state) { 703da321c8aSAlex Deucher /* user states */ 704da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 705da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { 706da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 70748783069SAlex Deucher if (single_display) 708da321c8aSAlex Deucher return ps; 709da321c8aSAlex Deucher } else 710da321c8aSAlex Deucher return ps; 711da321c8aSAlex Deucher } 712da321c8aSAlex Deucher break; 713da321c8aSAlex Deucher case POWER_STATE_TYPE_BALANCED: 714da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { 715da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 71648783069SAlex Deucher if (single_display) 717da321c8aSAlex Deucher return ps; 718da321c8aSAlex Deucher } else 719da321c8aSAlex Deucher return ps; 720da321c8aSAlex Deucher } 721da321c8aSAlex Deucher break; 722da321c8aSAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 723da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { 724da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 72548783069SAlex Deucher if (single_display) 726da321c8aSAlex Deucher return ps; 727da321c8aSAlex Deucher } else 728da321c8aSAlex Deucher return ps; 729da321c8aSAlex Deucher } 730da321c8aSAlex Deucher break; 731da321c8aSAlex Deucher /* internal states */ 732da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 733d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) 734da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 735d4d3278cSAlex Deucher else 736d4d3278cSAlex Deucher break; 737da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 738da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) 739da321c8aSAlex Deucher return ps; 740da321c8aSAlex Deucher break; 741da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 742da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) 743da321c8aSAlex Deucher return ps; 744da321c8aSAlex Deucher break; 745da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 746da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) 747da321c8aSAlex Deucher return ps; 748da321c8aSAlex Deucher break; 749da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 750da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) 751da321c8aSAlex Deucher return ps; 752da321c8aSAlex Deucher break; 753da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_BOOT: 754da321c8aSAlex Deucher return rdev->pm.dpm.boot_ps; 755da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 756da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) 757da321c8aSAlex Deucher return ps; 758da321c8aSAlex Deucher break; 759da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 760da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) 761da321c8aSAlex Deucher return ps; 762da321c8aSAlex Deucher break; 763da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ULV: 764da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) 765da321c8aSAlex Deucher return ps; 766da321c8aSAlex Deucher break; 767edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 768edcaa5b1SAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) 769edcaa5b1SAlex Deucher return ps; 770edcaa5b1SAlex Deucher break; 771da321c8aSAlex Deucher default: 772da321c8aSAlex Deucher break; 773da321c8aSAlex Deucher } 774da321c8aSAlex Deucher } 775da321c8aSAlex Deucher /* use a fallback state if we didn't match */ 776da321c8aSAlex Deucher switch (dpm_state) { 777da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 778ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 779ce3537d5SAlex Deucher goto restart_search; 780da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 781da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 782da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 783d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) { 784da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 785d4d3278cSAlex Deucher } else { 786d4d3278cSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 787d4d3278cSAlex Deucher goto restart_search; 788d4d3278cSAlex Deucher } 789da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 790da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; 791da321c8aSAlex Deucher goto restart_search; 792da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 793da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_BATTERY; 794da321c8aSAlex Deucher goto restart_search; 795da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 796edcaa5b1SAlex Deucher case POWER_STATE_TYPE_BALANCED: 797edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 798da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 799da321c8aSAlex Deucher goto restart_search; 800da321c8aSAlex Deucher default: 801da321c8aSAlex Deucher break; 802da321c8aSAlex Deucher } 803da321c8aSAlex Deucher 804da321c8aSAlex Deucher return NULL; 805da321c8aSAlex Deucher } 806da321c8aSAlex Deucher 807da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) 808da321c8aSAlex Deucher { 809da321c8aSAlex Deucher int i; 810da321c8aSAlex Deucher struct radeon_ps *ps; 811da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state; 81284dd1928SAlex Deucher int ret; 813da321c8aSAlex Deucher 814da321c8aSAlex Deucher /* if dpm init failed */ 815da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 816da321c8aSAlex Deucher return; 817da321c8aSAlex Deucher 818da321c8aSAlex Deucher if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { 819da321c8aSAlex Deucher /* add other state override checks here */ 8208a227555SAlex Deucher if ((!rdev->pm.dpm.thermal_active) && 8218a227555SAlex Deucher (!rdev->pm.dpm.uvd_active)) 822da321c8aSAlex Deucher rdev->pm.dpm.state = rdev->pm.dpm.user_state; 823da321c8aSAlex Deucher } 824da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.state; 825da321c8aSAlex Deucher 826da321c8aSAlex Deucher ps = radeon_dpm_pick_power_state(rdev, dpm_state); 827da321c8aSAlex Deucher if (ps) 82889c9bc56SAlex Deucher rdev->pm.dpm.requested_ps = ps; 829da321c8aSAlex Deucher else 830da321c8aSAlex Deucher return; 831da321c8aSAlex Deucher 832d22b7e40SAlex Deucher /* no need to reprogram if nothing changed unless we are on BTC+ */ 833da321c8aSAlex Deucher if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { 834b62d628bSAlex Deucher /* vce just modifies an existing state so force a change */ 835b62d628bSAlex Deucher if (ps->vce_active != rdev->pm.dpm.vce_active) 836b62d628bSAlex Deucher goto force; 837d22b7e40SAlex Deucher if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { 838d22b7e40SAlex Deucher /* for pre-BTC and APUs if the num crtcs changed but state is the same, 839d22b7e40SAlex Deucher * all we need to do is update the display configuration. 840d22b7e40SAlex Deucher */ 841da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { 842d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 843da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 844da321c8aSAlex Deucher /* update displays */ 845da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 846da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 847da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 848da321c8aSAlex Deucher } 849da321c8aSAlex Deucher return; 850d22b7e40SAlex Deucher } else { 851d22b7e40SAlex Deucher /* for BTC+ if the num crtcs hasn't changed and state is the same, 852d22b7e40SAlex Deucher * nothing to do, if the num crtcs is > 1 and state is the same, 853d22b7e40SAlex Deucher * update display configuration. 854d22b7e40SAlex Deucher */ 855d22b7e40SAlex Deucher if (rdev->pm.dpm.new_active_crtcs == 856d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs) { 857d22b7e40SAlex Deucher return; 858d22b7e40SAlex Deucher } else { 859d22b7e40SAlex Deucher if ((rdev->pm.dpm.current_active_crtc_count > 1) && 860d22b7e40SAlex Deucher (rdev->pm.dpm.new_active_crtc_count > 1)) { 861d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 862d22b7e40SAlex Deucher radeon_bandwidth_update(rdev); 863d22b7e40SAlex Deucher /* update displays */ 864d22b7e40SAlex Deucher radeon_dpm_display_configuration_changed(rdev); 865d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 866d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 867d22b7e40SAlex Deucher return; 868d22b7e40SAlex Deucher } 869d22b7e40SAlex Deucher } 870d22b7e40SAlex Deucher } 871da321c8aSAlex Deucher } 872da321c8aSAlex Deucher 873b62d628bSAlex Deucher force: 874033a37dfSAlex Deucher if (radeon_dpm == 1) { 875da321c8aSAlex Deucher printk("switching from power state:\n"); 876da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); 877da321c8aSAlex Deucher printk("switching to power state:\n"); 878da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); 879033a37dfSAlex Deucher } 880b62d628bSAlex Deucher 881da321c8aSAlex Deucher mutex_lock(&rdev->ddev->struct_mutex); 882da321c8aSAlex Deucher down_write(&rdev->pm.mclk_lock); 883da321c8aSAlex Deucher mutex_lock(&rdev->ring_lock); 884da321c8aSAlex Deucher 885b62d628bSAlex Deucher /* update whether vce is active */ 886b62d628bSAlex Deucher ps->vce_active = rdev->pm.dpm.vce_active; 887b62d628bSAlex Deucher 88884dd1928SAlex Deucher ret = radeon_dpm_pre_set_power_state(rdev); 88984dd1928SAlex Deucher if (ret) 89084dd1928SAlex Deucher goto done; 89184dd1928SAlex Deucher 892da321c8aSAlex Deucher /* update display watermarks based on new power state */ 893da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 894da321c8aSAlex Deucher /* update displays */ 895da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 896da321c8aSAlex Deucher 897da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 898da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 899da321c8aSAlex Deucher 900da321c8aSAlex Deucher /* wait for the rings to drain */ 901da321c8aSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 902da321c8aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 903da321c8aSAlex Deucher if (ring->ready) 90437615527SChristian König radeon_fence_wait_empty(rdev, i); 905da321c8aSAlex Deucher } 906da321c8aSAlex Deucher 907da321c8aSAlex Deucher /* program the new power state */ 908da321c8aSAlex Deucher radeon_dpm_set_power_state(rdev); 909da321c8aSAlex Deucher 910da321c8aSAlex Deucher /* update current power state */ 911da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; 912da321c8aSAlex Deucher 91384dd1928SAlex Deucher radeon_dpm_post_set_power_state(rdev); 91484dd1928SAlex Deucher 9151cd8b21aSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 91614ac88afSAlex Deucher if (rdev->pm.dpm.thermal_active) { 91714ac88afSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 91860320347SAlex Deucher /* force low perf level for thermal */ 91960320347SAlex Deucher radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW); 92014ac88afSAlex Deucher /* save the user's level */ 92114ac88afSAlex Deucher rdev->pm.dpm.forced_level = level; 92214ac88afSAlex Deucher } else { 92314ac88afSAlex Deucher /* otherwise, user selected level */ 92414ac88afSAlex Deucher radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level); 92514ac88afSAlex Deucher } 92660320347SAlex Deucher } 92760320347SAlex Deucher 92884dd1928SAlex Deucher done: 929da321c8aSAlex Deucher mutex_unlock(&rdev->ring_lock); 930da321c8aSAlex Deucher up_write(&rdev->pm.mclk_lock); 931da321c8aSAlex Deucher mutex_unlock(&rdev->ddev->struct_mutex); 932da321c8aSAlex Deucher } 933da321c8aSAlex Deucher 934ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable) 935ce3537d5SAlex Deucher { 936ce3537d5SAlex Deucher enum radeon_pm_state_type dpm_state; 937ce3537d5SAlex Deucher 9389e9d9762SAlex Deucher if (rdev->asic->dpm.powergate_uvd) { 9399e9d9762SAlex Deucher mutex_lock(&rdev->pm.mutex); 9408158eb9eSChristian König /* don't powergate anything if we 9418158eb9eSChristian König have active but pause streams */ 9428158eb9eSChristian König enable |= rdev->pm.dpm.sd > 0; 9438158eb9eSChristian König enable |= rdev->pm.dpm.hd > 0; 9449e9d9762SAlex Deucher /* enable/disable UVD */ 9459e9d9762SAlex Deucher radeon_dpm_powergate_uvd(rdev, !enable); 9469e9d9762SAlex Deucher mutex_unlock(&rdev->pm.mutex); 9479e9d9762SAlex Deucher } else { 948ce3537d5SAlex Deucher if (enable) { 949ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 950ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = true; 951ce3537d5SAlex Deucher if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0)) 952ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD; 953ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0)) 954ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 955ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1)) 956ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 957ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2)) 958ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2; 959ce3537d5SAlex Deucher else 960ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD; 961ce3537d5SAlex Deucher rdev->pm.dpm.state = dpm_state; 962ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 963ce3537d5SAlex Deucher } else { 964ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 965ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = false; 966ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 967ce3537d5SAlex Deucher } 968ce3537d5SAlex Deucher 969ce3537d5SAlex Deucher radeon_pm_compute_clocks(rdev); 970ce3537d5SAlex Deucher } 9719e9d9762SAlex Deucher } 972ce3537d5SAlex Deucher 97303afe6f6SAlex Deucher void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable) 97403afe6f6SAlex Deucher { 97503afe6f6SAlex Deucher if (enable) { 97603afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 97703afe6f6SAlex Deucher rdev->pm.dpm.vce_active = true; 97803afe6f6SAlex Deucher /* XXX select vce level based on ring/task */ 97903afe6f6SAlex Deucher rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL; 98003afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 98103afe6f6SAlex Deucher } else { 98203afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 98303afe6f6SAlex Deucher rdev->pm.dpm.vce_active = false; 98403afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 98503afe6f6SAlex Deucher } 98603afe6f6SAlex Deucher 98703afe6f6SAlex Deucher radeon_pm_compute_clocks(rdev); 98803afe6f6SAlex Deucher } 98903afe6f6SAlex Deucher 990da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev) 991ce8f5370SAlex Deucher { 992ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 9933f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 9943f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 9953f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 9963f53eb6fSRafael J. Wysocki } 997ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 99832c87fcaSTejun Heo 99932c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 1000ce8f5370SAlex Deucher } 1001ce8f5370SAlex Deucher 1002da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev) 1003da321c8aSAlex Deucher { 1004da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1005da321c8aSAlex Deucher /* disable dpm */ 1006da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1007da321c8aSAlex Deucher /* reset the power state */ 1008da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1009da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 1010da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1011da321c8aSAlex Deucher } 1012da321c8aSAlex Deucher 1013da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 1014da321c8aSAlex Deucher { 1015da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1016da321c8aSAlex Deucher radeon_pm_suspend_dpm(rdev); 1017da321c8aSAlex Deucher else 1018da321c8aSAlex Deucher radeon_pm_suspend_old(rdev); 1019da321c8aSAlex Deucher } 1020da321c8aSAlex Deucher 1021da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev) 1022ce8f5370SAlex Deucher { 1023ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 10242e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 102536099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 10262e3b3b10SAlex Deucher rdev->mc_fw) { 1027ed18a360SAlex Deucher if (rdev->pm.default_vddc) 10288a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 10298a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 10302feea49aSAlex Deucher if (rdev->pm.default_vddci) 10312feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 10322feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1033ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1034ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1035ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1036ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1037ed18a360SAlex Deucher } 1038f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 1039f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 1040f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 1041f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 10429ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 10439ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 104437016951SMichel Dänzer if (rdev->pm.power_state) { 10454d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 10462feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 104737016951SMichel Dänzer } 10483f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 10493f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 10503f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 105132c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 10523f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 10533f53eb6fSRafael J. Wysocki } 1054f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1055ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 1056d0d6cb81SRafał Miłecki } 1057d0d6cb81SRafał Miłecki 1058da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev) 10597433874eSRafał Miłecki { 106026481fb1SDave Airlie int ret; 10610d18abedSDan Carpenter 1062da321c8aSAlex Deucher /* asic init will reset to the boot state */ 1063da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1064da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1065da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1066da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1067da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1068e14cd2bbSAlex Deucher if (ret) 1069e14cd2bbSAlex Deucher goto dpm_resume_fail; 1070e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = true; 1071e14cd2bbSAlex Deucher radeon_pm_compute_clocks(rdev); 1072e14cd2bbSAlex Deucher return; 1073e14cd2bbSAlex Deucher 1074e14cd2bbSAlex Deucher dpm_resume_fail: 1075da321c8aSAlex Deucher DRM_ERROR("radeon: dpm resume failed\n"); 1076da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 107736099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1078da321c8aSAlex Deucher rdev->mc_fw) { 1079da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1080da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1081da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1082da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1083da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1084da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1085da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1086da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1087da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1088da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1089da321c8aSAlex Deucher } 1090da321c8aSAlex Deucher } 1091da321c8aSAlex Deucher 1092da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 1093da321c8aSAlex Deucher { 1094da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1095da321c8aSAlex Deucher radeon_pm_resume_dpm(rdev); 1096da321c8aSAlex Deucher else 1097da321c8aSAlex Deucher radeon_pm_resume_old(rdev); 1098da321c8aSAlex Deucher } 1099da321c8aSAlex Deucher 1100da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev) 1101da321c8aSAlex Deucher { 1102da321c8aSAlex Deucher int ret; 1103da321c8aSAlex Deucher 1104f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1105ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1106ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1107ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 1108ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 11099ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 11109ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1111f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1112f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 111321a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1114c913e23aSRafał Miłecki 111556278a8eSAlex Deucher if (rdev->bios) { 111656278a8eSAlex Deucher if (rdev->is_atom_bios) 111756278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 111856278a8eSAlex Deucher else 111956278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 1120f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 1121ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 1122ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 11232e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 112436099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 11252e3b3b10SAlex Deucher rdev->mc_fw) { 1126ed18a360SAlex Deucher if (rdev->pm.default_vddc) 11278a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 11288a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 11294639dd21SAlex Deucher if (rdev->pm.default_vddci) 11304639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 11314639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1132ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1133ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1134ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1135ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1136ed18a360SAlex Deucher } 113756278a8eSAlex Deucher } 113856278a8eSAlex Deucher 113921a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 11400d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 11410d18abedSDan Carpenter if (ret) 11420d18abedSDan Carpenter return ret; 114332c87fcaSTejun Heo 114432c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 114532c87fcaSTejun Heo 1146ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1147ce8f5370SAlex Deucher /* where's the best place to put these? */ 114826481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 114926481fb1SDave Airlie if (ret) 115026481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 115126481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 115226481fb1SDave Airlie if (ret) 115326481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 1154ce8f5370SAlex Deucher 11557433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 1156c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 11577433874eSRafał Miłecki } 11587433874eSRafał Miłecki 1159c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 1160ce8f5370SAlex Deucher } 1161c913e23aSRafał Miłecki 11627433874eSRafał Miłecki return 0; 11637433874eSRafał Miłecki } 11647433874eSRafał Miłecki 1165da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev) 1166da321c8aSAlex Deucher { 1167da321c8aSAlex Deucher int i; 1168da321c8aSAlex Deucher 1169da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 1170da321c8aSAlex Deucher printk("== power state %d ==\n", i); 1171da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); 1172da321c8aSAlex Deucher } 1173da321c8aSAlex Deucher } 1174da321c8aSAlex Deucher 1175da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev) 1176da321c8aSAlex Deucher { 1177da321c8aSAlex Deucher int ret; 1178da321c8aSAlex Deucher 11791cd8b21aSAlex Deucher /* default to balanced state */ 1180edcaa5b1SAlex Deucher rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; 1181edcaa5b1SAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 11821cd8b21aSAlex Deucher rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO; 1183da321c8aSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 1184da321c8aSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1185da321c8aSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1186da321c8aSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 1187da321c8aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1188da321c8aSAlex Deucher 1189da321c8aSAlex Deucher if (rdev->bios && rdev->is_atom_bios) 1190da321c8aSAlex Deucher radeon_atombios_get_power_modes(rdev); 1191da321c8aSAlex Deucher else 1192da321c8aSAlex Deucher return -EINVAL; 1193da321c8aSAlex Deucher 1194da321c8aSAlex Deucher /* set up the internal thermal sensor if applicable */ 1195da321c8aSAlex Deucher ret = radeon_hwmon_init(rdev); 1196da321c8aSAlex Deucher if (ret) 1197da321c8aSAlex Deucher return ret; 1198da321c8aSAlex Deucher 1199da321c8aSAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1200da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1201da321c8aSAlex Deucher radeon_dpm_init(rdev); 1202da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1203033a37dfSAlex Deucher if (radeon_dpm == 1) 1204da321c8aSAlex Deucher radeon_dpm_print_power_states(rdev); 1205da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1206da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1207da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1208e14cd2bbSAlex Deucher if (ret) 1209e14cd2bbSAlex Deucher goto dpm_failed; 1210da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1211da321c8aSAlex Deucher 1212da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); 1213da321c8aSAlex Deucher if (ret) 1214da321c8aSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 121570d01a5eSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 121670d01a5eSAlex Deucher if (ret) 121770d01a5eSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 1218da321c8aSAlex Deucher /* XXX: these are noops for dpm but are here for backwards compat */ 1219da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 1220da321c8aSAlex Deucher if (ret) 1221da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 1222da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 1223da321c8aSAlex Deucher if (ret) 1224da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 12251316b792SAlex Deucher 12261316b792SAlex Deucher if (radeon_debugfs_pm_init(rdev)) { 12271316b792SAlex Deucher DRM_ERROR("Failed to register debugfs file for dpm!\n"); 12281316b792SAlex Deucher } 12291316b792SAlex Deucher 1230da321c8aSAlex Deucher DRM_INFO("radeon: dpm initialized\n"); 1231da321c8aSAlex Deucher 1232da321c8aSAlex Deucher return 0; 1233e14cd2bbSAlex Deucher 1234e14cd2bbSAlex Deucher dpm_failed: 1235e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = false; 1236e14cd2bbSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1237e14cd2bbSAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1238e14cd2bbSAlex Deucher rdev->mc_fw) { 1239e14cd2bbSAlex Deucher if (rdev->pm.default_vddc) 1240e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1241e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1242e14cd2bbSAlex Deucher if (rdev->pm.default_vddci) 1243e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1244e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1245e14cd2bbSAlex Deucher if (rdev->pm.default_sclk) 1246e14cd2bbSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1247e14cd2bbSAlex Deucher if (rdev->pm.default_mclk) 1248e14cd2bbSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1249e14cd2bbSAlex Deucher } 1250e14cd2bbSAlex Deucher DRM_ERROR("radeon: dpm initialization failed\n"); 1251e14cd2bbSAlex Deucher return ret; 1252da321c8aSAlex Deucher } 1253da321c8aSAlex Deucher 1254da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev) 1255da321c8aSAlex Deucher { 1256da321c8aSAlex Deucher /* enable dpm on rv6xx+ */ 1257da321c8aSAlex Deucher switch (rdev->family) { 12584a6369e9SAlex Deucher case CHIP_RV610: 12594a6369e9SAlex Deucher case CHIP_RV630: 12604a6369e9SAlex Deucher case CHIP_RV620: 12614a6369e9SAlex Deucher case CHIP_RV635: 12624a6369e9SAlex Deucher case CHIP_RV670: 12639d67006eSAlex Deucher case CHIP_RS780: 12649d67006eSAlex Deucher case CHIP_RS880: 126576e6dcecSAlex Deucher case CHIP_RV770: 1266919cf555SAlex Deucher case CHIP_BARTS: 1267919cf555SAlex Deucher case CHIP_TURKS: 1268919cf555SAlex Deucher case CHIP_CAICOS: 126969e0b57aSAlex Deucher case CHIP_CAYMAN: 12708a53fa23SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 1271761bfb99SAlex Deucher if (!rdev->rlc_fw) 1272761bfb99SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 12738a53fa23SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 12748a53fa23SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 12758a53fa23SAlex Deucher (!rdev->smc_fw)) 12768a53fa23SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1277761bfb99SAlex Deucher else if (radeon_dpm == 1) 12789d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 12799d67006eSAlex Deucher else 12809d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 12819d67006eSAlex Deucher break; 1282ab70b1ddSAlex Deucher case CHIP_RV730: 1283ab70b1ddSAlex Deucher case CHIP_RV710: 1284ab70b1ddSAlex Deucher case CHIP_RV740: 128559f7a2f2SAlex Deucher case CHIP_CEDAR: 128659f7a2f2SAlex Deucher case CHIP_REDWOOD: 128759f7a2f2SAlex Deucher case CHIP_JUNIPER: 128859f7a2f2SAlex Deucher case CHIP_CYPRESS: 128959f7a2f2SAlex Deucher case CHIP_HEMLOCK: 12905a16f761SAlex Deucher case CHIP_PALM: 12915a16f761SAlex Deucher case CHIP_SUMO: 12925a16f761SAlex Deucher case CHIP_SUMO2: 12933a118989SAlex Deucher case CHIP_ARUBA: 129468bc7785SAlex Deucher case CHIP_TAHITI: 129568bc7785SAlex Deucher case CHIP_PITCAIRN: 129668bc7785SAlex Deucher case CHIP_VERDE: 129768bc7785SAlex Deucher case CHIP_OLAND: 129868bc7785SAlex Deucher case CHIP_HAINAN: 12994f22dde3SAlex Deucher case CHIP_BONAIRE: 1300e308b1d3SAlex Deucher case CHIP_KABINI: 1301e308b1d3SAlex Deucher case CHIP_KAVERI: 13024f22dde3SAlex Deucher case CHIP_HAWAII: 13035a16f761SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 13045a16f761SAlex Deucher if (!rdev->rlc_fw) 13055a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 13065a16f761SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 13075a16f761SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 13085a16f761SAlex Deucher (!rdev->smc_fw)) 13095a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 13105a16f761SAlex Deucher else if (radeon_dpm == 0) 13115a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 13125a16f761SAlex Deucher else 13135a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 13145a16f761SAlex Deucher break; 1315da321c8aSAlex Deucher default: 1316da321c8aSAlex Deucher /* default to profile method */ 1317da321c8aSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1318da321c8aSAlex Deucher break; 1319da321c8aSAlex Deucher } 1320da321c8aSAlex Deucher 1321da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1322da321c8aSAlex Deucher return radeon_pm_init_dpm(rdev); 1323da321c8aSAlex Deucher else 1324da321c8aSAlex Deucher return radeon_pm_init_old(rdev); 1325da321c8aSAlex Deucher } 1326da321c8aSAlex Deucher 1327914a8987SAlex Deucher int radeon_pm_late_init(struct radeon_device *rdev) 1328914a8987SAlex Deucher { 1329914a8987SAlex Deucher int ret = 0; 1330914a8987SAlex Deucher 1331914a8987SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 1332914a8987SAlex Deucher mutex_lock(&rdev->pm.mutex); 1333914a8987SAlex Deucher ret = radeon_dpm_late_enable(rdev); 1334914a8987SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1335914a8987SAlex Deucher } 1336914a8987SAlex Deucher return ret; 1337914a8987SAlex Deucher } 1338914a8987SAlex Deucher 1339da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev) 134029fb52caSAlex Deucher { 1341ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1342a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 1343ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1344ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1345ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1346ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1347ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1348ce8f5370SAlex Deucher /* reset default clocks */ 1349ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1350ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1351ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 135258e21dffSAlex Deucher } 1353ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 135432c87fcaSTejun Heo 135532c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 135658e21dffSAlex Deucher 1357ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1358ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1359ce8f5370SAlex Deucher } 1360a424816fSAlex Deucher 1361cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 1362cb3e4e7cSAlex Deucher 13630975b162SAlex Deucher if (rdev->pm.power_state) 13640975b162SAlex Deucher kfree(rdev->pm.power_state); 136529fb52caSAlex Deucher } 136629fb52caSAlex Deucher 1367da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev) 1368da321c8aSAlex Deucher { 1369da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1370da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1371da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1372da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1373da321c8aSAlex Deucher 1374da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_state); 137570d01a5eSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 1376da321c8aSAlex Deucher /* XXX backwards compat */ 1377da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1378da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1379da321c8aSAlex Deucher } 1380da321c8aSAlex Deucher radeon_dpm_fini(rdev); 1381da321c8aSAlex Deucher 1382cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 1383cb3e4e7cSAlex Deucher 1384da321c8aSAlex Deucher if (rdev->pm.power_state) 1385da321c8aSAlex Deucher kfree(rdev->pm.power_state); 1386da321c8aSAlex Deucher } 1387da321c8aSAlex Deucher 1388da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 1389da321c8aSAlex Deucher { 1390da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1391da321c8aSAlex Deucher radeon_pm_fini_dpm(rdev); 1392da321c8aSAlex Deucher else 1393da321c8aSAlex Deucher radeon_pm_fini_old(rdev); 1394da321c8aSAlex Deucher } 1395da321c8aSAlex Deucher 1396da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) 1397c913e23aSRafał Miłecki { 1398c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 1399a48b9b4eSAlex Deucher struct drm_crtc *crtc; 1400c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 1401c913e23aSRafał Miłecki 1402ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 1403ce8f5370SAlex Deucher return; 1404ce8f5370SAlex Deucher 1405c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1406c913e23aSRafał Miłecki 1407c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 1408a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 1409*3ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1410a48b9b4eSAlex Deucher list_for_each_entry(crtc, 1411a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 1412a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1413a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 1414c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 1415a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 1416c913e23aSRafał Miłecki } 1417c913e23aSRafał Miłecki } 1418*3ed9a335SAlex Deucher } 1419c913e23aSRafał Miłecki 1420ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1421ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1422ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1423ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1424ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 1425a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 1426ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1427ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1428c913e23aSRafał Miłecki 1429ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 1430ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1431ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1432ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1433c913e23aSRafał Miłecki 1434d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 1435c913e23aSRafał Miłecki } 1436a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 1437c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 1438c913e23aSRafał Miłecki 1439ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 1440ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 1441ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 1442ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1443ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1444c913e23aSRafał Miłecki 144532c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1446c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1447ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 1448ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 144932c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1450c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1451d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 1452c913e23aSRafał Miłecki } 1453a48b9b4eSAlex Deucher } else { /* count == 0 */ 1454ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 1455ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1456c913e23aSRafał Miłecki 1457ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 1458ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 1459ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1460ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1461ce8f5370SAlex Deucher } 1462ce8f5370SAlex Deucher } 146373a6d3fcSRafał Miłecki } 1464c913e23aSRafał Miłecki } 1465c913e23aSRafał Miłecki 1466c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 1467c913e23aSRafał Miłecki } 1468c913e23aSRafał Miłecki 1469da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) 1470da321c8aSAlex Deucher { 1471da321c8aSAlex Deucher struct drm_device *ddev = rdev->ddev; 1472da321c8aSAlex Deucher struct drm_crtc *crtc; 1473da321c8aSAlex Deucher struct radeon_crtc *radeon_crtc; 1474da321c8aSAlex Deucher 14756c7bcceaSAlex Deucher if (!rdev->pm.dpm_enabled) 14766c7bcceaSAlex Deucher return; 14776c7bcceaSAlex Deucher 1478da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1479da321c8aSAlex Deucher 14805ca302f7SAlex Deucher /* update active crtc counts */ 1481da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs = 0; 1482da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count = 0; 1483*3ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1484da321c8aSAlex Deucher list_for_each_entry(crtc, 1485da321c8aSAlex Deucher &ddev->mode_config.crtc_list, head) { 1486da321c8aSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1487da321c8aSAlex Deucher if (crtc->enabled) { 1488da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); 1489da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count++; 1490da321c8aSAlex Deucher } 1491da321c8aSAlex Deucher } 1492*3ed9a335SAlex Deucher } 1493da321c8aSAlex Deucher 14945ca302f7SAlex Deucher /* update battery/ac status */ 14955ca302f7SAlex Deucher if (power_supply_is_system_supplied() > 0) 14965ca302f7SAlex Deucher rdev->pm.dpm.ac_power = true; 14975ca302f7SAlex Deucher else 14985ca302f7SAlex Deucher rdev->pm.dpm.ac_power = false; 14995ca302f7SAlex Deucher 1500da321c8aSAlex Deucher radeon_dpm_change_power_state_locked(rdev); 1501da321c8aSAlex Deucher 1502da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 15038a227555SAlex Deucher 1504da321c8aSAlex Deucher } 1505da321c8aSAlex Deucher 1506da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev) 1507da321c8aSAlex Deucher { 1508da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1509da321c8aSAlex Deucher radeon_pm_compute_clocks_dpm(rdev); 1510da321c8aSAlex Deucher else 1511da321c8aSAlex Deucher radeon_pm_compute_clocks_old(rdev); 1512da321c8aSAlex Deucher } 1513da321c8aSAlex Deucher 1514ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 1515f735261bSDave Airlie { 151675fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 1517f735261bSDave Airlie bool in_vbl = true; 1518f735261bSDave Airlie 151975fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 152075fa0b08SMario Kleiner * otherwise return in_vbl == false. 152175fa0b08SMario Kleiner */ 152275fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 152375fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 1524abca9e45SVille Syrjälä vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, &vpos, &hpos, NULL, NULL); 1525f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 1526f5a80209SMario Kleiner !(vbl_status & DRM_SCANOUTPOS_INVBL)) 1527f735261bSDave Airlie in_vbl = false; 1528f735261bSDave Airlie } 1529f735261bSDave Airlie } 1530f81f2024SMatthew Garrett 1531f81f2024SMatthew Garrett return in_vbl; 1532f81f2024SMatthew Garrett } 1533f81f2024SMatthew Garrett 1534ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 1535f81f2024SMatthew Garrett { 1536f81f2024SMatthew Garrett u32 stat_crtc = 0; 1537f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 1538f81f2024SMatthew Garrett 1539f735261bSDave Airlie if (in_vbl == false) 1540d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 1541bae6b562SAlex Deucher finish ? "exit" : "entry"); 1542f735261bSDave Airlie return in_vbl; 1543f735261bSDave Airlie } 1544c913e23aSRafał Miłecki 1545ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 1546c913e23aSRafał Miłecki { 1547c913e23aSRafał Miłecki struct radeon_device *rdev; 1548d9932a32SMatthew Garrett int resched; 1549c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 1550ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 1551c913e23aSRafał Miłecki 1552d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 1553c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1554ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1555c913e23aSRafał Miłecki int not_processed = 0; 15567465280cSAlex Deucher int i; 1557c913e23aSRafał Miłecki 15587465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 15590ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 15600ec0612aSAlex Deucher 15610ec0612aSAlex Deucher if (ring->ready) { 156247492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 15637465280cSAlex Deucher if (not_processed >= 3) 15647465280cSAlex Deucher break; 15657465280cSAlex Deucher } 15660ec0612aSAlex Deucher } 1567c913e23aSRafał Miłecki 1568c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 1569ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 1570ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1571ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1572ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 1573ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1574ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 1575ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1576c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1577c913e23aSRafał Miłecki } 1578c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 1579ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 1580ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1581ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1582ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 1583ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1584ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 1585ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1586c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1587c913e23aSRafał Miłecki } 1588c913e23aSRafał Miłecki } 1589c913e23aSRafał Miłecki 1590d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 1591d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 1592d7311171SAlex Deucher */ 1593ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 1594ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 1595ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1596ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1597c913e23aSRafał Miłecki } 1598c913e23aSRafał Miłecki 159932c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1600c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1601c913e23aSRafał Miłecki } 16023f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 16033f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 16043f53eb6fSRafael J. Wysocki } 1605c913e23aSRafał Miłecki 16067433874eSRafał Miłecki /* 16077433874eSRafał Miłecki * Debugfs info 16087433874eSRafał Miłecki */ 16097433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 16107433874eSRafał Miłecki 16117433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 16127433874eSRafał Miłecki { 16137433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 16147433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 16157433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 16167433874eSRafał Miłecki 16171316b792SAlex Deucher if (rdev->pm.dpm_enabled) { 16181316b792SAlex Deucher mutex_lock(&rdev->pm.mutex); 16191316b792SAlex Deucher if (rdev->asic->dpm.debugfs_print_current_performance_level) 16201316b792SAlex Deucher radeon_dpm_debugfs_print_current_performance_level(rdev, m); 16211316b792SAlex Deucher else 162271375929SAlex Deucher seq_printf(m, "Debugfs support not implemented for this asic\n"); 16231316b792SAlex Deucher mutex_unlock(&rdev->pm.mutex); 16241316b792SAlex Deucher } else { 16259ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 1626bf05d998SAlex Deucher /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ 1627bf05d998SAlex Deucher if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) 1628bf05d998SAlex Deucher seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); 1629bf05d998SAlex Deucher else 16306234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 16319ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 1632798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 16336234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 16340fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 16350fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 1636798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 1637aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 16381316b792SAlex Deucher } 16397433874eSRafał Miłecki 16407433874eSRafał Miłecki return 0; 16417433874eSRafał Miłecki } 16427433874eSRafał Miłecki 16437433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 16447433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 16457433874eSRafał Miłecki }; 16467433874eSRafał Miłecki #endif 16477433874eSRafał Miłecki 1648c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 16497433874eSRafał Miłecki { 16507433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 16517433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 16527433874eSRafał Miłecki #else 16537433874eSRafał Miłecki return 0; 16547433874eSRafał Miłecki #endif 16557433874eSRafał Miłecki } 1656