17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 23760285e7SDavid Howells #include <drm/drmP.h> 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 27ce8f5370SAlex Deucher #include <linux/power_supply.h> 2821a8122aSAlex Deucher #include <linux/hwmon.h> 2921a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 307433874eSRafał Miłecki 31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 34c913e23aSRafał Miłecki 35f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 36eb2c27a0SAlex Deucher "", 37f712d0c7SRafał Miłecki "Powersave", 38f712d0c7SRafał Miłecki "Battery", 39f712d0c7SRafał Miłecki "Balanced", 40f712d0c7SRafał Miłecki "Performance", 41f712d0c7SRafał Miłecki }; 42f712d0c7SRafał Miłecki 43ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 44c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 45ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 47ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 48ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 49ce8f5370SAlex Deucher 50a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 51a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 52a4c9e2eeSAlex Deucher int instance) 53a4c9e2eeSAlex Deucher { 54a4c9e2eeSAlex Deucher int i; 55a4c9e2eeSAlex Deucher int found_instance = -1; 56a4c9e2eeSAlex Deucher 57a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 58a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 59a4c9e2eeSAlex Deucher found_instance++; 60a4c9e2eeSAlex Deucher if (found_instance == instance) 61a4c9e2eeSAlex Deucher return i; 62a4c9e2eeSAlex Deucher } 63a4c9e2eeSAlex Deucher } 64a4c9e2eeSAlex Deucher /* return default if no match */ 65a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 66a4c9e2eeSAlex Deucher } 67a4c9e2eeSAlex Deucher 68c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 69ce8f5370SAlex Deucher { 70ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 71ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 72ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 73ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 74ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 75ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 76ce8f5370SAlex Deucher } 77ce8f5370SAlex Deucher } 78ce8f5370SAlex Deucher } 79ce8f5370SAlex Deucher 80ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 81ce8f5370SAlex Deucher { 82ce8f5370SAlex Deucher switch (rdev->pm.profile) { 83ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 84ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 85ce8f5370SAlex Deucher break; 86ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 87ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 88ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 89ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 90ce8f5370SAlex Deucher else 91ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 92ce8f5370SAlex Deucher } else { 93ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 94c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 95ce8f5370SAlex Deucher else 96c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 97ce8f5370SAlex Deucher } 98ce8f5370SAlex Deucher break; 99ce8f5370SAlex Deucher case PM_PROFILE_LOW: 100ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 101ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 102ce8f5370SAlex Deucher else 103ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 104ce8f5370SAlex Deucher break; 105c9e75b21SAlex Deucher case PM_PROFILE_MID: 106c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 107c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 108c9e75b21SAlex Deucher else 109c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 110c9e75b21SAlex Deucher break; 111ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 112ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 113ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 114ce8f5370SAlex Deucher else 115ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 116ce8f5370SAlex Deucher break; 117ce8f5370SAlex Deucher } 118ce8f5370SAlex Deucher 119ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 120ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 121ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 122ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 123ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 124ce8f5370SAlex Deucher } else { 125ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 126ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 127ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 128ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 129ce8f5370SAlex Deucher } 130ce8f5370SAlex Deucher } 131c913e23aSRafał Miłecki 1325876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1335876dd24SMatthew Garrett { 1345876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1355876dd24SMatthew Garrett 1365876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1375876dd24SMatthew Garrett return; 1385876dd24SMatthew Garrett 1395876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1405876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1415876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1425876dd24SMatthew Garrett } 1435876dd24SMatthew Garrett } 1445876dd24SMatthew Garrett 145ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 146ce8f5370SAlex Deucher { 147ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 148ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 149ce8f5370SAlex Deucher wait_event_timeout( 150ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 151ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 152ce8f5370SAlex Deucher } 153ce8f5370SAlex Deucher } 154ce8f5370SAlex Deucher 155ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 156ce8f5370SAlex Deucher { 157ce8f5370SAlex Deucher u32 sclk, mclk; 15892645879SAlex Deucher bool misc_after = false; 159ce8f5370SAlex Deucher 160ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 161ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 162ce8f5370SAlex Deucher return; 163ce8f5370SAlex Deucher 164ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 165ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 166ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1679ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1689ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 169ce8f5370SAlex Deucher 17027810fb2SAlex Deucher /* starting with BTC, there is one state that is used for both 17127810fb2SAlex Deucher * MH and SH. Difference is that we always use the high clock index for 1727ae764b1SAlex Deucher * mclk and vddci. 17327810fb2SAlex Deucher */ 17427810fb2SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && 17527810fb2SAlex Deucher (rdev->family >= CHIP_BARTS) && 17627810fb2SAlex Deucher rdev->pm.active_crtc_count && 17727810fb2SAlex Deucher ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || 17827810fb2SAlex Deucher (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) 17927810fb2SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 18027810fb2SAlex Deucher clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; 18127810fb2SAlex Deucher else 182ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 183ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 18427810fb2SAlex Deucher 1859ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1869ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 187ce8f5370SAlex Deucher 18892645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 18992645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 19092645879SAlex Deucher misc_after = true; 19192645879SAlex Deucher 19292645879SAlex Deucher radeon_sync_with_vblank(rdev); 19392645879SAlex Deucher 19492645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 19592645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 19692645879SAlex Deucher return; 19792645879SAlex Deucher } 19892645879SAlex Deucher 19992645879SAlex Deucher radeon_pm_prepare(rdev); 20092645879SAlex Deucher 20192645879SAlex Deucher if (!misc_after) 202ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 203ce8f5370SAlex Deucher radeon_pm_misc(rdev); 204ce8f5370SAlex Deucher 205ce8f5370SAlex Deucher /* set engine clock */ 206ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 207ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 208ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 209ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 210ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 211d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 212ce8f5370SAlex Deucher } 213ce8f5370SAlex Deucher 214ce8f5370SAlex Deucher /* set memory clock */ 215798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 216ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 217ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 218ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 219ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 220d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 221ce8f5370SAlex Deucher } 22292645879SAlex Deucher 22392645879SAlex Deucher if (misc_after) 22492645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 22592645879SAlex Deucher radeon_pm_misc(rdev); 22692645879SAlex Deucher 227ce8f5370SAlex Deucher radeon_pm_finish(rdev); 228ce8f5370SAlex Deucher 229ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 230ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 231ce8f5370SAlex Deucher } else 232d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 233ce8f5370SAlex Deucher } 234ce8f5370SAlex Deucher 235ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 236a424816fSAlex Deucher { 2375f8f635eSJerome Glisse int i, r; 2382aba631cSMatthew Garrett 2394e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2404e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2414e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2424e186b2dSAlex Deucher return; 2434e186b2dSAlex Deucher 244612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 245db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 246d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2474f3218cbSAlex Deucher 24895f5a3acSAlex Deucher /* wait for the rings to drain */ 24995f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 25095f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 2515f8f635eSJerome Glisse if (!ring->ready) { 2525f8f635eSJerome Glisse continue; 2535f8f635eSJerome Glisse } 2545f8f635eSJerome Glisse r = radeon_fence_wait_empty_locked(rdev, i); 2555f8f635eSJerome Glisse if (r) { 2565f8f635eSJerome Glisse /* needs a GPU reset dont reset here */ 2575f8f635eSJerome Glisse mutex_unlock(&rdev->ring_lock); 2585f8f635eSJerome Glisse up_write(&rdev->pm.mclk_lock); 2595f8f635eSJerome Glisse mutex_unlock(&rdev->ddev->struct_mutex); 2605f8f635eSJerome Glisse return; 2615f8f635eSJerome Glisse } 262ce8f5370SAlex Deucher } 26395f5a3acSAlex Deucher 2645876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2655876dd24SMatthew Garrett 266ce8f5370SAlex Deucher if (rdev->irq.installed) { 2672aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2682aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2692aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2702aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2712aba631cSMatthew Garrett } 2722aba631cSMatthew Garrett } 2732aba631cSMatthew Garrett } 2742aba631cSMatthew Garrett 275ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2762aba631cSMatthew Garrett 277ce8f5370SAlex Deucher if (rdev->irq.installed) { 2782aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2792aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2802aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2812aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2822aba631cSMatthew Garrett } 2832aba631cSMatthew Garrett } 2842aba631cSMatthew Garrett } 285a424816fSAlex Deucher 286a424816fSAlex Deucher /* update display watermarks based on new power state */ 287a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 288a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 289a424816fSAlex Deucher radeon_bandwidth_update(rdev); 290a424816fSAlex Deucher 291ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2922aba631cSMatthew Garrett 293d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 294db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 295612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 296a424816fSAlex Deucher } 297a424816fSAlex Deucher 298f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 299f712d0c7SRafał Miłecki { 300f712d0c7SRafał Miłecki int i, j; 301f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 302f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 303f712d0c7SRafał Miłecki 304d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 305f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 306f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 307d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 308f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 309f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 310d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 311f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 312d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 313f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 314d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 315d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 316f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 317f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 318f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 319eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\n", 320f712d0c7SRafał Miłecki j, 321eb2c27a0SAlex Deucher clock_info->sclk * 10); 322f712d0c7SRafał Miłecki else 323eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", 324f712d0c7SRafał Miłecki j, 325f712d0c7SRafał Miłecki clock_info->sclk * 10, 326f712d0c7SRafał Miłecki clock_info->mclk * 10, 327eb2c27a0SAlex Deucher clock_info->voltage.voltage); 328f712d0c7SRafał Miłecki } 329f712d0c7SRafał Miłecki } 330f712d0c7SRafał Miłecki } 331f712d0c7SRafał Miłecki 332ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 333a424816fSAlex Deucher struct device_attribute *attr, 334a424816fSAlex Deucher char *buf) 335a424816fSAlex Deucher { 336*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 337a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 338ce8f5370SAlex Deucher int cp = rdev->pm.profile; 339a424816fSAlex Deucher 340a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 341ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 342ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 34312e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 344ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 345a424816fSAlex Deucher } 346a424816fSAlex Deucher 347ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 348a424816fSAlex Deucher struct device_attribute *attr, 349a424816fSAlex Deucher const char *buf, 350a424816fSAlex Deucher size_t count) 351a424816fSAlex Deucher { 352*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 353a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 354a424816fSAlex Deucher 355a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 356ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 357ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 358ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 359ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 360ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 361ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 362ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 363c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 364c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 365ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 366ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 367ce8f5370SAlex Deucher else { 3681783e4bfSThomas Renninger count = -EINVAL; 369ce8f5370SAlex Deucher goto fail; 370ce8f5370SAlex Deucher } 371ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 372ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3731783e4bfSThomas Renninger } else 3741783e4bfSThomas Renninger count = -EINVAL; 3751783e4bfSThomas Renninger 376ce8f5370SAlex Deucher fail: 377a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 378a424816fSAlex Deucher 379a424816fSAlex Deucher return count; 380a424816fSAlex Deucher } 381a424816fSAlex Deucher 382ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 383ce8f5370SAlex Deucher struct device_attribute *attr, 384ce8f5370SAlex Deucher char *buf) 38556278a8eSAlex Deucher { 386*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 387ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 388ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 38956278a8eSAlex Deucher 390ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 391da321c8aSAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : 392da321c8aSAlex Deucher (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); 39356278a8eSAlex Deucher } 39456278a8eSAlex Deucher 395ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 396ce8f5370SAlex Deucher struct device_attribute *attr, 397ce8f5370SAlex Deucher const char *buf, 398ce8f5370SAlex Deucher size_t count) 399d0d6cb81SRafał Miłecki { 400*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 401ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 402ce8f5370SAlex Deucher 403da321c8aSAlex Deucher /* we don't support the legacy modes with dpm */ 404da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 405da321c8aSAlex Deucher count = -EINVAL; 406da321c8aSAlex Deucher goto fail; 407da321c8aSAlex Deucher } 408ce8f5370SAlex Deucher 409ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 410ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 411ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 412ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 413ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 414ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 415ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 416ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 417ce8f5370SAlex Deucher /* disable dynpm */ 418ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 419ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4203f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 421ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 42232c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 423ce8f5370SAlex Deucher } else { 4241783e4bfSThomas Renninger count = -EINVAL; 425ce8f5370SAlex Deucher goto fail; 426d0d6cb81SRafał Miłecki } 427ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 428ce8f5370SAlex Deucher fail: 429ce8f5370SAlex Deucher return count; 430ce8f5370SAlex Deucher } 431ce8f5370SAlex Deucher 432da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev, 433da321c8aSAlex Deucher struct device_attribute *attr, 434da321c8aSAlex Deucher char *buf) 435da321c8aSAlex Deucher { 436*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 437da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 438da321c8aSAlex Deucher enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; 439da321c8aSAlex Deucher 440da321c8aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 441da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 442da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 443da321c8aSAlex Deucher } 444da321c8aSAlex Deucher 445da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev, 446da321c8aSAlex Deucher struct device_attribute *attr, 447da321c8aSAlex Deucher const char *buf, 448da321c8aSAlex Deucher size_t count) 449da321c8aSAlex Deucher { 450*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 451da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 452da321c8aSAlex Deucher 453da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 454da321c8aSAlex Deucher if (strncmp("battery", buf, strlen("battery")) == 0) 455da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; 456da321c8aSAlex Deucher else if (strncmp("balanced", buf, strlen("balanced")) == 0) 457da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 458da321c8aSAlex Deucher else if (strncmp("performance", buf, strlen("performance")) == 0) 459da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; 460da321c8aSAlex Deucher else { 461da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 462da321c8aSAlex Deucher count = -EINVAL; 463da321c8aSAlex Deucher goto fail; 464da321c8aSAlex Deucher } 465da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 466da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 467da321c8aSAlex Deucher fail: 468da321c8aSAlex Deucher return count; 469da321c8aSAlex Deucher } 470da321c8aSAlex Deucher 47170d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, 47270d01a5eSAlex Deucher struct device_attribute *attr, 47370d01a5eSAlex Deucher char *buf) 47470d01a5eSAlex Deucher { 475*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 47670d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 47770d01a5eSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 47870d01a5eSAlex Deucher 47970d01a5eSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 48070d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : 48170d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); 48270d01a5eSAlex Deucher } 48370d01a5eSAlex Deucher 48470d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, 48570d01a5eSAlex Deucher struct device_attribute *attr, 48670d01a5eSAlex Deucher const char *buf, 48770d01a5eSAlex Deucher size_t count) 48870d01a5eSAlex Deucher { 489*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 49070d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 49170d01a5eSAlex Deucher enum radeon_dpm_forced_level level; 49270d01a5eSAlex Deucher int ret = 0; 49370d01a5eSAlex Deucher 49470d01a5eSAlex Deucher mutex_lock(&rdev->pm.mutex); 49570d01a5eSAlex Deucher if (strncmp("low", buf, strlen("low")) == 0) { 49670d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_LOW; 49770d01a5eSAlex Deucher } else if (strncmp("high", buf, strlen("high")) == 0) { 49870d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_HIGH; 49970d01a5eSAlex Deucher } else if (strncmp("auto", buf, strlen("auto")) == 0) { 50070d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_AUTO; 50170d01a5eSAlex Deucher } else { 50270d01a5eSAlex Deucher mutex_unlock(&rdev->pm.mutex); 50370d01a5eSAlex Deucher count = -EINVAL; 50470d01a5eSAlex Deucher goto fail; 50570d01a5eSAlex Deucher } 50670d01a5eSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 50770d01a5eSAlex Deucher ret = radeon_dpm_force_performance_level(rdev, level); 50870d01a5eSAlex Deucher if (ret) 50970d01a5eSAlex Deucher count = -EINVAL; 51070d01a5eSAlex Deucher } 51170d01a5eSAlex Deucher mutex_unlock(&rdev->pm.mutex); 51270d01a5eSAlex Deucher fail: 51370d01a5eSAlex Deucher return count; 51470d01a5eSAlex Deucher } 51570d01a5eSAlex Deucher 516ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 517ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 518da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); 51970d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, 52070d01a5eSAlex Deucher radeon_get_dpm_forced_performance_level, 52170d01a5eSAlex Deucher radeon_set_dpm_forced_performance_level); 522ce8f5370SAlex Deucher 52321a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 52421a8122aSAlex Deucher struct device_attribute *attr, 52521a8122aSAlex Deucher char *buf) 52621a8122aSAlex Deucher { 527*3e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 52821a8122aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 52920d391d7SAlex Deucher int temp; 53021a8122aSAlex Deucher 5316bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature) 5326bd1c385SAlex Deucher temp = radeon_get_temperature(rdev); 5336bd1c385SAlex Deucher else 53421a8122aSAlex Deucher temp = 0; 53521a8122aSAlex Deucher 53621a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 53721a8122aSAlex Deucher } 53821a8122aSAlex Deucher 53921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev, 54021a8122aSAlex Deucher struct device_attribute *attr, 54121a8122aSAlex Deucher char *buf) 54221a8122aSAlex Deucher { 54321a8122aSAlex Deucher return sprintf(buf, "radeon\n"); 54421a8122aSAlex Deucher } 54521a8122aSAlex Deucher 54621a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 54721a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); 54821a8122aSAlex Deucher 54921a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 55021a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 55121a8122aSAlex Deucher &sensor_dev_attr_name.dev_attr.attr, 55221a8122aSAlex Deucher NULL 55321a8122aSAlex Deucher }; 55421a8122aSAlex Deucher 55521a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 55621a8122aSAlex Deucher .attrs = hwmon_attributes, 55721a8122aSAlex Deucher }; 55821a8122aSAlex Deucher 5590d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 56021a8122aSAlex Deucher { 5610d18abedSDan Carpenter int err = 0; 56221a8122aSAlex Deucher 56321a8122aSAlex Deucher rdev->pm.int_hwmon_dev = NULL; 56421a8122aSAlex Deucher 56521a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 56621a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 56721a8122aSAlex Deucher case THERMAL_TYPE_RV770: 56821a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 569457558edSAlex Deucher case THERMAL_TYPE_NI: 570e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 5711bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 572286d9cc6SAlex Deucher case THERMAL_TYPE_CI: 573286d9cc6SAlex Deucher case THERMAL_TYPE_KV: 5746bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature == NULL) 5755d7486c7SAlex Deucher return err; 57621a8122aSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); 5770d18abedSDan Carpenter if (IS_ERR(rdev->pm.int_hwmon_dev)) { 5780d18abedSDan Carpenter err = PTR_ERR(rdev->pm.int_hwmon_dev); 5790d18abedSDan Carpenter dev_err(rdev->dev, 5800d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 5810d18abedSDan Carpenter break; 5820d18abedSDan Carpenter } 58321a8122aSAlex Deucher dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); 58421a8122aSAlex Deucher err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, 58521a8122aSAlex Deucher &hwmon_attrgroup); 5860d18abedSDan Carpenter if (err) { 5870d18abedSDan Carpenter dev_err(rdev->dev, 5880d18abedSDan Carpenter "Unable to create hwmon sysfs file: %d\n", err); 5890d18abedSDan Carpenter hwmon_device_unregister(rdev->dev); 5900d18abedSDan Carpenter } 59121a8122aSAlex Deucher break; 59221a8122aSAlex Deucher default: 59321a8122aSAlex Deucher break; 59421a8122aSAlex Deucher } 5950d18abedSDan Carpenter 5960d18abedSDan Carpenter return err; 59721a8122aSAlex Deucher } 59821a8122aSAlex Deucher 59921a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 60021a8122aSAlex Deucher { 60121a8122aSAlex Deucher if (rdev->pm.int_hwmon_dev) { 60221a8122aSAlex Deucher sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); 60321a8122aSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 60421a8122aSAlex Deucher } 60521a8122aSAlex Deucher } 60621a8122aSAlex Deucher 607da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work) 608da321c8aSAlex Deucher { 609da321c8aSAlex Deucher struct radeon_device *rdev = 610da321c8aSAlex Deucher container_of(work, struct radeon_device, 611da321c8aSAlex Deucher pm.dpm.thermal.work); 612da321c8aSAlex Deucher /* switch to the thermal state */ 613da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; 614da321c8aSAlex Deucher 615da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 616da321c8aSAlex Deucher return; 617da321c8aSAlex Deucher 618da321c8aSAlex Deucher if (rdev->asic->pm.get_temperature) { 619da321c8aSAlex Deucher int temp = radeon_get_temperature(rdev); 620da321c8aSAlex Deucher 621da321c8aSAlex Deucher if (temp < rdev->pm.dpm.thermal.min_temp) 622da321c8aSAlex Deucher /* switch back the user state */ 623da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 624da321c8aSAlex Deucher } else { 625da321c8aSAlex Deucher if (rdev->pm.dpm.thermal.high_to_low) 626da321c8aSAlex Deucher /* switch back the user state */ 627da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 628da321c8aSAlex Deucher } 62960320347SAlex Deucher mutex_lock(&rdev->pm.mutex); 63060320347SAlex Deucher if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) 63160320347SAlex Deucher rdev->pm.dpm.thermal_active = true; 63260320347SAlex Deucher else 63360320347SAlex Deucher rdev->pm.dpm.thermal_active = false; 63460320347SAlex Deucher rdev->pm.dpm.state = dpm_state; 63560320347SAlex Deucher mutex_unlock(&rdev->pm.mutex); 63660320347SAlex Deucher 63760320347SAlex Deucher radeon_pm_compute_clocks(rdev); 638da321c8aSAlex Deucher } 639da321c8aSAlex Deucher 640da321c8aSAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, 641da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state) 642da321c8aSAlex Deucher { 643da321c8aSAlex Deucher int i; 644da321c8aSAlex Deucher struct radeon_ps *ps; 645da321c8aSAlex Deucher u32 ui_class; 64648783069SAlex Deucher bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? 64748783069SAlex Deucher true : false; 64848783069SAlex Deucher 64948783069SAlex Deucher /* check if the vblank period is too short to adjust the mclk */ 65048783069SAlex Deucher if (single_display && rdev->asic->dpm.vblank_too_short) { 65148783069SAlex Deucher if (radeon_dpm_vblank_too_short(rdev)) 65248783069SAlex Deucher single_display = false; 65348783069SAlex Deucher } 654da321c8aSAlex Deucher 655edcaa5b1SAlex Deucher /* certain older asics have a separare 3D performance state, 656edcaa5b1SAlex Deucher * so try that first if the user selected performance 657edcaa5b1SAlex Deucher */ 658edcaa5b1SAlex Deucher if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) 659edcaa5b1SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; 660da321c8aSAlex Deucher /* balanced states don't exist at the moment */ 661da321c8aSAlex Deucher if (dpm_state == POWER_STATE_TYPE_BALANCED) 662da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 663da321c8aSAlex Deucher 664edcaa5b1SAlex Deucher restart_search: 665da321c8aSAlex Deucher /* Pick the best power state based on current conditions */ 666da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 667da321c8aSAlex Deucher ps = &rdev->pm.dpm.ps[i]; 668da321c8aSAlex Deucher ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; 669da321c8aSAlex Deucher switch (dpm_state) { 670da321c8aSAlex Deucher /* user states */ 671da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 672da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { 673da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 67448783069SAlex Deucher if (single_display) 675da321c8aSAlex Deucher return ps; 676da321c8aSAlex Deucher } else 677da321c8aSAlex Deucher return ps; 678da321c8aSAlex Deucher } 679da321c8aSAlex Deucher break; 680da321c8aSAlex Deucher case POWER_STATE_TYPE_BALANCED: 681da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { 682da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 68348783069SAlex Deucher if (single_display) 684da321c8aSAlex Deucher return ps; 685da321c8aSAlex Deucher } else 686da321c8aSAlex Deucher return ps; 687da321c8aSAlex Deucher } 688da321c8aSAlex Deucher break; 689da321c8aSAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 690da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { 691da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 69248783069SAlex Deucher if (single_display) 693da321c8aSAlex Deucher return ps; 694da321c8aSAlex Deucher } else 695da321c8aSAlex Deucher return ps; 696da321c8aSAlex Deucher } 697da321c8aSAlex Deucher break; 698da321c8aSAlex Deucher /* internal states */ 699da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 700d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) 701da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 702d4d3278cSAlex Deucher else 703d4d3278cSAlex Deucher break; 704da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 705da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) 706da321c8aSAlex Deucher return ps; 707da321c8aSAlex Deucher break; 708da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 709da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) 710da321c8aSAlex Deucher return ps; 711da321c8aSAlex Deucher break; 712da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 713da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) 714da321c8aSAlex Deucher return ps; 715da321c8aSAlex Deucher break; 716da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 717da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) 718da321c8aSAlex Deucher return ps; 719da321c8aSAlex Deucher break; 720da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_BOOT: 721da321c8aSAlex Deucher return rdev->pm.dpm.boot_ps; 722da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 723da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) 724da321c8aSAlex Deucher return ps; 725da321c8aSAlex Deucher break; 726da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 727da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) 728da321c8aSAlex Deucher return ps; 729da321c8aSAlex Deucher break; 730da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ULV: 731da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) 732da321c8aSAlex Deucher return ps; 733da321c8aSAlex Deucher break; 734edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 735edcaa5b1SAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) 736edcaa5b1SAlex Deucher return ps; 737edcaa5b1SAlex Deucher break; 738da321c8aSAlex Deucher default: 739da321c8aSAlex Deucher break; 740da321c8aSAlex Deucher } 741da321c8aSAlex Deucher } 742da321c8aSAlex Deucher /* use a fallback state if we didn't match */ 743da321c8aSAlex Deucher switch (dpm_state) { 744da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 745ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 746ce3537d5SAlex Deucher goto restart_search; 747da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 748da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 749da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 750d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) { 751da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 752d4d3278cSAlex Deucher } else { 753d4d3278cSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 754d4d3278cSAlex Deucher goto restart_search; 755d4d3278cSAlex Deucher } 756da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 757da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; 758da321c8aSAlex Deucher goto restart_search; 759da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 760da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_BATTERY; 761da321c8aSAlex Deucher goto restart_search; 762da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 763edcaa5b1SAlex Deucher case POWER_STATE_TYPE_BALANCED: 764edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 765da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 766da321c8aSAlex Deucher goto restart_search; 767da321c8aSAlex Deucher default: 768da321c8aSAlex Deucher break; 769da321c8aSAlex Deucher } 770da321c8aSAlex Deucher 771da321c8aSAlex Deucher return NULL; 772da321c8aSAlex Deucher } 773da321c8aSAlex Deucher 774da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) 775da321c8aSAlex Deucher { 776da321c8aSAlex Deucher int i; 777da321c8aSAlex Deucher struct radeon_ps *ps; 778da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state; 77984dd1928SAlex Deucher int ret; 780da321c8aSAlex Deucher 781da321c8aSAlex Deucher /* if dpm init failed */ 782da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 783da321c8aSAlex Deucher return; 784da321c8aSAlex Deucher 785da321c8aSAlex Deucher if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { 786da321c8aSAlex Deucher /* add other state override checks here */ 7878a227555SAlex Deucher if ((!rdev->pm.dpm.thermal_active) && 7888a227555SAlex Deucher (!rdev->pm.dpm.uvd_active)) 789da321c8aSAlex Deucher rdev->pm.dpm.state = rdev->pm.dpm.user_state; 790da321c8aSAlex Deucher } 791da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.state; 792da321c8aSAlex Deucher 793da321c8aSAlex Deucher ps = radeon_dpm_pick_power_state(rdev, dpm_state); 794da321c8aSAlex Deucher if (ps) 79589c9bc56SAlex Deucher rdev->pm.dpm.requested_ps = ps; 796da321c8aSAlex Deucher else 797da321c8aSAlex Deucher return; 798da321c8aSAlex Deucher 799d22b7e40SAlex Deucher /* no need to reprogram if nothing changed unless we are on BTC+ */ 800da321c8aSAlex Deucher if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { 801d22b7e40SAlex Deucher if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { 802d22b7e40SAlex Deucher /* for pre-BTC and APUs if the num crtcs changed but state is the same, 803d22b7e40SAlex Deucher * all we need to do is update the display configuration. 804d22b7e40SAlex Deucher */ 805da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { 806d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 807da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 808da321c8aSAlex Deucher /* update displays */ 809da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 810da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 811da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 812da321c8aSAlex Deucher } 813da321c8aSAlex Deucher return; 814d22b7e40SAlex Deucher } else { 815d22b7e40SAlex Deucher /* for BTC+ if the num crtcs hasn't changed and state is the same, 816d22b7e40SAlex Deucher * nothing to do, if the num crtcs is > 1 and state is the same, 817d22b7e40SAlex Deucher * update display configuration. 818d22b7e40SAlex Deucher */ 819d22b7e40SAlex Deucher if (rdev->pm.dpm.new_active_crtcs == 820d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs) { 821d22b7e40SAlex Deucher return; 822d22b7e40SAlex Deucher } else { 823d22b7e40SAlex Deucher if ((rdev->pm.dpm.current_active_crtc_count > 1) && 824d22b7e40SAlex Deucher (rdev->pm.dpm.new_active_crtc_count > 1)) { 825d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 826d22b7e40SAlex Deucher radeon_bandwidth_update(rdev); 827d22b7e40SAlex Deucher /* update displays */ 828d22b7e40SAlex Deucher radeon_dpm_display_configuration_changed(rdev); 829d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 830d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 831d22b7e40SAlex Deucher return; 832d22b7e40SAlex Deucher } 833d22b7e40SAlex Deucher } 834d22b7e40SAlex Deucher } 835da321c8aSAlex Deucher } 836da321c8aSAlex Deucher 837da321c8aSAlex Deucher printk("switching from power state:\n"); 838da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); 839da321c8aSAlex Deucher printk("switching to power state:\n"); 840da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); 841da321c8aSAlex Deucher 842da321c8aSAlex Deucher mutex_lock(&rdev->ddev->struct_mutex); 843da321c8aSAlex Deucher down_write(&rdev->pm.mclk_lock); 844da321c8aSAlex Deucher mutex_lock(&rdev->ring_lock); 845da321c8aSAlex Deucher 84684dd1928SAlex Deucher ret = radeon_dpm_pre_set_power_state(rdev); 84784dd1928SAlex Deucher if (ret) 84884dd1928SAlex Deucher goto done; 84984dd1928SAlex Deucher 850da321c8aSAlex Deucher /* update display watermarks based on new power state */ 851da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 852da321c8aSAlex Deucher /* update displays */ 853da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 854da321c8aSAlex Deucher 855da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 856da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 857da321c8aSAlex Deucher 858da321c8aSAlex Deucher /* wait for the rings to drain */ 859da321c8aSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 860da321c8aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 861da321c8aSAlex Deucher if (ring->ready) 862da321c8aSAlex Deucher radeon_fence_wait_empty_locked(rdev, i); 863da321c8aSAlex Deucher } 864da321c8aSAlex Deucher 865da321c8aSAlex Deucher /* program the new power state */ 866da321c8aSAlex Deucher radeon_dpm_set_power_state(rdev); 867da321c8aSAlex Deucher 868da321c8aSAlex Deucher /* update current power state */ 869da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; 870da321c8aSAlex Deucher 87184dd1928SAlex Deucher radeon_dpm_post_set_power_state(rdev); 87284dd1928SAlex Deucher 87360320347SAlex Deucher /* force low perf level for thermal */ 87460320347SAlex Deucher if (rdev->pm.dpm.thermal_active && 87560320347SAlex Deucher rdev->asic->dpm.force_performance_level) { 87660320347SAlex Deucher radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW); 87760320347SAlex Deucher } 87860320347SAlex Deucher 87984dd1928SAlex Deucher done: 880da321c8aSAlex Deucher mutex_unlock(&rdev->ring_lock); 881da321c8aSAlex Deucher up_write(&rdev->pm.mclk_lock); 882da321c8aSAlex Deucher mutex_unlock(&rdev->ddev->struct_mutex); 883da321c8aSAlex Deucher } 884da321c8aSAlex Deucher 885ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable) 886ce3537d5SAlex Deucher { 887ce3537d5SAlex Deucher enum radeon_pm_state_type dpm_state; 888ce3537d5SAlex Deucher 8899e9d9762SAlex Deucher if (rdev->asic->dpm.powergate_uvd) { 8909e9d9762SAlex Deucher mutex_lock(&rdev->pm.mutex); 8919e9d9762SAlex Deucher /* enable/disable UVD */ 8929e9d9762SAlex Deucher radeon_dpm_powergate_uvd(rdev, !enable); 8939e9d9762SAlex Deucher mutex_unlock(&rdev->pm.mutex); 8949e9d9762SAlex Deucher } else { 895ce3537d5SAlex Deucher if (enable) { 896ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 897ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = true; 898ce3537d5SAlex Deucher if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0)) 899ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD; 900ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0)) 901ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 902ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1)) 903ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 904ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2)) 905ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2; 906ce3537d5SAlex Deucher else 907ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD; 908ce3537d5SAlex Deucher rdev->pm.dpm.state = dpm_state; 909ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 910ce3537d5SAlex Deucher } else { 911ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 912ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = false; 913ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 914ce3537d5SAlex Deucher } 915ce3537d5SAlex Deucher 916ce3537d5SAlex Deucher radeon_pm_compute_clocks(rdev); 917ce3537d5SAlex Deucher } 9189e9d9762SAlex Deucher } 919ce3537d5SAlex Deucher 920da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev) 921ce8f5370SAlex Deucher { 922ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 9233f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 9243f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 9253f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 9263f53eb6fSRafael J. Wysocki } 927ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 92832c87fcaSTejun Heo 92932c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 930ce8f5370SAlex Deucher } 931ce8f5370SAlex Deucher 932da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev) 933da321c8aSAlex Deucher { 934da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 935da321c8aSAlex Deucher /* disable dpm */ 936da321c8aSAlex Deucher radeon_dpm_disable(rdev); 937da321c8aSAlex Deucher /* reset the power state */ 938da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 939da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 940da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 941da321c8aSAlex Deucher } 942da321c8aSAlex Deucher 943da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 944da321c8aSAlex Deucher { 945da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 946da321c8aSAlex Deucher radeon_pm_suspend_dpm(rdev); 947da321c8aSAlex Deucher else 948da321c8aSAlex Deucher radeon_pm_suspend_old(rdev); 949da321c8aSAlex Deucher } 950da321c8aSAlex Deucher 951da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev) 952ce8f5370SAlex Deucher { 953ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 9542e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 955c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 9562e3b3b10SAlex Deucher rdev->mc_fw) { 957ed18a360SAlex Deucher if (rdev->pm.default_vddc) 9588a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 9598a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 9602feea49aSAlex Deucher if (rdev->pm.default_vddci) 9612feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 9622feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 963ed18a360SAlex Deucher if (rdev->pm.default_sclk) 964ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 965ed18a360SAlex Deucher if (rdev->pm.default_mclk) 966ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 967ed18a360SAlex Deucher } 968f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 969f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 970f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 971f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 9729ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 9739ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 9744d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 9752feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 9763f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 9773f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 9783f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 97932c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 9803f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 9813f53eb6fSRafael J. Wysocki } 982f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 983ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 984d0d6cb81SRafał Miłecki } 985d0d6cb81SRafał Miłecki 986da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev) 9877433874eSRafał Miłecki { 98826481fb1SDave Airlie int ret; 9890d18abedSDan Carpenter 990da321c8aSAlex Deucher /* asic init will reset to the boot state */ 991da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 992da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 993da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 994da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 995da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 996da321c8aSAlex Deucher if (ret) { 997da321c8aSAlex Deucher DRM_ERROR("radeon: dpm resume failed\n"); 998da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 999c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 1000da321c8aSAlex Deucher rdev->mc_fw) { 1001da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1002da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1003da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1004da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1005da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1006da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1007da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1008da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1009da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1010da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1011da321c8aSAlex Deucher } 1012da321c8aSAlex Deucher } else { 1013da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1014da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 1015da321c8aSAlex Deucher } 1016da321c8aSAlex Deucher } 1017da321c8aSAlex Deucher 1018da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 1019da321c8aSAlex Deucher { 1020da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1021da321c8aSAlex Deucher radeon_pm_resume_dpm(rdev); 1022da321c8aSAlex Deucher else 1023da321c8aSAlex Deucher radeon_pm_resume_old(rdev); 1024da321c8aSAlex Deucher } 1025da321c8aSAlex Deucher 1026da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev) 1027da321c8aSAlex Deucher { 1028da321c8aSAlex Deucher int ret; 1029da321c8aSAlex Deucher 1030f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1031ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1032ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1033ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 1034ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 10359ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 10369ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1037f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1038f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 103921a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1040c913e23aSRafał Miłecki 104156278a8eSAlex Deucher if (rdev->bios) { 104256278a8eSAlex Deucher if (rdev->is_atom_bios) 104356278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 104456278a8eSAlex Deucher else 104556278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 1046f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 1047ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 1048ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 10492e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1050c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 10512e3b3b10SAlex Deucher rdev->mc_fw) { 1052ed18a360SAlex Deucher if (rdev->pm.default_vddc) 10538a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 10548a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 10554639dd21SAlex Deucher if (rdev->pm.default_vddci) 10564639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 10574639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1058ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1059ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1060ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1061ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1062ed18a360SAlex Deucher } 106356278a8eSAlex Deucher } 106456278a8eSAlex Deucher 106521a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 10660d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 10670d18abedSDan Carpenter if (ret) 10680d18abedSDan Carpenter return ret; 106932c87fcaSTejun Heo 107032c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 107132c87fcaSTejun Heo 1072ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1073ce8f5370SAlex Deucher /* where's the best place to put these? */ 107426481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 107526481fb1SDave Airlie if (ret) 107626481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 107726481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 107826481fb1SDave Airlie if (ret) 107926481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 1080ce8f5370SAlex Deucher 10817433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 1082c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 10837433874eSRafał Miłecki } 10847433874eSRafał Miłecki 1085c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 1086ce8f5370SAlex Deucher } 1087c913e23aSRafał Miłecki 10887433874eSRafał Miłecki return 0; 10897433874eSRafał Miłecki } 10907433874eSRafał Miłecki 1091da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev) 1092da321c8aSAlex Deucher { 1093da321c8aSAlex Deucher int i; 1094da321c8aSAlex Deucher 1095da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 1096da321c8aSAlex Deucher printk("== power state %d ==\n", i); 1097da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); 1098da321c8aSAlex Deucher } 1099da321c8aSAlex Deucher } 1100da321c8aSAlex Deucher 1101da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev) 1102da321c8aSAlex Deucher { 1103da321c8aSAlex Deucher int ret; 1104da321c8aSAlex Deucher 1105da321c8aSAlex Deucher /* default to performance state */ 1106edcaa5b1SAlex Deucher rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; 1107edcaa5b1SAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 1108da321c8aSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 1109da321c8aSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1110da321c8aSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1111da321c8aSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 1112da321c8aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1113da321c8aSAlex Deucher 1114da321c8aSAlex Deucher if (rdev->bios && rdev->is_atom_bios) 1115da321c8aSAlex Deucher radeon_atombios_get_power_modes(rdev); 1116da321c8aSAlex Deucher else 1117da321c8aSAlex Deucher return -EINVAL; 1118da321c8aSAlex Deucher 1119da321c8aSAlex Deucher /* set up the internal thermal sensor if applicable */ 1120da321c8aSAlex Deucher ret = radeon_hwmon_init(rdev); 1121da321c8aSAlex Deucher if (ret) 1122da321c8aSAlex Deucher return ret; 1123da321c8aSAlex Deucher 1124da321c8aSAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1125da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1126da321c8aSAlex Deucher radeon_dpm_init(rdev); 1127da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1128da321c8aSAlex Deucher radeon_dpm_print_power_states(rdev); 1129da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1130da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1131da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1132da321c8aSAlex Deucher if (ret) { 1133da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 1134da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1135c6cf7777SAlex Deucher (rdev->family <= CHIP_HAINAN) && 1136da321c8aSAlex Deucher rdev->mc_fw) { 1137da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1138da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1139da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1140da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1141da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1142da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1143da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1144da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1145da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1146da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1147da321c8aSAlex Deucher } 1148da321c8aSAlex Deucher DRM_ERROR("radeon: dpm initialization failed\n"); 1149da321c8aSAlex Deucher return ret; 1150da321c8aSAlex Deucher } 1151da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1152da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 1153da321c8aSAlex Deucher 1154da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1155da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); 1156da321c8aSAlex Deucher if (ret) 1157da321c8aSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 115870d01a5eSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 115970d01a5eSAlex Deucher if (ret) 116070d01a5eSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 1161da321c8aSAlex Deucher /* XXX: these are noops for dpm but are here for backwards compat */ 1162da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 1163da321c8aSAlex Deucher if (ret) 1164da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 1165da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 1166da321c8aSAlex Deucher if (ret) 1167da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 11681316b792SAlex Deucher 11691316b792SAlex Deucher if (radeon_debugfs_pm_init(rdev)) { 11701316b792SAlex Deucher DRM_ERROR("Failed to register debugfs file for dpm!\n"); 11711316b792SAlex Deucher } 11721316b792SAlex Deucher 1173da321c8aSAlex Deucher DRM_INFO("radeon: dpm initialized\n"); 1174da321c8aSAlex Deucher } 1175da321c8aSAlex Deucher 1176da321c8aSAlex Deucher return 0; 1177da321c8aSAlex Deucher } 1178da321c8aSAlex Deucher 1179da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev) 1180da321c8aSAlex Deucher { 1181da321c8aSAlex Deucher /* enable dpm on rv6xx+ */ 1182da321c8aSAlex Deucher switch (rdev->family) { 11834a6369e9SAlex Deucher case CHIP_RV610: 11844a6369e9SAlex Deucher case CHIP_RV630: 11854a6369e9SAlex Deucher case CHIP_RV620: 11864a6369e9SAlex Deucher case CHIP_RV635: 11874a6369e9SAlex Deucher case CHIP_RV670: 11889d67006eSAlex Deucher case CHIP_RS780: 11899d67006eSAlex Deucher case CHIP_RS880: 119066229b20SAlex Deucher case CHIP_RV770: 119166229b20SAlex Deucher case CHIP_RV730: 119266229b20SAlex Deucher case CHIP_RV710: 119366229b20SAlex Deucher case CHIP_RV740: 1194dc50ba7fSAlex Deucher case CHIP_CEDAR: 1195dc50ba7fSAlex Deucher case CHIP_REDWOOD: 1196dc50ba7fSAlex Deucher case CHIP_JUNIPER: 1197dc50ba7fSAlex Deucher case CHIP_CYPRESS: 1198dc50ba7fSAlex Deucher case CHIP_HEMLOCK: 119980ea2c12SAlex Deucher case CHIP_PALM: 120080ea2c12SAlex Deucher case CHIP_SUMO: 120180ea2c12SAlex Deucher case CHIP_SUMO2: 12026596afd4SAlex Deucher case CHIP_BARTS: 12036596afd4SAlex Deucher case CHIP_TURKS: 12046596afd4SAlex Deucher case CHIP_CAICOS: 120569e0b57aSAlex Deucher case CHIP_CAYMAN: 1206d70229f7SAlex Deucher case CHIP_ARUBA: 1207a9e61410SAlex Deucher case CHIP_TAHITI: 1208a9e61410SAlex Deucher case CHIP_PITCAIRN: 1209a9e61410SAlex Deucher case CHIP_VERDE: 1210a9e61410SAlex Deucher case CHIP_OLAND: 1211a9e61410SAlex Deucher case CHIP_HAINAN: 1212cc8dbbb4SAlex Deucher case CHIP_BONAIRE: 121341a524abSAlex Deucher case CHIP_KABINI: 121441a524abSAlex Deucher case CHIP_KAVERI: 12158a53fa23SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 1216761bfb99SAlex Deucher if (!rdev->rlc_fw) 1217761bfb99SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 12188a53fa23SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 12198a53fa23SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 12208a53fa23SAlex Deucher (!rdev->smc_fw)) 12218a53fa23SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1222761bfb99SAlex Deucher else if (radeon_dpm == 1) 12239d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 12249d67006eSAlex Deucher else 12259d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 12269d67006eSAlex Deucher break; 1227da321c8aSAlex Deucher default: 1228da321c8aSAlex Deucher /* default to profile method */ 1229da321c8aSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1230da321c8aSAlex Deucher break; 1231da321c8aSAlex Deucher } 1232da321c8aSAlex Deucher 1233da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1234da321c8aSAlex Deucher return radeon_pm_init_dpm(rdev); 1235da321c8aSAlex Deucher else 1236da321c8aSAlex Deucher return radeon_pm_init_old(rdev); 1237da321c8aSAlex Deucher } 1238da321c8aSAlex Deucher 1239da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev) 124029fb52caSAlex Deucher { 1241ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1242a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 1243ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1244ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1245ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1246ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1247ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1248ce8f5370SAlex Deucher /* reset default clocks */ 1249ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1250ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1251ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 125258e21dffSAlex Deucher } 1253ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 125432c87fcaSTejun Heo 125532c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 125658e21dffSAlex Deucher 1257ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1258ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1259ce8f5370SAlex Deucher } 1260a424816fSAlex Deucher 12610975b162SAlex Deucher if (rdev->pm.power_state) 12620975b162SAlex Deucher kfree(rdev->pm.power_state); 12630975b162SAlex Deucher 126421a8122aSAlex Deucher radeon_hwmon_fini(rdev); 126529fb52caSAlex Deucher } 126629fb52caSAlex Deucher 1267da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev) 1268da321c8aSAlex Deucher { 1269da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1270da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1271da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1272da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1273da321c8aSAlex Deucher 1274da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_state); 127570d01a5eSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 1276da321c8aSAlex Deucher /* XXX backwards compat */ 1277da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1278da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1279da321c8aSAlex Deucher } 1280da321c8aSAlex Deucher radeon_dpm_fini(rdev); 1281da321c8aSAlex Deucher 1282da321c8aSAlex Deucher if (rdev->pm.power_state) 1283da321c8aSAlex Deucher kfree(rdev->pm.power_state); 1284da321c8aSAlex Deucher 1285da321c8aSAlex Deucher radeon_hwmon_fini(rdev); 1286da321c8aSAlex Deucher } 1287da321c8aSAlex Deucher 1288da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 1289da321c8aSAlex Deucher { 1290da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1291da321c8aSAlex Deucher radeon_pm_fini_dpm(rdev); 1292da321c8aSAlex Deucher else 1293da321c8aSAlex Deucher radeon_pm_fini_old(rdev); 1294da321c8aSAlex Deucher } 1295da321c8aSAlex Deucher 1296da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) 1297c913e23aSRafał Miłecki { 1298c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 1299a48b9b4eSAlex Deucher struct drm_crtc *crtc; 1300c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 1301c913e23aSRafał Miłecki 1302ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 1303ce8f5370SAlex Deucher return; 1304ce8f5370SAlex Deucher 1305c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1306c913e23aSRafał Miłecki 1307c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 1308a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 1309a48b9b4eSAlex Deucher list_for_each_entry(crtc, 1310a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 1311a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1312a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 1313c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 1314a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 1315c913e23aSRafał Miłecki } 1316c913e23aSRafał Miłecki } 1317c913e23aSRafał Miłecki 1318ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1319ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1320ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1321ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1322ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 1323a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 1324ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1325ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1326c913e23aSRafał Miłecki 1327ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 1328ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1329ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1330ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1331c913e23aSRafał Miłecki 1332d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 1333c913e23aSRafał Miłecki } 1334a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 1335c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 1336c913e23aSRafał Miłecki 1337ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 1338ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 1339ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 1340ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1341ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1342c913e23aSRafał Miłecki 134332c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1344c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1345ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 1346ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 134732c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1348c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1349d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 1350c913e23aSRafał Miłecki } 1351a48b9b4eSAlex Deucher } else { /* count == 0 */ 1352ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 1353ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1354c913e23aSRafał Miłecki 1355ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 1356ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 1357ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1358ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1359ce8f5370SAlex Deucher } 1360ce8f5370SAlex Deucher } 136173a6d3fcSRafał Miłecki } 1362c913e23aSRafał Miłecki } 1363c913e23aSRafał Miłecki 1364c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 1365c913e23aSRafał Miłecki } 1366c913e23aSRafał Miłecki 1367da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) 1368da321c8aSAlex Deucher { 1369da321c8aSAlex Deucher struct drm_device *ddev = rdev->ddev; 1370da321c8aSAlex Deucher struct drm_crtc *crtc; 1371da321c8aSAlex Deucher struct radeon_crtc *radeon_crtc; 1372da321c8aSAlex Deucher 1373da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1374da321c8aSAlex Deucher 13755ca302f7SAlex Deucher /* update active crtc counts */ 1376da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs = 0; 1377da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count = 0; 1378da321c8aSAlex Deucher list_for_each_entry(crtc, 1379da321c8aSAlex Deucher &ddev->mode_config.crtc_list, head) { 1380da321c8aSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1381da321c8aSAlex Deucher if (crtc->enabled) { 1382da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); 1383da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count++; 1384da321c8aSAlex Deucher } 1385da321c8aSAlex Deucher } 1386da321c8aSAlex Deucher 13875ca302f7SAlex Deucher /* update battery/ac status */ 13885ca302f7SAlex Deucher if (power_supply_is_system_supplied() > 0) 13895ca302f7SAlex Deucher rdev->pm.dpm.ac_power = true; 13905ca302f7SAlex Deucher else 13915ca302f7SAlex Deucher rdev->pm.dpm.ac_power = false; 13925ca302f7SAlex Deucher 1393da321c8aSAlex Deucher radeon_dpm_change_power_state_locked(rdev); 1394da321c8aSAlex Deucher 1395da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 13968a227555SAlex Deucher 1397da321c8aSAlex Deucher } 1398da321c8aSAlex Deucher 1399da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev) 1400da321c8aSAlex Deucher { 1401da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1402da321c8aSAlex Deucher radeon_pm_compute_clocks_dpm(rdev); 1403da321c8aSAlex Deucher else 1404da321c8aSAlex Deucher radeon_pm_compute_clocks_old(rdev); 1405da321c8aSAlex Deucher } 1406da321c8aSAlex Deucher 1407ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 1408f735261bSDave Airlie { 140975fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 1410f735261bSDave Airlie bool in_vbl = true; 1411f735261bSDave Airlie 141275fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 141375fa0b08SMario Kleiner * otherwise return in_vbl == false. 141475fa0b08SMario Kleiner */ 141575fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 141675fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 1417f5a80209SMario Kleiner vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); 1418f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 1419f5a80209SMario Kleiner !(vbl_status & DRM_SCANOUTPOS_INVBL)) 1420f735261bSDave Airlie in_vbl = false; 1421f735261bSDave Airlie } 1422f735261bSDave Airlie } 1423f81f2024SMatthew Garrett 1424f81f2024SMatthew Garrett return in_vbl; 1425f81f2024SMatthew Garrett } 1426f81f2024SMatthew Garrett 1427ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 1428f81f2024SMatthew Garrett { 1429f81f2024SMatthew Garrett u32 stat_crtc = 0; 1430f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 1431f81f2024SMatthew Garrett 1432f735261bSDave Airlie if (in_vbl == false) 1433d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 1434bae6b562SAlex Deucher finish ? "exit" : "entry"); 1435f735261bSDave Airlie return in_vbl; 1436f735261bSDave Airlie } 1437c913e23aSRafał Miłecki 1438ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 1439c913e23aSRafał Miłecki { 1440c913e23aSRafał Miłecki struct radeon_device *rdev; 1441d9932a32SMatthew Garrett int resched; 1442c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 1443ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 1444c913e23aSRafał Miłecki 1445d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 1446c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1447ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1448c913e23aSRafał Miłecki int not_processed = 0; 14497465280cSAlex Deucher int i; 1450c913e23aSRafał Miłecki 14517465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 14520ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 14530ec0612aSAlex Deucher 14540ec0612aSAlex Deucher if (ring->ready) { 145547492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 14567465280cSAlex Deucher if (not_processed >= 3) 14577465280cSAlex Deucher break; 14587465280cSAlex Deucher } 14590ec0612aSAlex Deucher } 1460c913e23aSRafał Miłecki 1461c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 1462ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 1463ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1464ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1465ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 1466ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1467ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 1468ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1469c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1470c913e23aSRafał Miłecki } 1471c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 1472ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 1473ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1474ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1475ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 1476ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1477ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 1478ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1479c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1480c913e23aSRafał Miłecki } 1481c913e23aSRafał Miłecki } 1482c913e23aSRafał Miłecki 1483d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 1484d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 1485d7311171SAlex Deucher */ 1486ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 1487ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 1488ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1489ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1490c913e23aSRafał Miłecki } 1491c913e23aSRafał Miłecki 149232c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1493c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1494c913e23aSRafał Miłecki } 14953f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 14963f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 14973f53eb6fSRafael J. Wysocki } 1498c913e23aSRafał Miłecki 14997433874eSRafał Miłecki /* 15007433874eSRafał Miłecki * Debugfs info 15017433874eSRafał Miłecki */ 15027433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 15037433874eSRafał Miłecki 15047433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 15057433874eSRafał Miłecki { 15067433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 15077433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 15087433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 15097433874eSRafał Miłecki 15101316b792SAlex Deucher if (rdev->pm.dpm_enabled) { 15111316b792SAlex Deucher mutex_lock(&rdev->pm.mutex); 15121316b792SAlex Deucher if (rdev->asic->dpm.debugfs_print_current_performance_level) 15131316b792SAlex Deucher radeon_dpm_debugfs_print_current_performance_level(rdev, m); 15141316b792SAlex Deucher else 151571375929SAlex Deucher seq_printf(m, "Debugfs support not implemented for this asic\n"); 15161316b792SAlex Deucher mutex_unlock(&rdev->pm.mutex); 15171316b792SAlex Deucher } else { 15189ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 1519bf05d998SAlex Deucher /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ 1520bf05d998SAlex Deucher if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) 1521bf05d998SAlex Deucher seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); 1522bf05d998SAlex Deucher else 15236234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 15249ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 1525798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 15266234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 15270fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 15280fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 1529798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 1530aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 15311316b792SAlex Deucher } 15327433874eSRafał Miłecki 15337433874eSRafał Miłecki return 0; 15347433874eSRafał Miłecki } 15357433874eSRafał Miłecki 15367433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 15377433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 15387433874eSRafał Miłecki }; 15397433874eSRafał Miłecki #endif 15407433874eSRafał Miłecki 1541c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 15427433874eSRafał Miłecki { 15437433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 15447433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 15457433874eSRafał Miłecki #else 15467433874eSRafał Miłecki return 0; 15477433874eSRafał Miłecki #endif 15487433874eSRafał Miłecki } 1549