17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 23760285e7SDavid Howells #include <drm/drmP.h> 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 2799736703SOleg Chernovskiy #include "r600_dpm.h" 28ce8f5370SAlex Deucher #include <linux/power_supply.h> 2921a8122aSAlex Deucher #include <linux/hwmon.h> 3021a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 317433874eSRafał Miłecki 32c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 33c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3473a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 35c913e23aSRafał Miłecki 36f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 37eb2c27a0SAlex Deucher "", 38f712d0c7SRafał Miłecki "Powersave", 39f712d0c7SRafał Miłecki "Battery", 40f712d0c7SRafał Miłecki "Balanced", 41f712d0c7SRafał Miłecki "Performance", 42f712d0c7SRafał Miłecki }; 43f712d0c7SRafał Miłecki 44ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 45c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 47ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 48ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 49ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 50ce8f5370SAlex Deucher 51a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 52a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 53a4c9e2eeSAlex Deucher int instance) 54a4c9e2eeSAlex Deucher { 55a4c9e2eeSAlex Deucher int i; 56a4c9e2eeSAlex Deucher int found_instance = -1; 57a4c9e2eeSAlex Deucher 58a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 59a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 60a4c9e2eeSAlex Deucher found_instance++; 61a4c9e2eeSAlex Deucher if (found_instance == instance) 62a4c9e2eeSAlex Deucher return i; 63a4c9e2eeSAlex Deucher } 64a4c9e2eeSAlex Deucher } 65a4c9e2eeSAlex Deucher /* return default if no match */ 66a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 67a4c9e2eeSAlex Deucher } 68a4c9e2eeSAlex Deucher 69c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 70ce8f5370SAlex Deucher { 711c71bda0SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 721c71bda0SAlex Deucher mutex_lock(&rdev->pm.mutex); 731c71bda0SAlex Deucher if (power_supply_is_system_supplied() > 0) 741c71bda0SAlex Deucher rdev->pm.dpm.ac_power = true; 751c71bda0SAlex Deucher else 761c71bda0SAlex Deucher rdev->pm.dpm.ac_power = false; 7796682956SAlex Deucher if (rdev->family == CHIP_ARUBA) { 781c71bda0SAlex Deucher if (rdev->asic->dpm.enable_bapm) 791c71bda0SAlex Deucher radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power); 8096682956SAlex Deucher } 811c71bda0SAlex Deucher mutex_unlock(&rdev->pm.mutex); 821c71bda0SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 83ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 84ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 85ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 86ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 87ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 88ce8f5370SAlex Deucher } 89ce8f5370SAlex Deucher } 90ce8f5370SAlex Deucher } 91ce8f5370SAlex Deucher 92ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 93ce8f5370SAlex Deucher { 94ce8f5370SAlex Deucher switch (rdev->pm.profile) { 95ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 96ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 97ce8f5370SAlex Deucher break; 98ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 99ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 100ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 101ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 102ce8f5370SAlex Deucher else 103ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 104ce8f5370SAlex Deucher } else { 105ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 106c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 107ce8f5370SAlex Deucher else 108c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 109ce8f5370SAlex Deucher } 110ce8f5370SAlex Deucher break; 111ce8f5370SAlex Deucher case PM_PROFILE_LOW: 112ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 113ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 114ce8f5370SAlex Deucher else 115ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 116ce8f5370SAlex Deucher break; 117c9e75b21SAlex Deucher case PM_PROFILE_MID: 118c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 119c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 120c9e75b21SAlex Deucher else 121c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 122c9e75b21SAlex Deucher break; 123ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 124ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 125ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 126ce8f5370SAlex Deucher else 127ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 128ce8f5370SAlex Deucher break; 129ce8f5370SAlex Deucher } 130ce8f5370SAlex Deucher 131ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 132ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 133ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 134ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 135ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 136ce8f5370SAlex Deucher } else { 137ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 138ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 139ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 140ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 141ce8f5370SAlex Deucher } 142ce8f5370SAlex Deucher } 143c913e23aSRafał Miłecki 1445876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1455876dd24SMatthew Garrett { 1465876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1475876dd24SMatthew Garrett 1485876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1495876dd24SMatthew Garrett return; 1505876dd24SMatthew Garrett 1515876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1525876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1535876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1545876dd24SMatthew Garrett } 1555876dd24SMatthew Garrett } 1565876dd24SMatthew Garrett 157ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 158ce8f5370SAlex Deucher { 159ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 160ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 161ce8f5370SAlex Deucher wait_event_timeout( 162ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 163ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 164ce8f5370SAlex Deucher } 165ce8f5370SAlex Deucher } 166ce8f5370SAlex Deucher 167ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 168ce8f5370SAlex Deucher { 169ce8f5370SAlex Deucher u32 sclk, mclk; 17092645879SAlex Deucher bool misc_after = false; 171ce8f5370SAlex Deucher 172ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 173ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 174ce8f5370SAlex Deucher return; 175ce8f5370SAlex Deucher 176ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 177ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 178ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1799ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1809ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 181ce8f5370SAlex Deucher 18227810fb2SAlex Deucher /* starting with BTC, there is one state that is used for both 18327810fb2SAlex Deucher * MH and SH. Difference is that we always use the high clock index for 1847ae764b1SAlex Deucher * mclk and vddci. 18527810fb2SAlex Deucher */ 18627810fb2SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && 18727810fb2SAlex Deucher (rdev->family >= CHIP_BARTS) && 18827810fb2SAlex Deucher rdev->pm.active_crtc_count && 18927810fb2SAlex Deucher ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || 19027810fb2SAlex Deucher (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) 19127810fb2SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 19227810fb2SAlex Deucher clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; 19327810fb2SAlex Deucher else 194ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 195ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 19627810fb2SAlex Deucher 1979ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1989ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 199ce8f5370SAlex Deucher 20092645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 20192645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 20292645879SAlex Deucher misc_after = true; 20392645879SAlex Deucher 20492645879SAlex Deucher radeon_sync_with_vblank(rdev); 20592645879SAlex Deucher 20692645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 20792645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 20892645879SAlex Deucher return; 20992645879SAlex Deucher } 21092645879SAlex Deucher 21192645879SAlex Deucher radeon_pm_prepare(rdev); 21292645879SAlex Deucher 21392645879SAlex Deucher if (!misc_after) 214ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 215ce8f5370SAlex Deucher radeon_pm_misc(rdev); 216ce8f5370SAlex Deucher 217ce8f5370SAlex Deucher /* set engine clock */ 218ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 219ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 220ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 221ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 222ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 223d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 224ce8f5370SAlex Deucher } 225ce8f5370SAlex Deucher 226ce8f5370SAlex Deucher /* set memory clock */ 227798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 228ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 229ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 230ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 231ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 232d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 233ce8f5370SAlex Deucher } 23492645879SAlex Deucher 23592645879SAlex Deucher if (misc_after) 23692645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 23792645879SAlex Deucher radeon_pm_misc(rdev); 23892645879SAlex Deucher 239ce8f5370SAlex Deucher radeon_pm_finish(rdev); 240ce8f5370SAlex Deucher 241ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 242ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 243ce8f5370SAlex Deucher } else 244d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 245ce8f5370SAlex Deucher } 246ce8f5370SAlex Deucher 247ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 248a424816fSAlex Deucher { 2495f8f635eSJerome Glisse int i, r; 2502aba631cSMatthew Garrett 2514e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2524e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2534e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2544e186b2dSAlex Deucher return; 2554e186b2dSAlex Deucher 256db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 257d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2584f3218cbSAlex Deucher 25995f5a3acSAlex Deucher /* wait for the rings to drain */ 26095f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 26195f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 2625f8f635eSJerome Glisse if (!ring->ready) { 2635f8f635eSJerome Glisse continue; 2645f8f635eSJerome Glisse } 26537615527SChristian König r = radeon_fence_wait_empty(rdev, i); 2665f8f635eSJerome Glisse if (r) { 2675f8f635eSJerome Glisse /* needs a GPU reset dont reset here */ 2685f8f635eSJerome Glisse mutex_unlock(&rdev->ring_lock); 2695f8f635eSJerome Glisse up_write(&rdev->pm.mclk_lock); 2705f8f635eSJerome Glisse return; 2715f8f635eSJerome Glisse } 272ce8f5370SAlex Deucher } 27395f5a3acSAlex Deucher 2745876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2755876dd24SMatthew Garrett 276ce8f5370SAlex Deucher if (rdev->irq.installed) { 2772aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2782aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2792aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2802aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2812aba631cSMatthew Garrett } 2822aba631cSMatthew Garrett } 2832aba631cSMatthew Garrett } 2842aba631cSMatthew Garrett 285ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2862aba631cSMatthew Garrett 287ce8f5370SAlex Deucher if (rdev->irq.installed) { 2882aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2892aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2902aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2912aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2922aba631cSMatthew Garrett } 2932aba631cSMatthew Garrett } 2942aba631cSMatthew Garrett } 295a424816fSAlex Deucher 296a424816fSAlex Deucher /* update display watermarks based on new power state */ 297a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 298a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 299a424816fSAlex Deucher radeon_bandwidth_update(rdev); 300a424816fSAlex Deucher 301ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 3022aba631cSMatthew Garrett 303d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 304db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 305a424816fSAlex Deucher } 306a424816fSAlex Deucher 307f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 308f712d0c7SRafał Miłecki { 309f712d0c7SRafał Miłecki int i, j; 310f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 311f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 312f712d0c7SRafał Miłecki 313d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 314f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 315f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 316d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 317f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 318f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 319d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 320f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 321d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 322f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 323d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 324d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 325f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 326f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 327f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 328eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\n", 329f712d0c7SRafał Miłecki j, 330eb2c27a0SAlex Deucher clock_info->sclk * 10); 331f712d0c7SRafał Miłecki else 332eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", 333f712d0c7SRafał Miłecki j, 334f712d0c7SRafał Miłecki clock_info->sclk * 10, 335f712d0c7SRafał Miłecki clock_info->mclk * 10, 336eb2c27a0SAlex Deucher clock_info->voltage.voltage); 337f712d0c7SRafał Miłecki } 338f712d0c7SRafał Miłecki } 339f712d0c7SRafał Miłecki } 340f712d0c7SRafał Miłecki 341ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 342a424816fSAlex Deucher struct device_attribute *attr, 343a424816fSAlex Deucher char *buf) 344a424816fSAlex Deucher { 3453e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 346a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 347ce8f5370SAlex Deucher int cp = rdev->pm.profile; 348a424816fSAlex Deucher 349a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 350ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 351ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 35212e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 353ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 354a424816fSAlex Deucher } 355a424816fSAlex Deucher 356ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 357a424816fSAlex Deucher struct device_attribute *attr, 358a424816fSAlex Deucher const char *buf, 359a424816fSAlex Deucher size_t count) 360a424816fSAlex Deucher { 3613e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 362a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 363a424816fSAlex Deucher 3644f2f2039SAlex Deucher /* Can't set profile when the card is off */ 3654f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 3664f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 3674f2f2039SAlex Deucher return -EINVAL; 3684f2f2039SAlex Deucher 369a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 370ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 371ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 372ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 373ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 374ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 375ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 376ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 377c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 378c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 379ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 380ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 381ce8f5370SAlex Deucher else { 3821783e4bfSThomas Renninger count = -EINVAL; 383ce8f5370SAlex Deucher goto fail; 384ce8f5370SAlex Deucher } 385ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 386ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3871783e4bfSThomas Renninger } else 3881783e4bfSThomas Renninger count = -EINVAL; 3891783e4bfSThomas Renninger 390ce8f5370SAlex Deucher fail: 391a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 392a424816fSAlex Deucher 393a424816fSAlex Deucher return count; 394a424816fSAlex Deucher } 395a424816fSAlex Deucher 396ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 397ce8f5370SAlex Deucher struct device_attribute *attr, 398ce8f5370SAlex Deucher char *buf) 39956278a8eSAlex Deucher { 4003e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 401ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 402ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 40356278a8eSAlex Deucher 404ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 405da321c8aSAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : 406da321c8aSAlex Deucher (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); 40756278a8eSAlex Deucher } 40856278a8eSAlex Deucher 409ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 410ce8f5370SAlex Deucher struct device_attribute *attr, 411ce8f5370SAlex Deucher const char *buf, 412ce8f5370SAlex Deucher size_t count) 413d0d6cb81SRafał Miłecki { 4143e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 415ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 416ce8f5370SAlex Deucher 4174f2f2039SAlex Deucher /* Can't set method when the card is off */ 4184f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 4194f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { 4204f2f2039SAlex Deucher count = -EINVAL; 4214f2f2039SAlex Deucher goto fail; 4224f2f2039SAlex Deucher } 4234f2f2039SAlex Deucher 424da321c8aSAlex Deucher /* we don't support the legacy modes with dpm */ 425da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 426da321c8aSAlex Deucher count = -EINVAL; 427da321c8aSAlex Deucher goto fail; 428da321c8aSAlex Deucher } 429ce8f5370SAlex Deucher 430ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 431ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 432ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 433ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 434ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 435ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 436ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 437ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 438ce8f5370SAlex Deucher /* disable dynpm */ 439ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 440ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4413f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 442ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 44332c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 444ce8f5370SAlex Deucher } else { 4451783e4bfSThomas Renninger count = -EINVAL; 446ce8f5370SAlex Deucher goto fail; 447d0d6cb81SRafał Miłecki } 448ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 449ce8f5370SAlex Deucher fail: 450ce8f5370SAlex Deucher return count; 451ce8f5370SAlex Deucher } 452ce8f5370SAlex Deucher 453da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev, 454da321c8aSAlex Deucher struct device_attribute *attr, 455da321c8aSAlex Deucher char *buf) 456da321c8aSAlex Deucher { 4573e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 458da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 459da321c8aSAlex Deucher enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; 460da321c8aSAlex Deucher 461da321c8aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 462da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 463da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 464da321c8aSAlex Deucher } 465da321c8aSAlex Deucher 466da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev, 467da321c8aSAlex Deucher struct device_attribute *attr, 468da321c8aSAlex Deucher const char *buf, 469da321c8aSAlex Deucher size_t count) 470da321c8aSAlex Deucher { 4713e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 472da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 473da321c8aSAlex Deucher 474da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 475da321c8aSAlex Deucher if (strncmp("battery", buf, strlen("battery")) == 0) 476da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; 477da321c8aSAlex Deucher else if (strncmp("balanced", buf, strlen("balanced")) == 0) 478da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 479da321c8aSAlex Deucher else if (strncmp("performance", buf, strlen("performance")) == 0) 480da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; 481da321c8aSAlex Deucher else { 482da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 483da321c8aSAlex Deucher count = -EINVAL; 484da321c8aSAlex Deucher goto fail; 485da321c8aSAlex Deucher } 486da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 487b07a657eSPali Rohár 488b07a657eSPali Rohár /* Can't set dpm state when the card is off */ 489b07a657eSPali Rohár if (!(rdev->flags & RADEON_IS_PX) || 490b07a657eSPali Rohár (ddev->switch_power_state == DRM_SWITCH_POWER_ON)) 491da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 492b07a657eSPali Rohár 493da321c8aSAlex Deucher fail: 494da321c8aSAlex Deucher return count; 495da321c8aSAlex Deucher } 496da321c8aSAlex Deucher 49770d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, 49870d01a5eSAlex Deucher struct device_attribute *attr, 49970d01a5eSAlex Deucher char *buf) 50070d01a5eSAlex Deucher { 5013e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 50270d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 50370d01a5eSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 50470d01a5eSAlex Deucher 5054f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 5064f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 5074f2f2039SAlex Deucher return snprintf(buf, PAGE_SIZE, "off\n"); 5084f2f2039SAlex Deucher 50970d01a5eSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 51070d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : 51170d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); 51270d01a5eSAlex Deucher } 51370d01a5eSAlex Deucher 51470d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, 51570d01a5eSAlex Deucher struct device_attribute *attr, 51670d01a5eSAlex Deucher const char *buf, 51770d01a5eSAlex Deucher size_t count) 51870d01a5eSAlex Deucher { 5193e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 52070d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 52170d01a5eSAlex Deucher enum radeon_dpm_forced_level level; 52270d01a5eSAlex Deucher int ret = 0; 52370d01a5eSAlex Deucher 5244f2f2039SAlex Deucher /* Can't force performance level when the card is off */ 5254f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 5264f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 5274f2f2039SAlex Deucher return -EINVAL; 5284f2f2039SAlex Deucher 52970d01a5eSAlex Deucher mutex_lock(&rdev->pm.mutex); 53070d01a5eSAlex Deucher if (strncmp("low", buf, strlen("low")) == 0) { 53170d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_LOW; 53270d01a5eSAlex Deucher } else if (strncmp("high", buf, strlen("high")) == 0) { 53370d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_HIGH; 53470d01a5eSAlex Deucher } else if (strncmp("auto", buf, strlen("auto")) == 0) { 53570d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_AUTO; 53670d01a5eSAlex Deucher } else { 53770d01a5eSAlex Deucher count = -EINVAL; 53870d01a5eSAlex Deucher goto fail; 53970d01a5eSAlex Deucher } 54070d01a5eSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 5410a17af37SAlex Deucher if (rdev->pm.dpm.thermal_active) { 5420a17af37SAlex Deucher count = -EINVAL; 5430a17af37SAlex Deucher goto fail; 5440a17af37SAlex Deucher } 54570d01a5eSAlex Deucher ret = radeon_dpm_force_performance_level(rdev, level); 54670d01a5eSAlex Deucher if (ret) 54770d01a5eSAlex Deucher count = -EINVAL; 54870d01a5eSAlex Deucher } 54970d01a5eSAlex Deucher fail: 5500a17af37SAlex Deucher mutex_unlock(&rdev->pm.mutex); 5510a17af37SAlex Deucher 55270d01a5eSAlex Deucher return count; 55370d01a5eSAlex Deucher } 55470d01a5eSAlex Deucher 55599736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev, 55699736703SOleg Chernovskiy struct device_attribute *attr, 55799736703SOleg Chernovskiy char *buf) 55899736703SOleg Chernovskiy { 55999736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 56099736703SOleg Chernovskiy u32 pwm_mode = 0; 56199736703SOleg Chernovskiy 56299736703SOleg Chernovskiy if (rdev->asic->dpm.fan_ctrl_get_mode) 56399736703SOleg Chernovskiy pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev); 56499736703SOleg Chernovskiy 56599736703SOleg Chernovskiy /* never 0 (full-speed), fuse or smc-controlled always */ 56699736703SOleg Chernovskiy return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2); 56799736703SOleg Chernovskiy } 56899736703SOleg Chernovskiy 56999736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev, 57099736703SOleg Chernovskiy struct device_attribute *attr, 57199736703SOleg Chernovskiy const char *buf, 57299736703SOleg Chernovskiy size_t count) 57399736703SOleg Chernovskiy { 57499736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 57599736703SOleg Chernovskiy int err; 57699736703SOleg Chernovskiy int value; 57799736703SOleg Chernovskiy 57899736703SOleg Chernovskiy if(!rdev->asic->dpm.fan_ctrl_set_mode) 57999736703SOleg Chernovskiy return -EINVAL; 58099736703SOleg Chernovskiy 58199736703SOleg Chernovskiy err = kstrtoint(buf, 10, &value); 58299736703SOleg Chernovskiy if (err) 58399736703SOleg Chernovskiy return err; 58499736703SOleg Chernovskiy 58599736703SOleg Chernovskiy switch (value) { 58699736703SOleg Chernovskiy case 1: /* manual, percent-based */ 58799736703SOleg Chernovskiy rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC); 58899736703SOleg Chernovskiy break; 58999736703SOleg Chernovskiy default: /* disable */ 59099736703SOleg Chernovskiy rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0); 59199736703SOleg Chernovskiy break; 59299736703SOleg Chernovskiy } 59399736703SOleg Chernovskiy 59499736703SOleg Chernovskiy return count; 59599736703SOleg Chernovskiy } 59699736703SOleg Chernovskiy 59799736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev, 59899736703SOleg Chernovskiy struct device_attribute *attr, 59999736703SOleg Chernovskiy char *buf) 60099736703SOleg Chernovskiy { 60199736703SOleg Chernovskiy return sprintf(buf, "%i\n", 0); 60299736703SOleg Chernovskiy } 60399736703SOleg Chernovskiy 60499736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev, 60599736703SOleg Chernovskiy struct device_attribute *attr, 60699736703SOleg Chernovskiy char *buf) 60799736703SOleg Chernovskiy { 608082452e1SAlex Deucher return sprintf(buf, "%i\n", 255); 60999736703SOleg Chernovskiy } 61099736703SOleg Chernovskiy 61199736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1(struct device *dev, 61299736703SOleg Chernovskiy struct device_attribute *attr, 61399736703SOleg Chernovskiy const char *buf, size_t count) 61499736703SOleg Chernovskiy { 61599736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 61699736703SOleg Chernovskiy int err; 61799736703SOleg Chernovskiy u32 value; 61899736703SOleg Chernovskiy 61999736703SOleg Chernovskiy err = kstrtou32(buf, 10, &value); 62099736703SOleg Chernovskiy if (err) 62199736703SOleg Chernovskiy return err; 62299736703SOleg Chernovskiy 623082452e1SAlex Deucher value = (value * 100) / 255; 624082452e1SAlex Deucher 62599736703SOleg Chernovskiy err = rdev->asic->dpm.set_fan_speed_percent(rdev, value); 62699736703SOleg Chernovskiy if (err) 62799736703SOleg Chernovskiy return err; 62899736703SOleg Chernovskiy 62999736703SOleg Chernovskiy return count; 63099736703SOleg Chernovskiy } 63199736703SOleg Chernovskiy 63299736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1(struct device *dev, 63399736703SOleg Chernovskiy struct device_attribute *attr, 63499736703SOleg Chernovskiy char *buf) 63599736703SOleg Chernovskiy { 63699736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 63799736703SOleg Chernovskiy int err; 63899736703SOleg Chernovskiy u32 speed; 63999736703SOleg Chernovskiy 64099736703SOleg Chernovskiy err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed); 64199736703SOleg Chernovskiy if (err) 64299736703SOleg Chernovskiy return err; 64399736703SOleg Chernovskiy 644082452e1SAlex Deucher speed = (speed * 255) / 100; 645082452e1SAlex Deucher 64699736703SOleg Chernovskiy return sprintf(buf, "%i\n", speed); 64799736703SOleg Chernovskiy } 64899736703SOleg Chernovskiy 649ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 650ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 651da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); 65270d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, 65370d01a5eSAlex Deucher radeon_get_dpm_forced_performance_level, 65470d01a5eSAlex Deucher radeon_set_dpm_forced_performance_level); 655ce8f5370SAlex Deucher 65621a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 65721a8122aSAlex Deucher struct device_attribute *attr, 65821a8122aSAlex Deucher char *buf) 65921a8122aSAlex Deucher { 660ec39f64bSGuenter Roeck struct radeon_device *rdev = dev_get_drvdata(dev); 6614f2f2039SAlex Deucher struct drm_device *ddev = rdev->ddev; 66220d391d7SAlex Deucher int temp; 66321a8122aSAlex Deucher 6644f2f2039SAlex Deucher /* Can't get temperature when the card is off */ 6654f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 6664f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 6674f2f2039SAlex Deucher return -EINVAL; 6684f2f2039SAlex Deucher 6696bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature) 6706bd1c385SAlex Deucher temp = radeon_get_temperature(rdev); 6716bd1c385SAlex Deucher else 67221a8122aSAlex Deucher temp = 0; 67321a8122aSAlex Deucher 67421a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 67521a8122aSAlex Deucher } 67621a8122aSAlex Deucher 6776ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev, 6786ea4e84dSJean Delvare struct device_attribute *attr, 6796ea4e84dSJean Delvare char *buf) 6806ea4e84dSJean Delvare { 681e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 6826ea4e84dSJean Delvare int hyst = to_sensor_dev_attr(attr)->index; 6836ea4e84dSJean Delvare int temp; 6846ea4e84dSJean Delvare 6856ea4e84dSJean Delvare if (hyst) 6866ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.min_temp; 6876ea4e84dSJean Delvare else 6886ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.max_temp; 6896ea4e84dSJean Delvare 6906ea4e84dSJean Delvare return snprintf(buf, PAGE_SIZE, "%d\n", temp); 6916ea4e84dSJean Delvare } 6926ea4e84dSJean Delvare 69321a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 6946ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0); 6956ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1); 69699736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0); 69799736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0); 69899736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0); 69999736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0); 70099736703SOleg Chernovskiy 70121a8122aSAlex Deucher 70221a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 70321a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 7046ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit.dev_attr.attr, 7056ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 70699736703SOleg Chernovskiy &sensor_dev_attr_pwm1.dev_attr.attr, 70799736703SOleg Chernovskiy &sensor_dev_attr_pwm1_enable.dev_attr.attr, 70899736703SOleg Chernovskiy &sensor_dev_attr_pwm1_min.dev_attr.attr, 70999736703SOleg Chernovskiy &sensor_dev_attr_pwm1_max.dev_attr.attr, 71021a8122aSAlex Deucher NULL 71121a8122aSAlex Deucher }; 71221a8122aSAlex Deucher 7136ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj, 7146ea4e84dSJean Delvare struct attribute *attr, int index) 7156ea4e84dSJean Delvare { 7166ea4e84dSJean Delvare struct device *dev = container_of(kobj, struct device, kobj); 717e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 71899736703SOleg Chernovskiy umode_t effective_mode = attr->mode; 7196ea4e84dSJean Delvare 7206ea4e84dSJean Delvare /* Skip limit attributes if DPM is not enabled */ 7216ea4e84dSJean Delvare if (rdev->pm.pm_method != PM_METHOD_DPM && 7226ea4e84dSJean Delvare (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 7236ea4e84dSJean Delvare attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 7246ea4e84dSJean Delvare return 0; 7256ea4e84dSJean Delvare 72699736703SOleg Chernovskiy /* Skip fan attributes if fan is not present */ 72799736703SOleg Chernovskiy if (rdev->pm.no_fan && 72899736703SOleg Chernovskiy (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 72999736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 73099736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 73199736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 73299736703SOleg Chernovskiy return 0; 73399736703SOleg Chernovskiy 73499736703SOleg Chernovskiy /* mask fan attributes if we have no bindings for this asic to expose */ 73599736703SOleg Chernovskiy if ((!rdev->asic->dpm.get_fan_speed_percent && 73699736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 73799736703SOleg Chernovskiy (!rdev->asic->dpm.fan_ctrl_get_mode && 73899736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 73999736703SOleg Chernovskiy effective_mode &= ~S_IRUGO; 74099736703SOleg Chernovskiy 74199736703SOleg Chernovskiy if ((!rdev->asic->dpm.set_fan_speed_percent && 74299736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 74399736703SOleg Chernovskiy (!rdev->asic->dpm.fan_ctrl_set_mode && 74499736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 74599736703SOleg Chernovskiy effective_mode &= ~S_IWUSR; 74699736703SOleg Chernovskiy 74799736703SOleg Chernovskiy /* hide max/min values if we can't both query and manage the fan */ 74899736703SOleg Chernovskiy if ((!rdev->asic->dpm.set_fan_speed_percent && 74999736703SOleg Chernovskiy !rdev->asic->dpm.get_fan_speed_percent) && 75099736703SOleg Chernovskiy (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 75199736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 75299736703SOleg Chernovskiy return 0; 75399736703SOleg Chernovskiy 75499736703SOleg Chernovskiy return effective_mode; 7556ea4e84dSJean Delvare } 7566ea4e84dSJean Delvare 75721a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 75821a8122aSAlex Deucher .attrs = hwmon_attributes, 7596ea4e84dSJean Delvare .is_visible = hwmon_attributes_visible, 76021a8122aSAlex Deucher }; 76121a8122aSAlex Deucher 762ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = { 763ec39f64bSGuenter Roeck &hwmon_attrgroup, 764ec39f64bSGuenter Roeck NULL 765ec39f64bSGuenter Roeck }; 766ec39f64bSGuenter Roeck 7670d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 76821a8122aSAlex Deucher { 7690d18abedSDan Carpenter int err = 0; 77021a8122aSAlex Deucher 77121a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 77221a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 77321a8122aSAlex Deucher case THERMAL_TYPE_RV770: 77421a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 775457558edSAlex Deucher case THERMAL_TYPE_NI: 776e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 7771bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 778286d9cc6SAlex Deucher case THERMAL_TYPE_CI: 779286d9cc6SAlex Deucher case THERMAL_TYPE_KV: 7806bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature == NULL) 7815d7486c7SAlex Deucher return err; 782cb3e4e7cSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev, 783ec39f64bSGuenter Roeck "radeon", rdev, 784ec39f64bSGuenter Roeck hwmon_groups); 785cb3e4e7cSAlex Deucher if (IS_ERR(rdev->pm.int_hwmon_dev)) { 786cb3e4e7cSAlex Deucher err = PTR_ERR(rdev->pm.int_hwmon_dev); 7870d18abedSDan Carpenter dev_err(rdev->dev, 7880d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 7890d18abedSDan Carpenter } 79021a8122aSAlex Deucher break; 79121a8122aSAlex Deucher default: 79221a8122aSAlex Deucher break; 79321a8122aSAlex Deucher } 7940d18abedSDan Carpenter 7950d18abedSDan Carpenter return err; 79621a8122aSAlex Deucher } 79721a8122aSAlex Deucher 798cb3e4e7cSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 799cb3e4e7cSAlex Deucher { 800cb3e4e7cSAlex Deucher if (rdev->pm.int_hwmon_dev) 801cb3e4e7cSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 802cb3e4e7cSAlex Deucher } 803cb3e4e7cSAlex Deucher 804da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work) 805da321c8aSAlex Deucher { 806da321c8aSAlex Deucher struct radeon_device *rdev = 807da321c8aSAlex Deucher container_of(work, struct radeon_device, 808da321c8aSAlex Deucher pm.dpm.thermal.work); 809da321c8aSAlex Deucher /* switch to the thermal state */ 810da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; 811da321c8aSAlex Deucher 812da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 813da321c8aSAlex Deucher return; 814da321c8aSAlex Deucher 815da321c8aSAlex Deucher if (rdev->asic->pm.get_temperature) { 816da321c8aSAlex Deucher int temp = radeon_get_temperature(rdev); 817da321c8aSAlex Deucher 818da321c8aSAlex Deucher if (temp < rdev->pm.dpm.thermal.min_temp) 819da321c8aSAlex Deucher /* switch back the user state */ 820da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 821da321c8aSAlex Deucher } else { 822da321c8aSAlex Deucher if (rdev->pm.dpm.thermal.high_to_low) 823da321c8aSAlex Deucher /* switch back the user state */ 824da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 825da321c8aSAlex Deucher } 82660320347SAlex Deucher mutex_lock(&rdev->pm.mutex); 82760320347SAlex Deucher if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) 82860320347SAlex Deucher rdev->pm.dpm.thermal_active = true; 82960320347SAlex Deucher else 83060320347SAlex Deucher rdev->pm.dpm.thermal_active = false; 83160320347SAlex Deucher rdev->pm.dpm.state = dpm_state; 83260320347SAlex Deucher mutex_unlock(&rdev->pm.mutex); 83360320347SAlex Deucher 83460320347SAlex Deucher radeon_pm_compute_clocks(rdev); 835da321c8aSAlex Deucher } 836da321c8aSAlex Deucher 8373899ca84SAlex Deucher static bool radeon_dpm_single_display(struct radeon_device *rdev) 838da321c8aSAlex Deucher { 83948783069SAlex Deucher bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? 84048783069SAlex Deucher true : false; 84148783069SAlex Deucher 84248783069SAlex Deucher /* check if the vblank period is too short to adjust the mclk */ 84348783069SAlex Deucher if (single_display && rdev->asic->dpm.vblank_too_short) { 84448783069SAlex Deucher if (radeon_dpm_vblank_too_short(rdev)) 84548783069SAlex Deucher single_display = false; 84648783069SAlex Deucher } 847da321c8aSAlex Deucher 848951caa6aSAlex Deucher /* 120hz tends to be problematic even if they are under the 849951caa6aSAlex Deucher * vblank limit. 850951caa6aSAlex Deucher */ 851951caa6aSAlex Deucher if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120)) 852951caa6aSAlex Deucher single_display = false; 853951caa6aSAlex Deucher 8543899ca84SAlex Deucher return single_display; 8553899ca84SAlex Deucher } 8563899ca84SAlex Deucher 8573899ca84SAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, 8583899ca84SAlex Deucher enum radeon_pm_state_type dpm_state) 8593899ca84SAlex Deucher { 8603899ca84SAlex Deucher int i; 8613899ca84SAlex Deucher struct radeon_ps *ps; 8623899ca84SAlex Deucher u32 ui_class; 8633899ca84SAlex Deucher bool single_display = radeon_dpm_single_display(rdev); 8643899ca84SAlex Deucher 865edcaa5b1SAlex Deucher /* certain older asics have a separare 3D performance state, 866edcaa5b1SAlex Deucher * so try that first if the user selected performance 867edcaa5b1SAlex Deucher */ 868edcaa5b1SAlex Deucher if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) 869edcaa5b1SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; 870da321c8aSAlex Deucher /* balanced states don't exist at the moment */ 871da321c8aSAlex Deucher if (dpm_state == POWER_STATE_TYPE_BALANCED) 872da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 873da321c8aSAlex Deucher 874edcaa5b1SAlex Deucher restart_search: 875da321c8aSAlex Deucher /* Pick the best power state based on current conditions */ 876da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 877da321c8aSAlex Deucher ps = &rdev->pm.dpm.ps[i]; 878da321c8aSAlex Deucher ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; 879da321c8aSAlex Deucher switch (dpm_state) { 880da321c8aSAlex Deucher /* user states */ 881da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 882da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { 883da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 88448783069SAlex Deucher if (single_display) 885da321c8aSAlex Deucher return ps; 886da321c8aSAlex Deucher } else 887da321c8aSAlex Deucher return ps; 888da321c8aSAlex Deucher } 889da321c8aSAlex Deucher break; 890da321c8aSAlex Deucher case POWER_STATE_TYPE_BALANCED: 891da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { 892da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 89348783069SAlex Deucher if (single_display) 894da321c8aSAlex Deucher return ps; 895da321c8aSAlex Deucher } else 896da321c8aSAlex Deucher return ps; 897da321c8aSAlex Deucher } 898da321c8aSAlex Deucher break; 899da321c8aSAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 900da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { 901da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 90248783069SAlex Deucher if (single_display) 903da321c8aSAlex Deucher return ps; 904da321c8aSAlex Deucher } else 905da321c8aSAlex Deucher return ps; 906da321c8aSAlex Deucher } 907da321c8aSAlex Deucher break; 908da321c8aSAlex Deucher /* internal states */ 909da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 910d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) 911da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 912d4d3278cSAlex Deucher else 913d4d3278cSAlex Deucher break; 914da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 915da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) 916da321c8aSAlex Deucher return ps; 917da321c8aSAlex Deucher break; 918da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 919da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) 920da321c8aSAlex Deucher return ps; 921da321c8aSAlex Deucher break; 922da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 923da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) 924da321c8aSAlex Deucher return ps; 925da321c8aSAlex Deucher break; 926da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 927da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) 928da321c8aSAlex Deucher return ps; 929da321c8aSAlex Deucher break; 930da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_BOOT: 931da321c8aSAlex Deucher return rdev->pm.dpm.boot_ps; 932da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 933da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) 934da321c8aSAlex Deucher return ps; 935da321c8aSAlex Deucher break; 936da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 937da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) 938da321c8aSAlex Deucher return ps; 939da321c8aSAlex Deucher break; 940da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ULV: 941da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) 942da321c8aSAlex Deucher return ps; 943da321c8aSAlex Deucher break; 944edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 945edcaa5b1SAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) 946edcaa5b1SAlex Deucher return ps; 947edcaa5b1SAlex Deucher break; 948da321c8aSAlex Deucher default: 949da321c8aSAlex Deucher break; 950da321c8aSAlex Deucher } 951da321c8aSAlex Deucher } 952da321c8aSAlex Deucher /* use a fallback state if we didn't match */ 953da321c8aSAlex Deucher switch (dpm_state) { 954da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 955ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 956ce3537d5SAlex Deucher goto restart_search; 957da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 958da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 959da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 960d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) { 961da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 962d4d3278cSAlex Deucher } else { 963d4d3278cSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 964d4d3278cSAlex Deucher goto restart_search; 965d4d3278cSAlex Deucher } 966da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 967da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; 968da321c8aSAlex Deucher goto restart_search; 969da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 970da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_BATTERY; 971da321c8aSAlex Deucher goto restart_search; 972da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 973edcaa5b1SAlex Deucher case POWER_STATE_TYPE_BALANCED: 974edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 975da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 976da321c8aSAlex Deucher goto restart_search; 977da321c8aSAlex Deucher default: 978da321c8aSAlex Deucher break; 979da321c8aSAlex Deucher } 980da321c8aSAlex Deucher 981da321c8aSAlex Deucher return NULL; 982da321c8aSAlex Deucher } 983da321c8aSAlex Deucher 984da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) 985da321c8aSAlex Deucher { 986da321c8aSAlex Deucher int i; 987da321c8aSAlex Deucher struct radeon_ps *ps; 988da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state; 98984dd1928SAlex Deucher int ret; 9903899ca84SAlex Deucher bool single_display = radeon_dpm_single_display(rdev); 991da321c8aSAlex Deucher 992da321c8aSAlex Deucher /* if dpm init failed */ 993da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 994da321c8aSAlex Deucher return; 995da321c8aSAlex Deucher 996da321c8aSAlex Deucher if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { 997da321c8aSAlex Deucher /* add other state override checks here */ 9988a227555SAlex Deucher if ((!rdev->pm.dpm.thermal_active) && 9998a227555SAlex Deucher (!rdev->pm.dpm.uvd_active)) 1000da321c8aSAlex Deucher rdev->pm.dpm.state = rdev->pm.dpm.user_state; 1001da321c8aSAlex Deucher } 1002da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.state; 1003da321c8aSAlex Deucher 1004da321c8aSAlex Deucher ps = radeon_dpm_pick_power_state(rdev, dpm_state); 1005da321c8aSAlex Deucher if (ps) 100689c9bc56SAlex Deucher rdev->pm.dpm.requested_ps = ps; 1007da321c8aSAlex Deucher else 1008da321c8aSAlex Deucher return; 1009da321c8aSAlex Deucher 1010d22b7e40SAlex Deucher /* no need to reprogram if nothing changed unless we are on BTC+ */ 1011da321c8aSAlex Deucher if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { 1012b62d628bSAlex Deucher /* vce just modifies an existing state so force a change */ 1013b62d628bSAlex Deucher if (ps->vce_active != rdev->pm.dpm.vce_active) 1014b62d628bSAlex Deucher goto force; 10153899ca84SAlex Deucher /* user has made a display change (such as timing) */ 10163899ca84SAlex Deucher if (rdev->pm.dpm.single_display != single_display) 10173899ca84SAlex Deucher goto force; 1018d22b7e40SAlex Deucher if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { 1019d22b7e40SAlex Deucher /* for pre-BTC and APUs if the num crtcs changed but state is the same, 1020d22b7e40SAlex Deucher * all we need to do is update the display configuration. 1021d22b7e40SAlex Deucher */ 1022da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { 1023d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 1024da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 1025da321c8aSAlex Deucher /* update displays */ 1026da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1027da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1028da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1029da321c8aSAlex Deucher } 1030da321c8aSAlex Deucher return; 1031d22b7e40SAlex Deucher } else { 1032d22b7e40SAlex Deucher /* for BTC+ if the num crtcs hasn't changed and state is the same, 1033d22b7e40SAlex Deucher * nothing to do, if the num crtcs is > 1 and state is the same, 1034d22b7e40SAlex Deucher * update display configuration. 1035d22b7e40SAlex Deucher */ 1036d22b7e40SAlex Deucher if (rdev->pm.dpm.new_active_crtcs == 1037d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs) { 1038d22b7e40SAlex Deucher return; 1039d22b7e40SAlex Deucher } else { 1040d22b7e40SAlex Deucher if ((rdev->pm.dpm.current_active_crtc_count > 1) && 1041d22b7e40SAlex Deucher (rdev->pm.dpm.new_active_crtc_count > 1)) { 1042d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 1043d22b7e40SAlex Deucher radeon_bandwidth_update(rdev); 1044d22b7e40SAlex Deucher /* update displays */ 1045d22b7e40SAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1046d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1047d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1048d22b7e40SAlex Deucher return; 1049d22b7e40SAlex Deucher } 1050d22b7e40SAlex Deucher } 1051d22b7e40SAlex Deucher } 1052da321c8aSAlex Deucher } 1053da321c8aSAlex Deucher 1054b62d628bSAlex Deucher force: 1055033a37dfSAlex Deucher if (radeon_dpm == 1) { 1056da321c8aSAlex Deucher printk("switching from power state:\n"); 1057da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); 1058da321c8aSAlex Deucher printk("switching to power state:\n"); 1059da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); 1060033a37dfSAlex Deucher } 1061b62d628bSAlex Deucher 1062da321c8aSAlex Deucher down_write(&rdev->pm.mclk_lock); 1063da321c8aSAlex Deucher mutex_lock(&rdev->ring_lock); 1064da321c8aSAlex Deucher 1065b62d628bSAlex Deucher /* update whether vce is active */ 1066b62d628bSAlex Deucher ps->vce_active = rdev->pm.dpm.vce_active; 1067b62d628bSAlex Deucher 106884dd1928SAlex Deucher ret = radeon_dpm_pre_set_power_state(rdev); 106984dd1928SAlex Deucher if (ret) 107084dd1928SAlex Deucher goto done; 107184dd1928SAlex Deucher 1072da321c8aSAlex Deucher /* update display watermarks based on new power state */ 1073da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 1074da321c8aSAlex Deucher /* update displays */ 1075da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1076da321c8aSAlex Deucher 1077da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1078da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 10793899ca84SAlex Deucher rdev->pm.dpm.single_display = single_display; 1080da321c8aSAlex Deucher 1081da321c8aSAlex Deucher /* wait for the rings to drain */ 1082da321c8aSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 1083da321c8aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 1084da321c8aSAlex Deucher if (ring->ready) 108537615527SChristian König radeon_fence_wait_empty(rdev, i); 1086da321c8aSAlex Deucher } 1087da321c8aSAlex Deucher 1088da321c8aSAlex Deucher /* program the new power state */ 1089da321c8aSAlex Deucher radeon_dpm_set_power_state(rdev); 1090da321c8aSAlex Deucher 1091da321c8aSAlex Deucher /* update current power state */ 1092da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; 1093da321c8aSAlex Deucher 109484dd1928SAlex Deucher radeon_dpm_post_set_power_state(rdev); 109584dd1928SAlex Deucher 10961cd8b21aSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 109714ac88afSAlex Deucher if (rdev->pm.dpm.thermal_active) { 109814ac88afSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 109960320347SAlex Deucher /* force low perf level for thermal */ 110060320347SAlex Deucher radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW); 110114ac88afSAlex Deucher /* save the user's level */ 110214ac88afSAlex Deucher rdev->pm.dpm.forced_level = level; 110314ac88afSAlex Deucher } else { 110414ac88afSAlex Deucher /* otherwise, user selected level */ 110514ac88afSAlex Deucher radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level); 110614ac88afSAlex Deucher } 110760320347SAlex Deucher } 110860320347SAlex Deucher 110984dd1928SAlex Deucher done: 1110da321c8aSAlex Deucher mutex_unlock(&rdev->ring_lock); 1111da321c8aSAlex Deucher up_write(&rdev->pm.mclk_lock); 1112da321c8aSAlex Deucher } 1113da321c8aSAlex Deucher 1114ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable) 1115ce3537d5SAlex Deucher { 1116ce3537d5SAlex Deucher enum radeon_pm_state_type dpm_state; 1117ce3537d5SAlex Deucher 11189e9d9762SAlex Deucher if (rdev->asic->dpm.powergate_uvd) { 11199e9d9762SAlex Deucher mutex_lock(&rdev->pm.mutex); 11208158eb9eSChristian König /* don't powergate anything if we 11218158eb9eSChristian König have active but pause streams */ 11228158eb9eSChristian König enable |= rdev->pm.dpm.sd > 0; 11238158eb9eSChristian König enable |= rdev->pm.dpm.hd > 0; 11249e9d9762SAlex Deucher /* enable/disable UVD */ 11259e9d9762SAlex Deucher radeon_dpm_powergate_uvd(rdev, !enable); 11269e9d9762SAlex Deucher mutex_unlock(&rdev->pm.mutex); 11279e9d9762SAlex Deucher } else { 1128ce3537d5SAlex Deucher if (enable) { 1129ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 1130ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = true; 11310690a229SAlex Deucher /* disable this for now */ 11320690a229SAlex Deucher #if 0 1133ce3537d5SAlex Deucher if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0)) 1134ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD; 1135ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0)) 1136ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 1137ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1)) 1138ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 1139ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2)) 1140ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2; 1141ce3537d5SAlex Deucher else 11420690a229SAlex Deucher #endif 1143ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD; 1144ce3537d5SAlex Deucher rdev->pm.dpm.state = dpm_state; 1145ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1146ce3537d5SAlex Deucher } else { 1147ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 1148ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = false; 1149ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1150ce3537d5SAlex Deucher } 1151ce3537d5SAlex Deucher 1152ce3537d5SAlex Deucher radeon_pm_compute_clocks(rdev); 1153ce3537d5SAlex Deucher } 11549e9d9762SAlex Deucher } 1155ce3537d5SAlex Deucher 115603afe6f6SAlex Deucher void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable) 115703afe6f6SAlex Deucher { 115803afe6f6SAlex Deucher if (enable) { 115903afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 116003afe6f6SAlex Deucher rdev->pm.dpm.vce_active = true; 116103afe6f6SAlex Deucher /* XXX select vce level based on ring/task */ 116203afe6f6SAlex Deucher rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL; 116303afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 116403afe6f6SAlex Deucher } else { 116503afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 116603afe6f6SAlex Deucher rdev->pm.dpm.vce_active = false; 116703afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 116803afe6f6SAlex Deucher } 116903afe6f6SAlex Deucher 117003afe6f6SAlex Deucher radeon_pm_compute_clocks(rdev); 117103afe6f6SAlex Deucher } 117203afe6f6SAlex Deucher 1173da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev) 1174ce8f5370SAlex Deucher { 1175ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 11763f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 11773f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 11783f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 11793f53eb6fSRafael J. Wysocki } 1180ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 118132c87fcaSTejun Heo 118232c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 1183ce8f5370SAlex Deucher } 1184ce8f5370SAlex Deucher 1185da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev) 1186da321c8aSAlex Deucher { 1187da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1188da321c8aSAlex Deucher /* disable dpm */ 1189da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1190da321c8aSAlex Deucher /* reset the power state */ 1191da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1192da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 1193da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1194da321c8aSAlex Deucher } 1195da321c8aSAlex Deucher 1196da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 1197da321c8aSAlex Deucher { 1198da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1199da321c8aSAlex Deucher radeon_pm_suspend_dpm(rdev); 1200da321c8aSAlex Deucher else 1201da321c8aSAlex Deucher radeon_pm_suspend_old(rdev); 1202da321c8aSAlex Deucher } 1203da321c8aSAlex Deucher 1204da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev) 1205ce8f5370SAlex Deucher { 1206ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 12072e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 120836099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 12092e3b3b10SAlex Deucher rdev->mc_fw) { 1210ed18a360SAlex Deucher if (rdev->pm.default_vddc) 12118a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 12128a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 12132feea49aSAlex Deucher if (rdev->pm.default_vddci) 12142feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 12152feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1216ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1217ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1218ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1219ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1220ed18a360SAlex Deucher } 1221f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 1222f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 1223f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 1224f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 12259ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 12269ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 122737016951SMichel Dänzer if (rdev->pm.power_state) { 12284d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 12292feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 123037016951SMichel Dänzer } 12313f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 12323f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 12333f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 123432c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 12353f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 12363f53eb6fSRafael J. Wysocki } 1237f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1238ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 1239d0d6cb81SRafał Miłecki } 1240d0d6cb81SRafał Miłecki 1241da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev) 12427433874eSRafał Miłecki { 124326481fb1SDave Airlie int ret; 12440d18abedSDan Carpenter 1245da321c8aSAlex Deucher /* asic init will reset to the boot state */ 1246da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1247da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1248da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1249da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1250da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1251e14cd2bbSAlex Deucher if (ret) 1252e14cd2bbSAlex Deucher goto dpm_resume_fail; 1253e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = true; 1254e14cd2bbSAlex Deucher return; 1255e14cd2bbSAlex Deucher 1256e14cd2bbSAlex Deucher dpm_resume_fail: 1257da321c8aSAlex Deucher DRM_ERROR("radeon: dpm resume failed\n"); 1258da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 125936099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1260da321c8aSAlex Deucher rdev->mc_fw) { 1261da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1262da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1263da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1264da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1265da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1266da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1267da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1268da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1269da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1270da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1271da321c8aSAlex Deucher } 1272da321c8aSAlex Deucher } 1273da321c8aSAlex Deucher 1274da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 1275da321c8aSAlex Deucher { 1276da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1277da321c8aSAlex Deucher radeon_pm_resume_dpm(rdev); 1278da321c8aSAlex Deucher else 1279da321c8aSAlex Deucher radeon_pm_resume_old(rdev); 1280da321c8aSAlex Deucher } 1281da321c8aSAlex Deucher 1282da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev) 1283da321c8aSAlex Deucher { 1284da321c8aSAlex Deucher int ret; 1285da321c8aSAlex Deucher 1286f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1287ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1288ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1289ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 1290ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 12919ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 12929ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1293f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1294f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 129521a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1296c913e23aSRafał Miłecki 129756278a8eSAlex Deucher if (rdev->bios) { 129856278a8eSAlex Deucher if (rdev->is_atom_bios) 129956278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 130056278a8eSAlex Deucher else 130156278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 1302f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 1303ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 1304ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 13052e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 130636099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 13072e3b3b10SAlex Deucher rdev->mc_fw) { 1308ed18a360SAlex Deucher if (rdev->pm.default_vddc) 13098a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 13108a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 13114639dd21SAlex Deucher if (rdev->pm.default_vddci) 13124639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 13134639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1314ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1315ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1316ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1317ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1318ed18a360SAlex Deucher } 131956278a8eSAlex Deucher } 132056278a8eSAlex Deucher 132121a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 13220d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 13230d18abedSDan Carpenter if (ret) 13240d18abedSDan Carpenter return ret; 132532c87fcaSTejun Heo 132632c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 132732c87fcaSTejun Heo 1328ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1329ce8f5370SAlex Deucher /* where's the best place to put these? */ 133026481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 133126481fb1SDave Airlie if (ret) 133226481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 133326481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 133426481fb1SDave Airlie if (ret) 133526481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 1336ce8f5370SAlex Deucher 13377433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 1338c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 13397433874eSRafał Miłecki } 13407433874eSRafał Miłecki 1341c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 1342ce8f5370SAlex Deucher } 1343c913e23aSRafał Miłecki 13447433874eSRafał Miłecki return 0; 13457433874eSRafał Miłecki } 13467433874eSRafał Miłecki 1347da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev) 1348da321c8aSAlex Deucher { 1349da321c8aSAlex Deucher int i; 1350da321c8aSAlex Deucher 1351da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 1352da321c8aSAlex Deucher printk("== power state %d ==\n", i); 1353da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); 1354da321c8aSAlex Deucher } 1355da321c8aSAlex Deucher } 1356da321c8aSAlex Deucher 1357da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev) 1358da321c8aSAlex Deucher { 1359da321c8aSAlex Deucher int ret; 1360da321c8aSAlex Deucher 13611cd8b21aSAlex Deucher /* default to balanced state */ 1362edcaa5b1SAlex Deucher rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; 1363edcaa5b1SAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 13641cd8b21aSAlex Deucher rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO; 1365da321c8aSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 1366da321c8aSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1367da321c8aSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1368da321c8aSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 1369da321c8aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1370da321c8aSAlex Deucher 1371da321c8aSAlex Deucher if (rdev->bios && rdev->is_atom_bios) 1372da321c8aSAlex Deucher radeon_atombios_get_power_modes(rdev); 1373da321c8aSAlex Deucher else 1374da321c8aSAlex Deucher return -EINVAL; 1375da321c8aSAlex Deucher 1376da321c8aSAlex Deucher /* set up the internal thermal sensor if applicable */ 1377da321c8aSAlex Deucher ret = radeon_hwmon_init(rdev); 1378da321c8aSAlex Deucher if (ret) 1379da321c8aSAlex Deucher return ret; 1380da321c8aSAlex Deucher 1381da321c8aSAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1382da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1383da321c8aSAlex Deucher radeon_dpm_init(rdev); 1384da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1385033a37dfSAlex Deucher if (radeon_dpm == 1) 1386da321c8aSAlex Deucher radeon_dpm_print_power_states(rdev); 1387da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1388da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1389da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1390e14cd2bbSAlex Deucher if (ret) 1391e14cd2bbSAlex Deucher goto dpm_failed; 1392da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1393da321c8aSAlex Deucher 1394da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); 1395da321c8aSAlex Deucher if (ret) 1396da321c8aSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 139770d01a5eSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 139870d01a5eSAlex Deucher if (ret) 139970d01a5eSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 1400da321c8aSAlex Deucher /* XXX: these are noops for dpm but are here for backwards compat */ 1401da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 1402da321c8aSAlex Deucher if (ret) 1403da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 1404da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 1405da321c8aSAlex Deucher if (ret) 1406da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 14071316b792SAlex Deucher 14081316b792SAlex Deucher if (radeon_debugfs_pm_init(rdev)) { 14091316b792SAlex Deucher DRM_ERROR("Failed to register debugfs file for dpm!\n"); 14101316b792SAlex Deucher } 14111316b792SAlex Deucher 1412da321c8aSAlex Deucher DRM_INFO("radeon: dpm initialized\n"); 1413da321c8aSAlex Deucher 1414da321c8aSAlex Deucher return 0; 1415e14cd2bbSAlex Deucher 1416e14cd2bbSAlex Deucher dpm_failed: 1417e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = false; 1418e14cd2bbSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1419e14cd2bbSAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1420e14cd2bbSAlex Deucher rdev->mc_fw) { 1421e14cd2bbSAlex Deucher if (rdev->pm.default_vddc) 1422e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1423e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1424e14cd2bbSAlex Deucher if (rdev->pm.default_vddci) 1425e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1426e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1427e14cd2bbSAlex Deucher if (rdev->pm.default_sclk) 1428e14cd2bbSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1429e14cd2bbSAlex Deucher if (rdev->pm.default_mclk) 1430e14cd2bbSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1431e14cd2bbSAlex Deucher } 1432e14cd2bbSAlex Deucher DRM_ERROR("radeon: dpm initialization failed\n"); 1433e14cd2bbSAlex Deucher return ret; 1434da321c8aSAlex Deucher } 1435da321c8aSAlex Deucher 14364369a69eSAlex Deucher struct radeon_dpm_quirk { 14374369a69eSAlex Deucher u32 chip_vendor; 14384369a69eSAlex Deucher u32 chip_device; 14394369a69eSAlex Deucher u32 subsys_vendor; 14404369a69eSAlex Deucher u32 subsys_device; 14414369a69eSAlex Deucher }; 14424369a69eSAlex Deucher 14434369a69eSAlex Deucher /* cards with dpm stability problems */ 14444369a69eSAlex Deucher static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = { 14454369a69eSAlex Deucher /* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */ 14464369a69eSAlex Deucher { PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 }, 14474369a69eSAlex Deucher /* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */ 14484369a69eSAlex Deucher { PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 }, 14494369a69eSAlex Deucher { 0, 0, 0, 0 }, 14504369a69eSAlex Deucher }; 14514369a69eSAlex Deucher 1452da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev) 1453da321c8aSAlex Deucher { 14544369a69eSAlex Deucher struct radeon_dpm_quirk *p = radeon_dpm_quirk_list; 14554369a69eSAlex Deucher bool disable_dpm = false; 14564369a69eSAlex Deucher 14574369a69eSAlex Deucher /* Apply dpm quirks */ 14584369a69eSAlex Deucher while (p && p->chip_device != 0) { 14594369a69eSAlex Deucher if (rdev->pdev->vendor == p->chip_vendor && 14604369a69eSAlex Deucher rdev->pdev->device == p->chip_device && 14614369a69eSAlex Deucher rdev->pdev->subsystem_vendor == p->subsys_vendor && 14624369a69eSAlex Deucher rdev->pdev->subsystem_device == p->subsys_device) { 14634369a69eSAlex Deucher disable_dpm = true; 14644369a69eSAlex Deucher break; 14654369a69eSAlex Deucher } 14664369a69eSAlex Deucher ++p; 14674369a69eSAlex Deucher } 14684369a69eSAlex Deucher 1469da321c8aSAlex Deucher /* enable dpm on rv6xx+ */ 1470da321c8aSAlex Deucher switch (rdev->family) { 14714a6369e9SAlex Deucher case CHIP_RV610: 14724a6369e9SAlex Deucher case CHIP_RV630: 14734a6369e9SAlex Deucher case CHIP_RV620: 14744a6369e9SAlex Deucher case CHIP_RV635: 14754a6369e9SAlex Deucher case CHIP_RV670: 14769d67006eSAlex Deucher case CHIP_RS780: 14779d67006eSAlex Deucher case CHIP_RS880: 147876e6dcecSAlex Deucher case CHIP_RV770: 14798a53fa23SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 1480761bfb99SAlex Deucher if (!rdev->rlc_fw) 1481761bfb99SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 14828a53fa23SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 14838a53fa23SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 14848a53fa23SAlex Deucher (!rdev->smc_fw)) 14858a53fa23SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1486761bfb99SAlex Deucher else if (radeon_dpm == 1) 14879d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 14889d67006eSAlex Deucher else 14899d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 14909d67006eSAlex Deucher break; 1491ab70b1ddSAlex Deucher case CHIP_RV730: 1492ab70b1ddSAlex Deucher case CHIP_RV710: 1493ab70b1ddSAlex Deucher case CHIP_RV740: 149459f7a2f2SAlex Deucher case CHIP_CEDAR: 149559f7a2f2SAlex Deucher case CHIP_REDWOOD: 149659f7a2f2SAlex Deucher case CHIP_JUNIPER: 149759f7a2f2SAlex Deucher case CHIP_CYPRESS: 149859f7a2f2SAlex Deucher case CHIP_HEMLOCK: 14995a16f761SAlex Deucher case CHIP_PALM: 15005a16f761SAlex Deucher case CHIP_SUMO: 15015a16f761SAlex Deucher case CHIP_SUMO2: 1502c08abf11SAlex Deucher case CHIP_BARTS: 1503c08abf11SAlex Deucher case CHIP_TURKS: 1504c08abf11SAlex Deucher case CHIP_CAICOS: 15058f500af4SAlex Deucher case CHIP_CAYMAN: 15063a118989SAlex Deucher case CHIP_ARUBA: 150768bc7785SAlex Deucher case CHIP_TAHITI: 150868bc7785SAlex Deucher case CHIP_PITCAIRN: 150968bc7785SAlex Deucher case CHIP_VERDE: 151068bc7785SAlex Deucher case CHIP_OLAND: 151168bc7785SAlex Deucher case CHIP_HAINAN: 15124f22dde3SAlex Deucher case CHIP_BONAIRE: 1513e308b1d3SAlex Deucher case CHIP_KABINI: 1514e308b1d3SAlex Deucher case CHIP_KAVERI: 15154f22dde3SAlex Deucher case CHIP_HAWAII: 15167d032a4bSSamuel Li case CHIP_MULLINS: 15175a16f761SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 15185a16f761SAlex Deucher if (!rdev->rlc_fw) 15195a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15205a16f761SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 15215a16f761SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 15225a16f761SAlex Deucher (!rdev->smc_fw)) 15235a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15244369a69eSAlex Deucher else if (disable_dpm && (radeon_dpm == -1)) 15254369a69eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15265a16f761SAlex Deucher else if (radeon_dpm == 0) 15275a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15285a16f761SAlex Deucher else 15295a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 15305a16f761SAlex Deucher break; 1531da321c8aSAlex Deucher default: 1532da321c8aSAlex Deucher /* default to profile method */ 1533da321c8aSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1534da321c8aSAlex Deucher break; 1535da321c8aSAlex Deucher } 1536da321c8aSAlex Deucher 1537da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1538da321c8aSAlex Deucher return radeon_pm_init_dpm(rdev); 1539da321c8aSAlex Deucher else 1540da321c8aSAlex Deucher return radeon_pm_init_old(rdev); 1541da321c8aSAlex Deucher } 1542da321c8aSAlex Deucher 1543914a8987SAlex Deucher int radeon_pm_late_init(struct radeon_device *rdev) 1544914a8987SAlex Deucher { 1545914a8987SAlex Deucher int ret = 0; 1546914a8987SAlex Deucher 1547914a8987SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 1548914a8987SAlex Deucher mutex_lock(&rdev->pm.mutex); 1549914a8987SAlex Deucher ret = radeon_dpm_late_enable(rdev); 1550914a8987SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1551914a8987SAlex Deucher } 1552914a8987SAlex Deucher return ret; 1553914a8987SAlex Deucher } 1554914a8987SAlex Deucher 1555da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev) 155629fb52caSAlex Deucher { 1557ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1558a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 1559ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1560ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1561ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1562ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1563ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1564ce8f5370SAlex Deucher /* reset default clocks */ 1565ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1566ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1567ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 156858e21dffSAlex Deucher } 1569ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 157032c87fcaSTejun Heo 157132c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 157258e21dffSAlex Deucher 1573ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1574ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1575ce8f5370SAlex Deucher } 1576a424816fSAlex Deucher 1577cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 15780975b162SAlex Deucher kfree(rdev->pm.power_state); 157929fb52caSAlex Deucher } 158029fb52caSAlex Deucher 1581da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev) 1582da321c8aSAlex Deucher { 1583da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1584da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1585da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1586da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1587da321c8aSAlex Deucher 1588da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_state); 158970d01a5eSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 1590da321c8aSAlex Deucher /* XXX backwards compat */ 1591da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1592da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1593da321c8aSAlex Deucher } 1594da321c8aSAlex Deucher radeon_dpm_fini(rdev); 1595da321c8aSAlex Deucher 1596cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 1597da321c8aSAlex Deucher kfree(rdev->pm.power_state); 1598da321c8aSAlex Deucher } 1599da321c8aSAlex Deucher 1600da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 1601da321c8aSAlex Deucher { 1602da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1603da321c8aSAlex Deucher radeon_pm_fini_dpm(rdev); 1604da321c8aSAlex Deucher else 1605da321c8aSAlex Deucher radeon_pm_fini_old(rdev); 1606da321c8aSAlex Deucher } 1607da321c8aSAlex Deucher 1608da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) 1609c913e23aSRafał Miłecki { 1610c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 1611a48b9b4eSAlex Deucher struct drm_crtc *crtc; 1612c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 1613c913e23aSRafał Miłecki 1614ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 1615ce8f5370SAlex Deucher return; 1616ce8f5370SAlex Deucher 1617c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1618c913e23aSRafał Miłecki 1619c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 1620a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 16213ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1622a48b9b4eSAlex Deucher list_for_each_entry(crtc, 1623a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 1624a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1625a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 1626c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 1627a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 1628c913e23aSRafał Miłecki } 1629c913e23aSRafał Miłecki } 16303ed9a335SAlex Deucher } 1631c913e23aSRafał Miłecki 1632ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1633ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1634ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1635ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1636ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 1637a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 1638ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1639ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1640c913e23aSRafał Miłecki 1641ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 1642ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1643ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1644ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1645c913e23aSRafał Miłecki 1646d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 1647c913e23aSRafał Miłecki } 1648a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 1649c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 1650c913e23aSRafał Miłecki 1651ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 1652ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 1653ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 1654ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1655ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1656c913e23aSRafał Miłecki 165732c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1658c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1659ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 1660ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 166132c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1662c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1663d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 1664c913e23aSRafał Miłecki } 1665a48b9b4eSAlex Deucher } else { /* count == 0 */ 1666ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 1667ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1668c913e23aSRafał Miłecki 1669ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 1670ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 1671ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1672ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1673ce8f5370SAlex Deucher } 1674ce8f5370SAlex Deucher } 167573a6d3fcSRafał Miłecki } 1676c913e23aSRafał Miłecki } 1677c913e23aSRafał Miłecki 1678c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 1679c913e23aSRafał Miłecki } 1680c913e23aSRafał Miłecki 1681da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) 1682da321c8aSAlex Deucher { 1683da321c8aSAlex Deucher struct drm_device *ddev = rdev->ddev; 1684da321c8aSAlex Deucher struct drm_crtc *crtc; 1685da321c8aSAlex Deucher struct radeon_crtc *radeon_crtc; 1686da321c8aSAlex Deucher 16876c7bcceaSAlex Deucher if (!rdev->pm.dpm_enabled) 16886c7bcceaSAlex Deucher return; 16896c7bcceaSAlex Deucher 1690da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1691da321c8aSAlex Deucher 16925ca302f7SAlex Deucher /* update active crtc counts */ 1693da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs = 0; 1694da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count = 0; 16953ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1696da321c8aSAlex Deucher list_for_each_entry(crtc, 1697da321c8aSAlex Deucher &ddev->mode_config.crtc_list, head) { 1698da321c8aSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1699da321c8aSAlex Deucher if (crtc->enabled) { 1700da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); 1701da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count++; 1702da321c8aSAlex Deucher } 1703da321c8aSAlex Deucher } 17043ed9a335SAlex Deucher } 1705da321c8aSAlex Deucher 17065ca302f7SAlex Deucher /* update battery/ac status */ 17075ca302f7SAlex Deucher if (power_supply_is_system_supplied() > 0) 17085ca302f7SAlex Deucher rdev->pm.dpm.ac_power = true; 17095ca302f7SAlex Deucher else 17105ca302f7SAlex Deucher rdev->pm.dpm.ac_power = false; 17115ca302f7SAlex Deucher 1712da321c8aSAlex Deucher radeon_dpm_change_power_state_locked(rdev); 1713da321c8aSAlex Deucher 1714da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 17158a227555SAlex Deucher 1716da321c8aSAlex Deucher } 1717da321c8aSAlex Deucher 1718da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev) 1719da321c8aSAlex Deucher { 1720da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1721da321c8aSAlex Deucher radeon_pm_compute_clocks_dpm(rdev); 1722da321c8aSAlex Deucher else 1723da321c8aSAlex Deucher radeon_pm_compute_clocks_old(rdev); 1724da321c8aSAlex Deucher } 1725da321c8aSAlex Deucher 1726ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 1727f735261bSDave Airlie { 172875fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 1729f735261bSDave Airlie bool in_vbl = true; 1730f735261bSDave Airlie 173175fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 173275fa0b08SMario Kleiner * otherwise return in_vbl == false. 173375fa0b08SMario Kleiner */ 173475fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 173575fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 1736*3bb403bfSVille Syrjälä vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, 1737*3bb403bfSVille Syrjälä &vpos, &hpos, NULL, NULL, 1738*3bb403bfSVille Syrjälä &rdev->mode_info.crtcs[crtc]->base.hwmode); 1739f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 17403d3cbd84SDaniel Vetter !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK)) 1741f735261bSDave Airlie in_vbl = false; 1742f735261bSDave Airlie } 1743f735261bSDave Airlie } 1744f81f2024SMatthew Garrett 1745f81f2024SMatthew Garrett return in_vbl; 1746f81f2024SMatthew Garrett } 1747f81f2024SMatthew Garrett 1748ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 1749f81f2024SMatthew Garrett { 1750f81f2024SMatthew Garrett u32 stat_crtc = 0; 1751f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 1752f81f2024SMatthew Garrett 1753f735261bSDave Airlie if (in_vbl == false) 1754d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 1755bae6b562SAlex Deucher finish ? "exit" : "entry"); 1756f735261bSDave Airlie return in_vbl; 1757f735261bSDave Airlie } 1758c913e23aSRafał Miłecki 1759ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 1760c913e23aSRafał Miłecki { 1761c913e23aSRafał Miłecki struct radeon_device *rdev; 1762d9932a32SMatthew Garrett int resched; 1763c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 1764ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 1765c913e23aSRafał Miłecki 1766d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 1767c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1768ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1769c913e23aSRafał Miłecki int not_processed = 0; 17707465280cSAlex Deucher int i; 1771c913e23aSRafał Miłecki 17727465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 17730ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 17740ec0612aSAlex Deucher 17750ec0612aSAlex Deucher if (ring->ready) { 177647492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 17777465280cSAlex Deucher if (not_processed >= 3) 17787465280cSAlex Deucher break; 17797465280cSAlex Deucher } 17800ec0612aSAlex Deucher } 1781c913e23aSRafał Miłecki 1782c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 1783ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 1784ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1785ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1786ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 1787ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1788ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 1789ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1790c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1791c913e23aSRafał Miłecki } 1792c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 1793ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 1794ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1795ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1796ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 1797ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1798ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 1799ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1800c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1801c913e23aSRafał Miłecki } 1802c913e23aSRafał Miłecki } 1803c913e23aSRafał Miłecki 1804d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 1805d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 1806d7311171SAlex Deucher */ 1807ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 1808ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 1809ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1810ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1811c913e23aSRafał Miłecki } 1812c913e23aSRafał Miłecki 181332c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1814c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1815c913e23aSRafał Miłecki } 18163f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 18173f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 18183f53eb6fSRafael J. Wysocki } 1819c913e23aSRafał Miłecki 18207433874eSRafał Miłecki /* 18217433874eSRafał Miłecki * Debugfs info 18227433874eSRafał Miłecki */ 18237433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 18247433874eSRafał Miłecki 18257433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 18267433874eSRafał Miłecki { 18277433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 18287433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 18297433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 18304f2f2039SAlex Deucher struct drm_device *ddev = rdev->ddev; 18317433874eSRafał Miłecki 18324f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 18334f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { 18344f2f2039SAlex Deucher seq_printf(m, "PX asic powered off\n"); 18354f2f2039SAlex Deucher } else if (rdev->pm.dpm_enabled) { 18361316b792SAlex Deucher mutex_lock(&rdev->pm.mutex); 18371316b792SAlex Deucher if (rdev->asic->dpm.debugfs_print_current_performance_level) 18381316b792SAlex Deucher radeon_dpm_debugfs_print_current_performance_level(rdev, m); 18391316b792SAlex Deucher else 184071375929SAlex Deucher seq_printf(m, "Debugfs support not implemented for this asic\n"); 18411316b792SAlex Deucher mutex_unlock(&rdev->pm.mutex); 18421316b792SAlex Deucher } else { 18439ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 1844bf05d998SAlex Deucher /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ 1845bf05d998SAlex Deucher if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) 1846bf05d998SAlex Deucher seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); 1847bf05d998SAlex Deucher else 18486234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 18499ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 1850798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 18516234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 18520fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 18530fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 1854798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 1855aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 18561316b792SAlex Deucher } 18577433874eSRafał Miłecki 18587433874eSRafał Miłecki return 0; 18597433874eSRafał Miłecki } 18607433874eSRafał Miłecki 18617433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 18627433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 18637433874eSRafał Miłecki }; 18647433874eSRafał Miłecki #endif 18657433874eSRafał Miłecki 1866c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 18677433874eSRafał Miłecki { 18687433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 18697433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 18707433874eSRafał Miłecki #else 18717433874eSRafał Miłecki return 0; 18727433874eSRafał Miłecki #endif 18737433874eSRafał Miłecki } 1874