17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 23760285e7SDavid Howells #include <drm/drmP.h> 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 2799736703SOleg Chernovskiy #include "r600_dpm.h" 28ce8f5370SAlex Deucher #include <linux/power_supply.h> 2921a8122aSAlex Deucher #include <linux/hwmon.h> 3021a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 317433874eSRafał Miłecki 32c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 33c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3473a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 35c913e23aSRafał Miłecki 36f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 37eb2c27a0SAlex Deucher "", 38f712d0c7SRafał Miłecki "Powersave", 39f712d0c7SRafał Miłecki "Battery", 40f712d0c7SRafał Miłecki "Balanced", 41f712d0c7SRafał Miłecki "Performance", 42f712d0c7SRafał Miłecki }; 43f712d0c7SRafał Miłecki 44ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 45c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 47ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 48ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 49ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 50ce8f5370SAlex Deucher 51a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 52a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 53a4c9e2eeSAlex Deucher int instance) 54a4c9e2eeSAlex Deucher { 55a4c9e2eeSAlex Deucher int i; 56a4c9e2eeSAlex Deucher int found_instance = -1; 57a4c9e2eeSAlex Deucher 58a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 59a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 60a4c9e2eeSAlex Deucher found_instance++; 61a4c9e2eeSAlex Deucher if (found_instance == instance) 62a4c9e2eeSAlex Deucher return i; 63a4c9e2eeSAlex Deucher } 64a4c9e2eeSAlex Deucher } 65a4c9e2eeSAlex Deucher /* return default if no match */ 66a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 67a4c9e2eeSAlex Deucher } 68a4c9e2eeSAlex Deucher 69c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 70ce8f5370SAlex Deucher { 711c71bda0SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 721c71bda0SAlex Deucher mutex_lock(&rdev->pm.mutex); 731c71bda0SAlex Deucher if (power_supply_is_system_supplied() > 0) 741c71bda0SAlex Deucher rdev->pm.dpm.ac_power = true; 751c71bda0SAlex Deucher else 761c71bda0SAlex Deucher rdev->pm.dpm.ac_power = false; 7796682956SAlex Deucher if (rdev->family == CHIP_ARUBA) { 781c71bda0SAlex Deucher if (rdev->asic->dpm.enable_bapm) 791c71bda0SAlex Deucher radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power); 8096682956SAlex Deucher } 811c71bda0SAlex Deucher mutex_unlock(&rdev->pm.mutex); 821c71bda0SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 83ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 84ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 85ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 86ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 87ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 88ce8f5370SAlex Deucher } 89ce8f5370SAlex Deucher } 90ce8f5370SAlex Deucher } 91ce8f5370SAlex Deucher 92ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 93ce8f5370SAlex Deucher { 94ce8f5370SAlex Deucher switch (rdev->pm.profile) { 95ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 96ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 97ce8f5370SAlex Deucher break; 98ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 99ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 100ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 101ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 102ce8f5370SAlex Deucher else 103ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 104ce8f5370SAlex Deucher } else { 105ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 106c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 107ce8f5370SAlex Deucher else 108c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 109ce8f5370SAlex Deucher } 110ce8f5370SAlex Deucher break; 111ce8f5370SAlex Deucher case PM_PROFILE_LOW: 112ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 113ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 114ce8f5370SAlex Deucher else 115ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 116ce8f5370SAlex Deucher break; 117c9e75b21SAlex Deucher case PM_PROFILE_MID: 118c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 119c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 120c9e75b21SAlex Deucher else 121c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 122c9e75b21SAlex Deucher break; 123ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 124ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 125ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 126ce8f5370SAlex Deucher else 127ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 128ce8f5370SAlex Deucher break; 129ce8f5370SAlex Deucher } 130ce8f5370SAlex Deucher 131ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 132ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 133ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 134ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 135ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 136ce8f5370SAlex Deucher } else { 137ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 138ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 139ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 140ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 141ce8f5370SAlex Deucher } 142ce8f5370SAlex Deucher } 143c913e23aSRafał Miłecki 1445876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1455876dd24SMatthew Garrett { 1465876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1475876dd24SMatthew Garrett 1485876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1495876dd24SMatthew Garrett return; 1505876dd24SMatthew Garrett 1515876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1525876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1535876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1545876dd24SMatthew Garrett } 1555876dd24SMatthew Garrett } 1565876dd24SMatthew Garrett 157ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 158ce8f5370SAlex Deucher { 159ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 160ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 161ce8f5370SAlex Deucher wait_event_timeout( 162ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 163ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 164ce8f5370SAlex Deucher } 165ce8f5370SAlex Deucher } 166ce8f5370SAlex Deucher 167ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 168ce8f5370SAlex Deucher { 169ce8f5370SAlex Deucher u32 sclk, mclk; 17092645879SAlex Deucher bool misc_after = false; 171ce8f5370SAlex Deucher 172ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 173ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 174ce8f5370SAlex Deucher return; 175ce8f5370SAlex Deucher 176ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 177ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 178ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1799ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1809ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 181ce8f5370SAlex Deucher 18227810fb2SAlex Deucher /* starting with BTC, there is one state that is used for both 18327810fb2SAlex Deucher * MH and SH. Difference is that we always use the high clock index for 1847ae764b1SAlex Deucher * mclk and vddci. 18527810fb2SAlex Deucher */ 18627810fb2SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && 18727810fb2SAlex Deucher (rdev->family >= CHIP_BARTS) && 18827810fb2SAlex Deucher rdev->pm.active_crtc_count && 18927810fb2SAlex Deucher ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || 19027810fb2SAlex Deucher (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) 19127810fb2SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 19227810fb2SAlex Deucher clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; 19327810fb2SAlex Deucher else 194ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 195ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 19627810fb2SAlex Deucher 1979ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1989ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 199ce8f5370SAlex Deucher 20092645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 20192645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 20292645879SAlex Deucher misc_after = true; 20392645879SAlex Deucher 20492645879SAlex Deucher radeon_sync_with_vblank(rdev); 20592645879SAlex Deucher 20692645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 20792645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 20892645879SAlex Deucher return; 20992645879SAlex Deucher } 21092645879SAlex Deucher 21192645879SAlex Deucher radeon_pm_prepare(rdev); 21292645879SAlex Deucher 21392645879SAlex Deucher if (!misc_after) 214ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 215ce8f5370SAlex Deucher radeon_pm_misc(rdev); 216ce8f5370SAlex Deucher 217ce8f5370SAlex Deucher /* set engine clock */ 218ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 219ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 220ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 221ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 222ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 223d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 224ce8f5370SAlex Deucher } 225ce8f5370SAlex Deucher 226ce8f5370SAlex Deucher /* set memory clock */ 227798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 228ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 229ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 230ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 231ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 232d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 233ce8f5370SAlex Deucher } 23492645879SAlex Deucher 23592645879SAlex Deucher if (misc_after) 23692645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 23792645879SAlex Deucher radeon_pm_misc(rdev); 23892645879SAlex Deucher 239ce8f5370SAlex Deucher radeon_pm_finish(rdev); 240ce8f5370SAlex Deucher 241ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 242ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 243ce8f5370SAlex Deucher } else 244d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 245ce8f5370SAlex Deucher } 246ce8f5370SAlex Deucher 247ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 248a424816fSAlex Deucher { 2495f8f635eSJerome Glisse int i, r; 2502aba631cSMatthew Garrett 2514e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2524e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2534e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2544e186b2dSAlex Deucher return; 2554e186b2dSAlex Deucher 256612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 257db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 258d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2594f3218cbSAlex Deucher 26095f5a3acSAlex Deucher /* wait for the rings to drain */ 26195f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 26295f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 2635f8f635eSJerome Glisse if (!ring->ready) { 2645f8f635eSJerome Glisse continue; 2655f8f635eSJerome Glisse } 26637615527SChristian König r = radeon_fence_wait_empty(rdev, i); 2675f8f635eSJerome Glisse if (r) { 2685f8f635eSJerome Glisse /* needs a GPU reset dont reset here */ 2695f8f635eSJerome Glisse mutex_unlock(&rdev->ring_lock); 2705f8f635eSJerome Glisse up_write(&rdev->pm.mclk_lock); 2715f8f635eSJerome Glisse mutex_unlock(&rdev->ddev->struct_mutex); 2725f8f635eSJerome Glisse return; 2735f8f635eSJerome Glisse } 274ce8f5370SAlex Deucher } 27595f5a3acSAlex Deucher 2765876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2775876dd24SMatthew Garrett 278ce8f5370SAlex Deucher if (rdev->irq.installed) { 2792aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2802aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2812aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2822aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2832aba631cSMatthew Garrett } 2842aba631cSMatthew Garrett } 2852aba631cSMatthew Garrett } 2862aba631cSMatthew Garrett 287ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2882aba631cSMatthew Garrett 289ce8f5370SAlex Deucher if (rdev->irq.installed) { 2902aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2912aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2922aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2932aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2942aba631cSMatthew Garrett } 2952aba631cSMatthew Garrett } 2962aba631cSMatthew Garrett } 297a424816fSAlex Deucher 298a424816fSAlex Deucher /* update display watermarks based on new power state */ 299a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 300a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 301a424816fSAlex Deucher radeon_bandwidth_update(rdev); 302a424816fSAlex Deucher 303ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 3042aba631cSMatthew Garrett 305d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 306db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 307612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 308a424816fSAlex Deucher } 309a424816fSAlex Deucher 310f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 311f712d0c7SRafał Miłecki { 312f712d0c7SRafał Miłecki int i, j; 313f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 314f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 315f712d0c7SRafał Miłecki 316d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 317f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 318f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 319d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 320f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 321f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 322d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 323f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 324d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 325f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 326d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 327d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 328f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 329f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 330f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 331eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\n", 332f712d0c7SRafał Miłecki j, 333eb2c27a0SAlex Deucher clock_info->sclk * 10); 334f712d0c7SRafał Miłecki else 335eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", 336f712d0c7SRafał Miłecki j, 337f712d0c7SRafał Miłecki clock_info->sclk * 10, 338f712d0c7SRafał Miłecki clock_info->mclk * 10, 339eb2c27a0SAlex Deucher clock_info->voltage.voltage); 340f712d0c7SRafał Miłecki } 341f712d0c7SRafał Miłecki } 342f712d0c7SRafał Miłecki } 343f712d0c7SRafał Miłecki 344ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 345a424816fSAlex Deucher struct device_attribute *attr, 346a424816fSAlex Deucher char *buf) 347a424816fSAlex Deucher { 3483e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 349a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 350ce8f5370SAlex Deucher int cp = rdev->pm.profile; 351a424816fSAlex Deucher 352a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 353ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 354ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 35512e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 356ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 357a424816fSAlex Deucher } 358a424816fSAlex Deucher 359ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 360a424816fSAlex Deucher struct device_attribute *attr, 361a424816fSAlex Deucher const char *buf, 362a424816fSAlex Deucher size_t count) 363a424816fSAlex Deucher { 3643e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 365a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 366a424816fSAlex Deucher 3674f2f2039SAlex Deucher /* Can't set profile when the card is off */ 3684f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 3694f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 3704f2f2039SAlex Deucher return -EINVAL; 3714f2f2039SAlex Deucher 372a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 373ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 374ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 375ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 376ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 377ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 378ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 379ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 380c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 381c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 382ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 383ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 384ce8f5370SAlex Deucher else { 3851783e4bfSThomas Renninger count = -EINVAL; 386ce8f5370SAlex Deucher goto fail; 387ce8f5370SAlex Deucher } 388ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 389ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3901783e4bfSThomas Renninger } else 3911783e4bfSThomas Renninger count = -EINVAL; 3921783e4bfSThomas Renninger 393ce8f5370SAlex Deucher fail: 394a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 395a424816fSAlex Deucher 396a424816fSAlex Deucher return count; 397a424816fSAlex Deucher } 398a424816fSAlex Deucher 399ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 400ce8f5370SAlex Deucher struct device_attribute *attr, 401ce8f5370SAlex Deucher char *buf) 40256278a8eSAlex Deucher { 4033e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 404ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 405ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 40656278a8eSAlex Deucher 407ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 408da321c8aSAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : 409da321c8aSAlex Deucher (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); 41056278a8eSAlex Deucher } 41156278a8eSAlex Deucher 412ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 413ce8f5370SAlex Deucher struct device_attribute *attr, 414ce8f5370SAlex Deucher const char *buf, 415ce8f5370SAlex Deucher size_t count) 416d0d6cb81SRafał Miłecki { 4173e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 418ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 419ce8f5370SAlex Deucher 4204f2f2039SAlex Deucher /* Can't set method when the card is off */ 4214f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 4224f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { 4234f2f2039SAlex Deucher count = -EINVAL; 4244f2f2039SAlex Deucher goto fail; 4254f2f2039SAlex Deucher } 4264f2f2039SAlex Deucher 427da321c8aSAlex Deucher /* we don't support the legacy modes with dpm */ 428da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 429da321c8aSAlex Deucher count = -EINVAL; 430da321c8aSAlex Deucher goto fail; 431da321c8aSAlex Deucher } 432ce8f5370SAlex Deucher 433ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 434ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 435ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 436ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 437ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 438ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 439ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 440ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 441ce8f5370SAlex Deucher /* disable dynpm */ 442ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 443ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4443f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 445ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 44632c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 447ce8f5370SAlex Deucher } else { 4481783e4bfSThomas Renninger count = -EINVAL; 449ce8f5370SAlex Deucher goto fail; 450d0d6cb81SRafał Miłecki } 451ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 452ce8f5370SAlex Deucher fail: 453ce8f5370SAlex Deucher return count; 454ce8f5370SAlex Deucher } 455ce8f5370SAlex Deucher 456da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev, 457da321c8aSAlex Deucher struct device_attribute *attr, 458da321c8aSAlex Deucher char *buf) 459da321c8aSAlex Deucher { 4603e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 461da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 462da321c8aSAlex Deucher enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; 463da321c8aSAlex Deucher 464da321c8aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 465da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 466da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 467da321c8aSAlex Deucher } 468da321c8aSAlex Deucher 469da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev, 470da321c8aSAlex Deucher struct device_attribute *attr, 471da321c8aSAlex Deucher const char *buf, 472da321c8aSAlex Deucher size_t count) 473da321c8aSAlex Deucher { 4743e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 475da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 476da321c8aSAlex Deucher 477da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 478da321c8aSAlex Deucher if (strncmp("battery", buf, strlen("battery")) == 0) 479da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; 480da321c8aSAlex Deucher else if (strncmp("balanced", buf, strlen("balanced")) == 0) 481da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 482da321c8aSAlex Deucher else if (strncmp("performance", buf, strlen("performance")) == 0) 483da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; 484da321c8aSAlex Deucher else { 485da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 486da321c8aSAlex Deucher count = -EINVAL; 487da321c8aSAlex Deucher goto fail; 488da321c8aSAlex Deucher } 489da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 490b07a657eSPali Rohár 491b07a657eSPali Rohár /* Can't set dpm state when the card is off */ 492b07a657eSPali Rohár if (!(rdev->flags & RADEON_IS_PX) || 493b07a657eSPali Rohár (ddev->switch_power_state == DRM_SWITCH_POWER_ON)) 494da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 495b07a657eSPali Rohár 496da321c8aSAlex Deucher fail: 497da321c8aSAlex Deucher return count; 498da321c8aSAlex Deucher } 499da321c8aSAlex Deucher 50070d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, 50170d01a5eSAlex Deucher struct device_attribute *attr, 50270d01a5eSAlex Deucher char *buf) 50370d01a5eSAlex Deucher { 5043e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 50570d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 50670d01a5eSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 50770d01a5eSAlex Deucher 5084f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 5094f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 5104f2f2039SAlex Deucher return snprintf(buf, PAGE_SIZE, "off\n"); 5114f2f2039SAlex Deucher 51270d01a5eSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 51370d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : 51470d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); 51570d01a5eSAlex Deucher } 51670d01a5eSAlex Deucher 51770d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, 51870d01a5eSAlex Deucher struct device_attribute *attr, 51970d01a5eSAlex Deucher const char *buf, 52070d01a5eSAlex Deucher size_t count) 52170d01a5eSAlex Deucher { 5223e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 52370d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 52470d01a5eSAlex Deucher enum radeon_dpm_forced_level level; 52570d01a5eSAlex Deucher int ret = 0; 52670d01a5eSAlex Deucher 5274f2f2039SAlex Deucher /* Can't force performance level when the card is off */ 5284f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 5294f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 5304f2f2039SAlex Deucher return -EINVAL; 5314f2f2039SAlex Deucher 53270d01a5eSAlex Deucher mutex_lock(&rdev->pm.mutex); 53370d01a5eSAlex Deucher if (strncmp("low", buf, strlen("low")) == 0) { 53470d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_LOW; 53570d01a5eSAlex Deucher } else if (strncmp("high", buf, strlen("high")) == 0) { 53670d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_HIGH; 53770d01a5eSAlex Deucher } else if (strncmp("auto", buf, strlen("auto")) == 0) { 53870d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_AUTO; 53970d01a5eSAlex Deucher } else { 54070d01a5eSAlex Deucher count = -EINVAL; 54170d01a5eSAlex Deucher goto fail; 54270d01a5eSAlex Deucher } 54370d01a5eSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 5440a17af37SAlex Deucher if (rdev->pm.dpm.thermal_active) { 5450a17af37SAlex Deucher count = -EINVAL; 5460a17af37SAlex Deucher goto fail; 5470a17af37SAlex Deucher } 54870d01a5eSAlex Deucher ret = radeon_dpm_force_performance_level(rdev, level); 54970d01a5eSAlex Deucher if (ret) 55070d01a5eSAlex Deucher count = -EINVAL; 55170d01a5eSAlex Deucher } 55270d01a5eSAlex Deucher fail: 5530a17af37SAlex Deucher mutex_unlock(&rdev->pm.mutex); 5540a17af37SAlex Deucher 55570d01a5eSAlex Deucher return count; 55670d01a5eSAlex Deucher } 55770d01a5eSAlex Deucher 55899736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev, 55999736703SOleg Chernovskiy struct device_attribute *attr, 56099736703SOleg Chernovskiy char *buf) 56199736703SOleg Chernovskiy { 56299736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 56399736703SOleg Chernovskiy u32 pwm_mode = 0; 56499736703SOleg Chernovskiy 56599736703SOleg Chernovskiy if (rdev->asic->dpm.fan_ctrl_get_mode) 56699736703SOleg Chernovskiy pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev); 56799736703SOleg Chernovskiy 56899736703SOleg Chernovskiy /* never 0 (full-speed), fuse or smc-controlled always */ 56999736703SOleg Chernovskiy return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2); 57099736703SOleg Chernovskiy } 57199736703SOleg Chernovskiy 57299736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev, 57399736703SOleg Chernovskiy struct device_attribute *attr, 57499736703SOleg Chernovskiy const char *buf, 57599736703SOleg Chernovskiy size_t count) 57699736703SOleg Chernovskiy { 57799736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 57899736703SOleg Chernovskiy int err; 57999736703SOleg Chernovskiy int value; 58099736703SOleg Chernovskiy 58199736703SOleg Chernovskiy if(!rdev->asic->dpm.fan_ctrl_set_mode) 58299736703SOleg Chernovskiy return -EINVAL; 58399736703SOleg Chernovskiy 58499736703SOleg Chernovskiy err = kstrtoint(buf, 10, &value); 58599736703SOleg Chernovskiy if (err) 58699736703SOleg Chernovskiy return err; 58799736703SOleg Chernovskiy 58899736703SOleg Chernovskiy switch (value) { 58999736703SOleg Chernovskiy case 1: /* manual, percent-based */ 59099736703SOleg Chernovskiy rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC); 59199736703SOleg Chernovskiy break; 59299736703SOleg Chernovskiy default: /* disable */ 59399736703SOleg Chernovskiy rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0); 59499736703SOleg Chernovskiy break; 59599736703SOleg Chernovskiy } 59699736703SOleg Chernovskiy 59799736703SOleg Chernovskiy return count; 59899736703SOleg Chernovskiy } 59999736703SOleg Chernovskiy 60099736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev, 60199736703SOleg Chernovskiy struct device_attribute *attr, 60299736703SOleg Chernovskiy char *buf) 60399736703SOleg Chernovskiy { 60499736703SOleg Chernovskiy return sprintf(buf, "%i\n", 0); 60599736703SOleg Chernovskiy } 60699736703SOleg Chernovskiy 60799736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev, 60899736703SOleg Chernovskiy struct device_attribute *attr, 60999736703SOleg Chernovskiy char *buf) 61099736703SOleg Chernovskiy { 611082452e1SAlex Deucher return sprintf(buf, "%i\n", 255); 61299736703SOleg Chernovskiy } 61399736703SOleg Chernovskiy 61499736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1(struct device *dev, 61599736703SOleg Chernovskiy struct device_attribute *attr, 61699736703SOleg Chernovskiy const char *buf, size_t count) 61799736703SOleg Chernovskiy { 61899736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 61999736703SOleg Chernovskiy int err; 62099736703SOleg Chernovskiy u32 value; 62199736703SOleg Chernovskiy 62299736703SOleg Chernovskiy err = kstrtou32(buf, 10, &value); 62399736703SOleg Chernovskiy if (err) 62499736703SOleg Chernovskiy return err; 62599736703SOleg Chernovskiy 626082452e1SAlex Deucher value = (value * 100) / 255; 627082452e1SAlex Deucher 62899736703SOleg Chernovskiy err = rdev->asic->dpm.set_fan_speed_percent(rdev, value); 62999736703SOleg Chernovskiy if (err) 63099736703SOleg Chernovskiy return err; 63199736703SOleg Chernovskiy 63299736703SOleg Chernovskiy return count; 63399736703SOleg Chernovskiy } 63499736703SOleg Chernovskiy 63599736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1(struct device *dev, 63699736703SOleg Chernovskiy struct device_attribute *attr, 63799736703SOleg Chernovskiy char *buf) 63899736703SOleg Chernovskiy { 63999736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 64099736703SOleg Chernovskiy int err; 64199736703SOleg Chernovskiy u32 speed; 64299736703SOleg Chernovskiy 64399736703SOleg Chernovskiy err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed); 64499736703SOleg Chernovskiy if (err) 64599736703SOleg Chernovskiy return err; 64699736703SOleg Chernovskiy 647082452e1SAlex Deucher speed = (speed * 255) / 100; 648082452e1SAlex Deucher 64999736703SOleg Chernovskiy return sprintf(buf, "%i\n", speed); 65099736703SOleg Chernovskiy } 65199736703SOleg Chernovskiy 652ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 653ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 654da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); 65570d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, 65670d01a5eSAlex Deucher radeon_get_dpm_forced_performance_level, 65770d01a5eSAlex Deucher radeon_set_dpm_forced_performance_level); 658ce8f5370SAlex Deucher 65921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 66021a8122aSAlex Deucher struct device_attribute *attr, 66121a8122aSAlex Deucher char *buf) 66221a8122aSAlex Deucher { 663ec39f64bSGuenter Roeck struct radeon_device *rdev = dev_get_drvdata(dev); 6644f2f2039SAlex Deucher struct drm_device *ddev = rdev->ddev; 66520d391d7SAlex Deucher int temp; 66621a8122aSAlex Deucher 6674f2f2039SAlex Deucher /* Can't get temperature when the card is off */ 6684f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 6694f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 6704f2f2039SAlex Deucher return -EINVAL; 6714f2f2039SAlex Deucher 6726bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature) 6736bd1c385SAlex Deucher temp = radeon_get_temperature(rdev); 6746bd1c385SAlex Deucher else 67521a8122aSAlex Deucher temp = 0; 67621a8122aSAlex Deucher 67721a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 67821a8122aSAlex Deucher } 67921a8122aSAlex Deucher 6806ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev, 6816ea4e84dSJean Delvare struct device_attribute *attr, 6826ea4e84dSJean Delvare char *buf) 6836ea4e84dSJean Delvare { 684e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 6856ea4e84dSJean Delvare int hyst = to_sensor_dev_attr(attr)->index; 6866ea4e84dSJean Delvare int temp; 6876ea4e84dSJean Delvare 6886ea4e84dSJean Delvare if (hyst) 6896ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.min_temp; 6906ea4e84dSJean Delvare else 6916ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.max_temp; 6926ea4e84dSJean Delvare 6936ea4e84dSJean Delvare return snprintf(buf, PAGE_SIZE, "%d\n", temp); 6946ea4e84dSJean Delvare } 6956ea4e84dSJean Delvare 69621a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 6976ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0); 6986ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1); 69999736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0); 70099736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0); 70199736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0); 70299736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0); 70399736703SOleg Chernovskiy 70421a8122aSAlex Deucher 70521a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 70621a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 7076ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit.dev_attr.attr, 7086ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 70999736703SOleg Chernovskiy &sensor_dev_attr_pwm1.dev_attr.attr, 71099736703SOleg Chernovskiy &sensor_dev_attr_pwm1_enable.dev_attr.attr, 71199736703SOleg Chernovskiy &sensor_dev_attr_pwm1_min.dev_attr.attr, 71299736703SOleg Chernovskiy &sensor_dev_attr_pwm1_max.dev_attr.attr, 71321a8122aSAlex Deucher NULL 71421a8122aSAlex Deucher }; 71521a8122aSAlex Deucher 7166ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj, 7176ea4e84dSJean Delvare struct attribute *attr, int index) 7186ea4e84dSJean Delvare { 7196ea4e84dSJean Delvare struct device *dev = container_of(kobj, struct device, kobj); 720e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 72199736703SOleg Chernovskiy umode_t effective_mode = attr->mode; 7226ea4e84dSJean Delvare 7236ea4e84dSJean Delvare /* Skip limit attributes if DPM is not enabled */ 7246ea4e84dSJean Delvare if (rdev->pm.pm_method != PM_METHOD_DPM && 7256ea4e84dSJean Delvare (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 7266ea4e84dSJean Delvare attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr)) 7276ea4e84dSJean Delvare return 0; 7286ea4e84dSJean Delvare 72999736703SOleg Chernovskiy /* Skip fan attributes if fan is not present */ 73099736703SOleg Chernovskiy if (rdev->pm.no_fan && 73199736703SOleg Chernovskiy (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 73299736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 73399736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 73499736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 73599736703SOleg Chernovskiy return 0; 73699736703SOleg Chernovskiy 73799736703SOleg Chernovskiy /* mask fan attributes if we have no bindings for this asic to expose */ 73899736703SOleg Chernovskiy if ((!rdev->asic->dpm.get_fan_speed_percent && 73999736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 74099736703SOleg Chernovskiy (!rdev->asic->dpm.fan_ctrl_get_mode && 74199736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 74299736703SOleg Chernovskiy effective_mode &= ~S_IRUGO; 74399736703SOleg Chernovskiy 74499736703SOleg Chernovskiy if ((!rdev->asic->dpm.set_fan_speed_percent && 74599736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 74699736703SOleg Chernovskiy (!rdev->asic->dpm.fan_ctrl_set_mode && 74799736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 74899736703SOleg Chernovskiy effective_mode &= ~S_IWUSR; 74999736703SOleg Chernovskiy 75099736703SOleg Chernovskiy /* hide max/min values if we can't both query and manage the fan */ 75199736703SOleg Chernovskiy if ((!rdev->asic->dpm.set_fan_speed_percent && 75299736703SOleg Chernovskiy !rdev->asic->dpm.get_fan_speed_percent) && 75399736703SOleg Chernovskiy (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 75499736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 75599736703SOleg Chernovskiy return 0; 75699736703SOleg Chernovskiy 75799736703SOleg Chernovskiy return effective_mode; 7586ea4e84dSJean Delvare } 7596ea4e84dSJean Delvare 76021a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 76121a8122aSAlex Deucher .attrs = hwmon_attributes, 7626ea4e84dSJean Delvare .is_visible = hwmon_attributes_visible, 76321a8122aSAlex Deucher }; 76421a8122aSAlex Deucher 765ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = { 766ec39f64bSGuenter Roeck &hwmon_attrgroup, 767ec39f64bSGuenter Roeck NULL 768ec39f64bSGuenter Roeck }; 769ec39f64bSGuenter Roeck 7700d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 77121a8122aSAlex Deucher { 7720d18abedSDan Carpenter int err = 0; 77321a8122aSAlex Deucher 77421a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 77521a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 77621a8122aSAlex Deucher case THERMAL_TYPE_RV770: 77721a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 778457558edSAlex Deucher case THERMAL_TYPE_NI: 779e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 7801bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 781286d9cc6SAlex Deucher case THERMAL_TYPE_CI: 782286d9cc6SAlex Deucher case THERMAL_TYPE_KV: 7836bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature == NULL) 7845d7486c7SAlex Deucher return err; 785cb3e4e7cSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev, 786ec39f64bSGuenter Roeck "radeon", rdev, 787ec39f64bSGuenter Roeck hwmon_groups); 788cb3e4e7cSAlex Deucher if (IS_ERR(rdev->pm.int_hwmon_dev)) { 789cb3e4e7cSAlex Deucher err = PTR_ERR(rdev->pm.int_hwmon_dev); 7900d18abedSDan Carpenter dev_err(rdev->dev, 7910d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 7920d18abedSDan Carpenter } 79321a8122aSAlex Deucher break; 79421a8122aSAlex Deucher default: 79521a8122aSAlex Deucher break; 79621a8122aSAlex Deucher } 7970d18abedSDan Carpenter 7980d18abedSDan Carpenter return err; 79921a8122aSAlex Deucher } 80021a8122aSAlex Deucher 801cb3e4e7cSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 802cb3e4e7cSAlex Deucher { 803cb3e4e7cSAlex Deucher if (rdev->pm.int_hwmon_dev) 804cb3e4e7cSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 805cb3e4e7cSAlex Deucher } 806cb3e4e7cSAlex Deucher 807da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work) 808da321c8aSAlex Deucher { 809da321c8aSAlex Deucher struct radeon_device *rdev = 810da321c8aSAlex Deucher container_of(work, struct radeon_device, 811da321c8aSAlex Deucher pm.dpm.thermal.work); 812da321c8aSAlex Deucher /* switch to the thermal state */ 813da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; 814da321c8aSAlex Deucher 815da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 816da321c8aSAlex Deucher return; 817da321c8aSAlex Deucher 818da321c8aSAlex Deucher if (rdev->asic->pm.get_temperature) { 819da321c8aSAlex Deucher int temp = radeon_get_temperature(rdev); 820da321c8aSAlex Deucher 821da321c8aSAlex Deucher if (temp < rdev->pm.dpm.thermal.min_temp) 822da321c8aSAlex Deucher /* switch back the user state */ 823da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 824da321c8aSAlex Deucher } else { 825da321c8aSAlex Deucher if (rdev->pm.dpm.thermal.high_to_low) 826da321c8aSAlex Deucher /* switch back the user state */ 827da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 828da321c8aSAlex Deucher } 82960320347SAlex Deucher mutex_lock(&rdev->pm.mutex); 83060320347SAlex Deucher if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) 83160320347SAlex Deucher rdev->pm.dpm.thermal_active = true; 83260320347SAlex Deucher else 83360320347SAlex Deucher rdev->pm.dpm.thermal_active = false; 83460320347SAlex Deucher rdev->pm.dpm.state = dpm_state; 83560320347SAlex Deucher mutex_unlock(&rdev->pm.mutex); 83660320347SAlex Deucher 83760320347SAlex Deucher radeon_pm_compute_clocks(rdev); 838da321c8aSAlex Deucher } 839da321c8aSAlex Deucher 840*3899ca84SAlex Deucher static bool radeon_dpm_single_display(struct radeon_device *rdev) 841da321c8aSAlex Deucher { 84248783069SAlex Deucher bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? 84348783069SAlex Deucher true : false; 84448783069SAlex Deucher 84548783069SAlex Deucher /* check if the vblank period is too short to adjust the mclk */ 84648783069SAlex Deucher if (single_display && rdev->asic->dpm.vblank_too_short) { 84748783069SAlex Deucher if (radeon_dpm_vblank_too_short(rdev)) 84848783069SAlex Deucher single_display = false; 84948783069SAlex Deucher } 850da321c8aSAlex Deucher 851951caa6aSAlex Deucher /* 120hz tends to be problematic even if they are under the 852951caa6aSAlex Deucher * vblank limit. 853951caa6aSAlex Deucher */ 854951caa6aSAlex Deucher if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120)) 855951caa6aSAlex Deucher single_display = false; 856951caa6aSAlex Deucher 857*3899ca84SAlex Deucher return single_display; 858*3899ca84SAlex Deucher } 859*3899ca84SAlex Deucher 860*3899ca84SAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, 861*3899ca84SAlex Deucher enum radeon_pm_state_type dpm_state) 862*3899ca84SAlex Deucher { 863*3899ca84SAlex Deucher int i; 864*3899ca84SAlex Deucher struct radeon_ps *ps; 865*3899ca84SAlex Deucher u32 ui_class; 866*3899ca84SAlex Deucher bool single_display = radeon_dpm_single_display(rdev); 867*3899ca84SAlex Deucher 868edcaa5b1SAlex Deucher /* certain older asics have a separare 3D performance state, 869edcaa5b1SAlex Deucher * so try that first if the user selected performance 870edcaa5b1SAlex Deucher */ 871edcaa5b1SAlex Deucher if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) 872edcaa5b1SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; 873da321c8aSAlex Deucher /* balanced states don't exist at the moment */ 874da321c8aSAlex Deucher if (dpm_state == POWER_STATE_TYPE_BALANCED) 875da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 876da321c8aSAlex Deucher 877edcaa5b1SAlex Deucher restart_search: 878da321c8aSAlex Deucher /* Pick the best power state based on current conditions */ 879da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 880da321c8aSAlex Deucher ps = &rdev->pm.dpm.ps[i]; 881da321c8aSAlex Deucher ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; 882da321c8aSAlex Deucher switch (dpm_state) { 883da321c8aSAlex Deucher /* user states */ 884da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 885da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { 886da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 88748783069SAlex Deucher if (single_display) 888da321c8aSAlex Deucher return ps; 889da321c8aSAlex Deucher } else 890da321c8aSAlex Deucher return ps; 891da321c8aSAlex Deucher } 892da321c8aSAlex Deucher break; 893da321c8aSAlex Deucher case POWER_STATE_TYPE_BALANCED: 894da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { 895da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 89648783069SAlex Deucher if (single_display) 897da321c8aSAlex Deucher return ps; 898da321c8aSAlex Deucher } else 899da321c8aSAlex Deucher return ps; 900da321c8aSAlex Deucher } 901da321c8aSAlex Deucher break; 902da321c8aSAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 903da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { 904da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 90548783069SAlex Deucher if (single_display) 906da321c8aSAlex Deucher return ps; 907da321c8aSAlex Deucher } else 908da321c8aSAlex Deucher return ps; 909da321c8aSAlex Deucher } 910da321c8aSAlex Deucher break; 911da321c8aSAlex Deucher /* internal states */ 912da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 913d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) 914da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 915d4d3278cSAlex Deucher else 916d4d3278cSAlex Deucher break; 917da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 918da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) 919da321c8aSAlex Deucher return ps; 920da321c8aSAlex Deucher break; 921da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 922da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) 923da321c8aSAlex Deucher return ps; 924da321c8aSAlex Deucher break; 925da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 926da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) 927da321c8aSAlex Deucher return ps; 928da321c8aSAlex Deucher break; 929da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 930da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) 931da321c8aSAlex Deucher return ps; 932da321c8aSAlex Deucher break; 933da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_BOOT: 934da321c8aSAlex Deucher return rdev->pm.dpm.boot_ps; 935da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 936da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) 937da321c8aSAlex Deucher return ps; 938da321c8aSAlex Deucher break; 939da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 940da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) 941da321c8aSAlex Deucher return ps; 942da321c8aSAlex Deucher break; 943da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ULV: 944da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) 945da321c8aSAlex Deucher return ps; 946da321c8aSAlex Deucher break; 947edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 948edcaa5b1SAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) 949edcaa5b1SAlex Deucher return ps; 950edcaa5b1SAlex Deucher break; 951da321c8aSAlex Deucher default: 952da321c8aSAlex Deucher break; 953da321c8aSAlex Deucher } 954da321c8aSAlex Deucher } 955da321c8aSAlex Deucher /* use a fallback state if we didn't match */ 956da321c8aSAlex Deucher switch (dpm_state) { 957da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 958ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 959ce3537d5SAlex Deucher goto restart_search; 960da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 961da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 962da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 963d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) { 964da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 965d4d3278cSAlex Deucher } else { 966d4d3278cSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 967d4d3278cSAlex Deucher goto restart_search; 968d4d3278cSAlex Deucher } 969da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 970da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; 971da321c8aSAlex Deucher goto restart_search; 972da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 973da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_BATTERY; 974da321c8aSAlex Deucher goto restart_search; 975da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 976edcaa5b1SAlex Deucher case POWER_STATE_TYPE_BALANCED: 977edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 978da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 979da321c8aSAlex Deucher goto restart_search; 980da321c8aSAlex Deucher default: 981da321c8aSAlex Deucher break; 982da321c8aSAlex Deucher } 983da321c8aSAlex Deucher 984da321c8aSAlex Deucher return NULL; 985da321c8aSAlex Deucher } 986da321c8aSAlex Deucher 987da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) 988da321c8aSAlex Deucher { 989da321c8aSAlex Deucher int i; 990da321c8aSAlex Deucher struct radeon_ps *ps; 991da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state; 99284dd1928SAlex Deucher int ret; 993*3899ca84SAlex Deucher bool single_display = radeon_dpm_single_display(rdev); 994da321c8aSAlex Deucher 995da321c8aSAlex Deucher /* if dpm init failed */ 996da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 997da321c8aSAlex Deucher return; 998da321c8aSAlex Deucher 999da321c8aSAlex Deucher if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { 1000da321c8aSAlex Deucher /* add other state override checks here */ 10018a227555SAlex Deucher if ((!rdev->pm.dpm.thermal_active) && 10028a227555SAlex Deucher (!rdev->pm.dpm.uvd_active)) 1003da321c8aSAlex Deucher rdev->pm.dpm.state = rdev->pm.dpm.user_state; 1004da321c8aSAlex Deucher } 1005da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.state; 1006da321c8aSAlex Deucher 1007da321c8aSAlex Deucher ps = radeon_dpm_pick_power_state(rdev, dpm_state); 1008da321c8aSAlex Deucher if (ps) 100989c9bc56SAlex Deucher rdev->pm.dpm.requested_ps = ps; 1010da321c8aSAlex Deucher else 1011da321c8aSAlex Deucher return; 1012da321c8aSAlex Deucher 1013d22b7e40SAlex Deucher /* no need to reprogram if nothing changed unless we are on BTC+ */ 1014da321c8aSAlex Deucher if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { 1015b62d628bSAlex Deucher /* vce just modifies an existing state so force a change */ 1016b62d628bSAlex Deucher if (ps->vce_active != rdev->pm.dpm.vce_active) 1017b62d628bSAlex Deucher goto force; 1018*3899ca84SAlex Deucher /* user has made a display change (such as timing) */ 1019*3899ca84SAlex Deucher if (rdev->pm.dpm.single_display != single_display) 1020*3899ca84SAlex Deucher goto force; 1021d22b7e40SAlex Deucher if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { 1022d22b7e40SAlex Deucher /* for pre-BTC and APUs if the num crtcs changed but state is the same, 1023d22b7e40SAlex Deucher * all we need to do is update the display configuration. 1024d22b7e40SAlex Deucher */ 1025da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { 1026d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 1027da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 1028da321c8aSAlex Deucher /* update displays */ 1029da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1030da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1031da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1032da321c8aSAlex Deucher } 1033da321c8aSAlex Deucher return; 1034d22b7e40SAlex Deucher } else { 1035d22b7e40SAlex Deucher /* for BTC+ if the num crtcs hasn't changed and state is the same, 1036d22b7e40SAlex Deucher * nothing to do, if the num crtcs is > 1 and state is the same, 1037d22b7e40SAlex Deucher * update display configuration. 1038d22b7e40SAlex Deucher */ 1039d22b7e40SAlex Deucher if (rdev->pm.dpm.new_active_crtcs == 1040d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs) { 1041d22b7e40SAlex Deucher return; 1042d22b7e40SAlex Deucher } else { 1043d22b7e40SAlex Deucher if ((rdev->pm.dpm.current_active_crtc_count > 1) && 1044d22b7e40SAlex Deucher (rdev->pm.dpm.new_active_crtc_count > 1)) { 1045d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 1046d22b7e40SAlex Deucher radeon_bandwidth_update(rdev); 1047d22b7e40SAlex Deucher /* update displays */ 1048d22b7e40SAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1049d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1050d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1051d22b7e40SAlex Deucher return; 1052d22b7e40SAlex Deucher } 1053d22b7e40SAlex Deucher } 1054d22b7e40SAlex Deucher } 1055da321c8aSAlex Deucher } 1056da321c8aSAlex Deucher 1057b62d628bSAlex Deucher force: 1058033a37dfSAlex Deucher if (radeon_dpm == 1) { 1059da321c8aSAlex Deucher printk("switching from power state:\n"); 1060da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); 1061da321c8aSAlex Deucher printk("switching to power state:\n"); 1062da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); 1063033a37dfSAlex Deucher } 1064b62d628bSAlex Deucher 1065da321c8aSAlex Deucher mutex_lock(&rdev->ddev->struct_mutex); 1066da321c8aSAlex Deucher down_write(&rdev->pm.mclk_lock); 1067da321c8aSAlex Deucher mutex_lock(&rdev->ring_lock); 1068da321c8aSAlex Deucher 1069b62d628bSAlex Deucher /* update whether vce is active */ 1070b62d628bSAlex Deucher ps->vce_active = rdev->pm.dpm.vce_active; 1071b62d628bSAlex Deucher 107284dd1928SAlex Deucher ret = radeon_dpm_pre_set_power_state(rdev); 107384dd1928SAlex Deucher if (ret) 107484dd1928SAlex Deucher goto done; 107584dd1928SAlex Deucher 1076da321c8aSAlex Deucher /* update display watermarks based on new power state */ 1077da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 1078da321c8aSAlex Deucher /* update displays */ 1079da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1080da321c8aSAlex Deucher 1081da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1082da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1083*3899ca84SAlex Deucher rdev->pm.dpm.single_display = single_display; 1084da321c8aSAlex Deucher 1085da321c8aSAlex Deucher /* wait for the rings to drain */ 1086da321c8aSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 1087da321c8aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 1088da321c8aSAlex Deucher if (ring->ready) 108937615527SChristian König radeon_fence_wait_empty(rdev, i); 1090da321c8aSAlex Deucher } 1091da321c8aSAlex Deucher 1092da321c8aSAlex Deucher /* program the new power state */ 1093da321c8aSAlex Deucher radeon_dpm_set_power_state(rdev); 1094da321c8aSAlex Deucher 1095da321c8aSAlex Deucher /* update current power state */ 1096da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; 1097da321c8aSAlex Deucher 109884dd1928SAlex Deucher radeon_dpm_post_set_power_state(rdev); 109984dd1928SAlex Deucher 11001cd8b21aSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 110114ac88afSAlex Deucher if (rdev->pm.dpm.thermal_active) { 110214ac88afSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 110360320347SAlex Deucher /* force low perf level for thermal */ 110460320347SAlex Deucher radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW); 110514ac88afSAlex Deucher /* save the user's level */ 110614ac88afSAlex Deucher rdev->pm.dpm.forced_level = level; 110714ac88afSAlex Deucher } else { 110814ac88afSAlex Deucher /* otherwise, user selected level */ 110914ac88afSAlex Deucher radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level); 111014ac88afSAlex Deucher } 111160320347SAlex Deucher } 111260320347SAlex Deucher 111384dd1928SAlex Deucher done: 1114da321c8aSAlex Deucher mutex_unlock(&rdev->ring_lock); 1115da321c8aSAlex Deucher up_write(&rdev->pm.mclk_lock); 1116da321c8aSAlex Deucher mutex_unlock(&rdev->ddev->struct_mutex); 1117da321c8aSAlex Deucher } 1118da321c8aSAlex Deucher 1119ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable) 1120ce3537d5SAlex Deucher { 1121ce3537d5SAlex Deucher enum radeon_pm_state_type dpm_state; 1122ce3537d5SAlex Deucher 11239e9d9762SAlex Deucher if (rdev->asic->dpm.powergate_uvd) { 11249e9d9762SAlex Deucher mutex_lock(&rdev->pm.mutex); 11258158eb9eSChristian König /* don't powergate anything if we 11268158eb9eSChristian König have active but pause streams */ 11278158eb9eSChristian König enable |= rdev->pm.dpm.sd > 0; 11288158eb9eSChristian König enable |= rdev->pm.dpm.hd > 0; 11299e9d9762SAlex Deucher /* enable/disable UVD */ 11309e9d9762SAlex Deucher radeon_dpm_powergate_uvd(rdev, !enable); 11319e9d9762SAlex Deucher mutex_unlock(&rdev->pm.mutex); 11329e9d9762SAlex Deucher } else { 1133ce3537d5SAlex Deucher if (enable) { 1134ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 1135ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = true; 11360690a229SAlex Deucher /* disable this for now */ 11370690a229SAlex Deucher #if 0 1138ce3537d5SAlex Deucher if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0)) 1139ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD; 1140ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0)) 1141ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 1142ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1)) 1143ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 1144ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2)) 1145ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2; 1146ce3537d5SAlex Deucher else 11470690a229SAlex Deucher #endif 1148ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD; 1149ce3537d5SAlex Deucher rdev->pm.dpm.state = dpm_state; 1150ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1151ce3537d5SAlex Deucher } else { 1152ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 1153ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = false; 1154ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1155ce3537d5SAlex Deucher } 1156ce3537d5SAlex Deucher 1157ce3537d5SAlex Deucher radeon_pm_compute_clocks(rdev); 1158ce3537d5SAlex Deucher } 11599e9d9762SAlex Deucher } 1160ce3537d5SAlex Deucher 116103afe6f6SAlex Deucher void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable) 116203afe6f6SAlex Deucher { 116303afe6f6SAlex Deucher if (enable) { 116403afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 116503afe6f6SAlex Deucher rdev->pm.dpm.vce_active = true; 116603afe6f6SAlex Deucher /* XXX select vce level based on ring/task */ 116703afe6f6SAlex Deucher rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL; 116803afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 116903afe6f6SAlex Deucher } else { 117003afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 117103afe6f6SAlex Deucher rdev->pm.dpm.vce_active = false; 117203afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 117303afe6f6SAlex Deucher } 117403afe6f6SAlex Deucher 117503afe6f6SAlex Deucher radeon_pm_compute_clocks(rdev); 117603afe6f6SAlex Deucher } 117703afe6f6SAlex Deucher 1178da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev) 1179ce8f5370SAlex Deucher { 1180ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 11813f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 11823f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 11833f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 11843f53eb6fSRafael J. Wysocki } 1185ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 118632c87fcaSTejun Heo 118732c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 1188ce8f5370SAlex Deucher } 1189ce8f5370SAlex Deucher 1190da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev) 1191da321c8aSAlex Deucher { 1192da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1193da321c8aSAlex Deucher /* disable dpm */ 1194da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1195da321c8aSAlex Deucher /* reset the power state */ 1196da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1197da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 1198da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1199da321c8aSAlex Deucher } 1200da321c8aSAlex Deucher 1201da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 1202da321c8aSAlex Deucher { 1203da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1204da321c8aSAlex Deucher radeon_pm_suspend_dpm(rdev); 1205da321c8aSAlex Deucher else 1206da321c8aSAlex Deucher radeon_pm_suspend_old(rdev); 1207da321c8aSAlex Deucher } 1208da321c8aSAlex Deucher 1209da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev) 1210ce8f5370SAlex Deucher { 1211ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 12122e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 121336099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 12142e3b3b10SAlex Deucher rdev->mc_fw) { 1215ed18a360SAlex Deucher if (rdev->pm.default_vddc) 12168a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 12178a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 12182feea49aSAlex Deucher if (rdev->pm.default_vddci) 12192feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 12202feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1221ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1222ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1223ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1224ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1225ed18a360SAlex Deucher } 1226f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 1227f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 1228f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 1229f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 12309ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 12319ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 123237016951SMichel Dänzer if (rdev->pm.power_state) { 12334d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 12342feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 123537016951SMichel Dänzer } 12363f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 12373f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 12383f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 123932c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 12403f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 12413f53eb6fSRafael J. Wysocki } 1242f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1243ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 1244d0d6cb81SRafał Miłecki } 1245d0d6cb81SRafał Miłecki 1246da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev) 12477433874eSRafał Miłecki { 124826481fb1SDave Airlie int ret; 12490d18abedSDan Carpenter 1250da321c8aSAlex Deucher /* asic init will reset to the boot state */ 1251da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1252da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1253da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1254da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1255da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1256e14cd2bbSAlex Deucher if (ret) 1257e14cd2bbSAlex Deucher goto dpm_resume_fail; 1258e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = true; 1259e14cd2bbSAlex Deucher return; 1260e14cd2bbSAlex Deucher 1261e14cd2bbSAlex Deucher dpm_resume_fail: 1262da321c8aSAlex Deucher DRM_ERROR("radeon: dpm resume failed\n"); 1263da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 126436099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1265da321c8aSAlex Deucher rdev->mc_fw) { 1266da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1267da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1268da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1269da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1270da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1271da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1272da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1273da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1274da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1275da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1276da321c8aSAlex Deucher } 1277da321c8aSAlex Deucher } 1278da321c8aSAlex Deucher 1279da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 1280da321c8aSAlex Deucher { 1281da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1282da321c8aSAlex Deucher radeon_pm_resume_dpm(rdev); 1283da321c8aSAlex Deucher else 1284da321c8aSAlex Deucher radeon_pm_resume_old(rdev); 1285da321c8aSAlex Deucher } 1286da321c8aSAlex Deucher 1287da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev) 1288da321c8aSAlex Deucher { 1289da321c8aSAlex Deucher int ret; 1290da321c8aSAlex Deucher 1291f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1292ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1293ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1294ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 1295ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 12969ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 12979ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1298f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1299f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 130021a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1301c913e23aSRafał Miłecki 130256278a8eSAlex Deucher if (rdev->bios) { 130356278a8eSAlex Deucher if (rdev->is_atom_bios) 130456278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 130556278a8eSAlex Deucher else 130656278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 1307f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 1308ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 1309ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 13102e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 131136099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 13122e3b3b10SAlex Deucher rdev->mc_fw) { 1313ed18a360SAlex Deucher if (rdev->pm.default_vddc) 13148a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 13158a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 13164639dd21SAlex Deucher if (rdev->pm.default_vddci) 13174639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 13184639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1319ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1320ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1321ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1322ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1323ed18a360SAlex Deucher } 132456278a8eSAlex Deucher } 132556278a8eSAlex Deucher 132621a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 13270d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 13280d18abedSDan Carpenter if (ret) 13290d18abedSDan Carpenter return ret; 133032c87fcaSTejun Heo 133132c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 133232c87fcaSTejun Heo 1333ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1334ce8f5370SAlex Deucher /* where's the best place to put these? */ 133526481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 133626481fb1SDave Airlie if (ret) 133726481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 133826481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 133926481fb1SDave Airlie if (ret) 134026481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 1341ce8f5370SAlex Deucher 13427433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 1343c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 13447433874eSRafał Miłecki } 13457433874eSRafał Miłecki 1346c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 1347ce8f5370SAlex Deucher } 1348c913e23aSRafał Miłecki 13497433874eSRafał Miłecki return 0; 13507433874eSRafał Miłecki } 13517433874eSRafał Miłecki 1352da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev) 1353da321c8aSAlex Deucher { 1354da321c8aSAlex Deucher int i; 1355da321c8aSAlex Deucher 1356da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 1357da321c8aSAlex Deucher printk("== power state %d ==\n", i); 1358da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); 1359da321c8aSAlex Deucher } 1360da321c8aSAlex Deucher } 1361da321c8aSAlex Deucher 1362da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev) 1363da321c8aSAlex Deucher { 1364da321c8aSAlex Deucher int ret; 1365da321c8aSAlex Deucher 13661cd8b21aSAlex Deucher /* default to balanced state */ 1367edcaa5b1SAlex Deucher rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; 1368edcaa5b1SAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 13691cd8b21aSAlex Deucher rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO; 1370da321c8aSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 1371da321c8aSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1372da321c8aSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1373da321c8aSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 1374da321c8aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1375da321c8aSAlex Deucher 1376da321c8aSAlex Deucher if (rdev->bios && rdev->is_atom_bios) 1377da321c8aSAlex Deucher radeon_atombios_get_power_modes(rdev); 1378da321c8aSAlex Deucher else 1379da321c8aSAlex Deucher return -EINVAL; 1380da321c8aSAlex Deucher 1381da321c8aSAlex Deucher /* set up the internal thermal sensor if applicable */ 1382da321c8aSAlex Deucher ret = radeon_hwmon_init(rdev); 1383da321c8aSAlex Deucher if (ret) 1384da321c8aSAlex Deucher return ret; 1385da321c8aSAlex Deucher 1386da321c8aSAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1387da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1388da321c8aSAlex Deucher radeon_dpm_init(rdev); 1389da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1390033a37dfSAlex Deucher if (radeon_dpm == 1) 1391da321c8aSAlex Deucher radeon_dpm_print_power_states(rdev); 1392da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1393da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1394da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1395e14cd2bbSAlex Deucher if (ret) 1396e14cd2bbSAlex Deucher goto dpm_failed; 1397da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1398da321c8aSAlex Deucher 1399da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); 1400da321c8aSAlex Deucher if (ret) 1401da321c8aSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 140270d01a5eSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 140370d01a5eSAlex Deucher if (ret) 140470d01a5eSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 1405da321c8aSAlex Deucher /* XXX: these are noops for dpm but are here for backwards compat */ 1406da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 1407da321c8aSAlex Deucher if (ret) 1408da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 1409da321c8aSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 1410da321c8aSAlex Deucher if (ret) 1411da321c8aSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 14121316b792SAlex Deucher 14131316b792SAlex Deucher if (radeon_debugfs_pm_init(rdev)) { 14141316b792SAlex Deucher DRM_ERROR("Failed to register debugfs file for dpm!\n"); 14151316b792SAlex Deucher } 14161316b792SAlex Deucher 1417da321c8aSAlex Deucher DRM_INFO("radeon: dpm initialized\n"); 1418da321c8aSAlex Deucher 1419da321c8aSAlex Deucher return 0; 1420e14cd2bbSAlex Deucher 1421e14cd2bbSAlex Deucher dpm_failed: 1422e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = false; 1423e14cd2bbSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1424e14cd2bbSAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1425e14cd2bbSAlex Deucher rdev->mc_fw) { 1426e14cd2bbSAlex Deucher if (rdev->pm.default_vddc) 1427e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1428e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1429e14cd2bbSAlex Deucher if (rdev->pm.default_vddci) 1430e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1431e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1432e14cd2bbSAlex Deucher if (rdev->pm.default_sclk) 1433e14cd2bbSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1434e14cd2bbSAlex Deucher if (rdev->pm.default_mclk) 1435e14cd2bbSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1436e14cd2bbSAlex Deucher } 1437e14cd2bbSAlex Deucher DRM_ERROR("radeon: dpm initialization failed\n"); 1438e14cd2bbSAlex Deucher return ret; 1439da321c8aSAlex Deucher } 1440da321c8aSAlex Deucher 14414369a69eSAlex Deucher struct radeon_dpm_quirk { 14424369a69eSAlex Deucher u32 chip_vendor; 14434369a69eSAlex Deucher u32 chip_device; 14444369a69eSAlex Deucher u32 subsys_vendor; 14454369a69eSAlex Deucher u32 subsys_device; 14464369a69eSAlex Deucher }; 14474369a69eSAlex Deucher 14484369a69eSAlex Deucher /* cards with dpm stability problems */ 14494369a69eSAlex Deucher static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = { 14504369a69eSAlex Deucher /* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */ 14514369a69eSAlex Deucher { PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 }, 14524369a69eSAlex Deucher /* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */ 14534369a69eSAlex Deucher { PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 }, 14544369a69eSAlex Deucher { 0, 0, 0, 0 }, 14554369a69eSAlex Deucher }; 14564369a69eSAlex Deucher 1457da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev) 1458da321c8aSAlex Deucher { 14594369a69eSAlex Deucher struct radeon_dpm_quirk *p = radeon_dpm_quirk_list; 14604369a69eSAlex Deucher bool disable_dpm = false; 14614369a69eSAlex Deucher 14624369a69eSAlex Deucher /* Apply dpm quirks */ 14634369a69eSAlex Deucher while (p && p->chip_device != 0) { 14644369a69eSAlex Deucher if (rdev->pdev->vendor == p->chip_vendor && 14654369a69eSAlex Deucher rdev->pdev->device == p->chip_device && 14664369a69eSAlex Deucher rdev->pdev->subsystem_vendor == p->subsys_vendor && 14674369a69eSAlex Deucher rdev->pdev->subsystem_device == p->subsys_device) { 14684369a69eSAlex Deucher disable_dpm = true; 14694369a69eSAlex Deucher break; 14704369a69eSAlex Deucher } 14714369a69eSAlex Deucher ++p; 14724369a69eSAlex Deucher } 14734369a69eSAlex Deucher 1474da321c8aSAlex Deucher /* enable dpm on rv6xx+ */ 1475da321c8aSAlex Deucher switch (rdev->family) { 14764a6369e9SAlex Deucher case CHIP_RV610: 14774a6369e9SAlex Deucher case CHIP_RV630: 14784a6369e9SAlex Deucher case CHIP_RV620: 14794a6369e9SAlex Deucher case CHIP_RV635: 14804a6369e9SAlex Deucher case CHIP_RV670: 14819d67006eSAlex Deucher case CHIP_RS780: 14829d67006eSAlex Deucher case CHIP_RS880: 148376e6dcecSAlex Deucher case CHIP_RV770: 14848a53fa23SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 1485761bfb99SAlex Deucher if (!rdev->rlc_fw) 1486761bfb99SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 14878a53fa23SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 14888a53fa23SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 14898a53fa23SAlex Deucher (!rdev->smc_fw)) 14908a53fa23SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1491761bfb99SAlex Deucher else if (radeon_dpm == 1) 14929d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 14939d67006eSAlex Deucher else 14949d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 14959d67006eSAlex Deucher break; 1496ab70b1ddSAlex Deucher case CHIP_RV730: 1497ab70b1ddSAlex Deucher case CHIP_RV710: 1498ab70b1ddSAlex Deucher case CHIP_RV740: 149959f7a2f2SAlex Deucher case CHIP_CEDAR: 150059f7a2f2SAlex Deucher case CHIP_REDWOOD: 150159f7a2f2SAlex Deucher case CHIP_JUNIPER: 150259f7a2f2SAlex Deucher case CHIP_CYPRESS: 150359f7a2f2SAlex Deucher case CHIP_HEMLOCK: 15045a16f761SAlex Deucher case CHIP_PALM: 15055a16f761SAlex Deucher case CHIP_SUMO: 15065a16f761SAlex Deucher case CHIP_SUMO2: 1507c08abf11SAlex Deucher case CHIP_BARTS: 1508c08abf11SAlex Deucher case CHIP_TURKS: 1509c08abf11SAlex Deucher case CHIP_CAICOS: 15108f500af4SAlex Deucher case CHIP_CAYMAN: 15113a118989SAlex Deucher case CHIP_ARUBA: 151268bc7785SAlex Deucher case CHIP_TAHITI: 151368bc7785SAlex Deucher case CHIP_PITCAIRN: 151468bc7785SAlex Deucher case CHIP_VERDE: 151568bc7785SAlex Deucher case CHIP_OLAND: 151668bc7785SAlex Deucher case CHIP_HAINAN: 15174f22dde3SAlex Deucher case CHIP_BONAIRE: 1518e308b1d3SAlex Deucher case CHIP_KABINI: 1519e308b1d3SAlex Deucher case CHIP_KAVERI: 15204f22dde3SAlex Deucher case CHIP_HAWAII: 15217d032a4bSSamuel Li case CHIP_MULLINS: 15225a16f761SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 15235a16f761SAlex Deucher if (!rdev->rlc_fw) 15245a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15255a16f761SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 15265a16f761SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 15275a16f761SAlex Deucher (!rdev->smc_fw)) 15285a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15294369a69eSAlex Deucher else if (disable_dpm && (radeon_dpm == -1)) 15304369a69eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15315a16f761SAlex Deucher else if (radeon_dpm == 0) 15325a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15335a16f761SAlex Deucher else 15345a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 15355a16f761SAlex Deucher break; 1536da321c8aSAlex Deucher default: 1537da321c8aSAlex Deucher /* default to profile method */ 1538da321c8aSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1539da321c8aSAlex Deucher break; 1540da321c8aSAlex Deucher } 1541da321c8aSAlex Deucher 1542da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1543da321c8aSAlex Deucher return radeon_pm_init_dpm(rdev); 1544da321c8aSAlex Deucher else 1545da321c8aSAlex Deucher return radeon_pm_init_old(rdev); 1546da321c8aSAlex Deucher } 1547da321c8aSAlex Deucher 1548914a8987SAlex Deucher int radeon_pm_late_init(struct radeon_device *rdev) 1549914a8987SAlex Deucher { 1550914a8987SAlex Deucher int ret = 0; 1551914a8987SAlex Deucher 1552914a8987SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 1553914a8987SAlex Deucher mutex_lock(&rdev->pm.mutex); 1554914a8987SAlex Deucher ret = radeon_dpm_late_enable(rdev); 1555914a8987SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1556914a8987SAlex Deucher } 1557914a8987SAlex Deucher return ret; 1558914a8987SAlex Deucher } 1559914a8987SAlex Deucher 1560da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev) 156129fb52caSAlex Deucher { 1562ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1563a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 1564ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1565ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1566ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1567ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1568ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1569ce8f5370SAlex Deucher /* reset default clocks */ 1570ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1571ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1572ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 157358e21dffSAlex Deucher } 1574ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 157532c87fcaSTejun Heo 157632c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 157758e21dffSAlex Deucher 1578ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1579ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1580ce8f5370SAlex Deucher } 1581a424816fSAlex Deucher 1582cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 15830975b162SAlex Deucher kfree(rdev->pm.power_state); 158429fb52caSAlex Deucher } 158529fb52caSAlex Deucher 1586da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev) 1587da321c8aSAlex Deucher { 1588da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1589da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1590da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1591da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1592da321c8aSAlex Deucher 1593da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_state); 159470d01a5eSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 1595da321c8aSAlex Deucher /* XXX backwards compat */ 1596da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1597da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1598da321c8aSAlex Deucher } 1599da321c8aSAlex Deucher radeon_dpm_fini(rdev); 1600da321c8aSAlex Deucher 1601cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 1602da321c8aSAlex Deucher kfree(rdev->pm.power_state); 1603da321c8aSAlex Deucher } 1604da321c8aSAlex Deucher 1605da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 1606da321c8aSAlex Deucher { 1607da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1608da321c8aSAlex Deucher radeon_pm_fini_dpm(rdev); 1609da321c8aSAlex Deucher else 1610da321c8aSAlex Deucher radeon_pm_fini_old(rdev); 1611da321c8aSAlex Deucher } 1612da321c8aSAlex Deucher 1613da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) 1614c913e23aSRafał Miłecki { 1615c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 1616a48b9b4eSAlex Deucher struct drm_crtc *crtc; 1617c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 1618c913e23aSRafał Miłecki 1619ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 1620ce8f5370SAlex Deucher return; 1621ce8f5370SAlex Deucher 1622c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1623c913e23aSRafał Miłecki 1624c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 1625a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 16263ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1627a48b9b4eSAlex Deucher list_for_each_entry(crtc, 1628a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 1629a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1630a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 1631c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 1632a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 1633c913e23aSRafał Miłecki } 1634c913e23aSRafał Miłecki } 16353ed9a335SAlex Deucher } 1636c913e23aSRafał Miłecki 1637ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1638ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1639ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1640ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1641ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 1642a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 1643ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1644ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1645c913e23aSRafał Miłecki 1646ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 1647ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1648ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1649ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1650c913e23aSRafał Miłecki 1651d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 1652c913e23aSRafał Miłecki } 1653a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 1654c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 1655c913e23aSRafał Miłecki 1656ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 1657ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 1658ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 1659ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1660ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1661c913e23aSRafał Miłecki 166232c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1663c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1664ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 1665ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 166632c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1667c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1668d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 1669c913e23aSRafał Miłecki } 1670a48b9b4eSAlex Deucher } else { /* count == 0 */ 1671ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 1672ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1673c913e23aSRafał Miłecki 1674ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 1675ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 1676ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1677ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1678ce8f5370SAlex Deucher } 1679ce8f5370SAlex Deucher } 168073a6d3fcSRafał Miłecki } 1681c913e23aSRafał Miłecki } 1682c913e23aSRafał Miłecki 1683c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 1684c913e23aSRafał Miłecki } 1685c913e23aSRafał Miłecki 1686da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) 1687da321c8aSAlex Deucher { 1688da321c8aSAlex Deucher struct drm_device *ddev = rdev->ddev; 1689da321c8aSAlex Deucher struct drm_crtc *crtc; 1690da321c8aSAlex Deucher struct radeon_crtc *radeon_crtc; 1691da321c8aSAlex Deucher 16926c7bcceaSAlex Deucher if (!rdev->pm.dpm_enabled) 16936c7bcceaSAlex Deucher return; 16946c7bcceaSAlex Deucher 1695da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1696da321c8aSAlex Deucher 16975ca302f7SAlex Deucher /* update active crtc counts */ 1698da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs = 0; 1699da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count = 0; 17003ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1701da321c8aSAlex Deucher list_for_each_entry(crtc, 1702da321c8aSAlex Deucher &ddev->mode_config.crtc_list, head) { 1703da321c8aSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1704da321c8aSAlex Deucher if (crtc->enabled) { 1705da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); 1706da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count++; 1707da321c8aSAlex Deucher } 1708da321c8aSAlex Deucher } 17093ed9a335SAlex Deucher } 1710da321c8aSAlex Deucher 17115ca302f7SAlex Deucher /* update battery/ac status */ 17125ca302f7SAlex Deucher if (power_supply_is_system_supplied() > 0) 17135ca302f7SAlex Deucher rdev->pm.dpm.ac_power = true; 17145ca302f7SAlex Deucher else 17155ca302f7SAlex Deucher rdev->pm.dpm.ac_power = false; 17165ca302f7SAlex Deucher 1717da321c8aSAlex Deucher radeon_dpm_change_power_state_locked(rdev); 1718da321c8aSAlex Deucher 1719da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 17208a227555SAlex Deucher 1721da321c8aSAlex Deucher } 1722da321c8aSAlex Deucher 1723da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev) 1724da321c8aSAlex Deucher { 1725da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1726da321c8aSAlex Deucher radeon_pm_compute_clocks_dpm(rdev); 1727da321c8aSAlex Deucher else 1728da321c8aSAlex Deucher radeon_pm_compute_clocks_old(rdev); 1729da321c8aSAlex Deucher } 1730da321c8aSAlex Deucher 1731ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 1732f735261bSDave Airlie { 173375fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 1734f735261bSDave Airlie bool in_vbl = true; 1735f735261bSDave Airlie 173675fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 173775fa0b08SMario Kleiner * otherwise return in_vbl == false. 173875fa0b08SMario Kleiner */ 173975fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 174075fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 1741abca9e45SVille Syrjälä vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, 0, &vpos, &hpos, NULL, NULL); 1742f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 17433d3cbd84SDaniel Vetter !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK)) 1744f735261bSDave Airlie in_vbl = false; 1745f735261bSDave Airlie } 1746f735261bSDave Airlie } 1747f81f2024SMatthew Garrett 1748f81f2024SMatthew Garrett return in_vbl; 1749f81f2024SMatthew Garrett } 1750f81f2024SMatthew Garrett 1751ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 1752f81f2024SMatthew Garrett { 1753f81f2024SMatthew Garrett u32 stat_crtc = 0; 1754f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 1755f81f2024SMatthew Garrett 1756f735261bSDave Airlie if (in_vbl == false) 1757d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 1758bae6b562SAlex Deucher finish ? "exit" : "entry"); 1759f735261bSDave Airlie return in_vbl; 1760f735261bSDave Airlie } 1761c913e23aSRafał Miłecki 1762ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 1763c913e23aSRafał Miłecki { 1764c913e23aSRafał Miłecki struct radeon_device *rdev; 1765d9932a32SMatthew Garrett int resched; 1766c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 1767ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 1768c913e23aSRafał Miłecki 1769d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 1770c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1771ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1772c913e23aSRafał Miłecki int not_processed = 0; 17737465280cSAlex Deucher int i; 1774c913e23aSRafał Miłecki 17757465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 17760ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 17770ec0612aSAlex Deucher 17780ec0612aSAlex Deucher if (ring->ready) { 177947492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 17807465280cSAlex Deucher if (not_processed >= 3) 17817465280cSAlex Deucher break; 17827465280cSAlex Deucher } 17830ec0612aSAlex Deucher } 1784c913e23aSRafał Miłecki 1785c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 1786ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 1787ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1788ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1789ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 1790ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1791ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 1792ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1793c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1794c913e23aSRafał Miłecki } 1795c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 1796ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 1797ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1798ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1799ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 1800ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1801ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 1802ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1803c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1804c913e23aSRafał Miłecki } 1805c913e23aSRafał Miłecki } 1806c913e23aSRafał Miłecki 1807d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 1808d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 1809d7311171SAlex Deucher */ 1810ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 1811ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 1812ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1813ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1814c913e23aSRafał Miłecki } 1815c913e23aSRafał Miłecki 181632c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1817c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1818c913e23aSRafał Miłecki } 18193f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 18203f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 18213f53eb6fSRafael J. Wysocki } 1822c913e23aSRafał Miłecki 18237433874eSRafał Miłecki /* 18247433874eSRafał Miłecki * Debugfs info 18257433874eSRafał Miłecki */ 18267433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 18277433874eSRafał Miłecki 18287433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 18297433874eSRafał Miłecki { 18307433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 18317433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 18327433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 18334f2f2039SAlex Deucher struct drm_device *ddev = rdev->ddev; 18347433874eSRafał Miłecki 18354f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 18364f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { 18374f2f2039SAlex Deucher seq_printf(m, "PX asic powered off\n"); 18384f2f2039SAlex Deucher } else if (rdev->pm.dpm_enabled) { 18391316b792SAlex Deucher mutex_lock(&rdev->pm.mutex); 18401316b792SAlex Deucher if (rdev->asic->dpm.debugfs_print_current_performance_level) 18411316b792SAlex Deucher radeon_dpm_debugfs_print_current_performance_level(rdev, m); 18421316b792SAlex Deucher else 184371375929SAlex Deucher seq_printf(m, "Debugfs support not implemented for this asic\n"); 18441316b792SAlex Deucher mutex_unlock(&rdev->pm.mutex); 18451316b792SAlex Deucher } else { 18469ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 1847bf05d998SAlex Deucher /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ 1848bf05d998SAlex Deucher if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) 1849bf05d998SAlex Deucher seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); 1850bf05d998SAlex Deucher else 18516234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 18529ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 1853798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 18546234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 18550fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 18560fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 1857798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 1858aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 18591316b792SAlex Deucher } 18607433874eSRafał Miłecki 18617433874eSRafał Miłecki return 0; 18627433874eSRafał Miłecki } 18637433874eSRafał Miłecki 18647433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 18657433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 18667433874eSRafał Miłecki }; 18677433874eSRafał Miłecki #endif 18687433874eSRafał Miłecki 1869c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 18707433874eSRafał Miłecki { 18717433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 18727433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 18737433874eSRafał Miłecki #else 18747433874eSRafał Miłecki return 0; 18757433874eSRafał Miłecki #endif 18767433874eSRafał Miłecki } 1877