17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 237433874eSRafał Miłecki #include "drmP.h" 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 27ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 28ce8f5370SAlex Deucher #include <linux/acpi.h> 29ce8f5370SAlex Deucher #endif 30ce8f5370SAlex Deucher #include <linux/power_supply.h> 3121a8122aSAlex Deucher #include <linux/hwmon.h> 3221a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 337433874eSRafał Miłecki 34c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 35c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3673a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 372031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200 38c913e23aSRafał Miłecki 39f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 40f712d0c7SRafał Miłecki "Default", 41f712d0c7SRafał Miłecki "Powersave", 42f712d0c7SRafał Miłecki "Battery", 43f712d0c7SRafał Miłecki "Balanced", 44f712d0c7SRafał Miłecki "Performance", 45f712d0c7SRafał Miłecki }; 46f712d0c7SRafał Miłecki 47ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 48c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 49ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 50ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 51ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 52ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 53ce8f5370SAlex Deucher 54ce8f5370SAlex Deucher #define ACPI_AC_CLASS "ac_adapter" 55ce8f5370SAlex Deucher 56ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 57ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb, 58ce8f5370SAlex Deucher unsigned long val, 59ce8f5370SAlex Deucher void *data) 60ce8f5370SAlex Deucher { 61ce8f5370SAlex Deucher struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb); 62ce8f5370SAlex Deucher struct acpi_bus_event *entry = (struct acpi_bus_event *)data; 63ce8f5370SAlex Deucher 64ce8f5370SAlex Deucher if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) { 65ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) 66d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: AC\n"); 67ce8f5370SAlex Deucher else 68d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: DC\n"); 69ce8f5370SAlex Deucher 70ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 71ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 72ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 73ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 74ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 75ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 76ce8f5370SAlex Deucher } 77ce8f5370SAlex Deucher } 78ce8f5370SAlex Deucher } 79ce8f5370SAlex Deucher 80ce8f5370SAlex Deucher return NOTIFY_OK; 81ce8f5370SAlex Deucher } 82ce8f5370SAlex Deucher #endif 83ce8f5370SAlex Deucher 84ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 85ce8f5370SAlex Deucher { 86ce8f5370SAlex Deucher switch (rdev->pm.profile) { 87ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 88ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 89ce8f5370SAlex Deucher break; 90ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 91ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 92ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 93ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 94ce8f5370SAlex Deucher else 95ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 96ce8f5370SAlex Deucher } else { 97ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 98c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 99ce8f5370SAlex Deucher else 100c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 101ce8f5370SAlex Deucher } 102ce8f5370SAlex Deucher break; 103ce8f5370SAlex Deucher case PM_PROFILE_LOW: 104ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 105ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 106ce8f5370SAlex Deucher else 107ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 108ce8f5370SAlex Deucher break; 109c9e75b21SAlex Deucher case PM_PROFILE_MID: 110c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 111c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 112c9e75b21SAlex Deucher else 113c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 114c9e75b21SAlex Deucher break; 115ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 116ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 117ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 118ce8f5370SAlex Deucher else 119ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 120ce8f5370SAlex Deucher break; 121ce8f5370SAlex Deucher } 122ce8f5370SAlex Deucher 123ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 124ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 125ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 126ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 127ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 128ce8f5370SAlex Deucher } else { 129ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 130ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 131ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 132ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 133ce8f5370SAlex Deucher } 134ce8f5370SAlex Deucher } 135c913e23aSRafał Miłecki 1365876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1375876dd24SMatthew Garrett { 1385876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1395876dd24SMatthew Garrett 1405876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1415876dd24SMatthew Garrett return; 1425876dd24SMatthew Garrett 1435876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1445876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1455876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1465876dd24SMatthew Garrett } 1475876dd24SMatthew Garrett } 1485876dd24SMatthew Garrett 149ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 150ce8f5370SAlex Deucher { 151ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 152ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 153ce8f5370SAlex Deucher wait_event_timeout( 154ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 155ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 156ce8f5370SAlex Deucher } 157ce8f5370SAlex Deucher } 158ce8f5370SAlex Deucher 159ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 160ce8f5370SAlex Deucher { 161ce8f5370SAlex Deucher u32 sclk, mclk; 16292645879SAlex Deucher bool misc_after = false; 163ce8f5370SAlex Deucher 164ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 165ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 166ce8f5370SAlex Deucher return; 167ce8f5370SAlex Deucher 168ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 169ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 170ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1719ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1729ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 173ce8f5370SAlex Deucher 174ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 175ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 1769ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1779ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 178ce8f5370SAlex Deucher 17992645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 18092645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 18192645879SAlex Deucher misc_after = true; 18292645879SAlex Deucher 18392645879SAlex Deucher radeon_sync_with_vblank(rdev); 18492645879SAlex Deucher 18592645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 18692645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 18792645879SAlex Deucher return; 18892645879SAlex Deucher } 18992645879SAlex Deucher 19092645879SAlex Deucher radeon_pm_prepare(rdev); 19192645879SAlex Deucher 19292645879SAlex Deucher if (!misc_after) 193ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 194ce8f5370SAlex Deucher radeon_pm_misc(rdev); 195ce8f5370SAlex Deucher 196ce8f5370SAlex Deucher /* set engine clock */ 197ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 198ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 199ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 200ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 201ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 202d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 203ce8f5370SAlex Deucher } 204ce8f5370SAlex Deucher 205ce8f5370SAlex Deucher /* set memory clock */ 206ce8f5370SAlex Deucher if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) { 207ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 208ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 209ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 210ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 211d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 212ce8f5370SAlex Deucher } 21392645879SAlex Deucher 21492645879SAlex Deucher if (misc_after) 21592645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 21692645879SAlex Deucher radeon_pm_misc(rdev); 21792645879SAlex Deucher 218ce8f5370SAlex Deucher radeon_pm_finish(rdev); 219ce8f5370SAlex Deucher 220ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 221ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 222ce8f5370SAlex Deucher } else 223d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 224ce8f5370SAlex Deucher } 225ce8f5370SAlex Deucher 226ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 227a424816fSAlex Deucher { 2282aba631cSMatthew Garrett int i; 2292aba631cSMatthew Garrett 2304e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2314e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2324e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2334e186b2dSAlex Deucher return; 2344e186b2dSAlex Deucher 235612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 236612e06ceSMatthew Garrett mutex_lock(&rdev->vram_mutex); 237a424816fSAlex Deucher mutex_lock(&rdev->cp.mutex); 2384f3218cbSAlex Deucher 2394f3218cbSAlex Deucher /* gui idle int has issues on older chips it seems */ 2404f3218cbSAlex Deucher if (rdev->family >= CHIP_R600) { 241ce8f5370SAlex Deucher if (rdev->irq.installed) { 242a424816fSAlex Deucher /* wait for GPU idle */ 243a424816fSAlex Deucher rdev->pm.gui_idle = false; 244a424816fSAlex Deucher rdev->irq.gui_idle = true; 245a424816fSAlex Deucher radeon_irq_set(rdev); 246a424816fSAlex Deucher wait_event_interruptible_timeout( 247a424816fSAlex Deucher rdev->irq.idle_queue, rdev->pm.gui_idle, 248a424816fSAlex Deucher msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT)); 249a424816fSAlex Deucher rdev->irq.gui_idle = false; 250a424816fSAlex Deucher radeon_irq_set(rdev); 251ce8f5370SAlex Deucher } 25201434b4bSMatthew Garrett } else { 253ce8f5370SAlex Deucher if (rdev->cp.ready) { 25401434b4bSMatthew Garrett struct radeon_fence *fence; 25501434b4bSMatthew Garrett radeon_ring_alloc(rdev, 64); 25601434b4bSMatthew Garrett radeon_fence_create(rdev, &fence); 25701434b4bSMatthew Garrett radeon_fence_emit(rdev, fence); 25801434b4bSMatthew Garrett radeon_ring_commit(rdev); 25901434b4bSMatthew Garrett radeon_fence_wait(fence, false); 26001434b4bSMatthew Garrett radeon_fence_unref(&fence); 2614f3218cbSAlex Deucher } 262ce8f5370SAlex Deucher } 2635876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2645876dd24SMatthew Garrett 265ce8f5370SAlex Deucher if (rdev->irq.installed) { 2662aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2672aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2682aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2692aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2702aba631cSMatthew Garrett } 2712aba631cSMatthew Garrett } 2722aba631cSMatthew Garrett } 2732aba631cSMatthew Garrett 274ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2752aba631cSMatthew Garrett 276ce8f5370SAlex Deucher if (rdev->irq.installed) { 2772aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2782aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2792aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2802aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2812aba631cSMatthew Garrett } 2822aba631cSMatthew Garrett } 2832aba631cSMatthew Garrett } 284a424816fSAlex Deucher 285a424816fSAlex Deucher /* update display watermarks based on new power state */ 286a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 287a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 288a424816fSAlex Deucher radeon_bandwidth_update(rdev); 289a424816fSAlex Deucher 290ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2912aba631cSMatthew Garrett 292a424816fSAlex Deucher mutex_unlock(&rdev->cp.mutex); 293612e06ceSMatthew Garrett mutex_unlock(&rdev->vram_mutex); 294612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 295a424816fSAlex Deucher } 296a424816fSAlex Deucher 297f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 298f712d0c7SRafał Miłecki { 299f712d0c7SRafał Miłecki int i, j; 300f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 301f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 302f712d0c7SRafał Miłecki 303d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 304f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 305f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 306d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 307f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 308f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 309d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 310f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 311d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 312f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 313d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 314d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 315f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 316f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 317f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 318d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n", 319f712d0c7SRafał Miłecki j, 320f712d0c7SRafał Miłecki clock_info->sclk * 10, 321f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 322f712d0c7SRafał Miłecki else 323d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n", 324f712d0c7SRafał Miłecki j, 325f712d0c7SRafał Miłecki clock_info->sclk * 10, 326f712d0c7SRafał Miłecki clock_info->mclk * 10, 327f712d0c7SRafał Miłecki clock_info->voltage.voltage, 328f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 329f712d0c7SRafał Miłecki } 330f712d0c7SRafał Miłecki } 331f712d0c7SRafał Miłecki } 332f712d0c7SRafał Miłecki 333ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 334a424816fSAlex Deucher struct device_attribute *attr, 335a424816fSAlex Deucher char *buf) 336a424816fSAlex Deucher { 337a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 338a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 339ce8f5370SAlex Deucher int cp = rdev->pm.profile; 340a424816fSAlex Deucher 341a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 342ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 343ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 34412e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 345ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 346a424816fSAlex Deucher } 347a424816fSAlex Deucher 348ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 349a424816fSAlex Deucher struct device_attribute *attr, 350a424816fSAlex Deucher const char *buf, 351a424816fSAlex Deucher size_t count) 352a424816fSAlex Deucher { 353a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 354a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 355a424816fSAlex Deucher 356a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 357ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 358ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 359ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 360ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 361ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 362ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 363ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 364c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 365c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 366ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 367ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 368ce8f5370SAlex Deucher else { 3691783e4bfSThomas Renninger count = -EINVAL; 370ce8f5370SAlex Deucher goto fail; 371ce8f5370SAlex Deucher } 372ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 373ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3741783e4bfSThomas Renninger } else 3751783e4bfSThomas Renninger count = -EINVAL; 3761783e4bfSThomas Renninger 377ce8f5370SAlex Deucher fail: 378a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 379a424816fSAlex Deucher 380a424816fSAlex Deucher return count; 381a424816fSAlex Deucher } 382a424816fSAlex Deucher 383ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 384ce8f5370SAlex Deucher struct device_attribute *attr, 385ce8f5370SAlex Deucher char *buf) 38656278a8eSAlex Deucher { 387ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 388ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 389ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 39056278a8eSAlex Deucher 391ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 392ce8f5370SAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile"); 39356278a8eSAlex Deucher } 39456278a8eSAlex Deucher 395ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 396ce8f5370SAlex Deucher struct device_attribute *attr, 397ce8f5370SAlex Deucher const char *buf, 398ce8f5370SAlex Deucher size_t count) 399d0d6cb81SRafał Miłecki { 400ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 401ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 402ce8f5370SAlex Deucher 403ce8f5370SAlex Deucher 404ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 405ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 406ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 407ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 408ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 409ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 410ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 411ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 412ce8f5370SAlex Deucher /* disable dynpm */ 413ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 414ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4153f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 416ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 41732c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 418ce8f5370SAlex Deucher } else { 4191783e4bfSThomas Renninger count = -EINVAL; 420ce8f5370SAlex Deucher goto fail; 421d0d6cb81SRafał Miłecki } 422ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 423ce8f5370SAlex Deucher fail: 424ce8f5370SAlex Deucher return count; 425ce8f5370SAlex Deucher } 426ce8f5370SAlex Deucher 427ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 428ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 429ce8f5370SAlex Deucher 43021a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 43121a8122aSAlex Deucher struct device_attribute *attr, 43221a8122aSAlex Deucher char *buf) 43321a8122aSAlex Deucher { 43421a8122aSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 43521a8122aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 43620d391d7SAlex Deucher int temp; 43721a8122aSAlex Deucher 43821a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 43921a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 44021a8122aSAlex Deucher temp = rv6xx_get_temp(rdev); 44121a8122aSAlex Deucher break; 44221a8122aSAlex Deucher case THERMAL_TYPE_RV770: 44321a8122aSAlex Deucher temp = rv770_get_temp(rdev); 44421a8122aSAlex Deucher break; 44521a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 4464fddba1fSAlex Deucher case THERMAL_TYPE_NI: 44721a8122aSAlex Deucher temp = evergreen_get_temp(rdev); 44821a8122aSAlex Deucher break; 449e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 450e33df25fSAlex Deucher temp = sumo_get_temp(rdev); 451e33df25fSAlex Deucher break; 45221a8122aSAlex Deucher default: 45321a8122aSAlex Deucher temp = 0; 45421a8122aSAlex Deucher break; 45521a8122aSAlex Deucher } 45621a8122aSAlex Deucher 45721a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 45821a8122aSAlex Deucher } 45921a8122aSAlex Deucher 46021a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev, 46121a8122aSAlex Deucher struct device_attribute *attr, 46221a8122aSAlex Deucher char *buf) 46321a8122aSAlex Deucher { 46421a8122aSAlex Deucher return sprintf(buf, "radeon\n"); 46521a8122aSAlex Deucher } 46621a8122aSAlex Deucher 46721a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 46821a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); 46921a8122aSAlex Deucher 47021a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 47121a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 47221a8122aSAlex Deucher &sensor_dev_attr_name.dev_attr.attr, 47321a8122aSAlex Deucher NULL 47421a8122aSAlex Deucher }; 47521a8122aSAlex Deucher 47621a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 47721a8122aSAlex Deucher .attrs = hwmon_attributes, 47821a8122aSAlex Deucher }; 47921a8122aSAlex Deucher 4800d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 48121a8122aSAlex Deucher { 4820d18abedSDan Carpenter int err = 0; 48321a8122aSAlex Deucher 48421a8122aSAlex Deucher rdev->pm.int_hwmon_dev = NULL; 48521a8122aSAlex Deucher 48621a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 48721a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 48821a8122aSAlex Deucher case THERMAL_TYPE_RV770: 48921a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 490e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 49121a8122aSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); 4920d18abedSDan Carpenter if (IS_ERR(rdev->pm.int_hwmon_dev)) { 4930d18abedSDan Carpenter err = PTR_ERR(rdev->pm.int_hwmon_dev); 4940d18abedSDan Carpenter dev_err(rdev->dev, 4950d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 4960d18abedSDan Carpenter break; 4970d18abedSDan Carpenter } 49821a8122aSAlex Deucher dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); 49921a8122aSAlex Deucher err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, 50021a8122aSAlex Deucher &hwmon_attrgroup); 5010d18abedSDan Carpenter if (err) { 5020d18abedSDan Carpenter dev_err(rdev->dev, 5030d18abedSDan Carpenter "Unable to create hwmon sysfs file: %d\n", err); 5040d18abedSDan Carpenter hwmon_device_unregister(rdev->dev); 5050d18abedSDan Carpenter } 50621a8122aSAlex Deucher break; 50721a8122aSAlex Deucher default: 50821a8122aSAlex Deucher break; 50921a8122aSAlex Deucher } 5100d18abedSDan Carpenter 5110d18abedSDan Carpenter return err; 51221a8122aSAlex Deucher } 51321a8122aSAlex Deucher 51421a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 51521a8122aSAlex Deucher { 51621a8122aSAlex Deucher if (rdev->pm.int_hwmon_dev) { 51721a8122aSAlex Deucher sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); 51821a8122aSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 51921a8122aSAlex Deucher } 52021a8122aSAlex Deucher } 52121a8122aSAlex Deucher 522ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 523ce8f5370SAlex Deucher { 524ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 5253f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 5263f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 5273f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 5283f53eb6fSRafael J. Wysocki } 529ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 53032c87fcaSTejun Heo 53132c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 532ce8f5370SAlex Deucher } 533ce8f5370SAlex Deucher 534ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 535ce8f5370SAlex Deucher { 536ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 537ed18a360SAlex Deucher if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) { 538ed18a360SAlex Deucher if (rdev->pm.default_vddc) 5398a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 5408a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 541*2feea49aSAlex Deucher if (rdev->pm.default_vddci) 542*2feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 543*2feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 544ed18a360SAlex Deucher if (rdev->pm.default_sclk) 545ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 546ed18a360SAlex Deucher if (rdev->pm.default_mclk) 547ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 548ed18a360SAlex Deucher } 549f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 550f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 551f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 552f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 5539ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 5549ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 5554d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 556*2feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 5573f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 5583f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 5593f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 56032c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 5613f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 5623f53eb6fSRafael J. Wysocki } 563f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 564ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 565d0d6cb81SRafał Miłecki } 566d0d6cb81SRafał Miłecki 5677433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev) 5687433874eSRafał Miłecki { 56926481fb1SDave Airlie int ret; 5700d18abedSDan Carpenter 571ce8f5370SAlex Deucher /* default to profile method */ 572ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 573f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 574ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 575ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 576ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 577ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 5789ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 5799ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 580f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 581f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 58221a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 583c913e23aSRafał Miłecki 58456278a8eSAlex Deucher if (rdev->bios) { 58556278a8eSAlex Deucher if (rdev->is_atom_bios) 58656278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 58756278a8eSAlex Deucher else 58856278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 589f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 590ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 591ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 592ed18a360SAlex Deucher if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) { 593ed18a360SAlex Deucher if (rdev->pm.default_vddc) 5948a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 5958a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 596ed18a360SAlex Deucher if (rdev->pm.default_sclk) 597ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 598ed18a360SAlex Deucher if (rdev->pm.default_mclk) 599ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 600ed18a360SAlex Deucher } 60156278a8eSAlex Deucher } 60256278a8eSAlex Deucher 60321a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 6040d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 6050d18abedSDan Carpenter if (ret) 6060d18abedSDan Carpenter return ret; 60732c87fcaSTejun Heo 60832c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 60932c87fcaSTejun Heo 610ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 611ce8f5370SAlex Deucher /* where's the best place to put these? */ 61226481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 61326481fb1SDave Airlie if (ret) 61426481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 61526481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 61626481fb1SDave Airlie if (ret) 61726481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 618ce8f5370SAlex Deucher 619ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 620ce8f5370SAlex Deucher rdev->acpi_nb.notifier_call = radeon_acpi_event; 621ce8f5370SAlex Deucher register_acpi_notifier(&rdev->acpi_nb); 622ce8f5370SAlex Deucher #endif 6237433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 624c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 6257433874eSRafał Miłecki } 6267433874eSRafał Miłecki 627c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 628ce8f5370SAlex Deucher } 629c913e23aSRafał Miłecki 6307433874eSRafał Miłecki return 0; 6317433874eSRafał Miłecki } 6327433874eSRafał Miłecki 63329fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 63429fb52caSAlex Deucher { 635ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 636a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 637ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 638ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 639ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 640ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 641ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 642ce8f5370SAlex Deucher /* reset default clocks */ 643ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 644ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 645ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 64658e21dffSAlex Deucher } 647ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 64832c87fcaSTejun Heo 64932c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 65058e21dffSAlex Deucher 651ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 652ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 653ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 654ce8f5370SAlex Deucher unregister_acpi_notifier(&rdev->acpi_nb); 655ce8f5370SAlex Deucher #endif 656ce8f5370SAlex Deucher } 657a424816fSAlex Deucher 6580975b162SAlex Deucher if (rdev->pm.power_state) 6590975b162SAlex Deucher kfree(rdev->pm.power_state); 6600975b162SAlex Deucher 66121a8122aSAlex Deucher radeon_hwmon_fini(rdev); 66229fb52caSAlex Deucher } 66329fb52caSAlex Deucher 664c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev) 665c913e23aSRafał Miłecki { 666c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 667a48b9b4eSAlex Deucher struct drm_crtc *crtc; 668c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 669c913e23aSRafał Miłecki 670ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 671ce8f5370SAlex Deucher return; 672ce8f5370SAlex Deucher 673c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 674c913e23aSRafał Miłecki 675c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 676a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 677a48b9b4eSAlex Deucher list_for_each_entry(crtc, 678a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 679a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 680a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 681c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 682a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 683c913e23aSRafał Miłecki } 684c913e23aSRafał Miłecki } 685c913e23aSRafał Miłecki 686ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 687ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 688ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 689ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 690ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 691a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 692ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 693ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 694c913e23aSRafał Miłecki 695ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 696ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 697ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 698ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 699c913e23aSRafał Miłecki 700d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 701c913e23aSRafał Miłecki } 702a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 703c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 704c913e23aSRafał Miłecki 705ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 706ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 707ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 708ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 709ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 710c913e23aSRafał Miłecki 71132c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 712c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 713ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 714ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 71532c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 716c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 717d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 718c913e23aSRafał Miłecki } 719a48b9b4eSAlex Deucher } else { /* count == 0 */ 720ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 721ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 722c913e23aSRafał Miłecki 723ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 724ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 725ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 726ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 727ce8f5370SAlex Deucher } 728ce8f5370SAlex Deucher } 72973a6d3fcSRafał Miłecki } 730c913e23aSRafał Miłecki } 731c913e23aSRafał Miłecki 732c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 733c913e23aSRafał Miłecki } 734c913e23aSRafał Miłecki 735ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 736f735261bSDave Airlie { 73775fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 738f735261bSDave Airlie bool in_vbl = true; 739f735261bSDave Airlie 74075fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 74175fa0b08SMario Kleiner * otherwise return in_vbl == false. 74275fa0b08SMario Kleiner */ 74375fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 74475fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 745f5a80209SMario Kleiner vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); 746f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 747f5a80209SMario Kleiner !(vbl_status & DRM_SCANOUTPOS_INVBL)) 748f735261bSDave Airlie in_vbl = false; 749f735261bSDave Airlie } 750f735261bSDave Airlie } 751f81f2024SMatthew Garrett 752f81f2024SMatthew Garrett return in_vbl; 753f81f2024SMatthew Garrett } 754f81f2024SMatthew Garrett 755ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 756f81f2024SMatthew Garrett { 757f81f2024SMatthew Garrett u32 stat_crtc = 0; 758f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 759f81f2024SMatthew Garrett 760f735261bSDave Airlie if (in_vbl == false) 761d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 762bae6b562SAlex Deucher finish ? "exit" : "entry"); 763f735261bSDave Airlie return in_vbl; 764f735261bSDave Airlie } 765c913e23aSRafał Miłecki 766ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 767c913e23aSRafał Miłecki { 768c913e23aSRafał Miłecki struct radeon_device *rdev; 769d9932a32SMatthew Garrett int resched; 770c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 771ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 772c913e23aSRafał Miłecki 773d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 774c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 775ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 776c913e23aSRafał Miłecki unsigned long irq_flags; 777c913e23aSRafał Miłecki int not_processed = 0; 778c913e23aSRafał Miłecki 779c913e23aSRafał Miłecki read_lock_irqsave(&rdev->fence_drv.lock, irq_flags); 780c913e23aSRafał Miłecki if (!list_empty(&rdev->fence_drv.emited)) { 781c913e23aSRafał Miłecki struct list_head *ptr; 782c913e23aSRafał Miłecki list_for_each(ptr, &rdev->fence_drv.emited) { 783c913e23aSRafał Miłecki /* count up to 3, that's enought info */ 784c913e23aSRafał Miłecki if (++not_processed >= 3) 785c913e23aSRafał Miłecki break; 786c913e23aSRafał Miłecki } 787c913e23aSRafał Miłecki } 788c913e23aSRafał Miłecki read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags); 789c913e23aSRafał Miłecki 790c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 791ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 792ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 793ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 794ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 795ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 796ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 797ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 798c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 799c913e23aSRafał Miłecki } 800c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 801ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 802ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 803ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 804ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 805ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 806ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 807ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 808c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 809c913e23aSRafał Miłecki } 810c913e23aSRafał Miłecki } 811c913e23aSRafał Miłecki 812d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 813d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 814d7311171SAlex Deucher */ 815ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 816ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 817ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 818ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 819c913e23aSRafał Miłecki } 820c913e23aSRafał Miłecki 82132c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 822c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 823c913e23aSRafał Miłecki } 8243f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 8253f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 8263f53eb6fSRafael J. Wysocki } 827c913e23aSRafał Miłecki 8287433874eSRafał Miłecki /* 8297433874eSRafał Miłecki * Debugfs info 8307433874eSRafał Miłecki */ 8317433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 8327433874eSRafał Miłecki 8337433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 8347433874eSRafał Miłecki { 8357433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 8367433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 8377433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 8387433874eSRafał Miłecki 8399ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 8406234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 8419ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 8426234077dSRafał Miłecki if (rdev->asic->get_memory_clock) 8436234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 8440fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 8450fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 846aa5120d2SRafał Miłecki if (rdev->asic->get_pcie_lanes) 847aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 8487433874eSRafał Miłecki 8497433874eSRafał Miłecki return 0; 8507433874eSRafał Miłecki } 8517433874eSRafał Miłecki 8527433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 8537433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 8547433874eSRafał Miłecki }; 8557433874eSRafał Miłecki #endif 8567433874eSRafał Miłecki 857c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 8587433874eSRafał Miłecki { 8597433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 8607433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 8617433874eSRafał Miłecki #else 8627433874eSRafał Miłecki return 0; 8637433874eSRafał Miłecki #endif 8647433874eSRafał Miłecki } 865