17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 23f9183127SSam Ravnborg 2421a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 25f9183127SSam Ravnborg #include <linux/hwmon.h> 26*2ef79416SThomas Zimmermann #include <linux/pci.h> 27f9183127SSam Ravnborg #include <linux/power_supply.h> 28f9183127SSam Ravnborg 29f9183127SSam Ravnborg #include <drm/drm_debugfs.h> 30f9183127SSam Ravnborg #include <drm/drm_vblank.h> 31f9183127SSam Ravnborg 32f9183127SSam Ravnborg #include "atom.h" 33f9183127SSam Ravnborg #include "avivod.h" 34f9183127SSam Ravnborg #include "r600_dpm.h" 35f9183127SSam Ravnborg #include "radeon.h" 367433874eSRafał Miłecki 37c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 38c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3973a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 40c913e23aSRafał Miłecki 41f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 42eb2c27a0SAlex Deucher "", 43f712d0c7SRafał Miłecki "Powersave", 44f712d0c7SRafał Miłecki "Battery", 45f712d0c7SRafał Miłecki "Balanced", 46f712d0c7SRafał Miłecki "Performance", 47f712d0c7SRafał Miłecki }; 48f712d0c7SRafał Miłecki 49ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 50c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 51ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 52ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 53ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 54ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 55ce8f5370SAlex Deucher 56a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 57a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 58a4c9e2eeSAlex Deucher int instance) 59a4c9e2eeSAlex Deucher { 60a4c9e2eeSAlex Deucher int i; 61a4c9e2eeSAlex Deucher int found_instance = -1; 62a4c9e2eeSAlex Deucher 63a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 64a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 65a4c9e2eeSAlex Deucher found_instance++; 66a4c9e2eeSAlex Deucher if (found_instance == instance) 67a4c9e2eeSAlex Deucher return i; 68a4c9e2eeSAlex Deucher } 69a4c9e2eeSAlex Deucher } 70a4c9e2eeSAlex Deucher /* return default if no match */ 71a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 72a4c9e2eeSAlex Deucher } 73a4c9e2eeSAlex Deucher 74c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 75ce8f5370SAlex Deucher { 761c71bda0SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 771c71bda0SAlex Deucher mutex_lock(&rdev->pm.mutex); 781c71bda0SAlex Deucher if (power_supply_is_system_supplied() > 0) 791c71bda0SAlex Deucher rdev->pm.dpm.ac_power = true; 801c71bda0SAlex Deucher else 811c71bda0SAlex Deucher rdev->pm.dpm.ac_power = false; 8296682956SAlex Deucher if (rdev->family == CHIP_ARUBA) { 831c71bda0SAlex Deucher if (rdev->asic->dpm.enable_bapm) 841c71bda0SAlex Deucher radeon_dpm_enable_bapm(rdev, rdev->pm.dpm.ac_power); 8596682956SAlex Deucher } 861c71bda0SAlex Deucher mutex_unlock(&rdev->pm.mutex); 871c71bda0SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 88ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 89ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 90ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 91ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 92ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 93ce8f5370SAlex Deucher } 94ce8f5370SAlex Deucher } 95ce8f5370SAlex Deucher } 96ce8f5370SAlex Deucher 97ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 98ce8f5370SAlex Deucher { 99ce8f5370SAlex Deucher switch (rdev->pm.profile) { 100ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 101ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 102ce8f5370SAlex Deucher break; 103ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 104ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 105ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 106ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 107ce8f5370SAlex Deucher else 108ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 109ce8f5370SAlex Deucher } else { 110ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 111c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 112ce8f5370SAlex Deucher else 113c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 114ce8f5370SAlex Deucher } 115ce8f5370SAlex Deucher break; 116ce8f5370SAlex Deucher case PM_PROFILE_LOW: 117ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 118ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 119ce8f5370SAlex Deucher else 120ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 121ce8f5370SAlex Deucher break; 122c9e75b21SAlex Deucher case PM_PROFILE_MID: 123c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 124c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 125c9e75b21SAlex Deucher else 126c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 127c9e75b21SAlex Deucher break; 128ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 129ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 130ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 131ce8f5370SAlex Deucher else 132ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 133ce8f5370SAlex Deucher break; 134ce8f5370SAlex Deucher } 135ce8f5370SAlex Deucher 136ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 137ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 138ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 139ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 140ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 141ce8f5370SAlex Deucher } else { 142ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 143ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 144ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 145ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 146ce8f5370SAlex Deucher } 147ce8f5370SAlex Deucher } 148c913e23aSRafał Miłecki 1495876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1505876dd24SMatthew Garrett { 1515876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1525876dd24SMatthew Garrett 1535876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1545876dd24SMatthew Garrett return; 1555876dd24SMatthew Garrett 1565876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1575876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1585876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1595876dd24SMatthew Garrett } 1605876dd24SMatthew Garrett } 1615876dd24SMatthew Garrett 162ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 163ce8f5370SAlex Deucher { 164ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 165ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 166ce8f5370SAlex Deucher wait_event_timeout( 167ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 168ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 169ce8f5370SAlex Deucher } 170ce8f5370SAlex Deucher } 171ce8f5370SAlex Deucher 172ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 173ce8f5370SAlex Deucher { 174ce8f5370SAlex Deucher u32 sclk, mclk; 17592645879SAlex Deucher bool misc_after = false; 176ce8f5370SAlex Deucher 177ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 178ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 179ce8f5370SAlex Deucher return; 180ce8f5370SAlex Deucher 181ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 182ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 183ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1849ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1859ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 186ce8f5370SAlex Deucher 18727810fb2SAlex Deucher /* starting with BTC, there is one state that is used for both 18827810fb2SAlex Deucher * MH and SH. Difference is that we always use the high clock index for 1897ae764b1SAlex Deucher * mclk and vddci. 19027810fb2SAlex Deucher */ 19127810fb2SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_PROFILE) && 19227810fb2SAlex Deucher (rdev->family >= CHIP_BARTS) && 19327810fb2SAlex Deucher rdev->pm.active_crtc_count && 19427810fb2SAlex Deucher ((rdev->pm.profile_index == PM_PROFILE_MID_MH_IDX) || 19527810fb2SAlex Deucher (rdev->pm.profile_index == PM_PROFILE_LOW_MH_IDX))) 19627810fb2SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 19727810fb2SAlex Deucher clock_info[rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx].mclk; 19827810fb2SAlex Deucher else 199ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 200ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 20127810fb2SAlex Deucher 2029ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 2039ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 204ce8f5370SAlex Deucher 20592645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 20692645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 20792645879SAlex Deucher misc_after = true; 20892645879SAlex Deucher 20992645879SAlex Deucher radeon_sync_with_vblank(rdev); 21092645879SAlex Deucher 21192645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 21292645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 21392645879SAlex Deucher return; 21492645879SAlex Deucher } 21592645879SAlex Deucher 21692645879SAlex Deucher radeon_pm_prepare(rdev); 21792645879SAlex Deucher 21892645879SAlex Deucher if (!misc_after) 219ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 220ce8f5370SAlex Deucher radeon_pm_misc(rdev); 221ce8f5370SAlex Deucher 222ce8f5370SAlex Deucher /* set engine clock */ 223ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 224ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 225ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 226ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 227ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 228d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 229ce8f5370SAlex Deucher } 230ce8f5370SAlex Deucher 231ce8f5370SAlex Deucher /* set memory clock */ 232798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 233ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 234ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 235ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 236ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 237d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 238ce8f5370SAlex Deucher } 23992645879SAlex Deucher 24092645879SAlex Deucher if (misc_after) 24192645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 24292645879SAlex Deucher radeon_pm_misc(rdev); 24392645879SAlex Deucher 244ce8f5370SAlex Deucher radeon_pm_finish(rdev); 245ce8f5370SAlex Deucher 246ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 247ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 248ce8f5370SAlex Deucher } else 249d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 250ce8f5370SAlex Deucher } 251ce8f5370SAlex Deucher 252ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 253a424816fSAlex Deucher { 254a782bca5SGustavo Padovan struct drm_crtc *crtc; 2555f8f635eSJerome Glisse int i, r; 2562aba631cSMatthew Garrett 2574e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2584e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2594e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2604e186b2dSAlex Deucher return; 2614e186b2dSAlex Deucher 262db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 263d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2644f3218cbSAlex Deucher 26595f5a3acSAlex Deucher /* wait for the rings to drain */ 26695f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 26795f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 2685f8f635eSJerome Glisse if (!ring->ready) { 2695f8f635eSJerome Glisse continue; 2705f8f635eSJerome Glisse } 27137615527SChristian König r = radeon_fence_wait_empty(rdev, i); 2725f8f635eSJerome Glisse if (r) { 2735f8f635eSJerome Glisse /* needs a GPU reset dont reset here */ 2745f8f635eSJerome Glisse mutex_unlock(&rdev->ring_lock); 2755f8f635eSJerome Glisse up_write(&rdev->pm.mclk_lock); 2765f8f635eSJerome Glisse return; 2775f8f635eSJerome Glisse } 278ce8f5370SAlex Deucher } 27995f5a3acSAlex Deucher 2805876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2815876dd24SMatthew Garrett 282ce8f5370SAlex Deucher if (rdev->irq.installed) { 283a782bca5SGustavo Padovan i = 0; 284a782bca5SGustavo Padovan drm_for_each_crtc(crtc, rdev->ddev) { 2852aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 286e0b34e38SMario Kleiner /* This can fail if a modeset is in progress */ 287a782bca5SGustavo Padovan if (drm_crtc_vblank_get(crtc) == 0) 2882aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 289e0b34e38SMario Kleiner else 290e0b34e38SMario Kleiner DRM_DEBUG_DRIVER("crtc %d no vblank, can glitch\n", 291e0b34e38SMario Kleiner i); 2922aba631cSMatthew Garrett } 293a782bca5SGustavo Padovan i++; 2942aba631cSMatthew Garrett } 2952aba631cSMatthew Garrett } 2962aba631cSMatthew Garrett 297ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2982aba631cSMatthew Garrett 299ce8f5370SAlex Deucher if (rdev->irq.installed) { 300a782bca5SGustavo Padovan i = 0; 301a782bca5SGustavo Padovan drm_for_each_crtc(crtc, rdev->ddev) { 3022aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 3032aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 304a782bca5SGustavo Padovan drm_crtc_vblank_put(crtc); 3052aba631cSMatthew Garrett } 306a782bca5SGustavo Padovan i++; 3072aba631cSMatthew Garrett } 3082aba631cSMatthew Garrett } 309a424816fSAlex Deucher 310a424816fSAlex Deucher /* update display watermarks based on new power state */ 311a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 312a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 313a424816fSAlex Deucher radeon_bandwidth_update(rdev); 314a424816fSAlex Deucher 315ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 3162aba631cSMatthew Garrett 317d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 318db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 319a424816fSAlex Deucher } 320a424816fSAlex Deucher 321f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 322f712d0c7SRafał Miłecki { 323f712d0c7SRafał Miłecki int i, j; 324f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 325f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 326f712d0c7SRafał Miłecki 327d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 328f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 329f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 330d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 331f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 332f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 333d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 334f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 335d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 336f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 337d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 338d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 339f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 340f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 341f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 342eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\n", 343f712d0c7SRafał Miłecki j, 344eb2c27a0SAlex Deucher clock_info->sclk * 10); 345f712d0c7SRafał Miłecki else 346eb2c27a0SAlex Deucher DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d\n", 347f712d0c7SRafał Miłecki j, 348f712d0c7SRafał Miłecki clock_info->sclk * 10, 349f712d0c7SRafał Miłecki clock_info->mclk * 10, 350eb2c27a0SAlex Deucher clock_info->voltage.voltage); 351f712d0c7SRafał Miłecki } 352f712d0c7SRafał Miłecki } 353f712d0c7SRafał Miłecki } 354f712d0c7SRafał Miłecki 355ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 356a424816fSAlex Deucher struct device_attribute *attr, 357a424816fSAlex Deucher char *buf) 358a424816fSAlex Deucher { 3593e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 360a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 361ce8f5370SAlex Deucher int cp = rdev->pm.profile; 362a424816fSAlex Deucher 363a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 364ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 365ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 36612e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 367ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 368a424816fSAlex Deucher } 369a424816fSAlex Deucher 370ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 371a424816fSAlex Deucher struct device_attribute *attr, 372a424816fSAlex Deucher const char *buf, 373a424816fSAlex Deucher size_t count) 374a424816fSAlex Deucher { 3753e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 376a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 377a424816fSAlex Deucher 3784f2f2039SAlex Deucher /* Can't set profile when the card is off */ 3794f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 3804f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 3814f2f2039SAlex Deucher return -EINVAL; 3824f2f2039SAlex Deucher 383a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 384ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 385ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 386ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 387ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 388ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 389ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 390ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 391c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 392c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 393ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 394ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 395ce8f5370SAlex Deucher else { 3961783e4bfSThomas Renninger count = -EINVAL; 397ce8f5370SAlex Deucher goto fail; 398ce8f5370SAlex Deucher } 399ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 400ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 4011783e4bfSThomas Renninger } else 4021783e4bfSThomas Renninger count = -EINVAL; 4031783e4bfSThomas Renninger 404ce8f5370SAlex Deucher fail: 405a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 406a424816fSAlex Deucher 407a424816fSAlex Deucher return count; 408a424816fSAlex Deucher } 409a424816fSAlex Deucher 410ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 411ce8f5370SAlex Deucher struct device_attribute *attr, 412ce8f5370SAlex Deucher char *buf) 41356278a8eSAlex Deucher { 4143e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 415ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 416ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 41756278a8eSAlex Deucher 418ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 419da321c8aSAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : 420da321c8aSAlex Deucher (pm == PM_METHOD_PROFILE) ? "profile" : "dpm"); 42156278a8eSAlex Deucher } 42256278a8eSAlex Deucher 423ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 424ce8f5370SAlex Deucher struct device_attribute *attr, 425ce8f5370SAlex Deucher const char *buf, 426ce8f5370SAlex Deucher size_t count) 427d0d6cb81SRafał Miłecki { 4283e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 429ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 430ce8f5370SAlex Deucher 4314f2f2039SAlex Deucher /* Can't set method when the card is off */ 4324f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 4334f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { 4344f2f2039SAlex Deucher count = -EINVAL; 4354f2f2039SAlex Deucher goto fail; 4364f2f2039SAlex Deucher } 4374f2f2039SAlex Deucher 438da321c8aSAlex Deucher /* we don't support the legacy modes with dpm */ 439da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 440da321c8aSAlex Deucher count = -EINVAL; 441da321c8aSAlex Deucher goto fail; 442da321c8aSAlex Deucher } 443ce8f5370SAlex Deucher 444ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 445ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 446ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 447ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 448ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 449ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 450ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 451ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 452ce8f5370SAlex Deucher /* disable dynpm */ 453ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 454ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4553f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 456ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 45732c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 458ce8f5370SAlex Deucher } else { 4591783e4bfSThomas Renninger count = -EINVAL; 460ce8f5370SAlex Deucher goto fail; 461d0d6cb81SRafał Miłecki } 462ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 463ce8f5370SAlex Deucher fail: 464ce8f5370SAlex Deucher return count; 465ce8f5370SAlex Deucher } 466ce8f5370SAlex Deucher 467da321c8aSAlex Deucher static ssize_t radeon_get_dpm_state(struct device *dev, 468da321c8aSAlex Deucher struct device_attribute *attr, 469da321c8aSAlex Deucher char *buf) 470da321c8aSAlex Deucher { 4713e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 472da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 473da321c8aSAlex Deucher enum radeon_pm_state_type pm = rdev->pm.dpm.user_state; 474da321c8aSAlex Deucher 475da321c8aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 476da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BATTERY) ? "battery" : 477da321c8aSAlex Deucher (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance"); 478da321c8aSAlex Deucher } 479da321c8aSAlex Deucher 480da321c8aSAlex Deucher static ssize_t radeon_set_dpm_state(struct device *dev, 481da321c8aSAlex Deucher struct device_attribute *attr, 482da321c8aSAlex Deucher const char *buf, 483da321c8aSAlex Deucher size_t count) 484da321c8aSAlex Deucher { 4853e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 486da321c8aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 487da321c8aSAlex Deucher 488da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 489da321c8aSAlex Deucher if (strncmp("battery", buf, strlen("battery")) == 0) 490da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BATTERY; 491da321c8aSAlex Deucher else if (strncmp("balanced", buf, strlen("balanced")) == 0) 492da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 493da321c8aSAlex Deucher else if (strncmp("performance", buf, strlen("performance")) == 0) 494da321c8aSAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_PERFORMANCE; 495da321c8aSAlex Deucher else { 496da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 497da321c8aSAlex Deucher count = -EINVAL; 498da321c8aSAlex Deucher goto fail; 499da321c8aSAlex Deucher } 500da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 501b07a657eSPali Rohár 502b07a657eSPali Rohár /* Can't set dpm state when the card is off */ 503b07a657eSPali Rohár if (!(rdev->flags & RADEON_IS_PX) || 504b07a657eSPali Rohár (ddev->switch_power_state == DRM_SWITCH_POWER_ON)) 505da321c8aSAlex Deucher radeon_pm_compute_clocks(rdev); 506b07a657eSPali Rohár 507da321c8aSAlex Deucher fail: 508da321c8aSAlex Deucher return count; 509da321c8aSAlex Deucher } 510da321c8aSAlex Deucher 51170d01a5eSAlex Deucher static ssize_t radeon_get_dpm_forced_performance_level(struct device *dev, 51270d01a5eSAlex Deucher struct device_attribute *attr, 51370d01a5eSAlex Deucher char *buf) 51470d01a5eSAlex Deucher { 5153e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 51670d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 51770d01a5eSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 51870d01a5eSAlex Deucher 5194f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 5204f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 5214f2f2039SAlex Deucher return snprintf(buf, PAGE_SIZE, "off\n"); 5224f2f2039SAlex Deucher 52370d01a5eSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 52470d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_AUTO) ? "auto" : 52570d01a5eSAlex Deucher (level == RADEON_DPM_FORCED_LEVEL_LOW) ? "low" : "high"); 52670d01a5eSAlex Deucher } 52770d01a5eSAlex Deucher 52870d01a5eSAlex Deucher static ssize_t radeon_set_dpm_forced_performance_level(struct device *dev, 52970d01a5eSAlex Deucher struct device_attribute *attr, 53070d01a5eSAlex Deucher const char *buf, 53170d01a5eSAlex Deucher size_t count) 53270d01a5eSAlex Deucher { 5333e4e2129SJean Delvare struct drm_device *ddev = dev_get_drvdata(dev); 53470d01a5eSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 53570d01a5eSAlex Deucher enum radeon_dpm_forced_level level; 53670d01a5eSAlex Deucher int ret = 0; 53770d01a5eSAlex Deucher 5384f2f2039SAlex Deucher /* Can't force performance level when the card is off */ 5394f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 5404f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 5414f2f2039SAlex Deucher return -EINVAL; 5424f2f2039SAlex Deucher 54370d01a5eSAlex Deucher mutex_lock(&rdev->pm.mutex); 54470d01a5eSAlex Deucher if (strncmp("low", buf, strlen("low")) == 0) { 54570d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_LOW; 54670d01a5eSAlex Deucher } else if (strncmp("high", buf, strlen("high")) == 0) { 54770d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_HIGH; 54870d01a5eSAlex Deucher } else if (strncmp("auto", buf, strlen("auto")) == 0) { 54970d01a5eSAlex Deucher level = RADEON_DPM_FORCED_LEVEL_AUTO; 55070d01a5eSAlex Deucher } else { 55170d01a5eSAlex Deucher count = -EINVAL; 55270d01a5eSAlex Deucher goto fail; 55370d01a5eSAlex Deucher } 55470d01a5eSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 5550a17af37SAlex Deucher if (rdev->pm.dpm.thermal_active) { 5560a17af37SAlex Deucher count = -EINVAL; 5570a17af37SAlex Deucher goto fail; 5580a17af37SAlex Deucher } 55970d01a5eSAlex Deucher ret = radeon_dpm_force_performance_level(rdev, level); 56070d01a5eSAlex Deucher if (ret) 56170d01a5eSAlex Deucher count = -EINVAL; 56270d01a5eSAlex Deucher } 56370d01a5eSAlex Deucher fail: 5640a17af37SAlex Deucher mutex_unlock(&rdev->pm.mutex); 5650a17af37SAlex Deucher 56670d01a5eSAlex Deucher return count; 56770d01a5eSAlex Deucher } 56870d01a5eSAlex Deucher 56999736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_enable(struct device *dev, 57099736703SOleg Chernovskiy struct device_attribute *attr, 57199736703SOleg Chernovskiy char *buf) 57299736703SOleg Chernovskiy { 57399736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 57499736703SOleg Chernovskiy u32 pwm_mode = 0; 57599736703SOleg Chernovskiy 57699736703SOleg Chernovskiy if (rdev->asic->dpm.fan_ctrl_get_mode) 57799736703SOleg Chernovskiy pwm_mode = rdev->asic->dpm.fan_ctrl_get_mode(rdev); 57899736703SOleg Chernovskiy 57999736703SOleg Chernovskiy /* never 0 (full-speed), fuse or smc-controlled always */ 58099736703SOleg Chernovskiy return sprintf(buf, "%i\n", pwm_mode == FDO_PWM_MODE_STATIC ? 1 : 2); 58199736703SOleg Chernovskiy } 58299736703SOleg Chernovskiy 58399736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1_enable(struct device *dev, 58499736703SOleg Chernovskiy struct device_attribute *attr, 58599736703SOleg Chernovskiy const char *buf, 58699736703SOleg Chernovskiy size_t count) 58799736703SOleg Chernovskiy { 58899736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 58999736703SOleg Chernovskiy int err; 59099736703SOleg Chernovskiy int value; 59199736703SOleg Chernovskiy 59299736703SOleg Chernovskiy if(!rdev->asic->dpm.fan_ctrl_set_mode) 59399736703SOleg Chernovskiy return -EINVAL; 59499736703SOleg Chernovskiy 59599736703SOleg Chernovskiy err = kstrtoint(buf, 10, &value); 59699736703SOleg Chernovskiy if (err) 59799736703SOleg Chernovskiy return err; 59899736703SOleg Chernovskiy 59999736703SOleg Chernovskiy switch (value) { 60099736703SOleg Chernovskiy case 1: /* manual, percent-based */ 60199736703SOleg Chernovskiy rdev->asic->dpm.fan_ctrl_set_mode(rdev, FDO_PWM_MODE_STATIC); 60299736703SOleg Chernovskiy break; 60399736703SOleg Chernovskiy default: /* disable */ 60499736703SOleg Chernovskiy rdev->asic->dpm.fan_ctrl_set_mode(rdev, 0); 60599736703SOleg Chernovskiy break; 60699736703SOleg Chernovskiy } 60799736703SOleg Chernovskiy 60899736703SOleg Chernovskiy return count; 60999736703SOleg Chernovskiy } 61099736703SOleg Chernovskiy 61199736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_min(struct device *dev, 61299736703SOleg Chernovskiy struct device_attribute *attr, 61399736703SOleg Chernovskiy char *buf) 61499736703SOleg Chernovskiy { 61599736703SOleg Chernovskiy return sprintf(buf, "%i\n", 0); 61699736703SOleg Chernovskiy } 61799736703SOleg Chernovskiy 61899736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1_max(struct device *dev, 61999736703SOleg Chernovskiy struct device_attribute *attr, 62099736703SOleg Chernovskiy char *buf) 62199736703SOleg Chernovskiy { 622082452e1SAlex Deucher return sprintf(buf, "%i\n", 255); 62399736703SOleg Chernovskiy } 62499736703SOleg Chernovskiy 62599736703SOleg Chernovskiy static ssize_t radeon_hwmon_set_pwm1(struct device *dev, 62699736703SOleg Chernovskiy struct device_attribute *attr, 62799736703SOleg Chernovskiy const char *buf, size_t count) 62899736703SOleg Chernovskiy { 62999736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 63099736703SOleg Chernovskiy int err; 63199736703SOleg Chernovskiy u32 value; 63299736703SOleg Chernovskiy 63399736703SOleg Chernovskiy err = kstrtou32(buf, 10, &value); 63499736703SOleg Chernovskiy if (err) 63599736703SOleg Chernovskiy return err; 63699736703SOleg Chernovskiy 637082452e1SAlex Deucher value = (value * 100) / 255; 638082452e1SAlex Deucher 63999736703SOleg Chernovskiy err = rdev->asic->dpm.set_fan_speed_percent(rdev, value); 64099736703SOleg Chernovskiy if (err) 64199736703SOleg Chernovskiy return err; 64299736703SOleg Chernovskiy 64399736703SOleg Chernovskiy return count; 64499736703SOleg Chernovskiy } 64599736703SOleg Chernovskiy 64699736703SOleg Chernovskiy static ssize_t radeon_hwmon_get_pwm1(struct device *dev, 64799736703SOleg Chernovskiy struct device_attribute *attr, 64899736703SOleg Chernovskiy char *buf) 64999736703SOleg Chernovskiy { 65099736703SOleg Chernovskiy struct radeon_device *rdev = dev_get_drvdata(dev); 65199736703SOleg Chernovskiy int err; 65299736703SOleg Chernovskiy u32 speed; 65399736703SOleg Chernovskiy 65499736703SOleg Chernovskiy err = rdev->asic->dpm.get_fan_speed_percent(rdev, &speed); 65599736703SOleg Chernovskiy if (err) 65699736703SOleg Chernovskiy return err; 65799736703SOleg Chernovskiy 658082452e1SAlex Deucher speed = (speed * 255) / 100; 659082452e1SAlex Deucher 66099736703SOleg Chernovskiy return sprintf(buf, "%i\n", speed); 66199736703SOleg Chernovskiy } 66299736703SOleg Chernovskiy 663ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 664ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 665da321c8aSAlex Deucher static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, radeon_get_dpm_state, radeon_set_dpm_state); 66670d01a5eSAlex Deucher static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR, 66770d01a5eSAlex Deucher radeon_get_dpm_forced_performance_level, 66870d01a5eSAlex Deucher radeon_set_dpm_forced_performance_level); 669ce8f5370SAlex Deucher 67021a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 67121a8122aSAlex Deucher struct device_attribute *attr, 67221a8122aSAlex Deucher char *buf) 67321a8122aSAlex Deucher { 674ec39f64bSGuenter Roeck struct radeon_device *rdev = dev_get_drvdata(dev); 6754f2f2039SAlex Deucher struct drm_device *ddev = rdev->ddev; 67620d391d7SAlex Deucher int temp; 67721a8122aSAlex Deucher 6784f2f2039SAlex Deucher /* Can't get temperature when the card is off */ 6794f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 6804f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) 6814f2f2039SAlex Deucher return -EINVAL; 6824f2f2039SAlex Deucher 6836bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature) 6846bd1c385SAlex Deucher temp = radeon_get_temperature(rdev); 6856bd1c385SAlex Deucher else 68621a8122aSAlex Deucher temp = 0; 68721a8122aSAlex Deucher 68821a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 68921a8122aSAlex Deucher } 69021a8122aSAlex Deucher 6916ea4e84dSJean Delvare static ssize_t radeon_hwmon_show_temp_thresh(struct device *dev, 6926ea4e84dSJean Delvare struct device_attribute *attr, 6936ea4e84dSJean Delvare char *buf) 6946ea4e84dSJean Delvare { 695e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 6966ea4e84dSJean Delvare int hyst = to_sensor_dev_attr(attr)->index; 6976ea4e84dSJean Delvare int temp; 6986ea4e84dSJean Delvare 6996ea4e84dSJean Delvare if (hyst) 7006ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.min_temp; 7016ea4e84dSJean Delvare else 7026ea4e84dSJean Delvare temp = rdev->pm.dpm.thermal.max_temp; 7036ea4e84dSJean Delvare 7046ea4e84dSJean Delvare return snprintf(buf, PAGE_SIZE, "%d\n", temp); 7056ea4e84dSJean Delvare } 7066ea4e84dSJean Delvare 70721a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 7086ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 0); 7096ea4e84dSJean Delvare static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, radeon_hwmon_show_temp_thresh, NULL, 1); 71099736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1, radeon_hwmon_set_pwm1, 0); 71199736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, radeon_hwmon_get_pwm1_enable, radeon_hwmon_set_pwm1_enable, 0); 71299736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, radeon_hwmon_get_pwm1_min, NULL, 0); 71399736703SOleg Chernovskiy static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, radeon_hwmon_get_pwm1_max, NULL, 0); 71499736703SOleg Chernovskiy 71521a8122aSAlex Deucher 71621a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 71721a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 7186ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit.dev_attr.attr, 7196ea4e84dSJean Delvare &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr, 72099736703SOleg Chernovskiy &sensor_dev_attr_pwm1.dev_attr.attr, 72199736703SOleg Chernovskiy &sensor_dev_attr_pwm1_enable.dev_attr.attr, 72299736703SOleg Chernovskiy &sensor_dev_attr_pwm1_min.dev_attr.attr, 72399736703SOleg Chernovskiy &sensor_dev_attr_pwm1_max.dev_attr.attr, 72421a8122aSAlex Deucher NULL 72521a8122aSAlex Deucher }; 72621a8122aSAlex Deucher 7276ea4e84dSJean Delvare static umode_t hwmon_attributes_visible(struct kobject *kobj, 7286ea4e84dSJean Delvare struct attribute *attr, int index) 7296ea4e84dSJean Delvare { 730e3837b00SGeliang Tang struct device *dev = kobj_to_dev(kobj); 731e4158f1bSSergey Senozhatsky struct radeon_device *rdev = dev_get_drvdata(dev); 73299736703SOleg Chernovskiy umode_t effective_mode = attr->mode; 7336ea4e84dSJean Delvare 7342a7d44f4SAlex Deucher /* Skip attributes if DPM is not enabled */ 7356ea4e84dSJean Delvare if (rdev->pm.pm_method != PM_METHOD_DPM && 7366ea4e84dSJean Delvare (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr || 7372a7d44f4SAlex Deucher attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr || 7382a7d44f4SAlex Deucher attr == &sensor_dev_attr_pwm1.dev_attr.attr || 7392a7d44f4SAlex Deucher attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 7402a7d44f4SAlex Deucher attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 7412a7d44f4SAlex Deucher attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 7426ea4e84dSJean Delvare return 0; 7436ea4e84dSJean Delvare 74499736703SOleg Chernovskiy /* Skip fan attributes if fan is not present */ 74599736703SOleg Chernovskiy if (rdev->pm.no_fan && 74699736703SOleg Chernovskiy (attr == &sensor_dev_attr_pwm1.dev_attr.attr || 74799736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr || 74899736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 74999736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 75099736703SOleg Chernovskiy return 0; 75199736703SOleg Chernovskiy 75299736703SOleg Chernovskiy /* mask fan attributes if we have no bindings for this asic to expose */ 75399736703SOleg Chernovskiy if ((!rdev->asic->dpm.get_fan_speed_percent && 75499736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */ 75599736703SOleg Chernovskiy (!rdev->asic->dpm.fan_ctrl_get_mode && 75699736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */ 75799736703SOleg Chernovskiy effective_mode &= ~S_IRUGO; 75899736703SOleg Chernovskiy 75999736703SOleg Chernovskiy if ((!rdev->asic->dpm.set_fan_speed_percent && 76099736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */ 76199736703SOleg Chernovskiy (!rdev->asic->dpm.fan_ctrl_set_mode && 76299736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */ 76399736703SOleg Chernovskiy effective_mode &= ~S_IWUSR; 76499736703SOleg Chernovskiy 76599736703SOleg Chernovskiy /* hide max/min values if we can't both query and manage the fan */ 76699736703SOleg Chernovskiy if ((!rdev->asic->dpm.set_fan_speed_percent && 76799736703SOleg Chernovskiy !rdev->asic->dpm.get_fan_speed_percent) && 76899736703SOleg Chernovskiy (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr || 76999736703SOleg Chernovskiy attr == &sensor_dev_attr_pwm1_min.dev_attr.attr)) 77099736703SOleg Chernovskiy return 0; 77199736703SOleg Chernovskiy 77299736703SOleg Chernovskiy return effective_mode; 7736ea4e84dSJean Delvare } 7746ea4e84dSJean Delvare 77521a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 77621a8122aSAlex Deucher .attrs = hwmon_attributes, 7776ea4e84dSJean Delvare .is_visible = hwmon_attributes_visible, 77821a8122aSAlex Deucher }; 77921a8122aSAlex Deucher 780ec39f64bSGuenter Roeck static const struct attribute_group *hwmon_groups[] = { 781ec39f64bSGuenter Roeck &hwmon_attrgroup, 782ec39f64bSGuenter Roeck NULL 783ec39f64bSGuenter Roeck }; 784ec39f64bSGuenter Roeck 7850d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 78621a8122aSAlex Deucher { 7870d18abedSDan Carpenter int err = 0; 78821a8122aSAlex Deucher 78921a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 79021a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 79121a8122aSAlex Deucher case THERMAL_TYPE_RV770: 79221a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 793457558edSAlex Deucher case THERMAL_TYPE_NI: 794e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 7951bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 796286d9cc6SAlex Deucher case THERMAL_TYPE_CI: 797286d9cc6SAlex Deucher case THERMAL_TYPE_KV: 7986bd1c385SAlex Deucher if (rdev->asic->pm.get_temperature == NULL) 7995d7486c7SAlex Deucher return err; 800cb3e4e7cSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register_with_groups(rdev->dev, 801ec39f64bSGuenter Roeck "radeon", rdev, 802ec39f64bSGuenter Roeck hwmon_groups); 803cb3e4e7cSAlex Deucher if (IS_ERR(rdev->pm.int_hwmon_dev)) { 804cb3e4e7cSAlex Deucher err = PTR_ERR(rdev->pm.int_hwmon_dev); 8050d18abedSDan Carpenter dev_err(rdev->dev, 8060d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 8070d18abedSDan Carpenter } 80821a8122aSAlex Deucher break; 80921a8122aSAlex Deucher default: 81021a8122aSAlex Deucher break; 81121a8122aSAlex Deucher } 8120d18abedSDan Carpenter 8130d18abedSDan Carpenter return err; 81421a8122aSAlex Deucher } 81521a8122aSAlex Deucher 816cb3e4e7cSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 817cb3e4e7cSAlex Deucher { 818cb3e4e7cSAlex Deucher if (rdev->pm.int_hwmon_dev) 819cb3e4e7cSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 820cb3e4e7cSAlex Deucher } 821cb3e4e7cSAlex Deucher 822da321c8aSAlex Deucher static void radeon_dpm_thermal_work_handler(struct work_struct *work) 823da321c8aSAlex Deucher { 824da321c8aSAlex Deucher struct radeon_device *rdev = 825da321c8aSAlex Deucher container_of(work, struct radeon_device, 826da321c8aSAlex Deucher pm.dpm.thermal.work); 827da321c8aSAlex Deucher /* switch to the thermal state */ 828da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL; 829da321c8aSAlex Deucher 830da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 831da321c8aSAlex Deucher return; 832da321c8aSAlex Deucher 833da321c8aSAlex Deucher if (rdev->asic->pm.get_temperature) { 834da321c8aSAlex Deucher int temp = radeon_get_temperature(rdev); 835da321c8aSAlex Deucher 836da321c8aSAlex Deucher if (temp < rdev->pm.dpm.thermal.min_temp) 837da321c8aSAlex Deucher /* switch back the user state */ 838da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 839da321c8aSAlex Deucher } else { 840da321c8aSAlex Deucher if (rdev->pm.dpm.thermal.high_to_low) 841da321c8aSAlex Deucher /* switch back the user state */ 842da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.user_state; 843da321c8aSAlex Deucher } 84460320347SAlex Deucher mutex_lock(&rdev->pm.mutex); 84560320347SAlex Deucher if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL) 84660320347SAlex Deucher rdev->pm.dpm.thermal_active = true; 84760320347SAlex Deucher else 84860320347SAlex Deucher rdev->pm.dpm.thermal_active = false; 84960320347SAlex Deucher rdev->pm.dpm.state = dpm_state; 85060320347SAlex Deucher mutex_unlock(&rdev->pm.mutex); 85160320347SAlex Deucher 85260320347SAlex Deucher radeon_pm_compute_clocks(rdev); 853da321c8aSAlex Deucher } 854da321c8aSAlex Deucher 8553899ca84SAlex Deucher static bool radeon_dpm_single_display(struct radeon_device *rdev) 856da321c8aSAlex Deucher { 85748783069SAlex Deucher bool single_display = (rdev->pm.dpm.new_active_crtc_count < 2) ? 85848783069SAlex Deucher true : false; 85948783069SAlex Deucher 86048783069SAlex Deucher /* check if the vblank period is too short to adjust the mclk */ 86148783069SAlex Deucher if (single_display && rdev->asic->dpm.vblank_too_short) { 86248783069SAlex Deucher if (radeon_dpm_vblank_too_short(rdev)) 86348783069SAlex Deucher single_display = false; 86448783069SAlex Deucher } 865da321c8aSAlex Deucher 866951caa6aSAlex Deucher /* 120hz tends to be problematic even if they are under the 867951caa6aSAlex Deucher * vblank limit. 868951caa6aSAlex Deucher */ 869951caa6aSAlex Deucher if (single_display && (r600_dpm_get_vrefresh(rdev) >= 120)) 870951caa6aSAlex Deucher single_display = false; 871951caa6aSAlex Deucher 8723899ca84SAlex Deucher return single_display; 8733899ca84SAlex Deucher } 8743899ca84SAlex Deucher 8753899ca84SAlex Deucher static struct radeon_ps *radeon_dpm_pick_power_state(struct radeon_device *rdev, 8763899ca84SAlex Deucher enum radeon_pm_state_type dpm_state) 8773899ca84SAlex Deucher { 8783899ca84SAlex Deucher int i; 8793899ca84SAlex Deucher struct radeon_ps *ps; 8803899ca84SAlex Deucher u32 ui_class; 8813899ca84SAlex Deucher bool single_display = radeon_dpm_single_display(rdev); 8823899ca84SAlex Deucher 883edcaa5b1SAlex Deucher /* certain older asics have a separare 3D performance state, 884edcaa5b1SAlex Deucher * so try that first if the user selected performance 885edcaa5b1SAlex Deucher */ 886edcaa5b1SAlex Deucher if (dpm_state == POWER_STATE_TYPE_PERFORMANCE) 887edcaa5b1SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF; 888da321c8aSAlex Deucher /* balanced states don't exist at the moment */ 889da321c8aSAlex Deucher if (dpm_state == POWER_STATE_TYPE_BALANCED) 89053bf277bSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 891da321c8aSAlex Deucher 892edcaa5b1SAlex Deucher restart_search: 893da321c8aSAlex Deucher /* Pick the best power state based on current conditions */ 894da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 895da321c8aSAlex Deucher ps = &rdev->pm.dpm.ps[i]; 896da321c8aSAlex Deucher ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK; 897da321c8aSAlex Deucher switch (dpm_state) { 898da321c8aSAlex Deucher /* user states */ 899da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 900da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) { 901da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 90248783069SAlex Deucher if (single_display) 903da321c8aSAlex Deucher return ps; 904da321c8aSAlex Deucher } else 905da321c8aSAlex Deucher return ps; 906da321c8aSAlex Deucher } 907da321c8aSAlex Deucher break; 908da321c8aSAlex Deucher case POWER_STATE_TYPE_BALANCED: 909da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) { 910da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 91148783069SAlex Deucher if (single_display) 912da321c8aSAlex Deucher return ps; 913da321c8aSAlex Deucher } else 914da321c8aSAlex Deucher return ps; 915da321c8aSAlex Deucher } 916da321c8aSAlex Deucher break; 917da321c8aSAlex Deucher case POWER_STATE_TYPE_PERFORMANCE: 918da321c8aSAlex Deucher if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) { 919da321c8aSAlex Deucher if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) { 92048783069SAlex Deucher if (single_display) 921da321c8aSAlex Deucher return ps; 922da321c8aSAlex Deucher } else 923da321c8aSAlex Deucher return ps; 924da321c8aSAlex Deucher } 925da321c8aSAlex Deucher break; 926da321c8aSAlex Deucher /* internal states */ 927da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD: 928d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) 929da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 930d4d3278cSAlex Deucher else 931d4d3278cSAlex Deucher break; 932da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 933da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE) 934da321c8aSAlex Deucher return ps; 935da321c8aSAlex Deucher break; 936da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 937da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE) 938da321c8aSAlex Deucher return ps; 939da321c8aSAlex Deucher break; 940da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 941da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE) 942da321c8aSAlex Deucher return ps; 943da321c8aSAlex Deucher break; 944da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 945da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC) 946da321c8aSAlex Deucher return ps; 947da321c8aSAlex Deucher break; 948da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_BOOT: 949da321c8aSAlex Deucher return rdev->pm.dpm.boot_ps; 950da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 951da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL) 952da321c8aSAlex Deucher return ps; 953da321c8aSAlex Deucher break; 954da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 955da321c8aSAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) 956da321c8aSAlex Deucher return ps; 957da321c8aSAlex Deucher break; 958da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ULV: 959da321c8aSAlex Deucher if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) 960da321c8aSAlex Deucher return ps; 961da321c8aSAlex Deucher break; 962edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 963edcaa5b1SAlex Deucher if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE) 964edcaa5b1SAlex Deucher return ps; 965edcaa5b1SAlex Deucher break; 966da321c8aSAlex Deucher default: 967da321c8aSAlex Deucher break; 968da321c8aSAlex Deucher } 969da321c8aSAlex Deucher } 970da321c8aSAlex Deucher /* use a fallback state if we didn't match */ 971da321c8aSAlex Deucher switch (dpm_state) { 972da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_SD: 973ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 974ce3537d5SAlex Deucher goto restart_search; 975da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD: 976da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_HD2: 977da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_UVD_MVC: 978d4d3278cSAlex Deucher if (rdev->pm.dpm.uvd_ps) { 979da321c8aSAlex Deucher return rdev->pm.dpm.uvd_ps; 980d4d3278cSAlex Deucher } else { 981d4d3278cSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 982d4d3278cSAlex Deucher goto restart_search; 983d4d3278cSAlex Deucher } 984da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_THERMAL: 985da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI; 986da321c8aSAlex Deucher goto restart_search; 987da321c8aSAlex Deucher case POWER_STATE_TYPE_INTERNAL_ACPI: 988da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_BATTERY; 989da321c8aSAlex Deucher goto restart_search; 990da321c8aSAlex Deucher case POWER_STATE_TYPE_BATTERY: 991edcaa5b1SAlex Deucher case POWER_STATE_TYPE_BALANCED: 992edcaa5b1SAlex Deucher case POWER_STATE_TYPE_INTERNAL_3DPERF: 993da321c8aSAlex Deucher dpm_state = POWER_STATE_TYPE_PERFORMANCE; 994da321c8aSAlex Deucher goto restart_search; 995da321c8aSAlex Deucher default: 996da321c8aSAlex Deucher break; 997da321c8aSAlex Deucher } 998da321c8aSAlex Deucher 999da321c8aSAlex Deucher return NULL; 1000da321c8aSAlex Deucher } 1001da321c8aSAlex Deucher 1002da321c8aSAlex Deucher static void radeon_dpm_change_power_state_locked(struct radeon_device *rdev) 1003da321c8aSAlex Deucher { 1004da321c8aSAlex Deucher int i; 1005da321c8aSAlex Deucher struct radeon_ps *ps; 1006da321c8aSAlex Deucher enum radeon_pm_state_type dpm_state; 100784dd1928SAlex Deucher int ret; 10083899ca84SAlex Deucher bool single_display = radeon_dpm_single_display(rdev); 1009da321c8aSAlex Deucher 1010da321c8aSAlex Deucher /* if dpm init failed */ 1011da321c8aSAlex Deucher if (!rdev->pm.dpm_enabled) 1012da321c8aSAlex Deucher return; 1013da321c8aSAlex Deucher 1014da321c8aSAlex Deucher if (rdev->pm.dpm.user_state != rdev->pm.dpm.state) { 1015da321c8aSAlex Deucher /* add other state override checks here */ 10168a227555SAlex Deucher if ((!rdev->pm.dpm.thermal_active) && 10178a227555SAlex Deucher (!rdev->pm.dpm.uvd_active)) 1018da321c8aSAlex Deucher rdev->pm.dpm.state = rdev->pm.dpm.user_state; 1019da321c8aSAlex Deucher } 1020da321c8aSAlex Deucher dpm_state = rdev->pm.dpm.state; 1021da321c8aSAlex Deucher 1022da321c8aSAlex Deucher ps = radeon_dpm_pick_power_state(rdev, dpm_state); 1023da321c8aSAlex Deucher if (ps) 102489c9bc56SAlex Deucher rdev->pm.dpm.requested_ps = ps; 1025da321c8aSAlex Deucher else 1026da321c8aSAlex Deucher return; 1027da321c8aSAlex Deucher 1028d22b7e40SAlex Deucher /* no need to reprogram if nothing changed unless we are on BTC+ */ 1029da321c8aSAlex Deucher if (rdev->pm.dpm.current_ps == rdev->pm.dpm.requested_ps) { 1030b62d628bSAlex Deucher /* vce just modifies an existing state so force a change */ 1031b62d628bSAlex Deucher if (ps->vce_active != rdev->pm.dpm.vce_active) 1032b62d628bSAlex Deucher goto force; 10333899ca84SAlex Deucher /* user has made a display change (such as timing) */ 10343899ca84SAlex Deucher if (rdev->pm.dpm.single_display != single_display) 10353899ca84SAlex Deucher goto force; 1036d22b7e40SAlex Deucher if ((rdev->family < CHIP_BARTS) || (rdev->flags & RADEON_IS_IGP)) { 1037d22b7e40SAlex Deucher /* for pre-BTC and APUs if the num crtcs changed but state is the same, 1038d22b7e40SAlex Deucher * all we need to do is update the display configuration. 1039d22b7e40SAlex Deucher */ 1040da321c8aSAlex Deucher if (rdev->pm.dpm.new_active_crtcs != rdev->pm.dpm.current_active_crtcs) { 1041d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 1042da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 1043da321c8aSAlex Deucher /* update displays */ 1044da321c8aSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1045da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1046da321c8aSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1047da321c8aSAlex Deucher } 1048da321c8aSAlex Deucher return; 1049d22b7e40SAlex Deucher } else { 1050d22b7e40SAlex Deucher /* for BTC+ if the num crtcs hasn't changed and state is the same, 1051d22b7e40SAlex Deucher * nothing to do, if the num crtcs is > 1 and state is the same, 1052d22b7e40SAlex Deucher * update display configuration. 1053d22b7e40SAlex Deucher */ 1054d22b7e40SAlex Deucher if (rdev->pm.dpm.new_active_crtcs == 1055d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs) { 1056d22b7e40SAlex Deucher return; 1057d22b7e40SAlex Deucher } else { 1058d22b7e40SAlex Deucher if ((rdev->pm.dpm.current_active_crtc_count > 1) && 1059d22b7e40SAlex Deucher (rdev->pm.dpm.new_active_crtc_count > 1)) { 1060d22b7e40SAlex Deucher /* update display watermarks based on new power state */ 1061d22b7e40SAlex Deucher radeon_bandwidth_update(rdev); 1062d22b7e40SAlex Deucher /* update displays */ 1063d22b7e40SAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1064d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 1065d22b7e40SAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 1066d22b7e40SAlex Deucher return; 1067d22b7e40SAlex Deucher } 1068d22b7e40SAlex Deucher } 1069d22b7e40SAlex Deucher } 1070da321c8aSAlex Deucher } 1071da321c8aSAlex Deucher 1072b62d628bSAlex Deucher force: 1073033a37dfSAlex Deucher if (radeon_dpm == 1) { 1074da321c8aSAlex Deucher printk("switching from power state:\n"); 1075da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.current_ps); 1076da321c8aSAlex Deucher printk("switching to power state:\n"); 1077da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, rdev->pm.dpm.requested_ps); 1078033a37dfSAlex Deucher } 1079b62d628bSAlex Deucher 1080da321c8aSAlex Deucher down_write(&rdev->pm.mclk_lock); 1081da321c8aSAlex Deucher mutex_lock(&rdev->ring_lock); 1082da321c8aSAlex Deucher 1083b62d628bSAlex Deucher /* update whether vce is active */ 1084b62d628bSAlex Deucher ps->vce_active = rdev->pm.dpm.vce_active; 1085b62d628bSAlex Deucher 108684dd1928SAlex Deucher ret = radeon_dpm_pre_set_power_state(rdev); 108784dd1928SAlex Deucher if (ret) 108884dd1928SAlex Deucher goto done; 108984dd1928SAlex Deucher 1090da321c8aSAlex Deucher /* update display watermarks based on new power state */ 1091da321c8aSAlex Deucher radeon_bandwidth_update(rdev); 1092d74e766eSAlex Deucher /* update displays */ 1093d74e766eSAlex Deucher radeon_dpm_display_configuration_changed(rdev); 1094da321c8aSAlex Deucher 1095da321c8aSAlex Deucher /* wait for the rings to drain */ 1096da321c8aSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 1097da321c8aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 1098da321c8aSAlex Deucher if (ring->ready) 109937615527SChristian König radeon_fence_wait_empty(rdev, i); 1100da321c8aSAlex Deucher } 1101da321c8aSAlex Deucher 1102da321c8aSAlex Deucher /* program the new power state */ 1103da321c8aSAlex Deucher radeon_dpm_set_power_state(rdev); 1104da321c8aSAlex Deucher 1105da321c8aSAlex Deucher /* update current power state */ 1106da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps; 1107da321c8aSAlex Deucher 110884dd1928SAlex Deucher radeon_dpm_post_set_power_state(rdev); 110984dd1928SAlex Deucher 11105e031d9fSAlex Deucher rdev->pm.dpm.current_active_crtcs = rdev->pm.dpm.new_active_crtcs; 11115e031d9fSAlex Deucher rdev->pm.dpm.current_active_crtc_count = rdev->pm.dpm.new_active_crtc_count; 11125e031d9fSAlex Deucher rdev->pm.dpm.single_display = single_display; 11135e031d9fSAlex Deucher 11141cd8b21aSAlex Deucher if (rdev->asic->dpm.force_performance_level) { 111514ac88afSAlex Deucher if (rdev->pm.dpm.thermal_active) { 111614ac88afSAlex Deucher enum radeon_dpm_forced_level level = rdev->pm.dpm.forced_level; 111760320347SAlex Deucher /* force low perf level for thermal */ 111860320347SAlex Deucher radeon_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_LOW); 111914ac88afSAlex Deucher /* save the user's level */ 112014ac88afSAlex Deucher rdev->pm.dpm.forced_level = level; 112114ac88afSAlex Deucher } else { 112214ac88afSAlex Deucher /* otherwise, user selected level */ 112314ac88afSAlex Deucher radeon_dpm_force_performance_level(rdev, rdev->pm.dpm.forced_level); 112414ac88afSAlex Deucher } 112560320347SAlex Deucher } 112660320347SAlex Deucher 112784dd1928SAlex Deucher done: 1128da321c8aSAlex Deucher mutex_unlock(&rdev->ring_lock); 1129da321c8aSAlex Deucher up_write(&rdev->pm.mclk_lock); 1130da321c8aSAlex Deucher } 1131da321c8aSAlex Deucher 1132ce3537d5SAlex Deucher void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable) 1133ce3537d5SAlex Deucher { 1134ce3537d5SAlex Deucher enum radeon_pm_state_type dpm_state; 1135ce3537d5SAlex Deucher 11369e9d9762SAlex Deucher if (rdev->asic->dpm.powergate_uvd) { 11379e9d9762SAlex Deucher mutex_lock(&rdev->pm.mutex); 11388158eb9eSChristian König /* don't powergate anything if we 11398158eb9eSChristian König have active but pause streams */ 11408158eb9eSChristian König enable |= rdev->pm.dpm.sd > 0; 11418158eb9eSChristian König enable |= rdev->pm.dpm.hd > 0; 11429e9d9762SAlex Deucher /* enable/disable UVD */ 11439e9d9762SAlex Deucher radeon_dpm_powergate_uvd(rdev, !enable); 11449e9d9762SAlex Deucher mutex_unlock(&rdev->pm.mutex); 11459e9d9762SAlex Deucher } else { 1146ce3537d5SAlex Deucher if (enable) { 1147ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 1148ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = true; 11490690a229SAlex Deucher /* disable this for now */ 11500690a229SAlex Deucher #if 0 1151ce3537d5SAlex Deucher if ((rdev->pm.dpm.sd == 1) && (rdev->pm.dpm.hd == 0)) 1152ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_SD; 1153ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 2) && (rdev->pm.dpm.hd == 0)) 1154ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 1155ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 1)) 1156ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD; 1157ce3537d5SAlex Deucher else if ((rdev->pm.dpm.sd == 0) && (rdev->pm.dpm.hd == 2)) 1158ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD2; 1159ce3537d5SAlex Deucher else 11600690a229SAlex Deucher #endif 1161ce3537d5SAlex Deucher dpm_state = POWER_STATE_TYPE_INTERNAL_UVD; 1162ce3537d5SAlex Deucher rdev->pm.dpm.state = dpm_state; 1163ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1164ce3537d5SAlex Deucher } else { 1165ce3537d5SAlex Deucher mutex_lock(&rdev->pm.mutex); 1166ce3537d5SAlex Deucher rdev->pm.dpm.uvd_active = false; 1167ce3537d5SAlex Deucher mutex_unlock(&rdev->pm.mutex); 1168ce3537d5SAlex Deucher } 1169ce3537d5SAlex Deucher 1170ce3537d5SAlex Deucher radeon_pm_compute_clocks(rdev); 1171ce3537d5SAlex Deucher } 11729e9d9762SAlex Deucher } 1173ce3537d5SAlex Deucher 117403afe6f6SAlex Deucher void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable) 117503afe6f6SAlex Deucher { 117603afe6f6SAlex Deucher if (enable) { 117703afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 117803afe6f6SAlex Deucher rdev->pm.dpm.vce_active = true; 117903afe6f6SAlex Deucher /* XXX select vce level based on ring/task */ 118003afe6f6SAlex Deucher rdev->pm.dpm.vce_level = RADEON_VCE_LEVEL_AC_ALL; 118103afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 118203afe6f6SAlex Deucher } else { 118303afe6f6SAlex Deucher mutex_lock(&rdev->pm.mutex); 118403afe6f6SAlex Deucher rdev->pm.dpm.vce_active = false; 118503afe6f6SAlex Deucher mutex_unlock(&rdev->pm.mutex); 118603afe6f6SAlex Deucher } 118703afe6f6SAlex Deucher 118803afe6f6SAlex Deucher radeon_pm_compute_clocks(rdev); 118903afe6f6SAlex Deucher } 119003afe6f6SAlex Deucher 1191da321c8aSAlex Deucher static void radeon_pm_suspend_old(struct radeon_device *rdev) 1192ce8f5370SAlex Deucher { 1193ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 11943f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 11953f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 11963f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 11973f53eb6fSRafael J. Wysocki } 1198ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 119932c87fcaSTejun Heo 120032c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 1201ce8f5370SAlex Deucher } 1202ce8f5370SAlex Deucher 1203da321c8aSAlex Deucher static void radeon_pm_suspend_dpm(struct radeon_device *rdev) 1204da321c8aSAlex Deucher { 1205da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1206da321c8aSAlex Deucher /* disable dpm */ 1207da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1208da321c8aSAlex Deucher /* reset the power state */ 1209da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1210da321c8aSAlex Deucher rdev->pm.dpm_enabled = false; 1211da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1212da321c8aSAlex Deucher } 1213da321c8aSAlex Deucher 1214da321c8aSAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 1215da321c8aSAlex Deucher { 1216da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1217da321c8aSAlex Deucher radeon_pm_suspend_dpm(rdev); 1218da321c8aSAlex Deucher else 1219da321c8aSAlex Deucher radeon_pm_suspend_old(rdev); 1220da321c8aSAlex Deucher } 1221da321c8aSAlex Deucher 1222da321c8aSAlex Deucher static void radeon_pm_resume_old(struct radeon_device *rdev) 1223ce8f5370SAlex Deucher { 1224ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 12252e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 122636099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 12272e3b3b10SAlex Deucher rdev->mc_fw) { 1228ed18a360SAlex Deucher if (rdev->pm.default_vddc) 12298a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 12308a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 12312feea49aSAlex Deucher if (rdev->pm.default_vddci) 12322feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 12332feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1234ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1235ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1236ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1237ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1238ed18a360SAlex Deucher } 1239f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 1240f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 1241f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 1242f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 12439ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 12449ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 124537016951SMichel Dänzer if (rdev->pm.power_state) { 12464d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 12472feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 124837016951SMichel Dänzer } 12493f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 12503f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 12513f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 125232c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 12533f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 12543f53eb6fSRafael J. Wysocki } 1255f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1256ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 1257d0d6cb81SRafał Miłecki } 1258d0d6cb81SRafał Miłecki 1259da321c8aSAlex Deucher static void radeon_pm_resume_dpm(struct radeon_device *rdev) 12607433874eSRafał Miłecki { 126126481fb1SDave Airlie int ret; 12620d18abedSDan Carpenter 1263da321c8aSAlex Deucher /* asic init will reset to the boot state */ 1264da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1265da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1266da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1267da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1268da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1269e14cd2bbSAlex Deucher if (ret) 1270e14cd2bbSAlex Deucher goto dpm_resume_fail; 1271e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = true; 1272e14cd2bbSAlex Deucher return; 1273e14cd2bbSAlex Deucher 1274e14cd2bbSAlex Deucher dpm_resume_fail: 1275da321c8aSAlex Deucher DRM_ERROR("radeon: dpm resume failed\n"); 1276da321c8aSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 127736099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1278da321c8aSAlex Deucher rdev->mc_fw) { 1279da321c8aSAlex Deucher if (rdev->pm.default_vddc) 1280da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1281da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1282da321c8aSAlex Deucher if (rdev->pm.default_vddci) 1283da321c8aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1284da321c8aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1285da321c8aSAlex Deucher if (rdev->pm.default_sclk) 1286da321c8aSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1287da321c8aSAlex Deucher if (rdev->pm.default_mclk) 1288da321c8aSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1289da321c8aSAlex Deucher } 1290da321c8aSAlex Deucher } 1291da321c8aSAlex Deucher 1292da321c8aSAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 1293da321c8aSAlex Deucher { 1294da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1295da321c8aSAlex Deucher radeon_pm_resume_dpm(rdev); 1296da321c8aSAlex Deucher else 1297da321c8aSAlex Deucher radeon_pm_resume_old(rdev); 1298da321c8aSAlex Deucher } 1299da321c8aSAlex Deucher 1300da321c8aSAlex Deucher static int radeon_pm_init_old(struct radeon_device *rdev) 1301da321c8aSAlex Deucher { 1302da321c8aSAlex Deucher int ret; 1303da321c8aSAlex Deucher 1304f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1305ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1306ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1307ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 1308ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 13099ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 13109ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1311f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1312f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 131321a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1314c913e23aSRafał Miłecki 131556278a8eSAlex Deucher if (rdev->bios) { 131656278a8eSAlex Deucher if (rdev->is_atom_bios) 131756278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 131856278a8eSAlex Deucher else 131956278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 1320f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 1321ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 1322ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 13232e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 132436099186SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 13252e3b3b10SAlex Deucher rdev->mc_fw) { 1326ed18a360SAlex Deucher if (rdev->pm.default_vddc) 13278a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 13288a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 13294639dd21SAlex Deucher if (rdev->pm.default_vddci) 13304639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 13314639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1332ed18a360SAlex Deucher if (rdev->pm.default_sclk) 1333ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1334ed18a360SAlex Deucher if (rdev->pm.default_mclk) 1335ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1336ed18a360SAlex Deucher } 133756278a8eSAlex Deucher } 133856278a8eSAlex Deucher 133921a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 13400d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 13410d18abedSDan Carpenter if (ret) 13420d18abedSDan Carpenter return ret; 134332c87fcaSTejun Heo 134432c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 134532c87fcaSTejun Heo 1346ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 13477433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 1348c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 13497433874eSRafał Miłecki } 13507433874eSRafał Miłecki 1351c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 1352ce8f5370SAlex Deucher } 1353c913e23aSRafał Miłecki 13547433874eSRafał Miłecki return 0; 13557433874eSRafał Miłecki } 13567433874eSRafał Miłecki 1357da321c8aSAlex Deucher static void radeon_dpm_print_power_states(struct radeon_device *rdev) 1358da321c8aSAlex Deucher { 1359da321c8aSAlex Deucher int i; 1360da321c8aSAlex Deucher 1361da321c8aSAlex Deucher for (i = 0; i < rdev->pm.dpm.num_ps; i++) { 1362da321c8aSAlex Deucher printk("== power state %d ==\n", i); 1363da321c8aSAlex Deucher radeon_dpm_print_power_state(rdev, &rdev->pm.dpm.ps[i]); 1364da321c8aSAlex Deucher } 1365da321c8aSAlex Deucher } 1366da321c8aSAlex Deucher 1367da321c8aSAlex Deucher static int radeon_pm_init_dpm(struct radeon_device *rdev) 1368da321c8aSAlex Deucher { 1369da321c8aSAlex Deucher int ret; 1370da321c8aSAlex Deucher 13711cd8b21aSAlex Deucher /* default to balanced state */ 1372edcaa5b1SAlex Deucher rdev->pm.dpm.state = POWER_STATE_TYPE_BALANCED; 1373edcaa5b1SAlex Deucher rdev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED; 13741cd8b21aSAlex Deucher rdev->pm.dpm.forced_level = RADEON_DPM_FORCED_LEVEL_AUTO; 1375da321c8aSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 1376da321c8aSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 1377da321c8aSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 1378da321c8aSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 1379da321c8aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 1380da321c8aSAlex Deucher 1381da321c8aSAlex Deucher if (rdev->bios && rdev->is_atom_bios) 1382da321c8aSAlex Deucher radeon_atombios_get_power_modes(rdev); 1383da321c8aSAlex Deucher else 1384da321c8aSAlex Deucher return -EINVAL; 1385da321c8aSAlex Deucher 1386da321c8aSAlex Deucher /* set up the internal thermal sensor if applicable */ 1387da321c8aSAlex Deucher ret = radeon_hwmon_init(rdev); 1388da321c8aSAlex Deucher if (ret) 1389da321c8aSAlex Deucher return ret; 1390da321c8aSAlex Deucher 1391da321c8aSAlex Deucher INIT_WORK(&rdev->pm.dpm.thermal.work, radeon_dpm_thermal_work_handler); 1392da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1393da321c8aSAlex Deucher radeon_dpm_init(rdev); 1394da321c8aSAlex Deucher rdev->pm.dpm.current_ps = rdev->pm.dpm.requested_ps = rdev->pm.dpm.boot_ps; 1395033a37dfSAlex Deucher if (radeon_dpm == 1) 1396da321c8aSAlex Deucher radeon_dpm_print_power_states(rdev); 1397da321c8aSAlex Deucher radeon_dpm_setup_asic(rdev); 1398da321c8aSAlex Deucher ret = radeon_dpm_enable(rdev); 1399da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1400e14cd2bbSAlex Deucher if (ret) 1401e14cd2bbSAlex Deucher goto dpm_failed; 1402da321c8aSAlex Deucher rdev->pm.dpm_enabled = true; 1403da321c8aSAlex Deucher 14041316b792SAlex Deucher if (radeon_debugfs_pm_init(rdev)) { 14051316b792SAlex Deucher DRM_ERROR("Failed to register debugfs file for dpm!\n"); 14061316b792SAlex Deucher } 14071316b792SAlex Deucher 1408da321c8aSAlex Deucher DRM_INFO("radeon: dpm initialized\n"); 1409da321c8aSAlex Deucher 1410da321c8aSAlex Deucher return 0; 1411e14cd2bbSAlex Deucher 1412e14cd2bbSAlex Deucher dpm_failed: 1413e14cd2bbSAlex Deucher rdev->pm.dpm_enabled = false; 1414e14cd2bbSAlex Deucher if ((rdev->family >= CHIP_BARTS) && 1415e14cd2bbSAlex Deucher (rdev->family <= CHIP_CAYMAN) && 1416e14cd2bbSAlex Deucher rdev->mc_fw) { 1417e14cd2bbSAlex Deucher if (rdev->pm.default_vddc) 1418e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 1419e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 1420e14cd2bbSAlex Deucher if (rdev->pm.default_vddci) 1421e14cd2bbSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 1422e14cd2bbSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 1423e14cd2bbSAlex Deucher if (rdev->pm.default_sclk) 1424e14cd2bbSAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 1425e14cd2bbSAlex Deucher if (rdev->pm.default_mclk) 1426e14cd2bbSAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 1427e14cd2bbSAlex Deucher } 1428e14cd2bbSAlex Deucher DRM_ERROR("radeon: dpm initialization failed\n"); 1429e14cd2bbSAlex Deucher return ret; 1430da321c8aSAlex Deucher } 1431da321c8aSAlex Deucher 14324369a69eSAlex Deucher struct radeon_dpm_quirk { 14334369a69eSAlex Deucher u32 chip_vendor; 14344369a69eSAlex Deucher u32 chip_device; 14354369a69eSAlex Deucher u32 subsys_vendor; 14364369a69eSAlex Deucher u32 subsys_device; 14374369a69eSAlex Deucher }; 14384369a69eSAlex Deucher 14394369a69eSAlex Deucher /* cards with dpm stability problems */ 14404369a69eSAlex Deucher static struct radeon_dpm_quirk radeon_dpm_quirk_list[] = { 14414369a69eSAlex Deucher /* TURKS - https://bugs.launchpad.net/ubuntu/+source/linux/+bug/1386534 */ 14424369a69eSAlex Deucher { PCI_VENDOR_ID_ATI, 0x6759, 0x1682, 0x3195 }, 14434369a69eSAlex Deucher /* TURKS - https://bugzilla.kernel.org/show_bug.cgi?id=83731 */ 14444369a69eSAlex Deucher { PCI_VENDOR_ID_ATI, 0x6840, 0x1179, 0xfb81 }, 14454369a69eSAlex Deucher { 0, 0, 0, 0 }, 14464369a69eSAlex Deucher }; 14474369a69eSAlex Deucher 1448da321c8aSAlex Deucher int radeon_pm_init(struct radeon_device *rdev) 1449da321c8aSAlex Deucher { 14504369a69eSAlex Deucher struct radeon_dpm_quirk *p = radeon_dpm_quirk_list; 14514369a69eSAlex Deucher bool disable_dpm = false; 14524369a69eSAlex Deucher 14534369a69eSAlex Deucher /* Apply dpm quirks */ 14544369a69eSAlex Deucher while (p && p->chip_device != 0) { 14554369a69eSAlex Deucher if (rdev->pdev->vendor == p->chip_vendor && 14564369a69eSAlex Deucher rdev->pdev->device == p->chip_device && 14574369a69eSAlex Deucher rdev->pdev->subsystem_vendor == p->subsys_vendor && 14584369a69eSAlex Deucher rdev->pdev->subsystem_device == p->subsys_device) { 14594369a69eSAlex Deucher disable_dpm = true; 14604369a69eSAlex Deucher break; 14614369a69eSAlex Deucher } 14624369a69eSAlex Deucher ++p; 14634369a69eSAlex Deucher } 14644369a69eSAlex Deucher 1465da321c8aSAlex Deucher /* enable dpm on rv6xx+ */ 1466da321c8aSAlex Deucher switch (rdev->family) { 14674a6369e9SAlex Deucher case CHIP_RV610: 14684a6369e9SAlex Deucher case CHIP_RV630: 14694a6369e9SAlex Deucher case CHIP_RV620: 14704a6369e9SAlex Deucher case CHIP_RV635: 14714a6369e9SAlex Deucher case CHIP_RV670: 14729d67006eSAlex Deucher case CHIP_RS780: 14739d67006eSAlex Deucher case CHIP_RS880: 147476e6dcecSAlex Deucher case CHIP_RV770: 14758a53fa23SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 1476761bfb99SAlex Deucher if (!rdev->rlc_fw) 1477761bfb99SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 14788a53fa23SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 14798a53fa23SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 14808a53fa23SAlex Deucher (!rdev->smc_fw)) 14818a53fa23SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1482761bfb99SAlex Deucher else if (radeon_dpm == 1) 14839d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 14849d67006eSAlex Deucher else 14859d67006eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 14869d67006eSAlex Deucher break; 1487ab70b1ddSAlex Deucher case CHIP_RV730: 1488ab70b1ddSAlex Deucher case CHIP_RV710: 1489ab70b1ddSAlex Deucher case CHIP_RV740: 149059f7a2f2SAlex Deucher case CHIP_CEDAR: 149159f7a2f2SAlex Deucher case CHIP_REDWOOD: 149259f7a2f2SAlex Deucher case CHIP_JUNIPER: 149359f7a2f2SAlex Deucher case CHIP_CYPRESS: 149459f7a2f2SAlex Deucher case CHIP_HEMLOCK: 14955a16f761SAlex Deucher case CHIP_PALM: 14965a16f761SAlex Deucher case CHIP_SUMO: 14975a16f761SAlex Deucher case CHIP_SUMO2: 1498c08abf11SAlex Deucher case CHIP_BARTS: 1499c08abf11SAlex Deucher case CHIP_TURKS: 1500c08abf11SAlex Deucher case CHIP_CAICOS: 15018f500af4SAlex Deucher case CHIP_CAYMAN: 15023a118989SAlex Deucher case CHIP_ARUBA: 150368bc7785SAlex Deucher case CHIP_TAHITI: 150468bc7785SAlex Deucher case CHIP_PITCAIRN: 150568bc7785SAlex Deucher case CHIP_VERDE: 150668bc7785SAlex Deucher case CHIP_OLAND: 150768bc7785SAlex Deucher case CHIP_HAINAN: 15084f22dde3SAlex Deucher case CHIP_BONAIRE: 1509e308b1d3SAlex Deucher case CHIP_KABINI: 1510e308b1d3SAlex Deucher case CHIP_KAVERI: 15114f22dde3SAlex Deucher case CHIP_HAWAII: 15127d032a4bSSamuel Li case CHIP_MULLINS: 15135a16f761SAlex Deucher /* DPM requires the RLC, RV770+ dGPU requires SMC */ 15145a16f761SAlex Deucher if (!rdev->rlc_fw) 15155a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15165a16f761SAlex Deucher else if ((rdev->family >= CHIP_RV770) && 15175a16f761SAlex Deucher (!(rdev->flags & RADEON_IS_IGP)) && 15185a16f761SAlex Deucher (!rdev->smc_fw)) 15195a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15204369a69eSAlex Deucher else if (disable_dpm && (radeon_dpm == -1)) 15214369a69eSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15225a16f761SAlex Deucher else if (radeon_dpm == 0) 15235a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 15245a16f761SAlex Deucher else 15255a16f761SAlex Deucher rdev->pm.pm_method = PM_METHOD_DPM; 15265a16f761SAlex Deucher break; 1527da321c8aSAlex Deucher default: 1528da321c8aSAlex Deucher /* default to profile method */ 1529da321c8aSAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 1530da321c8aSAlex Deucher break; 1531da321c8aSAlex Deucher } 1532da321c8aSAlex Deucher 1533da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1534da321c8aSAlex Deucher return radeon_pm_init_dpm(rdev); 1535da321c8aSAlex Deucher else 1536da321c8aSAlex Deucher return radeon_pm_init_old(rdev); 1537da321c8aSAlex Deucher } 1538da321c8aSAlex Deucher 1539914a8987SAlex Deucher int radeon_pm_late_init(struct radeon_device *rdev) 1540914a8987SAlex Deucher { 1541914a8987SAlex Deucher int ret = 0; 1542914a8987SAlex Deucher 1543914a8987SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) { 154451a4726bSAlex Deucher if (rdev->pm.dpm_enabled) { 154549abb266SAlex Deucher if (!rdev->pm.sysfs_initialized) { 154651a4726bSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_state); 154751a4726bSAlex Deucher if (ret) 154851a4726bSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 154951a4726bSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 155051a4726bSAlex Deucher if (ret) 155151a4726bSAlex Deucher DRM_ERROR("failed to create device file for dpm state\n"); 155251a4726bSAlex Deucher /* XXX: these are noops for dpm but are here for backwards compat */ 155351a4726bSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 155451a4726bSAlex Deucher if (ret) 155551a4726bSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 155651a4726bSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 155751a4726bSAlex Deucher if (ret) 155851a4726bSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 155949abb266SAlex Deucher rdev->pm.sysfs_initialized = true; 156049abb266SAlex Deucher } 156151a4726bSAlex Deucher 1562914a8987SAlex Deucher mutex_lock(&rdev->pm.mutex); 1563914a8987SAlex Deucher ret = radeon_dpm_late_enable(rdev); 1564914a8987SAlex Deucher mutex_unlock(&rdev->pm.mutex); 156551a4726bSAlex Deucher if (ret) { 156651a4726bSAlex Deucher rdev->pm.dpm_enabled = false; 156751a4726bSAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 156851a4726bSAlex Deucher } else { 156951a4726bSAlex Deucher /* set the dpm state for PX since there won't be 157051a4726bSAlex Deucher * a modeset to call this. 157151a4726bSAlex Deucher */ 157251a4726bSAlex Deucher radeon_pm_compute_clocks(rdev); 157351a4726bSAlex Deucher } 157451a4726bSAlex Deucher } 157551a4726bSAlex Deucher } else { 157649abb266SAlex Deucher if ((rdev->pm.num_power_states > 1) && 157749abb266SAlex Deucher (!rdev->pm.sysfs_initialized)) { 157851a4726bSAlex Deucher /* where's the best place to put these? */ 157951a4726bSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_profile); 158051a4726bSAlex Deucher if (ret) 158151a4726bSAlex Deucher DRM_ERROR("failed to create device file for power profile\n"); 158251a4726bSAlex Deucher ret = device_create_file(rdev->dev, &dev_attr_power_method); 158351a4726bSAlex Deucher if (ret) 158451a4726bSAlex Deucher DRM_ERROR("failed to create device file for power method\n"); 158549abb266SAlex Deucher if (!ret) 158649abb266SAlex Deucher rdev->pm.sysfs_initialized = true; 158751a4726bSAlex Deucher } 1588914a8987SAlex Deucher } 1589914a8987SAlex Deucher return ret; 1590914a8987SAlex Deucher } 1591914a8987SAlex Deucher 1592da321c8aSAlex Deucher static void radeon_pm_fini_old(struct radeon_device *rdev) 159329fb52caSAlex Deucher { 1594ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 1595a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 1596ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1597ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 1598ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1599ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1600ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1601ce8f5370SAlex Deucher /* reset default clocks */ 1602ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 1603ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1604ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 160558e21dffSAlex Deucher } 1606ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 160732c87fcaSTejun Heo 160832c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 160958e21dffSAlex Deucher 1610ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1611ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1612ce8f5370SAlex Deucher } 1613a424816fSAlex Deucher 1614cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 16150975b162SAlex Deucher kfree(rdev->pm.power_state); 161629fb52caSAlex Deucher } 161729fb52caSAlex Deucher 1618da321c8aSAlex Deucher static void radeon_pm_fini_dpm(struct radeon_device *rdev) 1619da321c8aSAlex Deucher { 1620da321c8aSAlex Deucher if (rdev->pm.num_power_states > 1) { 1621da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1622da321c8aSAlex Deucher radeon_dpm_disable(rdev); 1623da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 1624da321c8aSAlex Deucher 1625da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_state); 162670d01a5eSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_dpm_force_performance_level); 1627da321c8aSAlex Deucher /* XXX backwards compat */ 1628da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 1629da321c8aSAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 1630da321c8aSAlex Deucher } 1631da321c8aSAlex Deucher radeon_dpm_fini(rdev); 1632da321c8aSAlex Deucher 1633cb3e4e7cSAlex Deucher radeon_hwmon_fini(rdev); 1634da321c8aSAlex Deucher kfree(rdev->pm.power_state); 1635da321c8aSAlex Deucher } 1636da321c8aSAlex Deucher 1637da321c8aSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 1638da321c8aSAlex Deucher { 1639da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1640da321c8aSAlex Deucher radeon_pm_fini_dpm(rdev); 1641da321c8aSAlex Deucher else 1642da321c8aSAlex Deucher radeon_pm_fini_old(rdev); 1643da321c8aSAlex Deucher } 1644da321c8aSAlex Deucher 1645da321c8aSAlex Deucher static void radeon_pm_compute_clocks_old(struct radeon_device *rdev) 1646c913e23aSRafał Miłecki { 1647c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 1648a48b9b4eSAlex Deucher struct drm_crtc *crtc; 1649c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 1650c913e23aSRafał Miłecki 1651ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 1652ce8f5370SAlex Deucher return; 1653ce8f5370SAlex Deucher 1654c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1655c913e23aSRafał Miłecki 1656c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 1657a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 16583ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1659a48b9b4eSAlex Deucher list_for_each_entry(crtc, 1660a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 1661a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1662a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 1663c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 1664a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 1665c913e23aSRafał Miłecki } 1666c913e23aSRafał Miłecki } 16673ed9a335SAlex Deucher } 1668c913e23aSRafał Miłecki 1669ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 1670ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 1671ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1672ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 1673ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 1674a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 1675ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1676ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1677c913e23aSRafał Miłecki 1678ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 1679ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 1680ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1681ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1682c913e23aSRafał Miłecki 1683d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 1684c913e23aSRafał Miłecki } 1685a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 1686c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 1687c913e23aSRafał Miłecki 1688ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 1689ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 1690ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 1691ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1692ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1693c913e23aSRafał Miłecki 169432c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1695c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1696ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 1697ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 169832c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1699c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1700d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 1701c913e23aSRafał Miłecki } 1702a48b9b4eSAlex Deucher } else { /* count == 0 */ 1703ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 1704ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 1705c913e23aSRafał Miłecki 1706ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 1707ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 1708ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1709ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1710ce8f5370SAlex Deucher } 1711ce8f5370SAlex Deucher } 171273a6d3fcSRafał Miłecki } 1713c913e23aSRafał Miłecki } 1714c913e23aSRafał Miłecki 1715c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 1716c913e23aSRafał Miłecki } 1717c913e23aSRafał Miłecki 1718da321c8aSAlex Deucher static void radeon_pm_compute_clocks_dpm(struct radeon_device *rdev) 1719da321c8aSAlex Deucher { 1720da321c8aSAlex Deucher struct drm_device *ddev = rdev->ddev; 1721da321c8aSAlex Deucher struct drm_crtc *crtc; 1722da321c8aSAlex Deucher struct radeon_crtc *radeon_crtc; 1723da321c8aSAlex Deucher 17246c7bcceaSAlex Deucher if (!rdev->pm.dpm_enabled) 17256c7bcceaSAlex Deucher return; 17266c7bcceaSAlex Deucher 1727da321c8aSAlex Deucher mutex_lock(&rdev->pm.mutex); 1728da321c8aSAlex Deucher 17295ca302f7SAlex Deucher /* update active crtc counts */ 1730da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs = 0; 1731da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count = 0; 17323ed9a335SAlex Deucher if (rdev->num_crtc && rdev->mode_info.mode_config_initialized) { 1733da321c8aSAlex Deucher list_for_each_entry(crtc, 1734da321c8aSAlex Deucher &ddev->mode_config.crtc_list, head) { 1735da321c8aSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 1736da321c8aSAlex Deucher if (crtc->enabled) { 1737da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtcs |= (1 << radeon_crtc->crtc_id); 1738da321c8aSAlex Deucher rdev->pm.dpm.new_active_crtc_count++; 1739da321c8aSAlex Deucher } 1740da321c8aSAlex Deucher } 17413ed9a335SAlex Deucher } 1742da321c8aSAlex Deucher 17435ca302f7SAlex Deucher /* update battery/ac status */ 17445ca302f7SAlex Deucher if (power_supply_is_system_supplied() > 0) 17455ca302f7SAlex Deucher rdev->pm.dpm.ac_power = true; 17465ca302f7SAlex Deucher else 17475ca302f7SAlex Deucher rdev->pm.dpm.ac_power = false; 17485ca302f7SAlex Deucher 1749da321c8aSAlex Deucher radeon_dpm_change_power_state_locked(rdev); 1750da321c8aSAlex Deucher 1751da321c8aSAlex Deucher mutex_unlock(&rdev->pm.mutex); 17528a227555SAlex Deucher 1753da321c8aSAlex Deucher } 1754da321c8aSAlex Deucher 1755da321c8aSAlex Deucher void radeon_pm_compute_clocks(struct radeon_device *rdev) 1756da321c8aSAlex Deucher { 1757da321c8aSAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DPM) 1758da321c8aSAlex Deucher radeon_pm_compute_clocks_dpm(rdev); 1759da321c8aSAlex Deucher else 1760da321c8aSAlex Deucher radeon_pm_compute_clocks_old(rdev); 1761da321c8aSAlex Deucher } 1762da321c8aSAlex Deucher 1763ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 1764f735261bSDave Airlie { 176575fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 1766f735261bSDave Airlie bool in_vbl = true; 1767f735261bSDave Airlie 176875fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 176975fa0b08SMario Kleiner * otherwise return in_vbl == false. 177075fa0b08SMario Kleiner */ 177175fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 177275fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 17735b5561b3SMario Kleiner vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, 17745b5561b3SMario Kleiner crtc, 17755b5561b3SMario Kleiner USE_REAL_VBLANKSTART, 17763bb403bfSVille Syrjälä &vpos, &hpos, NULL, NULL, 17773bb403bfSVille Syrjälä &rdev->mode_info.crtcs[crtc]->base.hwmode); 1778f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 17793d3cbd84SDaniel Vetter !(vbl_status & DRM_SCANOUTPOS_IN_VBLANK)) 1780f735261bSDave Airlie in_vbl = false; 1781f735261bSDave Airlie } 1782f735261bSDave Airlie } 1783f81f2024SMatthew Garrett 1784f81f2024SMatthew Garrett return in_vbl; 1785f81f2024SMatthew Garrett } 1786f81f2024SMatthew Garrett 1787ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 1788f81f2024SMatthew Garrett { 1789f81f2024SMatthew Garrett u32 stat_crtc = 0; 1790f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 1791f81f2024SMatthew Garrett 1792f735261bSDave Airlie if (in_vbl == false) 1793d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 1794bae6b562SAlex Deucher finish ? "exit" : "entry"); 1795f735261bSDave Airlie return in_vbl; 1796f735261bSDave Airlie } 1797c913e23aSRafał Miłecki 1798ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 1799c913e23aSRafał Miłecki { 1800c913e23aSRafał Miłecki struct radeon_device *rdev; 1801d9932a32SMatthew Garrett int resched; 1802c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 1803ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 1804c913e23aSRafał Miłecki 1805d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 1806c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 1807ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 1808c913e23aSRafał Miłecki int not_processed = 0; 18097465280cSAlex Deucher int i; 1810c913e23aSRafał Miłecki 18117465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 18120ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 18130ec0612aSAlex Deucher 18140ec0612aSAlex Deucher if (ring->ready) { 181547492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 18167465280cSAlex Deucher if (not_processed >= 3) 18177465280cSAlex Deucher break; 18187465280cSAlex Deucher } 18190ec0612aSAlex Deucher } 1820c913e23aSRafał Miłecki 1821c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 1822ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 1823ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1824ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1825ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 1826ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1827ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 1828ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1829c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1830c913e23aSRafał Miłecki } 1831c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 1832ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 1833ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 1834ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 1835ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 1836ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 1837ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 1838ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 1839c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 1840c913e23aSRafał Miłecki } 1841c913e23aSRafał Miłecki } 1842c913e23aSRafał Miłecki 1843d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 1844d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 1845d7311171SAlex Deucher */ 1846ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 1847ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 1848ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 1849ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 1850c913e23aSRafał Miłecki } 1851c913e23aSRafał Miłecki 185232c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 1853c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 1854c913e23aSRafał Miłecki } 18553f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 18563f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 18573f53eb6fSRafael J. Wysocki } 1858c913e23aSRafał Miłecki 18597433874eSRafał Miłecki /* 18607433874eSRafał Miłecki * Debugfs info 18617433874eSRafał Miłecki */ 18627433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 18637433874eSRafał Miłecki 18647433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 18657433874eSRafał Miłecki { 18667433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 18677433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 18687433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 18694f2f2039SAlex Deucher struct drm_device *ddev = rdev->ddev; 18707433874eSRafał Miłecki 18714f2f2039SAlex Deucher if ((rdev->flags & RADEON_IS_PX) && 18724f2f2039SAlex Deucher (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) { 18734f2f2039SAlex Deucher seq_printf(m, "PX asic powered off\n"); 18744f2f2039SAlex Deucher } else if (rdev->pm.dpm_enabled) { 18751316b792SAlex Deucher mutex_lock(&rdev->pm.mutex); 18761316b792SAlex Deucher if (rdev->asic->dpm.debugfs_print_current_performance_level) 18771316b792SAlex Deucher radeon_dpm_debugfs_print_current_performance_level(rdev, m); 18781316b792SAlex Deucher else 187971375929SAlex Deucher seq_printf(m, "Debugfs support not implemented for this asic\n"); 18801316b792SAlex Deucher mutex_unlock(&rdev->pm.mutex); 18811316b792SAlex Deucher } else { 18829ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 1883bf05d998SAlex Deucher /* radeon_get_engine_clock is not reliable on APUs so just print the current clock */ 1884bf05d998SAlex Deucher if ((rdev->family >= CHIP_PALM) && (rdev->flags & RADEON_IS_IGP)) 1885bf05d998SAlex Deucher seq_printf(m, "current engine clock: %u0 kHz\n", rdev->pm.current_sclk); 1886bf05d998SAlex Deucher else 18876234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 18889ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 1889798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 18906234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 18910fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 18920fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 1893798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 1894aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 18951316b792SAlex Deucher } 18967433874eSRafał Miłecki 18977433874eSRafał Miłecki return 0; 18987433874eSRafał Miłecki } 18997433874eSRafał Miłecki 19007433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 19017433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 19027433874eSRafał Miłecki }; 19037433874eSRafał Miłecki #endif 19047433874eSRafał Miłecki 1905c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 19067433874eSRafał Miłecki { 19077433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 19087433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 19097433874eSRafał Miłecki #else 19107433874eSRafał Miłecki return 0; 19117433874eSRafał Miłecki #endif 19127433874eSRafał Miłecki } 1913