17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 237433874eSRafał Miłecki #include "drmP.h" 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 268a83ec5eSAlex Deucher #include "atom.h" 27ce8f5370SAlex Deucher #include <linux/power_supply.h> 2821a8122aSAlex Deucher #include <linux/hwmon.h> 2921a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 307433874eSRafał Miłecki 31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 34c913e23aSRafał Miłecki 35f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 36f712d0c7SRafał Miłecki "Default", 37f712d0c7SRafał Miłecki "Powersave", 38f712d0c7SRafał Miłecki "Battery", 39f712d0c7SRafał Miłecki "Balanced", 40f712d0c7SRafał Miłecki "Performance", 41f712d0c7SRafał Miłecki }; 42f712d0c7SRafał Miłecki 43ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 44c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 45ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 46ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 47ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 48ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 49ce8f5370SAlex Deucher 50a4c9e2eeSAlex Deucher int radeon_pm_get_type_index(struct radeon_device *rdev, 51a4c9e2eeSAlex Deucher enum radeon_pm_state_type ps_type, 52a4c9e2eeSAlex Deucher int instance) 53a4c9e2eeSAlex Deucher { 54a4c9e2eeSAlex Deucher int i; 55a4c9e2eeSAlex Deucher int found_instance = -1; 56a4c9e2eeSAlex Deucher 57a4c9e2eeSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 58a4c9e2eeSAlex Deucher if (rdev->pm.power_state[i].type == ps_type) { 59a4c9e2eeSAlex Deucher found_instance++; 60a4c9e2eeSAlex Deucher if (found_instance == instance) 61a4c9e2eeSAlex Deucher return i; 62a4c9e2eeSAlex Deucher } 63a4c9e2eeSAlex Deucher } 64a4c9e2eeSAlex Deucher /* return default if no match */ 65a4c9e2eeSAlex Deucher return rdev->pm.default_power_state_index; 66a4c9e2eeSAlex Deucher } 67a4c9e2eeSAlex Deucher 68c4917074SAlex Deucher void radeon_pm_acpi_event_handler(struct radeon_device *rdev) 69ce8f5370SAlex Deucher { 70ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 71ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 72ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 73ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 74ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 75ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 76ce8f5370SAlex Deucher } 77ce8f5370SAlex Deucher } 78ce8f5370SAlex Deucher } 79ce8f5370SAlex Deucher 80ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 81ce8f5370SAlex Deucher { 82ce8f5370SAlex Deucher switch (rdev->pm.profile) { 83ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 84ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 85ce8f5370SAlex Deucher break; 86ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 87ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 88ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 89ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 90ce8f5370SAlex Deucher else 91ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 92ce8f5370SAlex Deucher } else { 93ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 94c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 95ce8f5370SAlex Deucher else 96c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 97ce8f5370SAlex Deucher } 98ce8f5370SAlex Deucher break; 99ce8f5370SAlex Deucher case PM_PROFILE_LOW: 100ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 101ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 102ce8f5370SAlex Deucher else 103ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 104ce8f5370SAlex Deucher break; 105c9e75b21SAlex Deucher case PM_PROFILE_MID: 106c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 107c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 108c9e75b21SAlex Deucher else 109c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 110c9e75b21SAlex Deucher break; 111ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 112ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 113ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 114ce8f5370SAlex Deucher else 115ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 116ce8f5370SAlex Deucher break; 117ce8f5370SAlex Deucher } 118ce8f5370SAlex Deucher 119ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 120ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 121ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 122ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 123ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 124ce8f5370SAlex Deucher } else { 125ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 126ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 127ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 128ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 129ce8f5370SAlex Deucher } 130ce8f5370SAlex Deucher } 131c913e23aSRafał Miłecki 1325876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1335876dd24SMatthew Garrett { 1345876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1355876dd24SMatthew Garrett 1365876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1375876dd24SMatthew Garrett return; 1385876dd24SMatthew Garrett 1395876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1405876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1415876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1425876dd24SMatthew Garrett } 1435876dd24SMatthew Garrett } 1445876dd24SMatthew Garrett 145ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 146ce8f5370SAlex Deucher { 147ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 148ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 149ce8f5370SAlex Deucher wait_event_timeout( 150ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 151ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 152ce8f5370SAlex Deucher } 153ce8f5370SAlex Deucher } 154ce8f5370SAlex Deucher 155ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 156ce8f5370SAlex Deucher { 157ce8f5370SAlex Deucher u32 sclk, mclk; 15892645879SAlex Deucher bool misc_after = false; 159ce8f5370SAlex Deucher 160ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 161ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 162ce8f5370SAlex Deucher return; 163ce8f5370SAlex Deucher 164ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 165ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 166ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1679ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1689ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 169ce8f5370SAlex Deucher 170ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 171ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 1729ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1739ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 174ce8f5370SAlex Deucher 17592645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 17692645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 17792645879SAlex Deucher misc_after = true; 17892645879SAlex Deucher 17992645879SAlex Deucher radeon_sync_with_vblank(rdev); 18092645879SAlex Deucher 18192645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 18292645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 18392645879SAlex Deucher return; 18492645879SAlex Deucher } 18592645879SAlex Deucher 18692645879SAlex Deucher radeon_pm_prepare(rdev); 18792645879SAlex Deucher 18892645879SAlex Deucher if (!misc_after) 189ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 190ce8f5370SAlex Deucher radeon_pm_misc(rdev); 191ce8f5370SAlex Deucher 192ce8f5370SAlex Deucher /* set engine clock */ 193ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 194ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 195ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 196ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 197ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 198d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 199ce8f5370SAlex Deucher } 200ce8f5370SAlex Deucher 201ce8f5370SAlex Deucher /* set memory clock */ 202798bcf73SAlex Deucher if (rdev->asic->pm.set_memory_clock && (mclk != rdev->pm.current_mclk)) { 203ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 204ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 205ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 206ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 207d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 208ce8f5370SAlex Deucher } 20992645879SAlex Deucher 21092645879SAlex Deucher if (misc_after) 21192645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 21292645879SAlex Deucher radeon_pm_misc(rdev); 21392645879SAlex Deucher 214ce8f5370SAlex Deucher radeon_pm_finish(rdev); 215ce8f5370SAlex Deucher 216ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 217ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 218ce8f5370SAlex Deucher } else 219d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 220ce8f5370SAlex Deucher } 221ce8f5370SAlex Deucher 222ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 223a424816fSAlex Deucher { 2242aba631cSMatthew Garrett int i; 2252aba631cSMatthew Garrett 2264e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2274e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2284e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2294e186b2dSAlex Deucher return; 2304e186b2dSAlex Deucher 231612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 232db7fce39SChristian König down_write(&rdev->pm.mclk_lock); 233d6999bc7SChristian König mutex_lock(&rdev->ring_lock); 2344f3218cbSAlex Deucher 23595f5a3acSAlex Deucher /* wait for the rings to drain */ 23695f5a3acSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 23795f5a3acSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 23895f5a3acSAlex Deucher if (ring->ready) 23995f5a3acSAlex Deucher radeon_fence_wait_empty_locked(rdev, i); 240ce8f5370SAlex Deucher } 24195f5a3acSAlex Deucher 2425876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2435876dd24SMatthew Garrett 244ce8f5370SAlex Deucher if (rdev->irq.installed) { 2452aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2462aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2472aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2482aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2492aba631cSMatthew Garrett } 2502aba631cSMatthew Garrett } 2512aba631cSMatthew Garrett } 2522aba631cSMatthew Garrett 253ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2542aba631cSMatthew Garrett 255ce8f5370SAlex Deucher if (rdev->irq.installed) { 2562aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2572aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2582aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2592aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2602aba631cSMatthew Garrett } 2612aba631cSMatthew Garrett } 2622aba631cSMatthew Garrett } 263a424816fSAlex Deucher 264a424816fSAlex Deucher /* update display watermarks based on new power state */ 265a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 266a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 267a424816fSAlex Deucher radeon_bandwidth_update(rdev); 268a424816fSAlex Deucher 269ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2702aba631cSMatthew Garrett 271d6999bc7SChristian König mutex_unlock(&rdev->ring_lock); 272db7fce39SChristian König up_write(&rdev->pm.mclk_lock); 273612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 274a424816fSAlex Deucher } 275a424816fSAlex Deucher 276f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 277f712d0c7SRafał Miłecki { 278f712d0c7SRafał Miłecki int i, j; 279f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 280f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 281f712d0c7SRafał Miłecki 282d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 283f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 284f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 285d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 286f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 287f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 288d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 289f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 290d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 291f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 292d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 293d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 294f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 295f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 296f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 297d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n", 298f712d0c7SRafał Miłecki j, 299f712d0c7SRafał Miłecki clock_info->sclk * 10, 300f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 301f712d0c7SRafał Miłecki else 302d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n", 303f712d0c7SRafał Miłecki j, 304f712d0c7SRafał Miłecki clock_info->sclk * 10, 305f712d0c7SRafał Miłecki clock_info->mclk * 10, 306f712d0c7SRafał Miłecki clock_info->voltage.voltage, 307f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 308f712d0c7SRafał Miłecki } 309f712d0c7SRafał Miłecki } 310f712d0c7SRafał Miłecki } 311f712d0c7SRafał Miłecki 312ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 313a424816fSAlex Deucher struct device_attribute *attr, 314a424816fSAlex Deucher char *buf) 315a424816fSAlex Deucher { 316a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 317a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 318ce8f5370SAlex Deucher int cp = rdev->pm.profile; 319a424816fSAlex Deucher 320a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 321ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 322ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 32312e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 324ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 325a424816fSAlex Deucher } 326a424816fSAlex Deucher 327ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 328a424816fSAlex Deucher struct device_attribute *attr, 329a424816fSAlex Deucher const char *buf, 330a424816fSAlex Deucher size_t count) 331a424816fSAlex Deucher { 332a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 333a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 334a424816fSAlex Deucher 335a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 336ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 337ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 338ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 339ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 340ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 341ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 342ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 343c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 344c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 345ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 346ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 347ce8f5370SAlex Deucher else { 3481783e4bfSThomas Renninger count = -EINVAL; 349ce8f5370SAlex Deucher goto fail; 350ce8f5370SAlex Deucher } 351ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 352ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 3531783e4bfSThomas Renninger } else 3541783e4bfSThomas Renninger count = -EINVAL; 3551783e4bfSThomas Renninger 356ce8f5370SAlex Deucher fail: 357a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 358a424816fSAlex Deucher 359a424816fSAlex Deucher return count; 360a424816fSAlex Deucher } 361a424816fSAlex Deucher 362ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 363ce8f5370SAlex Deucher struct device_attribute *attr, 364ce8f5370SAlex Deucher char *buf) 36556278a8eSAlex Deucher { 366ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 367ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 368ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 36956278a8eSAlex Deucher 370ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 371ce8f5370SAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile"); 37256278a8eSAlex Deucher } 37356278a8eSAlex Deucher 374ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 375ce8f5370SAlex Deucher struct device_attribute *attr, 376ce8f5370SAlex Deucher const char *buf, 377ce8f5370SAlex Deucher size_t count) 378d0d6cb81SRafał Miłecki { 379ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 380ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 381ce8f5370SAlex Deucher 382ce8f5370SAlex Deucher 383ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 384ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 385ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 386ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 387ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 388ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 389ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 390ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 391ce8f5370SAlex Deucher /* disable dynpm */ 392ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 393ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 3943f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 395ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 39632c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 397ce8f5370SAlex Deucher } else { 3981783e4bfSThomas Renninger count = -EINVAL; 399ce8f5370SAlex Deucher goto fail; 400d0d6cb81SRafał Miłecki } 401ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 402ce8f5370SAlex Deucher fail: 403ce8f5370SAlex Deucher return count; 404ce8f5370SAlex Deucher } 405ce8f5370SAlex Deucher 406ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 407ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 408ce8f5370SAlex Deucher 40921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 41021a8122aSAlex Deucher struct device_attribute *attr, 41121a8122aSAlex Deucher char *buf) 41221a8122aSAlex Deucher { 41321a8122aSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 41421a8122aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 41520d391d7SAlex Deucher int temp; 41621a8122aSAlex Deucher 41721a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 41821a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 41921a8122aSAlex Deucher temp = rv6xx_get_temp(rdev); 42021a8122aSAlex Deucher break; 42121a8122aSAlex Deucher case THERMAL_TYPE_RV770: 42221a8122aSAlex Deucher temp = rv770_get_temp(rdev); 42321a8122aSAlex Deucher break; 42421a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 4254fddba1fSAlex Deucher case THERMAL_TYPE_NI: 42621a8122aSAlex Deucher temp = evergreen_get_temp(rdev); 42721a8122aSAlex Deucher break; 428e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 429e33df25fSAlex Deucher temp = sumo_get_temp(rdev); 430e33df25fSAlex Deucher break; 4311bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 4321bd47d2eSAlex Deucher temp = si_get_temp(rdev); 4331bd47d2eSAlex Deucher break; 43421a8122aSAlex Deucher default: 43521a8122aSAlex Deucher temp = 0; 43621a8122aSAlex Deucher break; 43721a8122aSAlex Deucher } 43821a8122aSAlex Deucher 43921a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 44021a8122aSAlex Deucher } 44121a8122aSAlex Deucher 44221a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev, 44321a8122aSAlex Deucher struct device_attribute *attr, 44421a8122aSAlex Deucher char *buf) 44521a8122aSAlex Deucher { 44621a8122aSAlex Deucher return sprintf(buf, "radeon\n"); 44721a8122aSAlex Deucher } 44821a8122aSAlex Deucher 44921a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 45021a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); 45121a8122aSAlex Deucher 45221a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 45321a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 45421a8122aSAlex Deucher &sensor_dev_attr_name.dev_attr.attr, 45521a8122aSAlex Deucher NULL 45621a8122aSAlex Deucher }; 45721a8122aSAlex Deucher 45821a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 45921a8122aSAlex Deucher .attrs = hwmon_attributes, 46021a8122aSAlex Deucher }; 46121a8122aSAlex Deucher 4620d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 46321a8122aSAlex Deucher { 4640d18abedSDan Carpenter int err = 0; 46521a8122aSAlex Deucher 46621a8122aSAlex Deucher rdev->pm.int_hwmon_dev = NULL; 46721a8122aSAlex Deucher 46821a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 46921a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 47021a8122aSAlex Deucher case THERMAL_TYPE_RV770: 47121a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 472457558edSAlex Deucher case THERMAL_TYPE_NI: 473e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 4741bd47d2eSAlex Deucher case THERMAL_TYPE_SI: 4755d7486c7SAlex Deucher /* No support for TN yet */ 4765d7486c7SAlex Deucher if (rdev->family == CHIP_ARUBA) 4775d7486c7SAlex Deucher return err; 47821a8122aSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); 4790d18abedSDan Carpenter if (IS_ERR(rdev->pm.int_hwmon_dev)) { 4800d18abedSDan Carpenter err = PTR_ERR(rdev->pm.int_hwmon_dev); 4810d18abedSDan Carpenter dev_err(rdev->dev, 4820d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 4830d18abedSDan Carpenter break; 4840d18abedSDan Carpenter } 48521a8122aSAlex Deucher dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); 48621a8122aSAlex Deucher err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, 48721a8122aSAlex Deucher &hwmon_attrgroup); 4880d18abedSDan Carpenter if (err) { 4890d18abedSDan Carpenter dev_err(rdev->dev, 4900d18abedSDan Carpenter "Unable to create hwmon sysfs file: %d\n", err); 4910d18abedSDan Carpenter hwmon_device_unregister(rdev->dev); 4920d18abedSDan Carpenter } 49321a8122aSAlex Deucher break; 49421a8122aSAlex Deucher default: 49521a8122aSAlex Deucher break; 49621a8122aSAlex Deucher } 4970d18abedSDan Carpenter 4980d18abedSDan Carpenter return err; 49921a8122aSAlex Deucher } 50021a8122aSAlex Deucher 50121a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 50221a8122aSAlex Deucher { 50321a8122aSAlex Deucher if (rdev->pm.int_hwmon_dev) { 50421a8122aSAlex Deucher sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); 50521a8122aSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 50621a8122aSAlex Deucher } 50721a8122aSAlex Deucher } 50821a8122aSAlex Deucher 509ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 510ce8f5370SAlex Deucher { 511ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 5123f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 5133f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 5143f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 5153f53eb6fSRafael J. Wysocki } 516ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 51732c87fcaSTejun Heo 51832c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 519ce8f5370SAlex Deucher } 520ce8f5370SAlex Deucher 521ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 522ce8f5370SAlex Deucher { 523ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 524*2e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 525*2e3b3b10SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 526*2e3b3b10SAlex Deucher rdev->mc_fw) { 527ed18a360SAlex Deucher if (rdev->pm.default_vddc) 5288a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 5298a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 5302feea49aSAlex Deucher if (rdev->pm.default_vddci) 5312feea49aSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 5322feea49aSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 533ed18a360SAlex Deucher if (rdev->pm.default_sclk) 534ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 535ed18a360SAlex Deucher if (rdev->pm.default_mclk) 536ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 537ed18a360SAlex Deucher } 538f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 539f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 540f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 541f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 5429ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 5439ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 5444d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 5452feea49aSAlex Deucher rdev->pm.current_vddci = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.vddci; 5463f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 5473f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 5483f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 54932c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 5503f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 5513f53eb6fSRafael J. Wysocki } 552f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 553ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 554d0d6cb81SRafał Miłecki } 555d0d6cb81SRafał Miłecki 5567433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev) 5577433874eSRafał Miłecki { 55826481fb1SDave Airlie int ret; 5590d18abedSDan Carpenter 560ce8f5370SAlex Deucher /* default to profile method */ 561ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 562f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 563ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 564ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 565ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 566ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 5679ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 5689ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 569f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 570f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 57121a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 572c913e23aSRafał Miłecki 57356278a8eSAlex Deucher if (rdev->bios) { 57456278a8eSAlex Deucher if (rdev->is_atom_bios) 57556278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 57656278a8eSAlex Deucher else 57756278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 578f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 579ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 580ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 581*2e3b3b10SAlex Deucher if ((rdev->family >= CHIP_BARTS) && 582*2e3b3b10SAlex Deucher (rdev->family <= CHIP_CAYMAN) && 583*2e3b3b10SAlex Deucher rdev->mc_fw) { 584ed18a360SAlex Deucher if (rdev->pm.default_vddc) 5858a83ec5eSAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc, 5868a83ec5eSAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDC); 5874639dd21SAlex Deucher if (rdev->pm.default_vddci) 5884639dd21SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddci, 5894639dd21SAlex Deucher SET_VOLTAGE_TYPE_ASIC_VDDCI); 590ed18a360SAlex Deucher if (rdev->pm.default_sclk) 591ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 592ed18a360SAlex Deucher if (rdev->pm.default_mclk) 593ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 594ed18a360SAlex Deucher } 59556278a8eSAlex Deucher } 59656278a8eSAlex Deucher 59721a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 5980d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 5990d18abedSDan Carpenter if (ret) 6000d18abedSDan Carpenter return ret; 60132c87fcaSTejun Heo 60232c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 60332c87fcaSTejun Heo 604ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 605ce8f5370SAlex Deucher /* where's the best place to put these? */ 60626481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 60726481fb1SDave Airlie if (ret) 60826481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 60926481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 61026481fb1SDave Airlie if (ret) 61126481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 612ce8f5370SAlex Deucher 6137433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 614c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 6157433874eSRafał Miłecki } 6167433874eSRafał Miłecki 617c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 618ce8f5370SAlex Deucher } 619c913e23aSRafał Miłecki 6207433874eSRafał Miłecki return 0; 6217433874eSRafał Miłecki } 6227433874eSRafał Miłecki 62329fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 62429fb52caSAlex Deucher { 625ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 626a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 627ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 628ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 629ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 630ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 631ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 632ce8f5370SAlex Deucher /* reset default clocks */ 633ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 634ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 635ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 63658e21dffSAlex Deucher } 637ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 63832c87fcaSTejun Heo 63932c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 64058e21dffSAlex Deucher 641ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 642ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 643ce8f5370SAlex Deucher } 644a424816fSAlex Deucher 6450975b162SAlex Deucher if (rdev->pm.power_state) 6460975b162SAlex Deucher kfree(rdev->pm.power_state); 6470975b162SAlex Deucher 64821a8122aSAlex Deucher radeon_hwmon_fini(rdev); 64929fb52caSAlex Deucher } 65029fb52caSAlex Deucher 651c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev) 652c913e23aSRafał Miłecki { 653c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 654a48b9b4eSAlex Deucher struct drm_crtc *crtc; 655c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 656c913e23aSRafał Miłecki 657ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 658ce8f5370SAlex Deucher return; 659ce8f5370SAlex Deucher 660c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 661c913e23aSRafał Miłecki 662c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 663a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 664a48b9b4eSAlex Deucher list_for_each_entry(crtc, 665a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 666a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 667a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 668c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 669a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 670c913e23aSRafał Miłecki } 671c913e23aSRafał Miłecki } 672c913e23aSRafał Miłecki 673ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 674ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 675ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 676ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 677ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 678a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 679ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 680ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 681c913e23aSRafał Miłecki 682ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 683ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 684ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 685ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 686c913e23aSRafał Miłecki 687d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 688c913e23aSRafał Miłecki } 689a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 690c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 691c913e23aSRafał Miłecki 692ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 693ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 694ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 695ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 696ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 697c913e23aSRafał Miłecki 69832c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 699c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 700ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 701ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 70232c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 703c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 704d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 705c913e23aSRafał Miłecki } 706a48b9b4eSAlex Deucher } else { /* count == 0 */ 707ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 708ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 709c913e23aSRafał Miłecki 710ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 711ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 712ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 713ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 714ce8f5370SAlex Deucher } 715ce8f5370SAlex Deucher } 71673a6d3fcSRafał Miłecki } 717c913e23aSRafał Miłecki } 718c913e23aSRafał Miłecki 719c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 720c913e23aSRafał Miłecki } 721c913e23aSRafał Miłecki 722ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 723f735261bSDave Airlie { 72475fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 725f735261bSDave Airlie bool in_vbl = true; 726f735261bSDave Airlie 72775fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 72875fa0b08SMario Kleiner * otherwise return in_vbl == false. 72975fa0b08SMario Kleiner */ 73075fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 73175fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 732f5a80209SMario Kleiner vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); 733f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 734f5a80209SMario Kleiner !(vbl_status & DRM_SCANOUTPOS_INVBL)) 735f735261bSDave Airlie in_vbl = false; 736f735261bSDave Airlie } 737f735261bSDave Airlie } 738f81f2024SMatthew Garrett 739f81f2024SMatthew Garrett return in_vbl; 740f81f2024SMatthew Garrett } 741f81f2024SMatthew Garrett 742ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 743f81f2024SMatthew Garrett { 744f81f2024SMatthew Garrett u32 stat_crtc = 0; 745f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 746f81f2024SMatthew Garrett 747f735261bSDave Airlie if (in_vbl == false) 748d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 749bae6b562SAlex Deucher finish ? "exit" : "entry"); 750f735261bSDave Airlie return in_vbl; 751f735261bSDave Airlie } 752c913e23aSRafał Miłecki 753ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 754c913e23aSRafał Miłecki { 755c913e23aSRafał Miłecki struct radeon_device *rdev; 756d9932a32SMatthew Garrett int resched; 757c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 758ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 759c913e23aSRafał Miłecki 760d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 761c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 762ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 763c913e23aSRafał Miłecki int not_processed = 0; 7647465280cSAlex Deucher int i; 765c913e23aSRafał Miłecki 7667465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; ++i) { 7670ec0612aSAlex Deucher struct radeon_ring *ring = &rdev->ring[i]; 7680ec0612aSAlex Deucher 7690ec0612aSAlex Deucher if (ring->ready) { 77047492a23SChristian König not_processed += radeon_fence_count_emitted(rdev, i); 7717465280cSAlex Deucher if (not_processed >= 3) 7727465280cSAlex Deucher break; 7737465280cSAlex Deucher } 7740ec0612aSAlex Deucher } 775c913e23aSRafał Miłecki 776c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 777ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 778ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 779ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 780ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 781ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 782ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 783ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 784c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 785c913e23aSRafał Miłecki } 786c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 787ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 788ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 789ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 790ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 791ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 792ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 793ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 794c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 795c913e23aSRafał Miłecki } 796c913e23aSRafał Miłecki } 797c913e23aSRafał Miłecki 798d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 799d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 800d7311171SAlex Deucher */ 801ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 802ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 803ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 804ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 805c913e23aSRafał Miłecki } 806c913e23aSRafał Miłecki 80732c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 808c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 809c913e23aSRafał Miłecki } 8103f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 8113f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 8123f53eb6fSRafael J. Wysocki } 813c913e23aSRafał Miłecki 8147433874eSRafał Miłecki /* 8157433874eSRafał Miłecki * Debugfs info 8167433874eSRafał Miłecki */ 8177433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 8187433874eSRafał Miłecki 8197433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 8207433874eSRafał Miłecki { 8217433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 8227433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 8237433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 8247433874eSRafał Miłecki 8259ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 8266234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 8279ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 828798bcf73SAlex Deucher if (rdev->asic->pm.get_memory_clock) 8296234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 8300fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 8310fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 832798bcf73SAlex Deucher if (rdev->asic->pm.get_pcie_lanes) 833aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 8347433874eSRafał Miłecki 8357433874eSRafał Miłecki return 0; 8367433874eSRafał Miłecki } 8377433874eSRafał Miłecki 8387433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 8397433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 8407433874eSRafał Miłecki }; 8417433874eSRafał Miłecki #endif 8427433874eSRafał Miłecki 843c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 8447433874eSRafał Miłecki { 8457433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 8467433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 8477433874eSRafał Miłecki #else 8487433874eSRafał Miłecki return 0; 8497433874eSRafał Miłecki #endif 8507433874eSRafał Miłecki } 851