xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision 26481fb15644b5fd85d4cea020f74a234cdf6803)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
237433874eSRafał Miłecki #include "drmP.h"
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
26ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
27ce8f5370SAlex Deucher #include <linux/acpi.h>
28ce8f5370SAlex Deucher #endif
29ce8f5370SAlex Deucher #include <linux/power_supply.h>
307433874eSRafał Miłecki 
31c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
32c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3373a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
342031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200
35c913e23aSRafał Miłecki 
36ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
37c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
38ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
39ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
40ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
41ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
42ce8f5370SAlex Deucher 
43ce8f5370SAlex Deucher #define ACPI_AC_CLASS           "ac_adapter"
44ce8f5370SAlex Deucher 
45ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
46ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb,
47ce8f5370SAlex Deucher 			     unsigned long val,
48ce8f5370SAlex Deucher 			     void *data)
49ce8f5370SAlex Deucher {
50ce8f5370SAlex Deucher 	struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
51ce8f5370SAlex Deucher 	struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
52ce8f5370SAlex Deucher 
53ce8f5370SAlex Deucher 	if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
54ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
55ce8a3eb2SAlex Deucher 			DRM_DEBUG("pm: AC\n");
56ce8f5370SAlex Deucher 		else
57ce8a3eb2SAlex Deucher 			DRM_DEBUG("pm: DC\n");
58ce8f5370SAlex Deucher 
59ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
60ce8f5370SAlex Deucher 			if (rdev->pm.profile == PM_PROFILE_AUTO) {
61ce8f5370SAlex Deucher 				mutex_lock(&rdev->pm.mutex);
62ce8f5370SAlex Deucher 				radeon_pm_update_profile(rdev);
63ce8f5370SAlex Deucher 				radeon_pm_set_clocks(rdev);
64ce8f5370SAlex Deucher 				mutex_unlock(&rdev->pm.mutex);
65ce8f5370SAlex Deucher 			}
66ce8f5370SAlex Deucher 		}
67ce8f5370SAlex Deucher 	}
68ce8f5370SAlex Deucher 
69ce8f5370SAlex Deucher 	return NOTIFY_OK;
70ce8f5370SAlex Deucher }
71ce8f5370SAlex Deucher #endif
72ce8f5370SAlex Deucher 
73ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
74ce8f5370SAlex Deucher {
75ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
76ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
77ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
78ce8f5370SAlex Deucher 		break;
79ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
80ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
81ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
82ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
83ce8f5370SAlex Deucher 			else
84ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
85ce8f5370SAlex Deucher 		} else {
86ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
87ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
88ce8f5370SAlex Deucher 			else
89ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
90ce8f5370SAlex Deucher 		}
91ce8f5370SAlex Deucher 		break;
92ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
93ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
94ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
95ce8f5370SAlex Deucher 		else
96ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
97ce8f5370SAlex Deucher 		break;
98ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
99ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
100ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
101ce8f5370SAlex Deucher 		else
102ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
103ce8f5370SAlex Deucher 		break;
104ce8f5370SAlex Deucher 	}
105ce8f5370SAlex Deucher 
106ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
107ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
108ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
109ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
110ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
111ce8f5370SAlex Deucher 	} else {
112ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
113ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
114ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
115ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
116ce8f5370SAlex Deucher 	}
117ce8f5370SAlex Deucher }
118c913e23aSRafał Miłecki 
1195876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1205876dd24SMatthew Garrett {
1215876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1225876dd24SMatthew Garrett 
1235876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1245876dd24SMatthew Garrett 		return;
1255876dd24SMatthew Garrett 
1265876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1275876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1285876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1295876dd24SMatthew Garrett 	}
1305876dd24SMatthew Garrett 
1315876dd24SMatthew Garrett 	if (rdev->gart.table.vram.robj)
1325876dd24SMatthew Garrett 		ttm_bo_unmap_virtual(&rdev->gart.table.vram.robj->tbo);
1335876dd24SMatthew Garrett 
1345876dd24SMatthew Garrett 	if (rdev->stollen_vga_memory)
1355876dd24SMatthew Garrett 		ttm_bo_unmap_virtual(&rdev->stollen_vga_memory->tbo);
1365876dd24SMatthew Garrett 
1375876dd24SMatthew Garrett 	if (rdev->r600_blit.shader_obj)
1385876dd24SMatthew Garrett 		ttm_bo_unmap_virtual(&rdev->r600_blit.shader_obj->tbo);
1395876dd24SMatthew Garrett }
1405876dd24SMatthew Garrett 
141ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
142ce8f5370SAlex Deucher {
143ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
144ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
145ce8f5370SAlex Deucher 		wait_event_timeout(
146ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
147ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
148ce8f5370SAlex Deucher 	}
149ce8f5370SAlex Deucher }
150ce8f5370SAlex Deucher 
151ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
152ce8f5370SAlex Deucher {
153ce8f5370SAlex Deucher 	u32 sclk, mclk;
154ce8f5370SAlex Deucher 
155ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
156ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
157ce8f5370SAlex Deucher 		return;
158ce8f5370SAlex Deucher 
159ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
160ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
161ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
162ce8f5370SAlex Deucher 		if (sclk > rdev->clock.default_sclk)
163ce8f5370SAlex Deucher 			sclk = rdev->clock.default_sclk;
164ce8f5370SAlex Deucher 
165ce8f5370SAlex Deucher 		mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
166ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].mclk;
167ce8f5370SAlex Deucher 		if (mclk > rdev->clock.default_mclk)
168ce8f5370SAlex Deucher 			mclk = rdev->clock.default_mclk;
169ce8f5370SAlex Deucher 
170ce8f5370SAlex Deucher 		/* voltage, pcie lanes, etc.*/
171ce8f5370SAlex Deucher 		radeon_pm_misc(rdev);
172ce8f5370SAlex Deucher 
173ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
174ce8f5370SAlex Deucher 			radeon_sync_with_vblank(rdev);
175ce8f5370SAlex Deucher 
176ce8f5370SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
177ce8f5370SAlex Deucher 				return;
178ce8f5370SAlex Deucher 
179ce8f5370SAlex Deucher 			radeon_pm_prepare(rdev);
180ce8f5370SAlex Deucher 			/* set engine clock */
181ce8f5370SAlex Deucher 			if (sclk != rdev->pm.current_sclk) {
182ce8f5370SAlex Deucher 				radeon_pm_debug_check_in_vbl(rdev, false);
183ce8f5370SAlex Deucher 				radeon_set_engine_clock(rdev, sclk);
184ce8f5370SAlex Deucher 				radeon_pm_debug_check_in_vbl(rdev, true);
185ce8f5370SAlex Deucher 				rdev->pm.current_sclk = sclk;
186ce8a3eb2SAlex Deucher 				DRM_DEBUG("Setting: e: %d\n", sclk);
187ce8f5370SAlex Deucher 			}
188ce8f5370SAlex Deucher 
189ce8f5370SAlex Deucher 			/* set memory clock */
190ce8f5370SAlex Deucher 			if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
191ce8f5370SAlex Deucher 				radeon_pm_debug_check_in_vbl(rdev, false);
192ce8f5370SAlex Deucher 				radeon_set_memory_clock(rdev, mclk);
193ce8f5370SAlex Deucher 				radeon_pm_debug_check_in_vbl(rdev, true);
194ce8f5370SAlex Deucher 				rdev->pm.current_mclk = mclk;
195ce8a3eb2SAlex Deucher 				DRM_DEBUG("Setting: m: %d\n", mclk);
196ce8f5370SAlex Deucher 			}
197ce8f5370SAlex Deucher 			radeon_pm_finish(rdev);
198ce8f5370SAlex Deucher 		} else {
199ce8f5370SAlex Deucher 			/* set engine clock */
200ce8f5370SAlex Deucher 			if (sclk != rdev->pm.current_sclk) {
201ce8f5370SAlex Deucher 				radeon_sync_with_vblank(rdev);
202ce8f5370SAlex Deucher 				radeon_pm_prepare(rdev);
203ce8f5370SAlex Deucher 				radeon_set_engine_clock(rdev, sclk);
204ce8f5370SAlex Deucher 				radeon_pm_finish(rdev);
205ce8f5370SAlex Deucher 				rdev->pm.current_sclk = sclk;
206ce8a3eb2SAlex Deucher 				DRM_DEBUG("Setting: e: %d\n", sclk);
207ce8f5370SAlex Deucher 			}
208ce8f5370SAlex Deucher 			/* set memory clock */
209ce8f5370SAlex Deucher 			if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
210ce8f5370SAlex Deucher 				radeon_sync_with_vblank(rdev);
211ce8f5370SAlex Deucher 				radeon_pm_prepare(rdev);
212ce8f5370SAlex Deucher 				radeon_set_memory_clock(rdev, mclk);
213ce8f5370SAlex Deucher 				radeon_pm_finish(rdev);
214ce8f5370SAlex Deucher 				rdev->pm.current_mclk = mclk;
215ce8a3eb2SAlex Deucher 				DRM_DEBUG("Setting: m: %d\n", mclk);
216ce8f5370SAlex Deucher 			}
217ce8f5370SAlex Deucher 		}
218ce8f5370SAlex Deucher 
219ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
220ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
221ce8f5370SAlex Deucher 	} else
222ce8a3eb2SAlex Deucher 		DRM_DEBUG("pm: GUI not idle!!!\n");
223ce8f5370SAlex Deucher }
224ce8f5370SAlex Deucher 
225ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
226a424816fSAlex Deucher {
2272aba631cSMatthew Garrett 	int i;
2282aba631cSMatthew Garrett 
229612e06ceSMatthew Garrett 	mutex_lock(&rdev->ddev->struct_mutex);
230612e06ceSMatthew Garrett 	mutex_lock(&rdev->vram_mutex);
231a424816fSAlex Deucher 	mutex_lock(&rdev->cp.mutex);
2324f3218cbSAlex Deucher 
2334f3218cbSAlex Deucher 	/* gui idle int has issues on older chips it seems */
2344f3218cbSAlex Deucher 	if (rdev->family >= CHIP_R600) {
235ce8f5370SAlex Deucher 		if (rdev->irq.installed) {
236a424816fSAlex Deucher 			/* wait for GPU idle */
237a424816fSAlex Deucher 			rdev->pm.gui_idle = false;
238a424816fSAlex Deucher 			rdev->irq.gui_idle = true;
239a424816fSAlex Deucher 			radeon_irq_set(rdev);
240a424816fSAlex Deucher 			wait_event_interruptible_timeout(
241a424816fSAlex Deucher 				rdev->irq.idle_queue, rdev->pm.gui_idle,
242a424816fSAlex Deucher 				msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
243a424816fSAlex Deucher 			rdev->irq.gui_idle = false;
244a424816fSAlex Deucher 			radeon_irq_set(rdev);
245ce8f5370SAlex Deucher 		}
24601434b4bSMatthew Garrett 	} else {
247ce8f5370SAlex Deucher 		if (rdev->cp.ready) {
24801434b4bSMatthew Garrett 			struct radeon_fence *fence;
24901434b4bSMatthew Garrett 			radeon_ring_alloc(rdev, 64);
25001434b4bSMatthew Garrett 			radeon_fence_create(rdev, &fence);
25101434b4bSMatthew Garrett 			radeon_fence_emit(rdev, fence);
25201434b4bSMatthew Garrett 			radeon_ring_commit(rdev);
25301434b4bSMatthew Garrett 			radeon_fence_wait(fence, false);
25401434b4bSMatthew Garrett 			radeon_fence_unref(&fence);
2554f3218cbSAlex Deucher 		}
256ce8f5370SAlex Deucher 	}
2575876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2585876dd24SMatthew Garrett 
259ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2602aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2612aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
2622aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
2632aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
2642aba631cSMatthew Garrett 			}
2652aba631cSMatthew Garrett 		}
2662aba631cSMatthew Garrett 	}
2672aba631cSMatthew Garrett 
268ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2692aba631cSMatthew Garrett 
270ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2712aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2722aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2732aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
2742aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
2752aba631cSMatthew Garrett 			}
2762aba631cSMatthew Garrett 		}
2772aba631cSMatthew Garrett 	}
278a424816fSAlex Deucher 
279a424816fSAlex Deucher 	/* update display watermarks based on new power state */
280a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
281a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
282a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
283a424816fSAlex Deucher 
284ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
2852aba631cSMatthew Garrett 
286a424816fSAlex Deucher 	mutex_unlock(&rdev->cp.mutex);
287612e06ceSMatthew Garrett 	mutex_unlock(&rdev->vram_mutex);
288612e06ceSMatthew Garrett 	mutex_unlock(&rdev->ddev->struct_mutex);
289a424816fSAlex Deucher }
290a424816fSAlex Deucher 
291ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
292a424816fSAlex Deucher 				     struct device_attribute *attr,
293a424816fSAlex Deucher 				     char *buf)
294a424816fSAlex Deucher {
295a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
296a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
297ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
298a424816fSAlex Deucher 
299a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
300ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
301ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
302ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
303a424816fSAlex Deucher }
304a424816fSAlex Deucher 
305ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
306a424816fSAlex Deucher 				     struct device_attribute *attr,
307a424816fSAlex Deucher 				     const char *buf,
308a424816fSAlex Deucher 				     size_t count)
309a424816fSAlex Deucher {
310a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
311a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
312a424816fSAlex Deucher 
313a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
314ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
315ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
316ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
317ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
318ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
319ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
320ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
321ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
322ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
323ce8f5370SAlex Deucher 		else {
324ce8f5370SAlex Deucher 			DRM_ERROR("invalid power profile!\n");
325ce8f5370SAlex Deucher 			goto fail;
326ce8f5370SAlex Deucher 		}
327ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
328ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
329ce8f5370SAlex Deucher 	}
330ce8f5370SAlex Deucher fail:
331a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
332a424816fSAlex Deucher 
333a424816fSAlex Deucher 	return count;
334a424816fSAlex Deucher }
335a424816fSAlex Deucher 
336ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
337ce8f5370SAlex Deucher 				    struct device_attribute *attr,
338ce8f5370SAlex Deucher 				    char *buf)
33956278a8eSAlex Deucher {
340ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
341ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
342ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
34356278a8eSAlex Deucher 
344ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
345ce8f5370SAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
34656278a8eSAlex Deucher }
34756278a8eSAlex Deucher 
348ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
349ce8f5370SAlex Deucher 				    struct device_attribute *attr,
350ce8f5370SAlex Deucher 				    const char *buf,
351ce8f5370SAlex Deucher 				    size_t count)
352d0d6cb81SRafał Miłecki {
353ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
354ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
355ce8f5370SAlex Deucher 
356ce8f5370SAlex Deucher 
357ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
358ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
359ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
360ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
361ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
362ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
363ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
364ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
365ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_PROFILE;
366ce8f5370SAlex Deucher 		/* disable dynpm */
367ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
368ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
369ce8f5370SAlex Deucher 		cancel_delayed_work(&rdev->pm.dynpm_idle_work);
370ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
371ce8f5370SAlex Deucher 	} else {
372ce8f5370SAlex Deucher 		DRM_ERROR("invalid power method!\n");
373ce8f5370SAlex Deucher 		goto fail;
374d0d6cb81SRafał Miłecki 	}
375ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
376ce8f5370SAlex Deucher fail:
377ce8f5370SAlex Deucher 	return count;
378ce8f5370SAlex Deucher }
379ce8f5370SAlex Deucher 
380ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
381ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
382ce8f5370SAlex Deucher 
383ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
384ce8f5370SAlex Deucher {
385ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
386ce8f5370SAlex Deucher 	cancel_delayed_work(&rdev->pm.dynpm_idle_work);
387ce8f5370SAlex Deucher 	rdev->pm.current_power_state_index = -1;
388ce8f5370SAlex Deucher 	rdev->pm.current_clock_mode_index = -1;
389ce8f5370SAlex Deucher 	rdev->pm.current_sclk = 0;
390ce8f5370SAlex Deucher 	rdev->pm.current_mclk = 0;
391ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
392ce8f5370SAlex Deucher }
393ce8f5370SAlex Deucher 
394ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
395ce8f5370SAlex Deucher {
396ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
397d0d6cb81SRafał Miłecki }
398d0d6cb81SRafał Miłecki 
3997433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev)
4007433874eSRafał Miłecki {
401*26481fb1SDave Airlie 	int ret;
402ce8f5370SAlex Deucher 	/* default to profile method */
403ce8f5370SAlex Deucher 	rdev->pm.pm_method = PM_METHOD_PROFILE;
404ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
405ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
406ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
407ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
408ce8f5370SAlex Deucher 	rdev->pm.current_sclk = 0;
409ce8f5370SAlex Deucher 	rdev->pm.current_mclk = 0;
410c913e23aSRafał Miłecki 
41156278a8eSAlex Deucher 	if (rdev->bios) {
41256278a8eSAlex Deucher 		if (rdev->is_atom_bios)
41356278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
41456278a8eSAlex Deucher 		else
41556278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
416ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
417ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = -1;
418ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = -1;
41956278a8eSAlex Deucher 	}
42056278a8eSAlex Deucher 
421ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
422ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
423ce8f5370SAlex Deucher 			mutex_lock(&rdev->pm.mutex);
424ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
425ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
426ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
427ce8f5370SAlex Deucher 			mutex_unlock(&rdev->pm.mutex);
428ce8f5370SAlex Deucher 		}
429ce8f5370SAlex Deucher 
430ce8f5370SAlex Deucher 		/* where's the best place to put these? */
431*26481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
432*26481fb1SDave Airlie 		if (ret)
433*26481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power profile\n");
434*26481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
435*26481fb1SDave Airlie 		if (ret)
436*26481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power method\n");
437ce8f5370SAlex Deucher 
438ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
439ce8f5370SAlex Deucher 		rdev->acpi_nb.notifier_call = radeon_acpi_event;
440ce8f5370SAlex Deucher 		register_acpi_notifier(&rdev->acpi_nb);
441ce8f5370SAlex Deucher #endif
442ce8f5370SAlex Deucher 		INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
443ce8f5370SAlex Deucher 
4447433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
445c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
4467433874eSRafał Miłecki 		}
4477433874eSRafał Miłecki 
448c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
449ce8f5370SAlex Deucher 	}
450c913e23aSRafał Miłecki 
4517433874eSRafał Miłecki 	return 0;
4527433874eSRafał Miłecki }
4537433874eSRafał Miłecki 
45429fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
45529fb52caSAlex Deucher {
456ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
457a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
458ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
459ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
460ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
461ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
462ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
463ce8f5370SAlex Deucher 			/* cancel work */
464ce8f5370SAlex Deucher 			cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work);
465ce8f5370SAlex Deucher 			/* reset default clocks */
466ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
467ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
468ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
46958e21dffSAlex Deucher 		}
470ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
47158e21dffSAlex Deucher 
472ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
473ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
474ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
475ce8f5370SAlex Deucher 		unregister_acpi_notifier(&rdev->acpi_nb);
476ce8f5370SAlex Deucher #endif
477ce8f5370SAlex Deucher 	}
478a424816fSAlex Deucher 
47929fb52caSAlex Deucher 	if (rdev->pm.i2c_bus)
48029fb52caSAlex Deucher 		radeon_i2c_destroy(rdev->pm.i2c_bus);
48129fb52caSAlex Deucher }
48229fb52caSAlex Deucher 
483c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev)
484c913e23aSRafał Miłecki {
485c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
486a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
487c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
488c913e23aSRafał Miłecki 
489ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
490ce8f5370SAlex Deucher 		return;
491ce8f5370SAlex Deucher 
492c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
493c913e23aSRafał Miłecki 
494c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
495a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
496a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
497a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
498a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
499a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
500c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
501a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
502c913e23aSRafał Miłecki 		}
503c913e23aSRafał Miłecki 	}
504c913e23aSRafał Miłecki 
505ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
506ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
507ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
508ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
509ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
510a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
511ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
512ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
513c913e23aSRafał Miłecki 
514ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
515ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
516ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
517ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
518c913e23aSRafał Miłecki 
519c913e23aSRafał Miłecki 					DRM_DEBUG("radeon: dynamic power management deactivated\n");
520c913e23aSRafał Miłecki 				}
521a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
522c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
523c913e23aSRafał Miłecki 
524ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
525ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
526ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
527ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
528ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
529c913e23aSRafał Miłecki 
530ce8f5370SAlex Deucher 					queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
531c913e23aSRafał Miłecki 							   msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
532ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
533ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
534ce8f5370SAlex Deucher 					queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
535c913e23aSRafał Miłecki 							   msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
536c913e23aSRafał Miłecki 					DRM_DEBUG("radeon: dynamic power management activated\n");
537c913e23aSRafał Miłecki 				}
538a48b9b4eSAlex Deucher 			} else { /* count == 0 */
539ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
540ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
541c913e23aSRafał Miłecki 
542ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
543ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
544ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
545ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
546ce8f5370SAlex Deucher 				}
547ce8f5370SAlex Deucher 			}
54873a6d3fcSRafał Miłecki 		}
549c913e23aSRafał Miłecki 	}
550c913e23aSRafał Miłecki 
551c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
552c913e23aSRafał Miłecki }
553c913e23aSRafał Miłecki 
554ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
555f735261bSDave Airlie {
556539d2418SAlex Deucher 	u32 stat_crtc = 0, vbl = 0, position = 0;
557f735261bSDave Airlie 	bool in_vbl = true;
558f735261bSDave Airlie 
559bae6b562SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
560f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 0)) {
561539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
562539d2418SAlex Deucher 				     EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
563539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
564539d2418SAlex Deucher 					  EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
565f735261bSDave Airlie 		}
566f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 1)) {
567539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
568539d2418SAlex Deucher 				     EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
569539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
570539d2418SAlex Deucher 					  EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
571bae6b562SAlex Deucher 		}
572bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 2)) {
573539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
574539d2418SAlex Deucher 				     EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
575539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
576539d2418SAlex Deucher 					  EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
577bae6b562SAlex Deucher 		}
578bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 3)) {
579539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
580539d2418SAlex Deucher 				     EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
581539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
582539d2418SAlex Deucher 					  EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
583bae6b562SAlex Deucher 		}
584bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 4)) {
585539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
586539d2418SAlex Deucher 				     EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
587539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
588539d2418SAlex Deucher 					  EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
589bae6b562SAlex Deucher 		}
590bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 5)) {
591539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
592539d2418SAlex Deucher 				     EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
593539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
594539d2418SAlex Deucher 					  EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
595bae6b562SAlex Deucher 		}
596bae6b562SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
597bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
598539d2418SAlex Deucher 			vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
599539d2418SAlex Deucher 			position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
600bae6b562SAlex Deucher 		}
601bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
602539d2418SAlex Deucher 			vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
603539d2418SAlex Deucher 			position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
604bae6b562SAlex Deucher 		}
605539d2418SAlex Deucher 		if (position < vbl && position > 1)
606539d2418SAlex Deucher 			in_vbl = false;
607bae6b562SAlex Deucher 	} else {
608bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
609bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC_STATUS);
610bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
611bae6b562SAlex Deucher 				in_vbl = false;
612bae6b562SAlex Deucher 		}
613bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
614bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC2_STATUS);
615bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
616f735261bSDave Airlie 				in_vbl = false;
617f735261bSDave Airlie 		}
618f735261bSDave Airlie 	}
619f81f2024SMatthew Garrett 
620539d2418SAlex Deucher 	if (position < vbl && position > 1)
621539d2418SAlex Deucher 		in_vbl = false;
622539d2418SAlex Deucher 
623f81f2024SMatthew Garrett 	return in_vbl;
624f81f2024SMatthew Garrett }
625f81f2024SMatthew Garrett 
626ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
627f81f2024SMatthew Garrett {
628f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
629f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
630f81f2024SMatthew Garrett 
631f735261bSDave Airlie 	if (in_vbl == false)
632ce8a3eb2SAlex Deucher 		DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc,
633bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
634f735261bSDave Airlie 	return in_vbl;
635f735261bSDave Airlie }
636c913e23aSRafał Miłecki 
637ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
638c913e23aSRafał Miłecki {
639c913e23aSRafał Miłecki 	struct radeon_device *rdev;
640d9932a32SMatthew Garrett 	int resched;
641c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
642ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
643c913e23aSRafał Miłecki 
644d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
645c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
646ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
647c913e23aSRafał Miłecki 		unsigned long irq_flags;
648c913e23aSRafał Miłecki 		int not_processed = 0;
649c913e23aSRafał Miłecki 
650c913e23aSRafał Miłecki 		read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
651c913e23aSRafał Miłecki 		if (!list_empty(&rdev->fence_drv.emited)) {
652c913e23aSRafał Miłecki 			struct list_head *ptr;
653c913e23aSRafał Miłecki 			list_for_each(ptr, &rdev->fence_drv.emited) {
654c913e23aSRafał Miłecki 				/* count up to 3, that's enought info */
655c913e23aSRafał Miłecki 				if (++not_processed >= 3)
656c913e23aSRafał Miłecki 					break;
657c913e23aSRafał Miłecki 			}
658c913e23aSRafał Miłecki 		}
659c913e23aSRafał Miłecki 		read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
660c913e23aSRafał Miłecki 
661c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
662ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
663ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
664ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
665ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
666ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
667ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
668ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
669c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
670c913e23aSRafał Miłecki 			}
671c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
672ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
673ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
674ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
675ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
676ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
677ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
678ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
679c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
680c913e23aSRafał Miłecki 			}
681c913e23aSRafał Miłecki 		}
682c913e23aSRafał Miłecki 
683d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
684d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
685d7311171SAlex Deucher 		 */
686ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
687ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
688ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
689ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
690c913e23aSRafał Miłecki 		}
691c913e23aSRafał Miłecki 	}
692c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
693d9932a32SMatthew Garrett 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
694c913e23aSRafał Miłecki 
695ce8f5370SAlex Deucher 	queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
696c913e23aSRafał Miłecki 					msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
697c913e23aSRafał Miłecki }
698c913e23aSRafał Miłecki 
6997433874eSRafał Miłecki /*
7007433874eSRafał Miłecki  * Debugfs info
7017433874eSRafał Miłecki  */
7027433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
7037433874eSRafał Miłecki 
7047433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
7057433874eSRafał Miłecki {
7067433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
7077433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
7087433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
7097433874eSRafał Miłecki 
7106234077dSRafał Miłecki 	seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
7116234077dSRafał Miłecki 	seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
7126234077dSRafał Miłecki 	seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
7136234077dSRafał Miłecki 	if (rdev->asic->get_memory_clock)
7146234077dSRafał Miłecki 		seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
715aa5120d2SRafał Miłecki 	if (rdev->asic->get_pcie_lanes)
716aa5120d2SRafał Miłecki 		seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
7177433874eSRafał Miłecki 
7187433874eSRafał Miłecki 	return 0;
7197433874eSRafał Miłecki }
7207433874eSRafał Miłecki 
7217433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
7227433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
7237433874eSRafał Miłecki };
7247433874eSRafał Miłecki #endif
7257433874eSRafał Miłecki 
726c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
7277433874eSRafał Miłecki {
7287433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
7297433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
7307433874eSRafał Miłecki #else
7317433874eSRafał Miłecki 	return 0;
7327433874eSRafał Miłecki #endif
7337433874eSRafał Miłecki }
734