xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision 21a8122ad38c60d73fe5dc51051414c3564d174a)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
237433874eSRafał Miłecki #include "drmP.h"
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
26ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
27ce8f5370SAlex Deucher #include <linux/acpi.h>
28ce8f5370SAlex Deucher #endif
29ce8f5370SAlex Deucher #include <linux/power_supply.h>
30*21a8122aSAlex Deucher #include <linux/hwmon.h>
31*21a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
327433874eSRafał Miłecki 
33c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
34c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3573a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
362031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200
37c913e23aSRafał Miłecki 
38f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
39f712d0c7SRafał Miłecki 	"Default",
40f712d0c7SRafał Miłecki 	"Powersave",
41f712d0c7SRafał Miłecki 	"Battery",
42f712d0c7SRafał Miłecki 	"Balanced",
43f712d0c7SRafał Miłecki 	"Performance",
44f712d0c7SRafał Miłecki };
45f712d0c7SRafał Miłecki 
46ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
47c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
48ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
49ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
50ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
51ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
52ce8f5370SAlex Deucher 
53ce8f5370SAlex Deucher #define ACPI_AC_CLASS           "ac_adapter"
54ce8f5370SAlex Deucher 
55ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
56ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb,
57ce8f5370SAlex Deucher 			     unsigned long val,
58ce8f5370SAlex Deucher 			     void *data)
59ce8f5370SAlex Deucher {
60ce8f5370SAlex Deucher 	struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
61ce8f5370SAlex Deucher 	struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
62ce8f5370SAlex Deucher 
63ce8f5370SAlex Deucher 	if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
64ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
65ce8a3eb2SAlex Deucher 			DRM_DEBUG("pm: AC\n");
66ce8f5370SAlex Deucher 		else
67ce8a3eb2SAlex Deucher 			DRM_DEBUG("pm: DC\n");
68ce8f5370SAlex Deucher 
69ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
70ce8f5370SAlex Deucher 			if (rdev->pm.profile == PM_PROFILE_AUTO) {
71ce8f5370SAlex Deucher 				mutex_lock(&rdev->pm.mutex);
72ce8f5370SAlex Deucher 				radeon_pm_update_profile(rdev);
73ce8f5370SAlex Deucher 				radeon_pm_set_clocks(rdev);
74ce8f5370SAlex Deucher 				mutex_unlock(&rdev->pm.mutex);
75ce8f5370SAlex Deucher 			}
76ce8f5370SAlex Deucher 		}
77ce8f5370SAlex Deucher 	}
78ce8f5370SAlex Deucher 
79ce8f5370SAlex Deucher 	return NOTIFY_OK;
80ce8f5370SAlex Deucher }
81ce8f5370SAlex Deucher #endif
82ce8f5370SAlex Deucher 
83ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
84ce8f5370SAlex Deucher {
85ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
86ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
87ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
88ce8f5370SAlex Deucher 		break;
89ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
90ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
91ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
92ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
93ce8f5370SAlex Deucher 			else
94ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
95ce8f5370SAlex Deucher 		} else {
96ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
97c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
98ce8f5370SAlex Deucher 			else
99c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
100ce8f5370SAlex Deucher 		}
101ce8f5370SAlex Deucher 		break;
102ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
103ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
104ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
105ce8f5370SAlex Deucher 		else
106ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
107ce8f5370SAlex Deucher 		break;
108c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
109c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
110c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
111c9e75b21SAlex Deucher 		else
112c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
113c9e75b21SAlex Deucher 		break;
114ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
115ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
116ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
117ce8f5370SAlex Deucher 		else
118ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
119ce8f5370SAlex Deucher 		break;
120ce8f5370SAlex Deucher 	}
121ce8f5370SAlex Deucher 
122ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
123ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
124ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
125ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
126ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
127ce8f5370SAlex Deucher 	} else {
128ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
129ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
130ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
131ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
132ce8f5370SAlex Deucher 	}
133ce8f5370SAlex Deucher }
134c913e23aSRafał Miłecki 
1355876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1365876dd24SMatthew Garrett {
1375876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1385876dd24SMatthew Garrett 
1395876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1405876dd24SMatthew Garrett 		return;
1415876dd24SMatthew Garrett 
1425876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1435876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1445876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1455876dd24SMatthew Garrett 	}
1465876dd24SMatthew Garrett }
1475876dd24SMatthew Garrett 
148ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
149ce8f5370SAlex Deucher {
150ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
151ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
152ce8f5370SAlex Deucher 		wait_event_timeout(
153ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
154ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
155ce8f5370SAlex Deucher 	}
156ce8f5370SAlex Deucher }
157ce8f5370SAlex Deucher 
158ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
159ce8f5370SAlex Deucher {
160ce8f5370SAlex Deucher 	u32 sclk, mclk;
16192645879SAlex Deucher 	bool misc_after = false;
162ce8f5370SAlex Deucher 
163ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
164ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
165ce8f5370SAlex Deucher 		return;
166ce8f5370SAlex Deucher 
167ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
168ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
169ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
170ce8f5370SAlex Deucher 		if (sclk > rdev->clock.default_sclk)
171ce8f5370SAlex Deucher 			sclk = rdev->clock.default_sclk;
172ce8f5370SAlex Deucher 
173ce8f5370SAlex Deucher 		mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
174ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].mclk;
175ce8f5370SAlex Deucher 		if (mclk > rdev->clock.default_mclk)
176ce8f5370SAlex Deucher 			mclk = rdev->clock.default_mclk;
177ce8f5370SAlex Deucher 
17892645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
17992645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
18092645879SAlex Deucher 			misc_after = true;
18192645879SAlex Deucher 
18292645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
18392645879SAlex Deucher 
18492645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
18592645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
18692645879SAlex Deucher 				return;
18792645879SAlex Deucher 		}
18892645879SAlex Deucher 
18992645879SAlex Deucher 		radeon_pm_prepare(rdev);
19092645879SAlex Deucher 
19192645879SAlex Deucher 		if (!misc_after)
192ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
193ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
194ce8f5370SAlex Deucher 
195ce8f5370SAlex Deucher 		/* set engine clock */
196ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
197ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
198ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
199ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
200ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
201ce8a3eb2SAlex Deucher 			DRM_DEBUG("Setting: e: %d\n", sclk);
202ce8f5370SAlex Deucher 		}
203ce8f5370SAlex Deucher 
204ce8f5370SAlex Deucher 		/* set memory clock */
205ce8f5370SAlex Deucher 		if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
206ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
207ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
208ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
209ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
210ce8a3eb2SAlex Deucher 			DRM_DEBUG("Setting: m: %d\n", mclk);
211ce8f5370SAlex Deucher 		}
21292645879SAlex Deucher 
21392645879SAlex Deucher 		if (misc_after)
21492645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
21592645879SAlex Deucher 			radeon_pm_misc(rdev);
21692645879SAlex Deucher 
217ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
218ce8f5370SAlex Deucher 
219ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
220ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
221ce8f5370SAlex Deucher 	} else
222ce8a3eb2SAlex Deucher 		DRM_DEBUG("pm: GUI not idle!!!\n");
223ce8f5370SAlex Deucher }
224ce8f5370SAlex Deucher 
225ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
226a424816fSAlex Deucher {
2272aba631cSMatthew Garrett 	int i;
2282aba631cSMatthew Garrett 
229612e06ceSMatthew Garrett 	mutex_lock(&rdev->ddev->struct_mutex);
230612e06ceSMatthew Garrett 	mutex_lock(&rdev->vram_mutex);
231a424816fSAlex Deucher 	mutex_lock(&rdev->cp.mutex);
2324f3218cbSAlex Deucher 
2334f3218cbSAlex Deucher 	/* gui idle int has issues on older chips it seems */
2344f3218cbSAlex Deucher 	if (rdev->family >= CHIP_R600) {
235ce8f5370SAlex Deucher 		if (rdev->irq.installed) {
236a424816fSAlex Deucher 			/* wait for GPU idle */
237a424816fSAlex Deucher 			rdev->pm.gui_idle = false;
238a424816fSAlex Deucher 			rdev->irq.gui_idle = true;
239a424816fSAlex Deucher 			radeon_irq_set(rdev);
240a424816fSAlex Deucher 			wait_event_interruptible_timeout(
241a424816fSAlex Deucher 				rdev->irq.idle_queue, rdev->pm.gui_idle,
242a424816fSAlex Deucher 				msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
243a424816fSAlex Deucher 			rdev->irq.gui_idle = false;
244a424816fSAlex Deucher 			radeon_irq_set(rdev);
245ce8f5370SAlex Deucher 		}
24601434b4bSMatthew Garrett 	} else {
247ce8f5370SAlex Deucher 		if (rdev->cp.ready) {
24801434b4bSMatthew Garrett 			struct radeon_fence *fence;
24901434b4bSMatthew Garrett 			radeon_ring_alloc(rdev, 64);
25001434b4bSMatthew Garrett 			radeon_fence_create(rdev, &fence);
25101434b4bSMatthew Garrett 			radeon_fence_emit(rdev, fence);
25201434b4bSMatthew Garrett 			radeon_ring_commit(rdev);
25301434b4bSMatthew Garrett 			radeon_fence_wait(fence, false);
25401434b4bSMatthew Garrett 			radeon_fence_unref(&fence);
2554f3218cbSAlex Deucher 		}
256ce8f5370SAlex Deucher 	}
2575876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2585876dd24SMatthew Garrett 
259ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2602aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2612aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
2622aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
2632aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
2642aba631cSMatthew Garrett 			}
2652aba631cSMatthew Garrett 		}
2662aba631cSMatthew Garrett 	}
2672aba631cSMatthew Garrett 
268ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2692aba631cSMatthew Garrett 
270ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2712aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2722aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2732aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
2742aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
2752aba631cSMatthew Garrett 			}
2762aba631cSMatthew Garrett 		}
2772aba631cSMatthew Garrett 	}
278a424816fSAlex Deucher 
279a424816fSAlex Deucher 	/* update display watermarks based on new power state */
280a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
281a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
282a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
283a424816fSAlex Deucher 
284ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
2852aba631cSMatthew Garrett 
286a424816fSAlex Deucher 	mutex_unlock(&rdev->cp.mutex);
287612e06ceSMatthew Garrett 	mutex_unlock(&rdev->vram_mutex);
288612e06ceSMatthew Garrett 	mutex_unlock(&rdev->ddev->struct_mutex);
289a424816fSAlex Deucher }
290a424816fSAlex Deucher 
291f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
292f712d0c7SRafał Miłecki {
293f712d0c7SRafał Miłecki 	int i, j;
294f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
295f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
296f712d0c7SRafał Miłecki 
297f712d0c7SRafał Miłecki 	DRM_DEBUG("%d Power State(s)\n", rdev->pm.num_power_states);
298f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
299f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
300f712d0c7SRafał Miłecki 		DRM_DEBUG("State %d: %s\n", i,
301f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
302f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
303f712d0c7SRafał Miłecki 			DRM_DEBUG("\tDefault");
304f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
305f712d0c7SRafał Miłecki 			DRM_DEBUG("\t%d PCIE Lanes\n", power_state->pcie_lanes);
306f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
307f712d0c7SRafał Miłecki 			DRM_DEBUG("\tSingle display only\n");
308f712d0c7SRafał Miłecki 		DRM_DEBUG("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
309f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
310f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
311f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
312f712d0c7SRafał Miłecki 				DRM_DEBUG("\t\t%d e: %d%s\n",
313f712d0c7SRafał Miłecki 					j,
314f712d0c7SRafał Miłecki 					clock_info->sclk * 10,
315f712d0c7SRafał Miłecki 					clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
316f712d0c7SRafał Miłecki 			else
317f712d0c7SRafał Miłecki 				DRM_DEBUG("\t\t%d e: %d\tm: %d\tv: %d%s\n",
318f712d0c7SRafał Miłecki 					j,
319f712d0c7SRafał Miłecki 					clock_info->sclk * 10,
320f712d0c7SRafał Miłecki 					clock_info->mclk * 10,
321f712d0c7SRafał Miłecki 					clock_info->voltage.voltage,
322f712d0c7SRafał Miłecki 					clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
323f712d0c7SRafał Miłecki 		}
324f712d0c7SRafał Miłecki 	}
325f712d0c7SRafał Miłecki }
326f712d0c7SRafał Miłecki 
327ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
328a424816fSAlex Deucher 				     struct device_attribute *attr,
329a424816fSAlex Deucher 				     char *buf)
330a424816fSAlex Deucher {
331a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
332a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
333ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
334a424816fSAlex Deucher 
335a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
336ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
337ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
338ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
339a424816fSAlex Deucher }
340a424816fSAlex Deucher 
341ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
342a424816fSAlex Deucher 				     struct device_attribute *attr,
343a424816fSAlex Deucher 				     const char *buf,
344a424816fSAlex Deucher 				     size_t count)
345a424816fSAlex Deucher {
346a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
347a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
348a424816fSAlex Deucher 
349a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
350ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
351ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
352ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
353ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
354ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
355ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
356ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
357c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
358c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
359ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
360ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
361ce8f5370SAlex Deucher 		else {
362ce8f5370SAlex Deucher 			DRM_ERROR("invalid power profile!\n");
363ce8f5370SAlex Deucher 			goto fail;
364ce8f5370SAlex Deucher 		}
365ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
366ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
367ce8f5370SAlex Deucher 	}
368ce8f5370SAlex Deucher fail:
369a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
370a424816fSAlex Deucher 
371a424816fSAlex Deucher 	return count;
372a424816fSAlex Deucher }
373a424816fSAlex Deucher 
374ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
375ce8f5370SAlex Deucher 				    struct device_attribute *attr,
376ce8f5370SAlex Deucher 				    char *buf)
37756278a8eSAlex Deucher {
378ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
379ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
380ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
38156278a8eSAlex Deucher 
382ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
383ce8f5370SAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
38456278a8eSAlex Deucher }
38556278a8eSAlex Deucher 
386ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
387ce8f5370SAlex Deucher 				    struct device_attribute *attr,
388ce8f5370SAlex Deucher 				    const char *buf,
389ce8f5370SAlex Deucher 				    size_t count)
390d0d6cb81SRafał Miłecki {
391ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
392ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
393ce8f5370SAlex Deucher 
394ce8f5370SAlex Deucher 
395ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
396ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
397ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
398ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
399ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
400ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
401ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
4023f53eb6fSRafael J. Wysocki 		bool flush_wq = false;
4033f53eb6fSRafael J. Wysocki 
404ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
4053f53eb6fSRafael J. Wysocki 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
4063f53eb6fSRafael J. Wysocki 			cancel_delayed_work(&rdev->pm.dynpm_idle_work);
4073f53eb6fSRafael J. Wysocki 			flush_wq = true;
4083f53eb6fSRafael J. Wysocki 		}
409ce8f5370SAlex Deucher 		/* disable dynpm */
410ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
411ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4123f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
413ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
4143f53eb6fSRafael J. Wysocki 		if (flush_wq)
4153f53eb6fSRafael J. Wysocki 			flush_workqueue(rdev->wq);
416ce8f5370SAlex Deucher 	} else {
417ce8f5370SAlex Deucher 		DRM_ERROR("invalid power method!\n");
418ce8f5370SAlex Deucher 		goto fail;
419d0d6cb81SRafał Miłecki 	}
420ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
421ce8f5370SAlex Deucher fail:
422ce8f5370SAlex Deucher 	return count;
423ce8f5370SAlex Deucher }
424ce8f5370SAlex Deucher 
425ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
426ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
427ce8f5370SAlex Deucher 
428*21a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
429*21a8122aSAlex Deucher 				      struct device_attribute *attr,
430*21a8122aSAlex Deucher 				      char *buf)
431*21a8122aSAlex Deucher {
432*21a8122aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
433*21a8122aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
434*21a8122aSAlex Deucher 	u32 temp;
435*21a8122aSAlex Deucher 
436*21a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
437*21a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
438*21a8122aSAlex Deucher 		temp = rv6xx_get_temp(rdev);
439*21a8122aSAlex Deucher 		break;
440*21a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
441*21a8122aSAlex Deucher 		temp = rv770_get_temp(rdev);
442*21a8122aSAlex Deucher 		break;
443*21a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
444*21a8122aSAlex Deucher 		temp = evergreen_get_temp(rdev);
445*21a8122aSAlex Deucher 		break;
446*21a8122aSAlex Deucher 	default:
447*21a8122aSAlex Deucher 		temp = 0;
448*21a8122aSAlex Deucher 		break;
449*21a8122aSAlex Deucher 	}
450*21a8122aSAlex Deucher 
451*21a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
452*21a8122aSAlex Deucher }
453*21a8122aSAlex Deucher 
454*21a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev,
455*21a8122aSAlex Deucher 				      struct device_attribute *attr,
456*21a8122aSAlex Deucher 				      char *buf)
457*21a8122aSAlex Deucher {
458*21a8122aSAlex Deucher 	return sprintf(buf, "radeon\n");
459*21a8122aSAlex Deucher }
460*21a8122aSAlex Deucher 
461*21a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
462*21a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
463*21a8122aSAlex Deucher 
464*21a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
465*21a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
466*21a8122aSAlex Deucher 	&sensor_dev_attr_name.dev_attr.attr,
467*21a8122aSAlex Deucher 	NULL
468*21a8122aSAlex Deucher };
469*21a8122aSAlex Deucher 
470*21a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
471*21a8122aSAlex Deucher 	.attrs = hwmon_attributes,
472*21a8122aSAlex Deucher };
473*21a8122aSAlex Deucher 
474*21a8122aSAlex Deucher static void radeon_hwmon_init(struct radeon_device *rdev)
475*21a8122aSAlex Deucher {
476*21a8122aSAlex Deucher 	int err;
477*21a8122aSAlex Deucher 
478*21a8122aSAlex Deucher 	rdev->pm.int_hwmon_dev = NULL;
479*21a8122aSAlex Deucher 
480*21a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
481*21a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
482*21a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
483*21a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
484*21a8122aSAlex Deucher 		rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
485*21a8122aSAlex Deucher 		dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
486*21a8122aSAlex Deucher 		err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
487*21a8122aSAlex Deucher 					 &hwmon_attrgroup);
488*21a8122aSAlex Deucher 		if (err)
489*21a8122aSAlex Deucher 			DRM_ERROR("Unable to create hwmon sysfs file: %d\n", err);
490*21a8122aSAlex Deucher 		break;
491*21a8122aSAlex Deucher 	default:
492*21a8122aSAlex Deucher 		break;
493*21a8122aSAlex Deucher 	}
494*21a8122aSAlex Deucher }
495*21a8122aSAlex Deucher 
496*21a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev)
497*21a8122aSAlex Deucher {
498*21a8122aSAlex Deucher 	if (rdev->pm.int_hwmon_dev) {
499*21a8122aSAlex Deucher 		sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
500*21a8122aSAlex Deucher 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
501*21a8122aSAlex Deucher 	}
502*21a8122aSAlex Deucher }
503*21a8122aSAlex Deucher 
504ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
505ce8f5370SAlex Deucher {
5063f53eb6fSRafael J. Wysocki 	bool flush_wq = false;
5073f53eb6fSRafael J. Wysocki 
508ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
5093f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
510ce8f5370SAlex Deucher 		cancel_delayed_work(&rdev->pm.dynpm_idle_work);
5113f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
5123f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
5133f53eb6fSRafael J. Wysocki 		flush_wq = true;
5143f53eb6fSRafael J. Wysocki 	}
515ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
5163f53eb6fSRafael J. Wysocki 	if (flush_wq)
5173f53eb6fSRafael J. Wysocki 		flush_workqueue(rdev->wq);
518ce8f5370SAlex Deucher }
519ce8f5370SAlex Deucher 
520ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
521ce8f5370SAlex Deucher {
522f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
523f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
524f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
525f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
526f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
527f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
5284d60173fSAlex Deucher 	rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
5293f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
5303f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
5313f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
5323f53eb6fSRafael J. Wysocki 		queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
5333f53eb6fSRafael J. Wysocki 					msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
5343f53eb6fSRafael J. Wysocki 	}
535f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
536ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
537d0d6cb81SRafał Miłecki }
538d0d6cb81SRafał Miłecki 
5397433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev)
5407433874eSRafał Miłecki {
54126481fb1SDave Airlie 	int ret;
542ce8f5370SAlex Deucher 	/* default to profile method */
543ce8f5370SAlex Deucher 	rdev->pm.pm_method = PM_METHOD_PROFILE;
544f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
545ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
546ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
547ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
548ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
549f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
550f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
551*21a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
552c913e23aSRafał Miłecki 
55356278a8eSAlex Deucher 	if (rdev->bios) {
55456278a8eSAlex Deucher 		if (rdev->is_atom_bios)
55556278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
55656278a8eSAlex Deucher 		else
55756278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
558f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
559ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
56056278a8eSAlex Deucher 	}
56156278a8eSAlex Deucher 
562*21a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
563*21a8122aSAlex Deucher 	radeon_hwmon_init(rdev);
564ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
565ce8f5370SAlex Deucher 		/* where's the best place to put these? */
56626481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
56726481fb1SDave Airlie 		if (ret)
56826481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power profile\n");
56926481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
57026481fb1SDave Airlie 		if (ret)
57126481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power method\n");
572ce8f5370SAlex Deucher 
573ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
574ce8f5370SAlex Deucher 		rdev->acpi_nb.notifier_call = radeon_acpi_event;
575ce8f5370SAlex Deucher 		register_acpi_notifier(&rdev->acpi_nb);
576ce8f5370SAlex Deucher #endif
577ce8f5370SAlex Deucher 		INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
578ce8f5370SAlex Deucher 
5797433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
580c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
5817433874eSRafał Miłecki 		}
5827433874eSRafał Miłecki 
583c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
584ce8f5370SAlex Deucher 	}
585c913e23aSRafał Miłecki 
5867433874eSRafał Miłecki 	return 0;
5877433874eSRafał Miłecki }
5887433874eSRafał Miłecki 
58929fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
59029fb52caSAlex Deucher {
591ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
5923f53eb6fSRafael J. Wysocki 		bool flush_wq = false;
5933f53eb6fSRafael J. Wysocki 
594a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
595ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
596ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
597ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
598ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
599ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
600ce8f5370SAlex Deucher 			/* cancel work */
6013f53eb6fSRafael J. Wysocki 			cancel_delayed_work(&rdev->pm.dynpm_idle_work);
6023f53eb6fSRafael J. Wysocki 			flush_wq = true;
603ce8f5370SAlex Deucher 			/* reset default clocks */
604ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
605ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
606ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
60758e21dffSAlex Deucher 		}
608ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
6093f53eb6fSRafael J. Wysocki 		if (flush_wq)
6103f53eb6fSRafael J. Wysocki 			flush_workqueue(rdev->wq);
61158e21dffSAlex Deucher 
612ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
613ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
614ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
615ce8f5370SAlex Deucher 		unregister_acpi_notifier(&rdev->acpi_nb);
616ce8f5370SAlex Deucher #endif
617ce8f5370SAlex Deucher 	}
618a424816fSAlex Deucher 
619*21a8122aSAlex Deucher 	radeon_hwmon_fini(rdev);
62029fb52caSAlex Deucher 	if (rdev->pm.i2c_bus)
62129fb52caSAlex Deucher 		radeon_i2c_destroy(rdev->pm.i2c_bus);
62229fb52caSAlex Deucher }
62329fb52caSAlex Deucher 
624c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev)
625c913e23aSRafał Miłecki {
626c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
627a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
628c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
629c913e23aSRafał Miłecki 
630ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
631ce8f5370SAlex Deucher 		return;
632ce8f5370SAlex Deucher 
633c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
634c913e23aSRafał Miłecki 
635c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
636a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
637a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
638a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
639a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
640a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
641c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
642a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
643c913e23aSRafał Miłecki 		}
644c913e23aSRafał Miłecki 	}
645c913e23aSRafał Miłecki 
646ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
647ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
648ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
649ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
650ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
651a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
652ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
653ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
654c913e23aSRafał Miłecki 
655ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
656ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
657ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
658ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
659c913e23aSRafał Miłecki 
660c913e23aSRafał Miłecki 					DRM_DEBUG("radeon: dynamic power management deactivated\n");
661c913e23aSRafał Miłecki 				}
662a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
663c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
664c913e23aSRafał Miłecki 
665ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
666ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
667ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
668ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
669ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
670c913e23aSRafał Miłecki 
671ce8f5370SAlex Deucher 					queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
672c913e23aSRafał Miłecki 							   msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
673ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
674ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
675ce8f5370SAlex Deucher 					queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
676c913e23aSRafał Miłecki 							   msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
677c913e23aSRafał Miłecki 					DRM_DEBUG("radeon: dynamic power management activated\n");
678c913e23aSRafał Miłecki 				}
679a48b9b4eSAlex Deucher 			} else { /* count == 0 */
680ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
681ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
682c913e23aSRafał Miłecki 
683ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
684ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
685ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
686ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
687ce8f5370SAlex Deucher 				}
688ce8f5370SAlex Deucher 			}
68973a6d3fcSRafał Miłecki 		}
690c913e23aSRafał Miłecki 	}
691c913e23aSRafał Miłecki 
692c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
693c913e23aSRafał Miłecki }
694c913e23aSRafał Miłecki 
695ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
696f735261bSDave Airlie {
697539d2418SAlex Deucher 	u32 stat_crtc = 0, vbl = 0, position = 0;
698f735261bSDave Airlie 	bool in_vbl = true;
699f735261bSDave Airlie 
700bae6b562SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
701f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 0)) {
702539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
703539d2418SAlex Deucher 				     EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
704539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
705539d2418SAlex Deucher 					  EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
706f735261bSDave Airlie 		}
707f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 1)) {
708539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
709539d2418SAlex Deucher 				     EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
710539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
711539d2418SAlex Deucher 					  EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
712bae6b562SAlex Deucher 		}
713bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 2)) {
714539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
715539d2418SAlex Deucher 				     EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
716539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
717539d2418SAlex Deucher 					  EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
718bae6b562SAlex Deucher 		}
719bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 3)) {
720539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
721539d2418SAlex Deucher 				     EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
722539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
723539d2418SAlex Deucher 					  EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
724bae6b562SAlex Deucher 		}
725bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 4)) {
726539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
727539d2418SAlex Deucher 				     EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
728539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
729539d2418SAlex Deucher 					  EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
730bae6b562SAlex Deucher 		}
731bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 5)) {
732539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
733539d2418SAlex Deucher 				     EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
734539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
735539d2418SAlex Deucher 					  EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
736bae6b562SAlex Deucher 		}
737bae6b562SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
738bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
739539d2418SAlex Deucher 			vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
740539d2418SAlex Deucher 			position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
741bae6b562SAlex Deucher 		}
742bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
743539d2418SAlex Deucher 			vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
744539d2418SAlex Deucher 			position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
745bae6b562SAlex Deucher 		}
746539d2418SAlex Deucher 		if (position < vbl && position > 1)
747539d2418SAlex Deucher 			in_vbl = false;
748bae6b562SAlex Deucher 	} else {
749bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
750bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC_STATUS);
751bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
752bae6b562SAlex Deucher 				in_vbl = false;
753bae6b562SAlex Deucher 		}
754bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
755bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC2_STATUS);
756bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
757f735261bSDave Airlie 				in_vbl = false;
758f735261bSDave Airlie 		}
759f735261bSDave Airlie 	}
760f81f2024SMatthew Garrett 
761539d2418SAlex Deucher 	if (position < vbl && position > 1)
762539d2418SAlex Deucher 		in_vbl = false;
763539d2418SAlex Deucher 
764f81f2024SMatthew Garrett 	return in_vbl;
765f81f2024SMatthew Garrett }
766f81f2024SMatthew Garrett 
767ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
768f81f2024SMatthew Garrett {
769f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
770f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
771f81f2024SMatthew Garrett 
772f735261bSDave Airlie 	if (in_vbl == false)
773ce8a3eb2SAlex Deucher 		DRM_DEBUG("not in vbl for pm change %08x at %s\n", stat_crtc,
774bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
775f735261bSDave Airlie 	return in_vbl;
776f735261bSDave Airlie }
777c913e23aSRafał Miłecki 
778ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
779c913e23aSRafał Miłecki {
780c913e23aSRafał Miłecki 	struct radeon_device *rdev;
781d9932a32SMatthew Garrett 	int resched;
782c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
783ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
784c913e23aSRafał Miłecki 
785d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
786c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
787ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
788c913e23aSRafał Miłecki 		unsigned long irq_flags;
789c913e23aSRafał Miłecki 		int not_processed = 0;
790c913e23aSRafał Miłecki 
791c913e23aSRafał Miłecki 		read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
792c913e23aSRafał Miłecki 		if (!list_empty(&rdev->fence_drv.emited)) {
793c913e23aSRafał Miłecki 			struct list_head *ptr;
794c913e23aSRafał Miłecki 			list_for_each(ptr, &rdev->fence_drv.emited) {
795c913e23aSRafał Miłecki 				/* count up to 3, that's enought info */
796c913e23aSRafał Miłecki 				if (++not_processed >= 3)
797c913e23aSRafał Miłecki 					break;
798c913e23aSRafał Miłecki 			}
799c913e23aSRafał Miłecki 		}
800c913e23aSRafał Miłecki 		read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
801c913e23aSRafał Miłecki 
802c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
803ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
804ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
805ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
806ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
807ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
808ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
809ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
810c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
811c913e23aSRafał Miłecki 			}
812c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
813ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
814ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
815ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
816ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
817ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
818ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
819ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
820c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
821c913e23aSRafał Miłecki 			}
822c913e23aSRafał Miłecki 		}
823c913e23aSRafał Miłecki 
824d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
825d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
826d7311171SAlex Deucher 		 */
827ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
828ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
829ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
830ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
831c913e23aSRafał Miłecki 		}
832c913e23aSRafał Miłecki 
833ce8f5370SAlex Deucher 		queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
834c913e23aSRafał Miłecki 					msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
835c913e23aSRafał Miłecki 	}
8363f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
8373f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
8383f53eb6fSRafael J. Wysocki }
839c913e23aSRafał Miłecki 
8407433874eSRafał Miłecki /*
8417433874eSRafał Miłecki  * Debugfs info
8427433874eSRafał Miłecki  */
8437433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
8447433874eSRafał Miłecki 
8457433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
8467433874eSRafał Miłecki {
8477433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
8487433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
8497433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
8507433874eSRafał Miłecki 
8516234077dSRafał Miłecki 	seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
8526234077dSRafał Miłecki 	seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
8536234077dSRafał Miłecki 	seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
8546234077dSRafał Miłecki 	if (rdev->asic->get_memory_clock)
8556234077dSRafał Miłecki 		seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
8560fcbe947SRafał Miłecki 	if (rdev->pm.current_vddc)
8570fcbe947SRafał Miłecki 		seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
858aa5120d2SRafał Miłecki 	if (rdev->asic->get_pcie_lanes)
859aa5120d2SRafał Miłecki 		seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
8607433874eSRafał Miłecki 
8617433874eSRafał Miłecki 	return 0;
8627433874eSRafał Miłecki }
8637433874eSRafał Miłecki 
8647433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
8657433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
8667433874eSRafał Miłecki };
8677433874eSRafał Miłecki #endif
8687433874eSRafał Miłecki 
869c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
8707433874eSRafał Miłecki {
8717433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
8727433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
8737433874eSRafał Miłecki #else
8747433874eSRafał Miłecki 	return 0;
8757433874eSRafał Miłecki #endif
8767433874eSRafał Miłecki }
877