17433874eSRafał Miłecki /* 27433874eSRafał Miłecki * Permission is hereby granted, free of charge, to any person obtaining a 37433874eSRafał Miłecki * copy of this software and associated documentation files (the "Software"), 47433874eSRafał Miłecki * to deal in the Software without restriction, including without limitation 57433874eSRafał Miłecki * the rights to use, copy, modify, merge, publish, distribute, sublicense, 67433874eSRafał Miłecki * and/or sell copies of the Software, and to permit persons to whom the 77433874eSRafał Miłecki * Software is furnished to do so, subject to the following conditions: 87433874eSRafał Miłecki * 97433874eSRafał Miłecki * The above copyright notice and this permission notice shall be included in 107433874eSRafał Miłecki * all copies or substantial portions of the Software. 117433874eSRafał Miłecki * 127433874eSRafał Miłecki * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 137433874eSRafał Miłecki * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 147433874eSRafał Miłecki * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 157433874eSRafał Miłecki * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 167433874eSRafał Miłecki * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 177433874eSRafał Miłecki * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 187433874eSRafał Miłecki * OTHER DEALINGS IN THE SOFTWARE. 197433874eSRafał Miłecki * 207433874eSRafał Miłecki * Authors: Rafał Miłecki <zajec5@gmail.com> 2156278a8eSAlex Deucher * Alex Deucher <alexdeucher@gmail.com> 227433874eSRafał Miłecki */ 237433874eSRafał Miłecki #include "drmP.h" 247433874eSRafał Miłecki #include "radeon.h" 25f735261bSDave Airlie #include "avivod.h" 26ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 27ce8f5370SAlex Deucher #include <linux/acpi.h> 28ce8f5370SAlex Deucher #endif 29ce8f5370SAlex Deucher #include <linux/power_supply.h> 3021a8122aSAlex Deucher #include <linux/hwmon.h> 3121a8122aSAlex Deucher #include <linux/hwmon-sysfs.h> 327433874eSRafał Miłecki 33c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100 34c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200 3573a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200 362031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200 37c913e23aSRafał Miłecki 38f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = { 39f712d0c7SRafał Miłecki "Default", 40f712d0c7SRafał Miłecki "Powersave", 41f712d0c7SRafał Miłecki "Battery", 42f712d0c7SRafał Miłecki "Balanced", 43f712d0c7SRafał Miłecki "Performance", 44f712d0c7SRafał Miłecki }; 45f712d0c7SRafał Miłecki 46ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work); 47c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev); 48ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev); 49ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish); 50ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev); 51ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev); 52ce8f5370SAlex Deucher 53ce8f5370SAlex Deucher #define ACPI_AC_CLASS "ac_adapter" 54ce8f5370SAlex Deucher 55ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 56ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb, 57ce8f5370SAlex Deucher unsigned long val, 58ce8f5370SAlex Deucher void *data) 59ce8f5370SAlex Deucher { 60ce8f5370SAlex Deucher struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb); 61ce8f5370SAlex Deucher struct acpi_bus_event *entry = (struct acpi_bus_event *)data; 62ce8f5370SAlex Deucher 63ce8f5370SAlex Deucher if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) { 64ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) 65d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: AC\n"); 66ce8f5370SAlex Deucher else 67d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: DC\n"); 68ce8f5370SAlex Deucher 69ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 70ce8f5370SAlex Deucher if (rdev->pm.profile == PM_PROFILE_AUTO) { 71ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 72ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 73ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 74ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 75ce8f5370SAlex Deucher } 76ce8f5370SAlex Deucher } 77ce8f5370SAlex Deucher } 78ce8f5370SAlex Deucher 79ce8f5370SAlex Deucher return NOTIFY_OK; 80ce8f5370SAlex Deucher } 81ce8f5370SAlex Deucher #endif 82ce8f5370SAlex Deucher 83ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev) 84ce8f5370SAlex Deucher { 85ce8f5370SAlex Deucher switch (rdev->pm.profile) { 86ce8f5370SAlex Deucher case PM_PROFILE_DEFAULT: 87ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX; 88ce8f5370SAlex Deucher break; 89ce8f5370SAlex Deucher case PM_PROFILE_AUTO: 90ce8f5370SAlex Deucher if (power_supply_is_system_supplied() > 0) { 91ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 92ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 93ce8f5370SAlex Deucher else 94ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 95ce8f5370SAlex Deucher } else { 96ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 97c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 98ce8f5370SAlex Deucher else 99c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 100ce8f5370SAlex Deucher } 101ce8f5370SAlex Deucher break; 102ce8f5370SAlex Deucher case PM_PROFILE_LOW: 103ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 104ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX; 105ce8f5370SAlex Deucher else 106ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX; 107ce8f5370SAlex Deucher break; 108c9e75b21SAlex Deucher case PM_PROFILE_MID: 109c9e75b21SAlex Deucher if (rdev->pm.active_crtc_count > 1) 110c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX; 111c9e75b21SAlex Deucher else 112c9e75b21SAlex Deucher rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX; 113c9e75b21SAlex Deucher break; 114ce8f5370SAlex Deucher case PM_PROFILE_HIGH: 115ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count > 1) 116ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX; 117ce8f5370SAlex Deucher else 118ce8f5370SAlex Deucher rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX; 119ce8f5370SAlex Deucher break; 120ce8f5370SAlex Deucher } 121ce8f5370SAlex Deucher 122ce8f5370SAlex Deucher if (rdev->pm.active_crtc_count == 0) { 123ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 124ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx; 125ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 126ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx; 127ce8f5370SAlex Deucher } else { 128ce8f5370SAlex Deucher rdev->pm.requested_power_state_index = 129ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx; 130ce8f5370SAlex Deucher rdev->pm.requested_clock_mode_index = 131ce8f5370SAlex Deucher rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx; 132ce8f5370SAlex Deucher } 133ce8f5370SAlex Deucher } 134c913e23aSRafał Miłecki 1355876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev) 1365876dd24SMatthew Garrett { 1375876dd24SMatthew Garrett struct radeon_bo *bo, *n; 1385876dd24SMatthew Garrett 1395876dd24SMatthew Garrett if (list_empty(&rdev->gem.objects)) 1405876dd24SMatthew Garrett return; 1415876dd24SMatthew Garrett 1425876dd24SMatthew Garrett list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) { 1435876dd24SMatthew Garrett if (bo->tbo.mem.mem_type == TTM_PL_VRAM) 1445876dd24SMatthew Garrett ttm_bo_unmap_virtual(&bo->tbo); 1455876dd24SMatthew Garrett } 1465876dd24SMatthew Garrett } 1475876dd24SMatthew Garrett 148ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev) 149ce8f5370SAlex Deucher { 150ce8f5370SAlex Deucher if (rdev->pm.active_crtcs) { 151ce8f5370SAlex Deucher rdev->pm.vblank_sync = false; 152ce8f5370SAlex Deucher wait_event_timeout( 153ce8f5370SAlex Deucher rdev->irq.vblank_queue, rdev->pm.vblank_sync, 154ce8f5370SAlex Deucher msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT)); 155ce8f5370SAlex Deucher } 156ce8f5370SAlex Deucher } 157ce8f5370SAlex Deucher 158ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev) 159ce8f5370SAlex Deucher { 160ce8f5370SAlex Deucher u32 sclk, mclk; 16192645879SAlex Deucher bool misc_after = false; 162ce8f5370SAlex Deucher 163ce8f5370SAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 164ce8f5370SAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 165ce8f5370SAlex Deucher return; 166ce8f5370SAlex Deucher 167ce8f5370SAlex Deucher if (radeon_gui_idle(rdev)) { 168ce8f5370SAlex Deucher sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 169ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk; 1709ace9f7bSAlex Deucher if (sclk > rdev->pm.default_sclk) 1719ace9f7bSAlex Deucher sclk = rdev->pm.default_sclk; 172ce8f5370SAlex Deucher 173ce8f5370SAlex Deucher mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index]. 174ce8f5370SAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk; 1759ace9f7bSAlex Deucher if (mclk > rdev->pm.default_mclk) 1769ace9f7bSAlex Deucher mclk = rdev->pm.default_mclk; 177ce8f5370SAlex Deucher 17892645879SAlex Deucher /* upvolt before raising clocks, downvolt after lowering clocks */ 17992645879SAlex Deucher if (sclk < rdev->pm.current_sclk) 18092645879SAlex Deucher misc_after = true; 18192645879SAlex Deucher 18292645879SAlex Deucher radeon_sync_with_vblank(rdev); 18392645879SAlex Deucher 18492645879SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 18592645879SAlex Deucher if (!radeon_pm_in_vbl(rdev)) 18692645879SAlex Deucher return; 18792645879SAlex Deucher } 18892645879SAlex Deucher 18992645879SAlex Deucher radeon_pm_prepare(rdev); 19092645879SAlex Deucher 19192645879SAlex Deucher if (!misc_after) 192ce8f5370SAlex Deucher /* voltage, pcie lanes, etc.*/ 193ce8f5370SAlex Deucher radeon_pm_misc(rdev); 194ce8f5370SAlex Deucher 195ce8f5370SAlex Deucher /* set engine clock */ 196ce8f5370SAlex Deucher if (sclk != rdev->pm.current_sclk) { 197ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 198ce8f5370SAlex Deucher radeon_set_engine_clock(rdev, sclk); 199ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 200ce8f5370SAlex Deucher rdev->pm.current_sclk = sclk; 201d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk); 202ce8f5370SAlex Deucher } 203ce8f5370SAlex Deucher 204ce8f5370SAlex Deucher /* set memory clock */ 205ce8f5370SAlex Deucher if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) { 206ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, false); 207ce8f5370SAlex Deucher radeon_set_memory_clock(rdev, mclk); 208ce8f5370SAlex Deucher radeon_pm_debug_check_in_vbl(rdev, true); 209ce8f5370SAlex Deucher rdev->pm.current_mclk = mclk; 210d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk); 211ce8f5370SAlex Deucher } 21292645879SAlex Deucher 21392645879SAlex Deucher if (misc_after) 21492645879SAlex Deucher /* voltage, pcie lanes, etc.*/ 21592645879SAlex Deucher radeon_pm_misc(rdev); 21692645879SAlex Deucher 217ce8f5370SAlex Deucher radeon_pm_finish(rdev); 218ce8f5370SAlex Deucher 219ce8f5370SAlex Deucher rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index; 220ce8f5370SAlex Deucher rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index; 221ce8f5370SAlex Deucher } else 222d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n"); 223ce8f5370SAlex Deucher } 224ce8f5370SAlex Deucher 225ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev) 226a424816fSAlex Deucher { 2272aba631cSMatthew Garrett int i; 2282aba631cSMatthew Garrett 2294e186b2dSAlex Deucher /* no need to take locks, etc. if nothing's going to change */ 2304e186b2dSAlex Deucher if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) && 2314e186b2dSAlex Deucher (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index)) 2324e186b2dSAlex Deucher return; 2334e186b2dSAlex Deucher 234612e06ceSMatthew Garrett mutex_lock(&rdev->ddev->struct_mutex); 235612e06ceSMatthew Garrett mutex_lock(&rdev->vram_mutex); 236a424816fSAlex Deucher mutex_lock(&rdev->cp.mutex); 2374f3218cbSAlex Deucher 2384f3218cbSAlex Deucher /* gui idle int has issues on older chips it seems */ 2394f3218cbSAlex Deucher if (rdev->family >= CHIP_R600) { 240ce8f5370SAlex Deucher if (rdev->irq.installed) { 241a424816fSAlex Deucher /* wait for GPU idle */ 242a424816fSAlex Deucher rdev->pm.gui_idle = false; 243a424816fSAlex Deucher rdev->irq.gui_idle = true; 244a424816fSAlex Deucher radeon_irq_set(rdev); 245a424816fSAlex Deucher wait_event_interruptible_timeout( 246a424816fSAlex Deucher rdev->irq.idle_queue, rdev->pm.gui_idle, 247a424816fSAlex Deucher msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT)); 248a424816fSAlex Deucher rdev->irq.gui_idle = false; 249a424816fSAlex Deucher radeon_irq_set(rdev); 250ce8f5370SAlex Deucher } 25101434b4bSMatthew Garrett } else { 252ce8f5370SAlex Deucher if (rdev->cp.ready) { 25301434b4bSMatthew Garrett struct radeon_fence *fence; 25401434b4bSMatthew Garrett radeon_ring_alloc(rdev, 64); 25501434b4bSMatthew Garrett radeon_fence_create(rdev, &fence); 25601434b4bSMatthew Garrett radeon_fence_emit(rdev, fence); 25701434b4bSMatthew Garrett radeon_ring_commit(rdev); 25801434b4bSMatthew Garrett radeon_fence_wait(fence, false); 25901434b4bSMatthew Garrett radeon_fence_unref(&fence); 2604f3218cbSAlex Deucher } 261ce8f5370SAlex Deucher } 2625876dd24SMatthew Garrett radeon_unmap_vram_bos(rdev); 2635876dd24SMatthew Garrett 264ce8f5370SAlex Deucher if (rdev->irq.installed) { 2652aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2662aba631cSMatthew Garrett if (rdev->pm.active_crtcs & (1 << i)) { 2672aba631cSMatthew Garrett rdev->pm.req_vblank |= (1 << i); 2682aba631cSMatthew Garrett drm_vblank_get(rdev->ddev, i); 2692aba631cSMatthew Garrett } 2702aba631cSMatthew Garrett } 2712aba631cSMatthew Garrett } 2722aba631cSMatthew Garrett 273ce8f5370SAlex Deucher radeon_set_power_state(rdev); 2742aba631cSMatthew Garrett 275ce8f5370SAlex Deucher if (rdev->irq.installed) { 2762aba631cSMatthew Garrett for (i = 0; i < rdev->num_crtc; i++) { 2772aba631cSMatthew Garrett if (rdev->pm.req_vblank & (1 << i)) { 2782aba631cSMatthew Garrett rdev->pm.req_vblank &= ~(1 << i); 2792aba631cSMatthew Garrett drm_vblank_put(rdev->ddev, i); 2802aba631cSMatthew Garrett } 2812aba631cSMatthew Garrett } 2822aba631cSMatthew Garrett } 283a424816fSAlex Deucher 284a424816fSAlex Deucher /* update display watermarks based on new power state */ 285a424816fSAlex Deucher radeon_update_bandwidth_info(rdev); 286a424816fSAlex Deucher if (rdev->pm.active_crtc_count) 287a424816fSAlex Deucher radeon_bandwidth_update(rdev); 288a424816fSAlex Deucher 289ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 2902aba631cSMatthew Garrett 291a424816fSAlex Deucher mutex_unlock(&rdev->cp.mutex); 292612e06ceSMatthew Garrett mutex_unlock(&rdev->vram_mutex); 293612e06ceSMatthew Garrett mutex_unlock(&rdev->ddev->struct_mutex); 294a424816fSAlex Deucher } 295a424816fSAlex Deucher 296f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev) 297f712d0c7SRafał Miłecki { 298f712d0c7SRafał Miłecki int i, j; 299f712d0c7SRafał Miłecki struct radeon_power_state *power_state; 300f712d0c7SRafał Miłecki struct radeon_pm_clock_info *clock_info; 301f712d0c7SRafał Miłecki 302d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states); 303f712d0c7SRafał Miłecki for (i = 0; i < rdev->pm.num_power_states; i++) { 304f712d0c7SRafał Miłecki power_state = &rdev->pm.power_state[i]; 305d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("State %d: %s\n", i, 306f712d0c7SRafał Miłecki radeon_pm_state_type_name[power_state->type]); 307f712d0c7SRafał Miłecki if (i == rdev->pm.default_power_state_index) 308d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tDefault"); 309f712d0c7SRafał Miłecki if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP)) 310d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes); 311f712d0c7SRafał Miłecki if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 312d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\tSingle display only\n"); 313d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes); 314f712d0c7SRafał Miłecki for (j = 0; j < power_state->num_clock_modes; j++) { 315f712d0c7SRafał Miłecki clock_info = &(power_state->clock_info[j]); 316f712d0c7SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) 317d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n", 318f712d0c7SRafał Miłecki j, 319f712d0c7SRafał Miłecki clock_info->sclk * 10, 320f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 321f712d0c7SRafał Miłecki else 322d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n", 323f712d0c7SRafał Miłecki j, 324f712d0c7SRafał Miłecki clock_info->sclk * 10, 325f712d0c7SRafał Miłecki clock_info->mclk * 10, 326f712d0c7SRafał Miłecki clock_info->voltage.voltage, 327f712d0c7SRafał Miłecki clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : ""); 328f712d0c7SRafał Miłecki } 329f712d0c7SRafał Miłecki } 330f712d0c7SRafał Miłecki } 331f712d0c7SRafał Miłecki 332ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev, 333a424816fSAlex Deucher struct device_attribute *attr, 334a424816fSAlex Deucher char *buf) 335a424816fSAlex Deucher { 336a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 337a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 338ce8f5370SAlex Deucher int cp = rdev->pm.profile; 339a424816fSAlex Deucher 340a424816fSAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 341ce8f5370SAlex Deucher (cp == PM_PROFILE_AUTO) ? "auto" : 342ce8f5370SAlex Deucher (cp == PM_PROFILE_LOW) ? "low" : 34312e27be8SDaniel J Blueman (cp == PM_PROFILE_MID) ? "mid" : 344ce8f5370SAlex Deucher (cp == PM_PROFILE_HIGH) ? "high" : "default"); 345a424816fSAlex Deucher } 346a424816fSAlex Deucher 347ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev, 348a424816fSAlex Deucher struct device_attribute *attr, 349a424816fSAlex Deucher const char *buf, 350a424816fSAlex Deucher size_t count) 351a424816fSAlex Deucher { 352a424816fSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 353a424816fSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 354a424816fSAlex Deucher 355a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 356ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 357ce8f5370SAlex Deucher if (strncmp("default", buf, strlen("default")) == 0) 358ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 359ce8f5370SAlex Deucher else if (strncmp("auto", buf, strlen("auto")) == 0) 360ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_AUTO; 361ce8f5370SAlex Deucher else if (strncmp("low", buf, strlen("low")) == 0) 362ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_LOW; 363c9e75b21SAlex Deucher else if (strncmp("mid", buf, strlen("mid")) == 0) 364c9e75b21SAlex Deucher rdev->pm.profile = PM_PROFILE_MID; 365ce8f5370SAlex Deucher else if (strncmp("high", buf, strlen("high")) == 0) 366ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_HIGH; 367ce8f5370SAlex Deucher else { 368*1783e4bfSThomas Renninger count = -EINVAL; 369ce8f5370SAlex Deucher goto fail; 370ce8f5370SAlex Deucher } 371ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 372ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 373*1783e4bfSThomas Renninger } else 374*1783e4bfSThomas Renninger count = -EINVAL; 375*1783e4bfSThomas Renninger 376ce8f5370SAlex Deucher fail: 377a424816fSAlex Deucher mutex_unlock(&rdev->pm.mutex); 378a424816fSAlex Deucher 379a424816fSAlex Deucher return count; 380a424816fSAlex Deucher } 381a424816fSAlex Deucher 382ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev, 383ce8f5370SAlex Deucher struct device_attribute *attr, 384ce8f5370SAlex Deucher char *buf) 38556278a8eSAlex Deucher { 386ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 387ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 388ce8f5370SAlex Deucher int pm = rdev->pm.pm_method; 38956278a8eSAlex Deucher 390ce8f5370SAlex Deucher return snprintf(buf, PAGE_SIZE, "%s\n", 391ce8f5370SAlex Deucher (pm == PM_METHOD_DYNPM) ? "dynpm" : "profile"); 39256278a8eSAlex Deucher } 39356278a8eSAlex Deucher 394ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev, 395ce8f5370SAlex Deucher struct device_attribute *attr, 396ce8f5370SAlex Deucher const char *buf, 397ce8f5370SAlex Deucher size_t count) 398d0d6cb81SRafał Miłecki { 399ce8f5370SAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 400ce8f5370SAlex Deucher struct radeon_device *rdev = ddev->dev_private; 401ce8f5370SAlex Deucher 402ce8f5370SAlex Deucher 403ce8f5370SAlex Deucher if (strncmp("dynpm", buf, strlen("dynpm")) == 0) { 404ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 405ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_DYNPM; 406ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 407ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 408ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 409ce8f5370SAlex Deucher } else if (strncmp("profile", buf, strlen("profile")) == 0) { 410ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 411ce8f5370SAlex Deucher /* disable dynpm */ 412ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 413ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 4143f53eb6fSRafael J. Wysocki rdev->pm.pm_method = PM_METHOD_PROFILE; 415ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 41632c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 417ce8f5370SAlex Deucher } else { 418*1783e4bfSThomas Renninger count = -EINVAL; 419ce8f5370SAlex Deucher goto fail; 420d0d6cb81SRafał Miłecki } 421ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 422ce8f5370SAlex Deucher fail: 423ce8f5370SAlex Deucher return count; 424ce8f5370SAlex Deucher } 425ce8f5370SAlex Deucher 426ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile); 427ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method); 428ce8f5370SAlex Deucher 42921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev, 43021a8122aSAlex Deucher struct device_attribute *attr, 43121a8122aSAlex Deucher char *buf) 43221a8122aSAlex Deucher { 43321a8122aSAlex Deucher struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev)); 43421a8122aSAlex Deucher struct radeon_device *rdev = ddev->dev_private; 43520d391d7SAlex Deucher int temp; 43621a8122aSAlex Deucher 43721a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 43821a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 43921a8122aSAlex Deucher temp = rv6xx_get_temp(rdev); 44021a8122aSAlex Deucher break; 44121a8122aSAlex Deucher case THERMAL_TYPE_RV770: 44221a8122aSAlex Deucher temp = rv770_get_temp(rdev); 44321a8122aSAlex Deucher break; 44421a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 4454fddba1fSAlex Deucher case THERMAL_TYPE_NI: 44621a8122aSAlex Deucher temp = evergreen_get_temp(rdev); 44721a8122aSAlex Deucher break; 448e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 449e33df25fSAlex Deucher temp = sumo_get_temp(rdev); 450e33df25fSAlex Deucher break; 45121a8122aSAlex Deucher default: 45221a8122aSAlex Deucher temp = 0; 45321a8122aSAlex Deucher break; 45421a8122aSAlex Deucher } 45521a8122aSAlex Deucher 45621a8122aSAlex Deucher return snprintf(buf, PAGE_SIZE, "%d\n", temp); 45721a8122aSAlex Deucher } 45821a8122aSAlex Deucher 45921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev, 46021a8122aSAlex Deucher struct device_attribute *attr, 46121a8122aSAlex Deucher char *buf) 46221a8122aSAlex Deucher { 46321a8122aSAlex Deucher return sprintf(buf, "radeon\n"); 46421a8122aSAlex Deucher } 46521a8122aSAlex Deucher 46621a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0); 46721a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0); 46821a8122aSAlex Deucher 46921a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = { 47021a8122aSAlex Deucher &sensor_dev_attr_temp1_input.dev_attr.attr, 47121a8122aSAlex Deucher &sensor_dev_attr_name.dev_attr.attr, 47221a8122aSAlex Deucher NULL 47321a8122aSAlex Deucher }; 47421a8122aSAlex Deucher 47521a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = { 47621a8122aSAlex Deucher .attrs = hwmon_attributes, 47721a8122aSAlex Deucher }; 47821a8122aSAlex Deucher 4790d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev) 48021a8122aSAlex Deucher { 4810d18abedSDan Carpenter int err = 0; 48221a8122aSAlex Deucher 48321a8122aSAlex Deucher rdev->pm.int_hwmon_dev = NULL; 48421a8122aSAlex Deucher 48521a8122aSAlex Deucher switch (rdev->pm.int_thermal_type) { 48621a8122aSAlex Deucher case THERMAL_TYPE_RV6XX: 48721a8122aSAlex Deucher case THERMAL_TYPE_RV770: 48821a8122aSAlex Deucher case THERMAL_TYPE_EVERGREEN: 489e33df25fSAlex Deucher case THERMAL_TYPE_SUMO: 49021a8122aSAlex Deucher rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev); 4910d18abedSDan Carpenter if (IS_ERR(rdev->pm.int_hwmon_dev)) { 4920d18abedSDan Carpenter err = PTR_ERR(rdev->pm.int_hwmon_dev); 4930d18abedSDan Carpenter dev_err(rdev->dev, 4940d18abedSDan Carpenter "Unable to register hwmon device: %d\n", err); 4950d18abedSDan Carpenter break; 4960d18abedSDan Carpenter } 49721a8122aSAlex Deucher dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev); 49821a8122aSAlex Deucher err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj, 49921a8122aSAlex Deucher &hwmon_attrgroup); 5000d18abedSDan Carpenter if (err) { 5010d18abedSDan Carpenter dev_err(rdev->dev, 5020d18abedSDan Carpenter "Unable to create hwmon sysfs file: %d\n", err); 5030d18abedSDan Carpenter hwmon_device_unregister(rdev->dev); 5040d18abedSDan Carpenter } 50521a8122aSAlex Deucher break; 50621a8122aSAlex Deucher default: 50721a8122aSAlex Deucher break; 50821a8122aSAlex Deucher } 5090d18abedSDan Carpenter 5100d18abedSDan Carpenter return err; 51121a8122aSAlex Deucher } 51221a8122aSAlex Deucher 51321a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev) 51421a8122aSAlex Deucher { 51521a8122aSAlex Deucher if (rdev->pm.int_hwmon_dev) { 51621a8122aSAlex Deucher sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup); 51721a8122aSAlex Deucher hwmon_device_unregister(rdev->pm.int_hwmon_dev); 51821a8122aSAlex Deucher } 51921a8122aSAlex Deucher } 52021a8122aSAlex Deucher 521ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev) 522ce8f5370SAlex Deucher { 523ce8f5370SAlex Deucher mutex_lock(&rdev->pm.mutex); 5243f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 5253f53eb6fSRafael J. Wysocki if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) 5263f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED; 5273f53eb6fSRafael J. Wysocki } 528ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 52932c87fcaSTejun Heo 53032c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 531ce8f5370SAlex Deucher } 532ce8f5370SAlex Deucher 533ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev) 534ce8f5370SAlex Deucher { 535ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 536ed18a360SAlex Deucher if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) { 537ed18a360SAlex Deucher if (rdev->pm.default_vddc) 538ed18a360SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc); 539ed18a360SAlex Deucher if (rdev->pm.default_sclk) 540ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 541ed18a360SAlex Deucher if (rdev->pm.default_mclk) 542ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 543ed18a360SAlex Deucher } 544f8ed8b4cSAlex Deucher /* asic init will reset the default power state */ 545f8ed8b4cSAlex Deucher mutex_lock(&rdev->pm.mutex); 546f8ed8b4cSAlex Deucher rdev->pm.current_power_state_index = rdev->pm.default_power_state_index; 547f8ed8b4cSAlex Deucher rdev->pm.current_clock_mode_index = 0; 5489ace9f7bSAlex Deucher rdev->pm.current_sclk = rdev->pm.default_sclk; 5499ace9f7bSAlex Deucher rdev->pm.current_mclk = rdev->pm.default_mclk; 5504d60173fSAlex Deucher rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage; 5513f53eb6fSRafael J. Wysocki if (rdev->pm.pm_method == PM_METHOD_DYNPM 5523f53eb6fSRafael J. Wysocki && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) { 5533f53eb6fSRafael J. Wysocki rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 55432c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 5553f53eb6fSRafael J. Wysocki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 5563f53eb6fSRafael J. Wysocki } 557f8ed8b4cSAlex Deucher mutex_unlock(&rdev->pm.mutex); 558ce8f5370SAlex Deucher radeon_pm_compute_clocks(rdev); 559d0d6cb81SRafał Miłecki } 560d0d6cb81SRafał Miłecki 5617433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev) 5627433874eSRafał Miłecki { 56326481fb1SDave Airlie int ret; 5640d18abedSDan Carpenter 565ce8f5370SAlex Deucher /* default to profile method */ 566ce8f5370SAlex Deucher rdev->pm.pm_method = PM_METHOD_PROFILE; 567f8ed8b4cSAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 568ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 569ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 570ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 571ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 5729ace9f7bSAlex Deucher rdev->pm.default_sclk = rdev->clock.default_sclk; 5739ace9f7bSAlex Deucher rdev->pm.default_mclk = rdev->clock.default_mclk; 574f8ed8b4cSAlex Deucher rdev->pm.current_sclk = rdev->clock.default_sclk; 575f8ed8b4cSAlex Deucher rdev->pm.current_mclk = rdev->clock.default_mclk; 57621a8122aSAlex Deucher rdev->pm.int_thermal_type = THERMAL_TYPE_NONE; 577c913e23aSRafał Miłecki 57856278a8eSAlex Deucher if (rdev->bios) { 57956278a8eSAlex Deucher if (rdev->is_atom_bios) 58056278a8eSAlex Deucher radeon_atombios_get_power_modes(rdev); 58156278a8eSAlex Deucher else 58256278a8eSAlex Deucher radeon_combios_get_power_modes(rdev); 583f712d0c7SRafał Miłecki radeon_pm_print_states(rdev); 584ce8f5370SAlex Deucher radeon_pm_init_profile(rdev); 585ed18a360SAlex Deucher /* set up the default clocks if the MC ucode is loaded */ 586ed18a360SAlex Deucher if (ASIC_IS_DCE5(rdev) && rdev->mc_fw) { 587ed18a360SAlex Deucher if (rdev->pm.default_vddc) 588ed18a360SAlex Deucher radeon_atom_set_voltage(rdev, rdev->pm.default_vddc); 589ed18a360SAlex Deucher if (rdev->pm.default_sclk) 590ed18a360SAlex Deucher radeon_set_engine_clock(rdev, rdev->pm.default_sclk); 591ed18a360SAlex Deucher if (rdev->pm.default_mclk) 592ed18a360SAlex Deucher radeon_set_memory_clock(rdev, rdev->pm.default_mclk); 593ed18a360SAlex Deucher } 59456278a8eSAlex Deucher } 59556278a8eSAlex Deucher 59621a8122aSAlex Deucher /* set up the internal thermal sensor if applicable */ 5970d18abedSDan Carpenter ret = radeon_hwmon_init(rdev); 5980d18abedSDan Carpenter if (ret) 5990d18abedSDan Carpenter return ret; 60032c87fcaSTejun Heo 60132c87fcaSTejun Heo INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler); 60232c87fcaSTejun Heo 603ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 604ce8f5370SAlex Deucher /* where's the best place to put these? */ 60526481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_profile); 60626481fb1SDave Airlie if (ret) 60726481fb1SDave Airlie DRM_ERROR("failed to create device file for power profile\n"); 60826481fb1SDave Airlie ret = device_create_file(rdev->dev, &dev_attr_power_method); 60926481fb1SDave Airlie if (ret) 61026481fb1SDave Airlie DRM_ERROR("failed to create device file for power method\n"); 611ce8f5370SAlex Deucher 612ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 613ce8f5370SAlex Deucher rdev->acpi_nb.notifier_call = radeon_acpi_event; 614ce8f5370SAlex Deucher register_acpi_notifier(&rdev->acpi_nb); 615ce8f5370SAlex Deucher #endif 6167433874eSRafał Miłecki if (radeon_debugfs_pm_init(rdev)) { 617c142c3e5SRafał Miłecki DRM_ERROR("Failed to register debugfs file for PM!\n"); 6187433874eSRafał Miłecki } 6197433874eSRafał Miłecki 620c913e23aSRafał Miłecki DRM_INFO("radeon: power management initialized\n"); 621ce8f5370SAlex Deucher } 622c913e23aSRafał Miłecki 6237433874eSRafał Miłecki return 0; 6247433874eSRafał Miłecki } 6257433874eSRafał Miłecki 62629fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev) 62729fb52caSAlex Deucher { 628ce8f5370SAlex Deucher if (rdev->pm.num_power_states > 1) { 629a424816fSAlex Deucher mutex_lock(&rdev->pm.mutex); 630ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 631ce8f5370SAlex Deucher rdev->pm.profile = PM_PROFILE_DEFAULT; 632ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 633ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 634ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 635ce8f5370SAlex Deucher /* reset default clocks */ 636ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_DISABLED; 637ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 638ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 63958e21dffSAlex Deucher } 640ce8f5370SAlex Deucher mutex_unlock(&rdev->pm.mutex); 64132c87fcaSTejun Heo 64232c87fcaSTejun Heo cancel_delayed_work_sync(&rdev->pm.dynpm_idle_work); 64358e21dffSAlex Deucher 644ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_profile); 645ce8f5370SAlex Deucher device_remove_file(rdev->dev, &dev_attr_power_method); 646ce8f5370SAlex Deucher #ifdef CONFIG_ACPI 647ce8f5370SAlex Deucher unregister_acpi_notifier(&rdev->acpi_nb); 648ce8f5370SAlex Deucher #endif 649ce8f5370SAlex Deucher } 650a424816fSAlex Deucher 6510975b162SAlex Deucher if (rdev->pm.power_state) 6520975b162SAlex Deucher kfree(rdev->pm.power_state); 6530975b162SAlex Deucher 65421a8122aSAlex Deucher radeon_hwmon_fini(rdev); 65529fb52caSAlex Deucher } 65629fb52caSAlex Deucher 657c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev) 658c913e23aSRafał Miłecki { 659c913e23aSRafał Miłecki struct drm_device *ddev = rdev->ddev; 660a48b9b4eSAlex Deucher struct drm_crtc *crtc; 661c913e23aSRafał Miłecki struct radeon_crtc *radeon_crtc; 662c913e23aSRafał Miłecki 663ce8f5370SAlex Deucher if (rdev->pm.num_power_states < 2) 664ce8f5370SAlex Deucher return; 665ce8f5370SAlex Deucher 666c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 667c913e23aSRafał Miłecki 668c913e23aSRafał Miłecki rdev->pm.active_crtcs = 0; 669a48b9b4eSAlex Deucher rdev->pm.active_crtc_count = 0; 670a48b9b4eSAlex Deucher list_for_each_entry(crtc, 671a48b9b4eSAlex Deucher &ddev->mode_config.crtc_list, head) { 672a48b9b4eSAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 673a48b9b4eSAlex Deucher if (radeon_crtc->enabled) { 674c913e23aSRafał Miłecki rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id); 675a48b9b4eSAlex Deucher rdev->pm.active_crtc_count++; 676c913e23aSRafał Miłecki } 677c913e23aSRafał Miłecki } 678c913e23aSRafał Miłecki 679ce8f5370SAlex Deucher if (rdev->pm.pm_method == PM_METHOD_PROFILE) { 680ce8f5370SAlex Deucher radeon_pm_update_profile(rdev); 681ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 682ce8f5370SAlex Deucher } else if (rdev->pm.pm_method == PM_METHOD_DYNPM) { 683ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) { 684a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 685ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 686ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 687c913e23aSRafał Miłecki 688ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_PAUSED; 689ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT; 690ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 691ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 692c913e23aSRafał Miłecki 693d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n"); 694c913e23aSRafał Miłecki } 695a48b9b4eSAlex Deucher } else if (rdev->pm.active_crtc_count == 1) { 696c913e23aSRafał Miłecki /* TODO: Increase clocks if needed for current mode */ 697c913e23aSRafał Miłecki 698ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) { 699ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 700ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK; 701ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 702ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 703c913e23aSRafał Miłecki 70432c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 705c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 706ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) { 707ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE; 70832c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 709c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 710d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n"); 711c913e23aSRafał Miłecki } 712a48b9b4eSAlex Deucher } else { /* count == 0 */ 713ce8f5370SAlex Deucher if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) { 714ce8f5370SAlex Deucher cancel_delayed_work(&rdev->pm.dynpm_idle_work); 715c913e23aSRafał Miłecki 716ce8f5370SAlex Deucher rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM; 717ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM; 718ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 719ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 720ce8f5370SAlex Deucher } 721ce8f5370SAlex Deucher } 72273a6d3fcSRafał Miłecki } 723c913e23aSRafał Miłecki } 724c913e23aSRafał Miłecki 725c913e23aSRafał Miłecki mutex_unlock(&rdev->pm.mutex); 726c913e23aSRafał Miłecki } 727c913e23aSRafał Miłecki 728ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev) 729f735261bSDave Airlie { 73075fa0b08SMario Kleiner int crtc, vpos, hpos, vbl_status; 731f735261bSDave Airlie bool in_vbl = true; 732f735261bSDave Airlie 73375fa0b08SMario Kleiner /* Iterate over all active crtc's. All crtc's must be in vblank, 73475fa0b08SMario Kleiner * otherwise return in_vbl == false. 73575fa0b08SMario Kleiner */ 73675fa0b08SMario Kleiner for (crtc = 0; (crtc < rdev->num_crtc) && in_vbl; crtc++) { 73775fa0b08SMario Kleiner if (rdev->pm.active_crtcs & (1 << crtc)) { 738f5a80209SMario Kleiner vbl_status = radeon_get_crtc_scanoutpos(rdev->ddev, crtc, &vpos, &hpos); 739f5a80209SMario Kleiner if ((vbl_status & DRM_SCANOUTPOS_VALID) && 740f5a80209SMario Kleiner !(vbl_status & DRM_SCANOUTPOS_INVBL)) 741f735261bSDave Airlie in_vbl = false; 742f735261bSDave Airlie } 743f735261bSDave Airlie } 744f81f2024SMatthew Garrett 745f81f2024SMatthew Garrett return in_vbl; 746f81f2024SMatthew Garrett } 747f81f2024SMatthew Garrett 748ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish) 749f81f2024SMatthew Garrett { 750f81f2024SMatthew Garrett u32 stat_crtc = 0; 751f81f2024SMatthew Garrett bool in_vbl = radeon_pm_in_vbl(rdev); 752f81f2024SMatthew Garrett 753f735261bSDave Airlie if (in_vbl == false) 754d9fdaafbSDave Airlie DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc, 755bae6b562SAlex Deucher finish ? "exit" : "entry"); 756f735261bSDave Airlie return in_vbl; 757f735261bSDave Airlie } 758c913e23aSRafał Miłecki 759ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work) 760c913e23aSRafał Miłecki { 761c913e23aSRafał Miłecki struct radeon_device *rdev; 762d9932a32SMatthew Garrett int resched; 763c913e23aSRafał Miłecki rdev = container_of(work, struct radeon_device, 764ce8f5370SAlex Deucher pm.dynpm_idle_work.work); 765c913e23aSRafał Miłecki 766d9932a32SMatthew Garrett resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 767c913e23aSRafał Miłecki mutex_lock(&rdev->pm.mutex); 768ce8f5370SAlex Deucher if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) { 769c913e23aSRafał Miłecki unsigned long irq_flags; 770c913e23aSRafał Miłecki int not_processed = 0; 771c913e23aSRafał Miłecki 772c913e23aSRafał Miłecki read_lock_irqsave(&rdev->fence_drv.lock, irq_flags); 773c913e23aSRafał Miłecki if (!list_empty(&rdev->fence_drv.emited)) { 774c913e23aSRafał Miłecki struct list_head *ptr; 775c913e23aSRafał Miłecki list_for_each(ptr, &rdev->fence_drv.emited) { 776c913e23aSRafał Miłecki /* count up to 3, that's enought info */ 777c913e23aSRafał Miłecki if (++not_processed >= 3) 778c913e23aSRafał Miłecki break; 779c913e23aSRafał Miłecki } 780c913e23aSRafał Miłecki } 781c913e23aSRafał Miłecki read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags); 782c913e23aSRafał Miłecki 783c913e23aSRafał Miłecki if (not_processed >= 3) { /* should upclock */ 784ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) { 785ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 786ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 787ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock) { 788ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 789ce8f5370SAlex Deucher DYNPM_ACTION_UPCLOCK; 790ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 791c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 792c913e23aSRafał Miłecki } 793c913e23aSRafał Miłecki } else if (not_processed == 0) { /* should downclock */ 794ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) { 795ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE; 796ce8f5370SAlex Deucher } else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE && 797ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock) { 798ce8f5370SAlex Deucher rdev->pm.dynpm_planned_action = 799ce8f5370SAlex Deucher DYNPM_ACTION_DOWNCLOCK; 800ce8f5370SAlex Deucher rdev->pm.dynpm_action_timeout = jiffies + 801c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS); 802c913e23aSRafał Miłecki } 803c913e23aSRafał Miłecki } 804c913e23aSRafał Miłecki 805d7311171SAlex Deucher /* Note, radeon_pm_set_clocks is called with static_switch set 806d7311171SAlex Deucher * to false since we want to wait for vbl to avoid flicker. 807d7311171SAlex Deucher */ 808ce8f5370SAlex Deucher if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE && 809ce8f5370SAlex Deucher jiffies > rdev->pm.dynpm_action_timeout) { 810ce8f5370SAlex Deucher radeon_pm_get_dynpm_state(rdev); 811ce8f5370SAlex Deucher radeon_pm_set_clocks(rdev); 812c913e23aSRafał Miłecki } 813c913e23aSRafał Miłecki 81432c87fcaSTejun Heo schedule_delayed_work(&rdev->pm.dynpm_idle_work, 815c913e23aSRafał Miłecki msecs_to_jiffies(RADEON_IDLE_LOOP_MS)); 816c913e23aSRafał Miłecki } 8173f53eb6fSRafael J. Wysocki mutex_unlock(&rdev->pm.mutex); 8183f53eb6fSRafael J. Wysocki ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 8193f53eb6fSRafael J. Wysocki } 820c913e23aSRafał Miłecki 8217433874eSRafał Miłecki /* 8227433874eSRafał Miłecki * Debugfs info 8237433874eSRafał Miłecki */ 8247433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 8257433874eSRafał Miłecki 8267433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data) 8277433874eSRafał Miłecki { 8287433874eSRafał Miłecki struct drm_info_node *node = (struct drm_info_node *) m->private; 8297433874eSRafał Miłecki struct drm_device *dev = node->minor->dev; 8307433874eSRafał Miłecki struct radeon_device *rdev = dev->dev_private; 8317433874eSRafał Miłecki 8329ace9f7bSAlex Deucher seq_printf(m, "default engine clock: %u0 kHz\n", rdev->pm.default_sclk); 8336234077dSRafał Miłecki seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev)); 8349ace9f7bSAlex Deucher seq_printf(m, "default memory clock: %u0 kHz\n", rdev->pm.default_mclk); 8356234077dSRafał Miłecki if (rdev->asic->get_memory_clock) 8366234077dSRafał Miłecki seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev)); 8370fcbe947SRafał Miłecki if (rdev->pm.current_vddc) 8380fcbe947SRafał Miłecki seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc); 839aa5120d2SRafał Miłecki if (rdev->asic->get_pcie_lanes) 840aa5120d2SRafał Miłecki seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev)); 8417433874eSRafał Miłecki 8427433874eSRafał Miłecki return 0; 8437433874eSRafał Miłecki } 8447433874eSRafał Miłecki 8457433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = { 8467433874eSRafał Miłecki {"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL}, 8477433874eSRafał Miłecki }; 8487433874eSRafał Miłecki #endif 8497433874eSRafał Miłecki 850c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev) 8517433874eSRafał Miłecki { 8527433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS) 8537433874eSRafał Miłecki return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list)); 8547433874eSRafał Miłecki #else 8557433874eSRafał Miłecki return 0; 8567433874eSRafał Miłecki #endif 8577433874eSRafał Miłecki } 858