xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_pm.c (revision 0d18abedfadbf462c107b0b782142558896a8ace)
17433874eSRafał Miłecki /*
27433874eSRafał Miłecki  * Permission is hereby granted, free of charge, to any person obtaining a
37433874eSRafał Miłecki  * copy of this software and associated documentation files (the "Software"),
47433874eSRafał Miłecki  * to deal in the Software without restriction, including without limitation
57433874eSRafał Miłecki  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
67433874eSRafał Miłecki  * and/or sell copies of the Software, and to permit persons to whom the
77433874eSRafał Miłecki  * Software is furnished to do so, subject to the following conditions:
87433874eSRafał Miłecki  *
97433874eSRafał Miłecki  * The above copyright notice and this permission notice shall be included in
107433874eSRafał Miłecki  * all copies or substantial portions of the Software.
117433874eSRafał Miłecki  *
127433874eSRafał Miłecki  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
137433874eSRafał Miłecki  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
147433874eSRafał Miłecki  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
157433874eSRafał Miłecki  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
167433874eSRafał Miłecki  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
177433874eSRafał Miłecki  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
187433874eSRafał Miłecki  * OTHER DEALINGS IN THE SOFTWARE.
197433874eSRafał Miłecki  *
207433874eSRafał Miłecki  * Authors: Rafał Miłecki <zajec5@gmail.com>
2156278a8eSAlex Deucher  *          Alex Deucher <alexdeucher@gmail.com>
227433874eSRafał Miłecki  */
237433874eSRafał Miłecki #include "drmP.h"
247433874eSRafał Miłecki #include "radeon.h"
25f735261bSDave Airlie #include "avivod.h"
26ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
27ce8f5370SAlex Deucher #include <linux/acpi.h>
28ce8f5370SAlex Deucher #endif
29ce8f5370SAlex Deucher #include <linux/power_supply.h>
3021a8122aSAlex Deucher #include <linux/hwmon.h>
3121a8122aSAlex Deucher #include <linux/hwmon-sysfs.h>
327433874eSRafał Miłecki 
33c913e23aSRafał Miłecki #define RADEON_IDLE_LOOP_MS 100
34c913e23aSRafał Miłecki #define RADEON_RECLOCK_DELAY_MS 200
3573a6d3fcSRafał Miłecki #define RADEON_WAIT_VBLANK_TIMEOUT 200
362031f77cSAlex Deucher #define RADEON_WAIT_IDLE_TIMEOUT 200
37c913e23aSRafał Miłecki 
38f712d0c7SRafał Miłecki static const char *radeon_pm_state_type_name[5] = {
39f712d0c7SRafał Miłecki 	"Default",
40f712d0c7SRafał Miłecki 	"Powersave",
41f712d0c7SRafał Miłecki 	"Battery",
42f712d0c7SRafał Miłecki 	"Balanced",
43f712d0c7SRafał Miłecki 	"Performance",
44f712d0c7SRafał Miłecki };
45f712d0c7SRafał Miłecki 
46ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work);
47c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev);
48ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev);
49ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish);
50ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev);
51ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev);
52ce8f5370SAlex Deucher 
53ce8f5370SAlex Deucher #define ACPI_AC_CLASS           "ac_adapter"
54ce8f5370SAlex Deucher 
55ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
56ce8f5370SAlex Deucher static int radeon_acpi_event(struct notifier_block *nb,
57ce8f5370SAlex Deucher 			     unsigned long val,
58ce8f5370SAlex Deucher 			     void *data)
59ce8f5370SAlex Deucher {
60ce8f5370SAlex Deucher 	struct radeon_device *rdev = container_of(nb, struct radeon_device, acpi_nb);
61ce8f5370SAlex Deucher 	struct acpi_bus_event *entry = (struct acpi_bus_event *)data;
62ce8f5370SAlex Deucher 
63ce8f5370SAlex Deucher 	if (strcmp(entry->device_class, ACPI_AC_CLASS) == 0) {
64ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0)
65d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("pm: AC\n");
66ce8f5370SAlex Deucher 		else
67d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("pm: DC\n");
68ce8f5370SAlex Deucher 
69ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
70ce8f5370SAlex Deucher 			if (rdev->pm.profile == PM_PROFILE_AUTO) {
71ce8f5370SAlex Deucher 				mutex_lock(&rdev->pm.mutex);
72ce8f5370SAlex Deucher 				radeon_pm_update_profile(rdev);
73ce8f5370SAlex Deucher 				radeon_pm_set_clocks(rdev);
74ce8f5370SAlex Deucher 				mutex_unlock(&rdev->pm.mutex);
75ce8f5370SAlex Deucher 			}
76ce8f5370SAlex Deucher 		}
77ce8f5370SAlex Deucher 	}
78ce8f5370SAlex Deucher 
79ce8f5370SAlex Deucher 	return NOTIFY_OK;
80ce8f5370SAlex Deucher }
81ce8f5370SAlex Deucher #endif
82ce8f5370SAlex Deucher 
83ce8f5370SAlex Deucher static void radeon_pm_update_profile(struct radeon_device *rdev)
84ce8f5370SAlex Deucher {
85ce8f5370SAlex Deucher 	switch (rdev->pm.profile) {
86ce8f5370SAlex Deucher 	case PM_PROFILE_DEFAULT:
87ce8f5370SAlex Deucher 		rdev->pm.profile_index = PM_PROFILE_DEFAULT_IDX;
88ce8f5370SAlex Deucher 		break;
89ce8f5370SAlex Deucher 	case PM_PROFILE_AUTO:
90ce8f5370SAlex Deucher 		if (power_supply_is_system_supplied() > 0) {
91ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
92ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
93ce8f5370SAlex Deucher 			else
94ce8f5370SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
95ce8f5370SAlex Deucher 		} else {
96ce8f5370SAlex Deucher 			if (rdev->pm.active_crtc_count > 1)
97c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
98ce8f5370SAlex Deucher 			else
99c9e75b21SAlex Deucher 				rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
100ce8f5370SAlex Deucher 		}
101ce8f5370SAlex Deucher 		break;
102ce8f5370SAlex Deucher 	case PM_PROFILE_LOW:
103ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
104ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_MH_IDX;
105ce8f5370SAlex Deucher 		else
106ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_LOW_SH_IDX;
107ce8f5370SAlex Deucher 		break;
108c9e75b21SAlex Deucher 	case PM_PROFILE_MID:
109c9e75b21SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
110c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_MH_IDX;
111c9e75b21SAlex Deucher 		else
112c9e75b21SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_MID_SH_IDX;
113c9e75b21SAlex Deucher 		break;
114ce8f5370SAlex Deucher 	case PM_PROFILE_HIGH:
115ce8f5370SAlex Deucher 		if (rdev->pm.active_crtc_count > 1)
116ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_MH_IDX;
117ce8f5370SAlex Deucher 		else
118ce8f5370SAlex Deucher 			rdev->pm.profile_index = PM_PROFILE_HIGH_SH_IDX;
119ce8f5370SAlex Deucher 		break;
120ce8f5370SAlex Deucher 	}
121ce8f5370SAlex Deucher 
122ce8f5370SAlex Deucher 	if (rdev->pm.active_crtc_count == 0) {
123ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
124ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_ps_idx;
125ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
126ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_off_cm_idx;
127ce8f5370SAlex Deucher 	} else {
128ce8f5370SAlex Deucher 		rdev->pm.requested_power_state_index =
129ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_ps_idx;
130ce8f5370SAlex Deucher 		rdev->pm.requested_clock_mode_index =
131ce8f5370SAlex Deucher 			rdev->pm.profiles[rdev->pm.profile_index].dpms_on_cm_idx;
132ce8f5370SAlex Deucher 	}
133ce8f5370SAlex Deucher }
134c913e23aSRafał Miłecki 
1355876dd24SMatthew Garrett static void radeon_unmap_vram_bos(struct radeon_device *rdev)
1365876dd24SMatthew Garrett {
1375876dd24SMatthew Garrett 	struct radeon_bo *bo, *n;
1385876dd24SMatthew Garrett 
1395876dd24SMatthew Garrett 	if (list_empty(&rdev->gem.objects))
1405876dd24SMatthew Garrett 		return;
1415876dd24SMatthew Garrett 
1425876dd24SMatthew Garrett 	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
1435876dd24SMatthew Garrett 		if (bo->tbo.mem.mem_type == TTM_PL_VRAM)
1445876dd24SMatthew Garrett 			ttm_bo_unmap_virtual(&bo->tbo);
1455876dd24SMatthew Garrett 	}
1465876dd24SMatthew Garrett }
1475876dd24SMatthew Garrett 
148ce8f5370SAlex Deucher static void radeon_sync_with_vblank(struct radeon_device *rdev)
149ce8f5370SAlex Deucher {
150ce8f5370SAlex Deucher 	if (rdev->pm.active_crtcs) {
151ce8f5370SAlex Deucher 		rdev->pm.vblank_sync = false;
152ce8f5370SAlex Deucher 		wait_event_timeout(
153ce8f5370SAlex Deucher 			rdev->irq.vblank_queue, rdev->pm.vblank_sync,
154ce8f5370SAlex Deucher 			msecs_to_jiffies(RADEON_WAIT_VBLANK_TIMEOUT));
155ce8f5370SAlex Deucher 	}
156ce8f5370SAlex Deucher }
157ce8f5370SAlex Deucher 
158ce8f5370SAlex Deucher static void radeon_set_power_state(struct radeon_device *rdev)
159ce8f5370SAlex Deucher {
160ce8f5370SAlex Deucher 	u32 sclk, mclk;
16192645879SAlex Deucher 	bool misc_after = false;
162ce8f5370SAlex Deucher 
163ce8f5370SAlex Deucher 	if ((rdev->pm.requested_clock_mode_index == rdev->pm.current_clock_mode_index) &&
164ce8f5370SAlex Deucher 	    (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index))
165ce8f5370SAlex Deucher 		return;
166ce8f5370SAlex Deucher 
167ce8f5370SAlex Deucher 	if (radeon_gui_idle(rdev)) {
168ce8f5370SAlex Deucher 		sclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
169ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].sclk;
170ce8f5370SAlex Deucher 		if (sclk > rdev->clock.default_sclk)
171ce8f5370SAlex Deucher 			sclk = rdev->clock.default_sclk;
172ce8f5370SAlex Deucher 
173ce8f5370SAlex Deucher 		mclk = rdev->pm.power_state[rdev->pm.requested_power_state_index].
174ce8f5370SAlex Deucher 			clock_info[rdev->pm.requested_clock_mode_index].mclk;
175ce8f5370SAlex Deucher 		if (mclk > rdev->clock.default_mclk)
176ce8f5370SAlex Deucher 			mclk = rdev->clock.default_mclk;
177ce8f5370SAlex Deucher 
17892645879SAlex Deucher 		/* upvolt before raising clocks, downvolt after lowering clocks */
17992645879SAlex Deucher 		if (sclk < rdev->pm.current_sclk)
18092645879SAlex Deucher 			misc_after = true;
18192645879SAlex Deucher 
18292645879SAlex Deucher 		radeon_sync_with_vblank(rdev);
18392645879SAlex Deucher 
18492645879SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
18592645879SAlex Deucher 			if (!radeon_pm_in_vbl(rdev))
18692645879SAlex Deucher 				return;
18792645879SAlex Deucher 		}
18892645879SAlex Deucher 
18992645879SAlex Deucher 		radeon_pm_prepare(rdev);
19092645879SAlex Deucher 
19192645879SAlex Deucher 		if (!misc_after)
192ce8f5370SAlex Deucher 			/* voltage, pcie lanes, etc.*/
193ce8f5370SAlex Deucher 			radeon_pm_misc(rdev);
194ce8f5370SAlex Deucher 
195ce8f5370SAlex Deucher 		/* set engine clock */
196ce8f5370SAlex Deucher 		if (sclk != rdev->pm.current_sclk) {
197ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
198ce8f5370SAlex Deucher 			radeon_set_engine_clock(rdev, sclk);
199ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
200ce8f5370SAlex Deucher 			rdev->pm.current_sclk = sclk;
201d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: e: %d\n", sclk);
202ce8f5370SAlex Deucher 		}
203ce8f5370SAlex Deucher 
204ce8f5370SAlex Deucher 		/* set memory clock */
205ce8f5370SAlex Deucher 		if (rdev->asic->set_memory_clock && (mclk != rdev->pm.current_mclk)) {
206ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, false);
207ce8f5370SAlex Deucher 			radeon_set_memory_clock(rdev, mclk);
208ce8f5370SAlex Deucher 			radeon_pm_debug_check_in_vbl(rdev, true);
209ce8f5370SAlex Deucher 			rdev->pm.current_mclk = mclk;
210d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("Setting: m: %d\n", mclk);
211ce8f5370SAlex Deucher 		}
21292645879SAlex Deucher 
21392645879SAlex Deucher 		if (misc_after)
21492645879SAlex Deucher 			/* voltage, pcie lanes, etc.*/
21592645879SAlex Deucher 			radeon_pm_misc(rdev);
21692645879SAlex Deucher 
217ce8f5370SAlex Deucher 		radeon_pm_finish(rdev);
218ce8f5370SAlex Deucher 
219ce8f5370SAlex Deucher 		rdev->pm.current_power_state_index = rdev->pm.requested_power_state_index;
220ce8f5370SAlex Deucher 		rdev->pm.current_clock_mode_index = rdev->pm.requested_clock_mode_index;
221ce8f5370SAlex Deucher 	} else
222d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("pm: GUI not idle!!!\n");
223ce8f5370SAlex Deucher }
224ce8f5370SAlex Deucher 
225ce8f5370SAlex Deucher static void radeon_pm_set_clocks(struct radeon_device *rdev)
226a424816fSAlex Deucher {
2272aba631cSMatthew Garrett 	int i;
2282aba631cSMatthew Garrett 
229612e06ceSMatthew Garrett 	mutex_lock(&rdev->ddev->struct_mutex);
230612e06ceSMatthew Garrett 	mutex_lock(&rdev->vram_mutex);
231a424816fSAlex Deucher 	mutex_lock(&rdev->cp.mutex);
2324f3218cbSAlex Deucher 
2334f3218cbSAlex Deucher 	/* gui idle int has issues on older chips it seems */
2344f3218cbSAlex Deucher 	if (rdev->family >= CHIP_R600) {
235ce8f5370SAlex Deucher 		if (rdev->irq.installed) {
236a424816fSAlex Deucher 			/* wait for GPU idle */
237a424816fSAlex Deucher 			rdev->pm.gui_idle = false;
238a424816fSAlex Deucher 			rdev->irq.gui_idle = true;
239a424816fSAlex Deucher 			radeon_irq_set(rdev);
240a424816fSAlex Deucher 			wait_event_interruptible_timeout(
241a424816fSAlex Deucher 				rdev->irq.idle_queue, rdev->pm.gui_idle,
242a424816fSAlex Deucher 				msecs_to_jiffies(RADEON_WAIT_IDLE_TIMEOUT));
243a424816fSAlex Deucher 			rdev->irq.gui_idle = false;
244a424816fSAlex Deucher 			radeon_irq_set(rdev);
245ce8f5370SAlex Deucher 		}
24601434b4bSMatthew Garrett 	} else {
247ce8f5370SAlex Deucher 		if (rdev->cp.ready) {
24801434b4bSMatthew Garrett 			struct radeon_fence *fence;
24901434b4bSMatthew Garrett 			radeon_ring_alloc(rdev, 64);
25001434b4bSMatthew Garrett 			radeon_fence_create(rdev, &fence);
25101434b4bSMatthew Garrett 			radeon_fence_emit(rdev, fence);
25201434b4bSMatthew Garrett 			radeon_ring_commit(rdev);
25301434b4bSMatthew Garrett 			radeon_fence_wait(fence, false);
25401434b4bSMatthew Garrett 			radeon_fence_unref(&fence);
2554f3218cbSAlex Deucher 		}
256ce8f5370SAlex Deucher 	}
2575876dd24SMatthew Garrett 	radeon_unmap_vram_bos(rdev);
2585876dd24SMatthew Garrett 
259ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2602aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2612aba631cSMatthew Garrett 			if (rdev->pm.active_crtcs & (1 << i)) {
2622aba631cSMatthew Garrett 				rdev->pm.req_vblank |= (1 << i);
2632aba631cSMatthew Garrett 				drm_vblank_get(rdev->ddev, i);
2642aba631cSMatthew Garrett 			}
2652aba631cSMatthew Garrett 		}
2662aba631cSMatthew Garrett 	}
2672aba631cSMatthew Garrett 
268ce8f5370SAlex Deucher 	radeon_set_power_state(rdev);
2692aba631cSMatthew Garrett 
270ce8f5370SAlex Deucher 	if (rdev->irq.installed) {
2712aba631cSMatthew Garrett 		for (i = 0; i < rdev->num_crtc; i++) {
2722aba631cSMatthew Garrett 			if (rdev->pm.req_vblank & (1 << i)) {
2732aba631cSMatthew Garrett 				rdev->pm.req_vblank &= ~(1 << i);
2742aba631cSMatthew Garrett 				drm_vblank_put(rdev->ddev, i);
2752aba631cSMatthew Garrett 			}
2762aba631cSMatthew Garrett 		}
2772aba631cSMatthew Garrett 	}
278a424816fSAlex Deucher 
279a424816fSAlex Deucher 	/* update display watermarks based on new power state */
280a424816fSAlex Deucher 	radeon_update_bandwidth_info(rdev);
281a424816fSAlex Deucher 	if (rdev->pm.active_crtc_count)
282a424816fSAlex Deucher 		radeon_bandwidth_update(rdev);
283a424816fSAlex Deucher 
284ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
2852aba631cSMatthew Garrett 
286a424816fSAlex Deucher 	mutex_unlock(&rdev->cp.mutex);
287612e06ceSMatthew Garrett 	mutex_unlock(&rdev->vram_mutex);
288612e06ceSMatthew Garrett 	mutex_unlock(&rdev->ddev->struct_mutex);
289a424816fSAlex Deucher }
290a424816fSAlex Deucher 
291f712d0c7SRafał Miłecki static void radeon_pm_print_states(struct radeon_device *rdev)
292f712d0c7SRafał Miłecki {
293f712d0c7SRafał Miłecki 	int i, j;
294f712d0c7SRafał Miłecki 	struct radeon_power_state *power_state;
295f712d0c7SRafał Miłecki 	struct radeon_pm_clock_info *clock_info;
296f712d0c7SRafał Miłecki 
297d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("%d Power State(s)\n", rdev->pm.num_power_states);
298f712d0c7SRafał Miłecki 	for (i = 0; i < rdev->pm.num_power_states; i++) {
299f712d0c7SRafał Miłecki 		power_state = &rdev->pm.power_state[i];
300d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("State %d: %s\n", i,
301f712d0c7SRafał Miłecki 			radeon_pm_state_type_name[power_state->type]);
302f712d0c7SRafał Miłecki 		if (i == rdev->pm.default_power_state_index)
303d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tDefault");
304f712d0c7SRafał Miłecki 		if ((rdev->flags & RADEON_IS_PCIE) && !(rdev->flags & RADEON_IS_IGP))
305d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\t%d PCIE Lanes\n", power_state->pcie_lanes);
306f712d0c7SRafał Miłecki 		if (power_state->flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
307d9fdaafbSDave Airlie 			DRM_DEBUG_DRIVER("\tSingle display only\n");
308d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("\t%d Clock Mode(s)\n", power_state->num_clock_modes);
309f712d0c7SRafał Miłecki 		for (j = 0; j < power_state->num_clock_modes; j++) {
310f712d0c7SRafał Miłecki 			clock_info = &(power_state->clock_info[j]);
311f712d0c7SRafał Miłecki 			if (rdev->flags & RADEON_IS_IGP)
312d9fdaafbSDave Airlie 				DRM_DEBUG_DRIVER("\t\t%d e: %d%s\n",
313f712d0c7SRafał Miłecki 					j,
314f712d0c7SRafał Miłecki 					clock_info->sclk * 10,
315f712d0c7SRafał Miłecki 					clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
316f712d0c7SRafał Miłecki 			else
317d9fdaafbSDave Airlie 				DRM_DEBUG_DRIVER("\t\t%d e: %d\tm: %d\tv: %d%s\n",
318f712d0c7SRafał Miłecki 					j,
319f712d0c7SRafał Miłecki 					clock_info->sclk * 10,
320f712d0c7SRafał Miłecki 					clock_info->mclk * 10,
321f712d0c7SRafał Miłecki 					clock_info->voltage.voltage,
322f712d0c7SRafał Miłecki 					clock_info->flags & RADEON_PM_MODE_NO_DISPLAY ? "\tNo display only" : "");
323f712d0c7SRafał Miłecki 		}
324f712d0c7SRafał Miłecki 	}
325f712d0c7SRafał Miłecki }
326f712d0c7SRafał Miłecki 
327ce8f5370SAlex Deucher static ssize_t radeon_get_pm_profile(struct device *dev,
328a424816fSAlex Deucher 				     struct device_attribute *attr,
329a424816fSAlex Deucher 				     char *buf)
330a424816fSAlex Deucher {
331a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
332a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
333ce8f5370SAlex Deucher 	int cp = rdev->pm.profile;
334a424816fSAlex Deucher 
335a424816fSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
336ce8f5370SAlex Deucher 			(cp == PM_PROFILE_AUTO) ? "auto" :
337ce8f5370SAlex Deucher 			(cp == PM_PROFILE_LOW) ? "low" :
33812e27be8SDaniel J Blueman 			(cp == PM_PROFILE_MID) ? "mid" :
339ce8f5370SAlex Deucher 			(cp == PM_PROFILE_HIGH) ? "high" : "default");
340a424816fSAlex Deucher }
341a424816fSAlex Deucher 
342ce8f5370SAlex Deucher static ssize_t radeon_set_pm_profile(struct device *dev,
343a424816fSAlex Deucher 				     struct device_attribute *attr,
344a424816fSAlex Deucher 				     const char *buf,
345a424816fSAlex Deucher 				     size_t count)
346a424816fSAlex Deucher {
347a424816fSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
348a424816fSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
349a424816fSAlex Deucher 
350a424816fSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
351ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
352ce8f5370SAlex Deucher 		if (strncmp("default", buf, strlen("default")) == 0)
353ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
354ce8f5370SAlex Deucher 		else if (strncmp("auto", buf, strlen("auto")) == 0)
355ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_AUTO;
356ce8f5370SAlex Deucher 		else if (strncmp("low", buf, strlen("low")) == 0)
357ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_LOW;
358c9e75b21SAlex Deucher 		else if (strncmp("mid", buf, strlen("mid")) == 0)
359c9e75b21SAlex Deucher 			rdev->pm.profile = PM_PROFILE_MID;
360ce8f5370SAlex Deucher 		else if (strncmp("high", buf, strlen("high")) == 0)
361ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_HIGH;
362ce8f5370SAlex Deucher 		else {
363ce8f5370SAlex Deucher 			DRM_ERROR("invalid power profile!\n");
364ce8f5370SAlex Deucher 			goto fail;
365ce8f5370SAlex Deucher 		}
366ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
367ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
368ce8f5370SAlex Deucher 	}
369ce8f5370SAlex Deucher fail:
370a424816fSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
371a424816fSAlex Deucher 
372a424816fSAlex Deucher 	return count;
373a424816fSAlex Deucher }
374a424816fSAlex Deucher 
375ce8f5370SAlex Deucher static ssize_t radeon_get_pm_method(struct device *dev,
376ce8f5370SAlex Deucher 				    struct device_attribute *attr,
377ce8f5370SAlex Deucher 				    char *buf)
37856278a8eSAlex Deucher {
379ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
380ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
381ce8f5370SAlex Deucher 	int pm = rdev->pm.pm_method;
38256278a8eSAlex Deucher 
383ce8f5370SAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%s\n",
384ce8f5370SAlex Deucher 			(pm == PM_METHOD_DYNPM) ? "dynpm" : "profile");
38556278a8eSAlex Deucher }
38656278a8eSAlex Deucher 
387ce8f5370SAlex Deucher static ssize_t radeon_set_pm_method(struct device *dev,
388ce8f5370SAlex Deucher 				    struct device_attribute *attr,
389ce8f5370SAlex Deucher 				    const char *buf,
390ce8f5370SAlex Deucher 				    size_t count)
391d0d6cb81SRafał Miłecki {
392ce8f5370SAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
393ce8f5370SAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
394ce8f5370SAlex Deucher 
395ce8f5370SAlex Deucher 
396ce8f5370SAlex Deucher 	if (strncmp("dynpm", buf, strlen("dynpm")) == 0) {
397ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
398ce8f5370SAlex Deucher 		rdev->pm.pm_method = PM_METHOD_DYNPM;
399ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
400ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
401ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
402ce8f5370SAlex Deucher 	} else if (strncmp("profile", buf, strlen("profile")) == 0) {
4033f53eb6fSRafael J. Wysocki 		bool flush_wq = false;
4043f53eb6fSRafael J. Wysocki 
405ce8f5370SAlex Deucher 		mutex_lock(&rdev->pm.mutex);
4063f53eb6fSRafael J. Wysocki 		if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
4073f53eb6fSRafael J. Wysocki 			cancel_delayed_work(&rdev->pm.dynpm_idle_work);
4083f53eb6fSRafael J. Wysocki 			flush_wq = true;
4093f53eb6fSRafael J. Wysocki 		}
410ce8f5370SAlex Deucher 		/* disable dynpm */
411ce8f5370SAlex Deucher 		rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
412ce8f5370SAlex Deucher 		rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
4133f53eb6fSRafael J. Wysocki 		rdev->pm.pm_method = PM_METHOD_PROFILE;
414ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
4153f53eb6fSRafael J. Wysocki 		if (flush_wq)
4163f53eb6fSRafael J. Wysocki 			flush_workqueue(rdev->wq);
417ce8f5370SAlex Deucher 	} else {
418ce8f5370SAlex Deucher 		DRM_ERROR("invalid power method!\n");
419ce8f5370SAlex Deucher 		goto fail;
420d0d6cb81SRafał Miłecki 	}
421ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
422ce8f5370SAlex Deucher fail:
423ce8f5370SAlex Deucher 	return count;
424ce8f5370SAlex Deucher }
425ce8f5370SAlex Deucher 
426ce8f5370SAlex Deucher static DEVICE_ATTR(power_profile, S_IRUGO | S_IWUSR, radeon_get_pm_profile, radeon_set_pm_profile);
427ce8f5370SAlex Deucher static DEVICE_ATTR(power_method, S_IRUGO | S_IWUSR, radeon_get_pm_method, radeon_set_pm_method);
428ce8f5370SAlex Deucher 
42921a8122aSAlex Deucher static ssize_t radeon_hwmon_show_temp(struct device *dev,
43021a8122aSAlex Deucher 				      struct device_attribute *attr,
43121a8122aSAlex Deucher 				      char *buf)
43221a8122aSAlex Deucher {
43321a8122aSAlex Deucher 	struct drm_device *ddev = pci_get_drvdata(to_pci_dev(dev));
43421a8122aSAlex Deucher 	struct radeon_device *rdev = ddev->dev_private;
43521a8122aSAlex Deucher 	u32 temp;
43621a8122aSAlex Deucher 
43721a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
43821a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
43921a8122aSAlex Deucher 		temp = rv6xx_get_temp(rdev);
44021a8122aSAlex Deucher 		break;
44121a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
44221a8122aSAlex Deucher 		temp = rv770_get_temp(rdev);
44321a8122aSAlex Deucher 		break;
44421a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
44521a8122aSAlex Deucher 		temp = evergreen_get_temp(rdev);
44621a8122aSAlex Deucher 		break;
44721a8122aSAlex Deucher 	default:
44821a8122aSAlex Deucher 		temp = 0;
44921a8122aSAlex Deucher 		break;
45021a8122aSAlex Deucher 	}
45121a8122aSAlex Deucher 
45221a8122aSAlex Deucher 	return snprintf(buf, PAGE_SIZE, "%d\n", temp);
45321a8122aSAlex Deucher }
45421a8122aSAlex Deucher 
45521a8122aSAlex Deucher static ssize_t radeon_hwmon_show_name(struct device *dev,
45621a8122aSAlex Deucher 				      struct device_attribute *attr,
45721a8122aSAlex Deucher 				      char *buf)
45821a8122aSAlex Deucher {
45921a8122aSAlex Deucher 	return sprintf(buf, "radeon\n");
46021a8122aSAlex Deucher }
46121a8122aSAlex Deucher 
46221a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, radeon_hwmon_show_temp, NULL, 0);
46321a8122aSAlex Deucher static SENSOR_DEVICE_ATTR(name, S_IRUGO, radeon_hwmon_show_name, NULL, 0);
46421a8122aSAlex Deucher 
46521a8122aSAlex Deucher static struct attribute *hwmon_attributes[] = {
46621a8122aSAlex Deucher 	&sensor_dev_attr_temp1_input.dev_attr.attr,
46721a8122aSAlex Deucher 	&sensor_dev_attr_name.dev_attr.attr,
46821a8122aSAlex Deucher 	NULL
46921a8122aSAlex Deucher };
47021a8122aSAlex Deucher 
47121a8122aSAlex Deucher static const struct attribute_group hwmon_attrgroup = {
47221a8122aSAlex Deucher 	.attrs = hwmon_attributes,
47321a8122aSAlex Deucher };
47421a8122aSAlex Deucher 
475*0d18abedSDan Carpenter static int radeon_hwmon_init(struct radeon_device *rdev)
47621a8122aSAlex Deucher {
477*0d18abedSDan Carpenter 	int err = 0;
47821a8122aSAlex Deucher 
47921a8122aSAlex Deucher 	rdev->pm.int_hwmon_dev = NULL;
48021a8122aSAlex Deucher 
48121a8122aSAlex Deucher 	switch (rdev->pm.int_thermal_type) {
48221a8122aSAlex Deucher 	case THERMAL_TYPE_RV6XX:
48321a8122aSAlex Deucher 	case THERMAL_TYPE_RV770:
48421a8122aSAlex Deucher 	case THERMAL_TYPE_EVERGREEN:
48521a8122aSAlex Deucher 		rdev->pm.int_hwmon_dev = hwmon_device_register(rdev->dev);
486*0d18abedSDan Carpenter 		if (IS_ERR(rdev->pm.int_hwmon_dev)) {
487*0d18abedSDan Carpenter 			err = PTR_ERR(rdev->pm.int_hwmon_dev);
488*0d18abedSDan Carpenter 			dev_err(rdev->dev,
489*0d18abedSDan Carpenter 				"Unable to register hwmon device: %d\n", err);
490*0d18abedSDan Carpenter 			break;
491*0d18abedSDan Carpenter 		}
49221a8122aSAlex Deucher 		dev_set_drvdata(rdev->pm.int_hwmon_dev, rdev->ddev);
49321a8122aSAlex Deucher 		err = sysfs_create_group(&rdev->pm.int_hwmon_dev->kobj,
49421a8122aSAlex Deucher 					 &hwmon_attrgroup);
495*0d18abedSDan Carpenter 		if (err) {
496*0d18abedSDan Carpenter 			dev_err(rdev->dev,
497*0d18abedSDan Carpenter 				"Unable to create hwmon sysfs file: %d\n", err);
498*0d18abedSDan Carpenter 			hwmon_device_unregister(rdev->dev);
499*0d18abedSDan Carpenter 		}
50021a8122aSAlex Deucher 		break;
50121a8122aSAlex Deucher 	default:
50221a8122aSAlex Deucher 		break;
50321a8122aSAlex Deucher 	}
504*0d18abedSDan Carpenter 
505*0d18abedSDan Carpenter 	return err;
50621a8122aSAlex Deucher }
50721a8122aSAlex Deucher 
50821a8122aSAlex Deucher static void radeon_hwmon_fini(struct radeon_device *rdev)
50921a8122aSAlex Deucher {
51021a8122aSAlex Deucher 	if (rdev->pm.int_hwmon_dev) {
51121a8122aSAlex Deucher 		sysfs_remove_group(&rdev->pm.int_hwmon_dev->kobj, &hwmon_attrgroup);
51221a8122aSAlex Deucher 		hwmon_device_unregister(rdev->pm.int_hwmon_dev);
51321a8122aSAlex Deucher 	}
51421a8122aSAlex Deucher }
51521a8122aSAlex Deucher 
516ce8f5370SAlex Deucher void radeon_pm_suspend(struct radeon_device *rdev)
517ce8f5370SAlex Deucher {
5183f53eb6fSRafael J. Wysocki 	bool flush_wq = false;
5193f53eb6fSRafael J. Wysocki 
520ce8f5370SAlex Deucher 	mutex_lock(&rdev->pm.mutex);
5213f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
522ce8f5370SAlex Deucher 		cancel_delayed_work(&rdev->pm.dynpm_idle_work);
5233f53eb6fSRafael J. Wysocki 		if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE)
5243f53eb6fSRafael J. Wysocki 			rdev->pm.dynpm_state = DYNPM_STATE_SUSPENDED;
5253f53eb6fSRafael J. Wysocki 		flush_wq = true;
5263f53eb6fSRafael J. Wysocki 	}
527ce8f5370SAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
5283f53eb6fSRafael J. Wysocki 	if (flush_wq)
5293f53eb6fSRafael J. Wysocki 		flush_workqueue(rdev->wq);
530ce8f5370SAlex Deucher }
531ce8f5370SAlex Deucher 
532ce8f5370SAlex Deucher void radeon_pm_resume(struct radeon_device *rdev)
533ce8f5370SAlex Deucher {
534f8ed8b4cSAlex Deucher 	/* asic init will reset the default power state */
535f8ed8b4cSAlex Deucher 	mutex_lock(&rdev->pm.mutex);
536f8ed8b4cSAlex Deucher 	rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
537f8ed8b4cSAlex Deucher 	rdev->pm.current_clock_mode_index = 0;
538f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
539f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
5404d60173fSAlex Deucher 	rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
5413f53eb6fSRafael J. Wysocki 	if (rdev->pm.pm_method == PM_METHOD_DYNPM
5423f53eb6fSRafael J. Wysocki 	    && rdev->pm.dynpm_state == DYNPM_STATE_SUSPENDED) {
5433f53eb6fSRafael J. Wysocki 		rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
5443f53eb6fSRafael J. Wysocki 		queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
5453f53eb6fSRafael J. Wysocki 					msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
5463f53eb6fSRafael J. Wysocki 	}
547f8ed8b4cSAlex Deucher 	mutex_unlock(&rdev->pm.mutex);
548ce8f5370SAlex Deucher 	radeon_pm_compute_clocks(rdev);
549d0d6cb81SRafał Miłecki }
550d0d6cb81SRafał Miłecki 
5517433874eSRafał Miłecki int radeon_pm_init(struct radeon_device *rdev)
5527433874eSRafał Miłecki {
55326481fb1SDave Airlie 	int ret;
554*0d18abedSDan Carpenter 
555ce8f5370SAlex Deucher 	/* default to profile method */
556ce8f5370SAlex Deucher 	rdev->pm.pm_method = PM_METHOD_PROFILE;
557f8ed8b4cSAlex Deucher 	rdev->pm.profile = PM_PROFILE_DEFAULT;
558ce8f5370SAlex Deucher 	rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
559ce8f5370SAlex Deucher 	rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
560ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
561ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
562f8ed8b4cSAlex Deucher 	rdev->pm.current_sclk = rdev->clock.default_sclk;
563f8ed8b4cSAlex Deucher 	rdev->pm.current_mclk = rdev->clock.default_mclk;
56421a8122aSAlex Deucher 	rdev->pm.int_thermal_type = THERMAL_TYPE_NONE;
565c913e23aSRafał Miłecki 
56656278a8eSAlex Deucher 	if (rdev->bios) {
56756278a8eSAlex Deucher 		if (rdev->is_atom_bios)
56856278a8eSAlex Deucher 			radeon_atombios_get_power_modes(rdev);
56956278a8eSAlex Deucher 		else
57056278a8eSAlex Deucher 			radeon_combios_get_power_modes(rdev);
571f712d0c7SRafał Miłecki 		radeon_pm_print_states(rdev);
572ce8f5370SAlex Deucher 		radeon_pm_init_profile(rdev);
57356278a8eSAlex Deucher 	}
57456278a8eSAlex Deucher 
57521a8122aSAlex Deucher 	/* set up the internal thermal sensor if applicable */
576*0d18abedSDan Carpenter 	ret = radeon_hwmon_init(rdev);
577*0d18abedSDan Carpenter 	if (ret)
578*0d18abedSDan Carpenter 		return ret;
579ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
580ce8f5370SAlex Deucher 		/* where's the best place to put these? */
58126481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_profile);
58226481fb1SDave Airlie 		if (ret)
58326481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power profile\n");
58426481fb1SDave Airlie 		ret = device_create_file(rdev->dev, &dev_attr_power_method);
58526481fb1SDave Airlie 		if (ret)
58626481fb1SDave Airlie 			DRM_ERROR("failed to create device file for power method\n");
587ce8f5370SAlex Deucher 
588ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
589ce8f5370SAlex Deucher 		rdev->acpi_nb.notifier_call = radeon_acpi_event;
590ce8f5370SAlex Deucher 		register_acpi_notifier(&rdev->acpi_nb);
591ce8f5370SAlex Deucher #endif
592ce8f5370SAlex Deucher 		INIT_DELAYED_WORK(&rdev->pm.dynpm_idle_work, radeon_dynpm_idle_work_handler);
593ce8f5370SAlex Deucher 
5947433874eSRafał Miłecki 		if (radeon_debugfs_pm_init(rdev)) {
595c142c3e5SRafał Miłecki 			DRM_ERROR("Failed to register debugfs file for PM!\n");
5967433874eSRafał Miłecki 		}
5977433874eSRafał Miłecki 
598c913e23aSRafał Miłecki 		DRM_INFO("radeon: power management initialized\n");
599ce8f5370SAlex Deucher 	}
600c913e23aSRafał Miłecki 
6017433874eSRafał Miłecki 	return 0;
6027433874eSRafał Miłecki }
6037433874eSRafał Miłecki 
60429fb52caSAlex Deucher void radeon_pm_fini(struct radeon_device *rdev)
60529fb52caSAlex Deucher {
606ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states > 1) {
6073f53eb6fSRafael J. Wysocki 		bool flush_wq = false;
6083f53eb6fSRafael J. Wysocki 
609a424816fSAlex Deucher 		mutex_lock(&rdev->pm.mutex);
610ce8f5370SAlex Deucher 		if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
611ce8f5370SAlex Deucher 			rdev->pm.profile = PM_PROFILE_DEFAULT;
612ce8f5370SAlex Deucher 			radeon_pm_update_profile(rdev);
613ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
614ce8f5370SAlex Deucher 		} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
615ce8f5370SAlex Deucher 			/* cancel work */
6163f53eb6fSRafael J. Wysocki 			cancel_delayed_work(&rdev->pm.dynpm_idle_work);
6173f53eb6fSRafael J. Wysocki 			flush_wq = true;
618ce8f5370SAlex Deucher 			/* reset default clocks */
619ce8f5370SAlex Deucher 			rdev->pm.dynpm_state = DYNPM_STATE_DISABLED;
620ce8f5370SAlex Deucher 			rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
621ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
62258e21dffSAlex Deucher 		}
623ce8f5370SAlex Deucher 		mutex_unlock(&rdev->pm.mutex);
6243f53eb6fSRafael J. Wysocki 		if (flush_wq)
6253f53eb6fSRafael J. Wysocki 			flush_workqueue(rdev->wq);
62658e21dffSAlex Deucher 
627ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_profile);
628ce8f5370SAlex Deucher 		device_remove_file(rdev->dev, &dev_attr_power_method);
629ce8f5370SAlex Deucher #ifdef CONFIG_ACPI
630ce8f5370SAlex Deucher 		unregister_acpi_notifier(&rdev->acpi_nb);
631ce8f5370SAlex Deucher #endif
632ce8f5370SAlex Deucher 	}
633a424816fSAlex Deucher 
63421a8122aSAlex Deucher 	radeon_hwmon_fini(rdev);
63529fb52caSAlex Deucher 	if (rdev->pm.i2c_bus)
63629fb52caSAlex Deucher 		radeon_i2c_destroy(rdev->pm.i2c_bus);
63729fb52caSAlex Deucher }
63829fb52caSAlex Deucher 
639c913e23aSRafał Miłecki void radeon_pm_compute_clocks(struct radeon_device *rdev)
640c913e23aSRafał Miłecki {
641c913e23aSRafał Miłecki 	struct drm_device *ddev = rdev->ddev;
642a48b9b4eSAlex Deucher 	struct drm_crtc *crtc;
643c913e23aSRafał Miłecki 	struct radeon_crtc *radeon_crtc;
644c913e23aSRafał Miłecki 
645ce8f5370SAlex Deucher 	if (rdev->pm.num_power_states < 2)
646ce8f5370SAlex Deucher 		return;
647ce8f5370SAlex Deucher 
648c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
649c913e23aSRafał Miłecki 
650c913e23aSRafał Miłecki 	rdev->pm.active_crtcs = 0;
651a48b9b4eSAlex Deucher 	rdev->pm.active_crtc_count = 0;
652a48b9b4eSAlex Deucher 	list_for_each_entry(crtc,
653a48b9b4eSAlex Deucher 		&ddev->mode_config.crtc_list, head) {
654a48b9b4eSAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
655a48b9b4eSAlex Deucher 		if (radeon_crtc->enabled) {
656c913e23aSRafał Miłecki 			rdev->pm.active_crtcs |= (1 << radeon_crtc->crtc_id);
657a48b9b4eSAlex Deucher 			rdev->pm.active_crtc_count++;
658c913e23aSRafał Miłecki 		}
659c913e23aSRafał Miłecki 	}
660c913e23aSRafał Miłecki 
661ce8f5370SAlex Deucher 	if (rdev->pm.pm_method == PM_METHOD_PROFILE) {
662ce8f5370SAlex Deucher 		radeon_pm_update_profile(rdev);
663ce8f5370SAlex Deucher 		radeon_pm_set_clocks(rdev);
664ce8f5370SAlex Deucher 	} else if (rdev->pm.pm_method == PM_METHOD_DYNPM) {
665ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_state != DYNPM_STATE_DISABLED) {
666a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
667ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
668ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
669c913e23aSRafał Miłecki 
670ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_PAUSED;
671ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_DEFAULT;
672ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
673ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
674c913e23aSRafał Miłecki 
675d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management deactivated\n");
676c913e23aSRafał Miłecki 				}
677a48b9b4eSAlex Deucher 			} else if (rdev->pm.active_crtc_count == 1) {
678c913e23aSRafał Miłecki 				/* TODO: Increase clocks if needed for current mode */
679c913e23aSRafał Miłecki 
680ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state == DYNPM_STATE_MINIMUM) {
681ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
682ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_UPCLOCK;
683ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
684ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
685c913e23aSRafał Miłecki 
686ce8f5370SAlex Deucher 					queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
687c913e23aSRafał Miłecki 							   msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
688ce8f5370SAlex Deucher 				} else if (rdev->pm.dynpm_state == DYNPM_STATE_PAUSED) {
689ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_ACTIVE;
690ce8f5370SAlex Deucher 					queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
691c913e23aSRafał Miłecki 							   msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
692d9fdaafbSDave Airlie 					DRM_DEBUG_DRIVER("radeon: dynamic power management activated\n");
693c913e23aSRafał Miłecki 				}
694a48b9b4eSAlex Deucher 			} else { /* count == 0 */
695ce8f5370SAlex Deucher 				if (rdev->pm.dynpm_state != DYNPM_STATE_MINIMUM) {
696ce8f5370SAlex Deucher 					cancel_delayed_work(&rdev->pm.dynpm_idle_work);
697c913e23aSRafał Miłecki 
698ce8f5370SAlex Deucher 					rdev->pm.dynpm_state = DYNPM_STATE_MINIMUM;
699ce8f5370SAlex Deucher 					rdev->pm.dynpm_planned_action = DYNPM_ACTION_MINIMUM;
700ce8f5370SAlex Deucher 					radeon_pm_get_dynpm_state(rdev);
701ce8f5370SAlex Deucher 					radeon_pm_set_clocks(rdev);
702ce8f5370SAlex Deucher 				}
703ce8f5370SAlex Deucher 			}
70473a6d3fcSRafał Miłecki 		}
705c913e23aSRafał Miłecki 	}
706c913e23aSRafał Miłecki 
707c913e23aSRafał Miłecki 	mutex_unlock(&rdev->pm.mutex);
708c913e23aSRafał Miłecki }
709c913e23aSRafał Miłecki 
710ce8f5370SAlex Deucher static bool radeon_pm_in_vbl(struct radeon_device *rdev)
711f735261bSDave Airlie {
712539d2418SAlex Deucher 	u32 stat_crtc = 0, vbl = 0, position = 0;
713f735261bSDave Airlie 	bool in_vbl = true;
714f735261bSDave Airlie 
715bae6b562SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
716f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 0)) {
717539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
718539d2418SAlex Deucher 				     EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
719539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
720539d2418SAlex Deucher 					  EVERGREEN_CRTC0_REGISTER_OFFSET) & 0xfff;
721f735261bSDave Airlie 		}
722f735261bSDave Airlie 		if (rdev->pm.active_crtcs & (1 << 1)) {
723539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
724539d2418SAlex Deucher 				     EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
725539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
726539d2418SAlex Deucher 					  EVERGREEN_CRTC1_REGISTER_OFFSET) & 0xfff;
727bae6b562SAlex Deucher 		}
728bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 2)) {
729539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
730539d2418SAlex Deucher 				     EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
731539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
732539d2418SAlex Deucher 					  EVERGREEN_CRTC2_REGISTER_OFFSET) & 0xfff;
733bae6b562SAlex Deucher 		}
734bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 3)) {
735539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
736539d2418SAlex Deucher 				     EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
737539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
738539d2418SAlex Deucher 					  EVERGREEN_CRTC3_REGISTER_OFFSET) & 0xfff;
739bae6b562SAlex Deucher 		}
740bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 4)) {
741539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
742539d2418SAlex Deucher 				     EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
743539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
744539d2418SAlex Deucher 					  EVERGREEN_CRTC4_REGISTER_OFFSET) & 0xfff;
745bae6b562SAlex Deucher 		}
746bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 5)) {
747539d2418SAlex Deucher 			vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
748539d2418SAlex Deucher 				     EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
749539d2418SAlex Deucher 			position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
750539d2418SAlex Deucher 					  EVERGREEN_CRTC5_REGISTER_OFFSET) & 0xfff;
751bae6b562SAlex Deucher 		}
752bae6b562SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
753bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
754539d2418SAlex Deucher 			vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END) & 0xfff;
755539d2418SAlex Deucher 			position = RREG32(AVIVO_D1CRTC_STATUS_POSITION) & 0xfff;
756bae6b562SAlex Deucher 		}
757bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
758539d2418SAlex Deucher 			vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END) & 0xfff;
759539d2418SAlex Deucher 			position = RREG32(AVIVO_D2CRTC_STATUS_POSITION) & 0xfff;
760bae6b562SAlex Deucher 		}
761539d2418SAlex Deucher 		if (position < vbl && position > 1)
762539d2418SAlex Deucher 			in_vbl = false;
763bae6b562SAlex Deucher 	} else {
764bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 0)) {
765bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC_STATUS);
766bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
767bae6b562SAlex Deucher 				in_vbl = false;
768bae6b562SAlex Deucher 		}
769bae6b562SAlex Deucher 		if (rdev->pm.active_crtcs & (1 << 1)) {
770bae6b562SAlex Deucher 			stat_crtc = RREG32(RADEON_CRTC2_STATUS);
771bae6b562SAlex Deucher 			if (!(stat_crtc & 1))
772f735261bSDave Airlie 				in_vbl = false;
773f735261bSDave Airlie 		}
774f735261bSDave Airlie 	}
775f81f2024SMatthew Garrett 
776539d2418SAlex Deucher 	if (position < vbl && position > 1)
777539d2418SAlex Deucher 		in_vbl = false;
778539d2418SAlex Deucher 
779f81f2024SMatthew Garrett 	return in_vbl;
780f81f2024SMatthew Garrett }
781f81f2024SMatthew Garrett 
782ce8f5370SAlex Deucher static bool radeon_pm_debug_check_in_vbl(struct radeon_device *rdev, bool finish)
783f81f2024SMatthew Garrett {
784f81f2024SMatthew Garrett 	u32 stat_crtc = 0;
785f81f2024SMatthew Garrett 	bool in_vbl = radeon_pm_in_vbl(rdev);
786f81f2024SMatthew Garrett 
787f735261bSDave Airlie 	if (in_vbl == false)
788d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("not in vbl for pm change %08x at %s\n", stat_crtc,
789bae6b562SAlex Deucher 			 finish ? "exit" : "entry");
790f735261bSDave Airlie 	return in_vbl;
791f735261bSDave Airlie }
792c913e23aSRafał Miłecki 
793ce8f5370SAlex Deucher static void radeon_dynpm_idle_work_handler(struct work_struct *work)
794c913e23aSRafał Miłecki {
795c913e23aSRafał Miłecki 	struct radeon_device *rdev;
796d9932a32SMatthew Garrett 	int resched;
797c913e23aSRafał Miłecki 	rdev = container_of(work, struct radeon_device,
798ce8f5370SAlex Deucher 				pm.dynpm_idle_work.work);
799c913e23aSRafał Miłecki 
800d9932a32SMatthew Garrett 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
801c913e23aSRafał Miłecki 	mutex_lock(&rdev->pm.mutex);
802ce8f5370SAlex Deucher 	if (rdev->pm.dynpm_state == DYNPM_STATE_ACTIVE) {
803c913e23aSRafał Miłecki 		unsigned long irq_flags;
804c913e23aSRafał Miłecki 		int not_processed = 0;
805c913e23aSRafał Miłecki 
806c913e23aSRafał Miłecki 		read_lock_irqsave(&rdev->fence_drv.lock, irq_flags);
807c913e23aSRafał Miłecki 		if (!list_empty(&rdev->fence_drv.emited)) {
808c913e23aSRafał Miłecki 			struct list_head *ptr;
809c913e23aSRafał Miłecki 			list_for_each(ptr, &rdev->fence_drv.emited) {
810c913e23aSRafał Miłecki 				/* count up to 3, that's enought info */
811c913e23aSRafał Miłecki 				if (++not_processed >= 3)
812c913e23aSRafał Miłecki 					break;
813c913e23aSRafał Miłecki 			}
814c913e23aSRafał Miłecki 		}
815c913e23aSRafał Miłecki 		read_unlock_irqrestore(&rdev->fence_drv.lock, irq_flags);
816c913e23aSRafał Miłecki 
817c913e23aSRafał Miłecki 		if (not_processed >= 3) { /* should upclock */
818ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_DOWNCLOCK) {
819ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
820ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
821ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_upclock) {
822ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
823ce8f5370SAlex Deucher 					DYNPM_ACTION_UPCLOCK;
824ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
825c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
826c913e23aSRafał Miłecki 			}
827c913e23aSRafał Miłecki 		} else if (not_processed == 0) { /* should downclock */
828ce8f5370SAlex Deucher 			if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_UPCLOCK) {
829ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action = DYNPM_ACTION_NONE;
830ce8f5370SAlex Deucher 			} else if (rdev->pm.dynpm_planned_action == DYNPM_ACTION_NONE &&
831ce8f5370SAlex Deucher 				   rdev->pm.dynpm_can_downclock) {
832ce8f5370SAlex Deucher 				rdev->pm.dynpm_planned_action =
833ce8f5370SAlex Deucher 					DYNPM_ACTION_DOWNCLOCK;
834ce8f5370SAlex Deucher 				rdev->pm.dynpm_action_timeout = jiffies +
835c913e23aSRafał Miłecki 				msecs_to_jiffies(RADEON_RECLOCK_DELAY_MS);
836c913e23aSRafał Miłecki 			}
837c913e23aSRafał Miłecki 		}
838c913e23aSRafał Miłecki 
839d7311171SAlex Deucher 		/* Note, radeon_pm_set_clocks is called with static_switch set
840d7311171SAlex Deucher 		 * to false since we want to wait for vbl to avoid flicker.
841d7311171SAlex Deucher 		 */
842ce8f5370SAlex Deucher 		if (rdev->pm.dynpm_planned_action != DYNPM_ACTION_NONE &&
843ce8f5370SAlex Deucher 		    jiffies > rdev->pm.dynpm_action_timeout) {
844ce8f5370SAlex Deucher 			radeon_pm_get_dynpm_state(rdev);
845ce8f5370SAlex Deucher 			radeon_pm_set_clocks(rdev);
846c913e23aSRafał Miłecki 		}
847c913e23aSRafał Miłecki 
848ce8f5370SAlex Deucher 		queue_delayed_work(rdev->wq, &rdev->pm.dynpm_idle_work,
849c913e23aSRafał Miłecki 					msecs_to_jiffies(RADEON_IDLE_LOOP_MS));
850c913e23aSRafał Miłecki 	}
8513f53eb6fSRafael J. Wysocki 	mutex_unlock(&rdev->pm.mutex);
8523f53eb6fSRafael J. Wysocki 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
8533f53eb6fSRafael J. Wysocki }
854c913e23aSRafał Miłecki 
8557433874eSRafał Miłecki /*
8567433874eSRafał Miłecki  * Debugfs info
8577433874eSRafał Miłecki  */
8587433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
8597433874eSRafał Miłecki 
8607433874eSRafał Miłecki static int radeon_debugfs_pm_info(struct seq_file *m, void *data)
8617433874eSRafał Miłecki {
8627433874eSRafał Miłecki 	struct drm_info_node *node = (struct drm_info_node *) m->private;
8637433874eSRafał Miłecki 	struct drm_device *dev = node->minor->dev;
8647433874eSRafał Miłecki 	struct radeon_device *rdev = dev->dev_private;
8657433874eSRafał Miłecki 
8666234077dSRafał Miłecki 	seq_printf(m, "default engine clock: %u0 kHz\n", rdev->clock.default_sclk);
8676234077dSRafał Miłecki 	seq_printf(m, "current engine clock: %u0 kHz\n", radeon_get_engine_clock(rdev));
8686234077dSRafał Miłecki 	seq_printf(m, "default memory clock: %u0 kHz\n", rdev->clock.default_mclk);
8696234077dSRafał Miłecki 	if (rdev->asic->get_memory_clock)
8706234077dSRafał Miłecki 		seq_printf(m, "current memory clock: %u0 kHz\n", radeon_get_memory_clock(rdev));
8710fcbe947SRafał Miłecki 	if (rdev->pm.current_vddc)
8720fcbe947SRafał Miłecki 		seq_printf(m, "voltage: %u mV\n", rdev->pm.current_vddc);
873aa5120d2SRafał Miłecki 	if (rdev->asic->get_pcie_lanes)
874aa5120d2SRafał Miłecki 		seq_printf(m, "PCIE lanes: %d\n", radeon_get_pcie_lanes(rdev));
8757433874eSRafał Miłecki 
8767433874eSRafał Miłecki 	return 0;
8777433874eSRafał Miłecki }
8787433874eSRafał Miłecki 
8797433874eSRafał Miłecki static struct drm_info_list radeon_pm_info_list[] = {
8807433874eSRafał Miłecki 	{"radeon_pm_info", radeon_debugfs_pm_info, 0, NULL},
8817433874eSRafał Miłecki };
8827433874eSRafał Miłecki #endif
8837433874eSRafał Miłecki 
884c913e23aSRafał Miłecki static int radeon_debugfs_pm_init(struct radeon_device *rdev)
8857433874eSRafał Miłecki {
8867433874eSRafał Miłecki #if defined(CONFIG_DEBUG_FS)
8877433874eSRafał Miłecki 	return radeon_debugfs_add_files(rdev, radeon_pm_info_list, ARRAY_SIZE(radeon_pm_info_list));
8887433874eSRafał Miłecki #else
8897433874eSRafał Miłecki 	return 0;
8907433874eSRafał Miłecki #endif
8917433874eSRafał Miłecki }
892