1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2007-8 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * 5771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 6771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 7771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 8771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 10771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 11771fe6b9SJerome Glisse * 12771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 13771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 14771fe6b9SJerome Glisse * 15771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 22771fe6b9SJerome Glisse * 23771fe6b9SJerome Glisse * Authors: Dave Airlie 24771fe6b9SJerome Glisse * Alex Deucher 25771fe6b9SJerome Glisse */ 26771fe6b9SJerome Glisse #include "drmP.h" 27771fe6b9SJerome Glisse #include "drm_crtc_helper.h" 28771fe6b9SJerome Glisse #include "radeon_drm.h" 29771fe6b9SJerome Glisse #include "radeon.h" 30771fe6b9SJerome Glisse #include "atom.h" 31771fe6b9SJerome Glisse 32771fe6b9SJerome Glisse extern int atom_debug; 33771fe6b9SJerome Glisse 345a9bcaccSAlex Deucher /* evil but including atombios.h is much worse */ 355a9bcaccSAlex Deucher bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index, 365a9bcaccSAlex Deucher struct drm_display_mode *mode); 375a9bcaccSAlex Deucher 38771fe6b9SJerome Glisse uint32_t 39771fe6b9SJerome Glisse radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac) 40771fe6b9SJerome Glisse { 41771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 42771fe6b9SJerome Glisse uint32_t ret = 0; 43771fe6b9SJerome Glisse 44771fe6b9SJerome Glisse switch (supported_device) { 45771fe6b9SJerome Glisse case ATOM_DEVICE_CRT1_SUPPORT: 46771fe6b9SJerome Glisse case ATOM_DEVICE_TV1_SUPPORT: 47771fe6b9SJerome Glisse case ATOM_DEVICE_TV2_SUPPORT: 48771fe6b9SJerome Glisse case ATOM_DEVICE_CRT2_SUPPORT: 49771fe6b9SJerome Glisse case ATOM_DEVICE_CV_SUPPORT: 50771fe6b9SJerome Glisse switch (dac) { 51771fe6b9SJerome Glisse case 1: /* dac a */ 52771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS300) || 53771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 54771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) 55771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC2; 56771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 57771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1; 58771fe6b9SJerome Glisse else 59771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC1; 60771fe6b9SJerome Glisse break; 61771fe6b9SJerome Glisse case 2: /* dac b */ 62771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 63771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2; 64771fe6b9SJerome Glisse else { 65771fe6b9SJerome Glisse /*if (rdev->family == CHIP_R200) 66771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 67771fe6b9SJerome Glisse else*/ 68771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC2; 69771fe6b9SJerome Glisse } 70771fe6b9SJerome Glisse break; 71771fe6b9SJerome Glisse case 3: /* external dac */ 72771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 73771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1; 74771fe6b9SJerome Glisse else 75771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 76771fe6b9SJerome Glisse break; 77771fe6b9SJerome Glisse } 78771fe6b9SJerome Glisse break; 79771fe6b9SJerome Glisse case ATOM_DEVICE_LCD1_SUPPORT: 80771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 81771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1; 82771fe6b9SJerome Glisse else 83771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVDS; 84771fe6b9SJerome Glisse break; 85771fe6b9SJerome Glisse case ATOM_DEVICE_DFP1_SUPPORT: 86771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS300) || 87771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 88771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) 89771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 90771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 91771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1; 92771fe6b9SJerome Glisse else 93771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1; 94771fe6b9SJerome Glisse break; 95771fe6b9SJerome Glisse case ATOM_DEVICE_LCD2_SUPPORT: 96771fe6b9SJerome Glisse case ATOM_DEVICE_DFP2_SUPPORT: 97771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS600) || 98771fe6b9SJerome Glisse (rdev->family == CHIP_RS690) || 99771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) 100771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DDI; 101771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 102771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1; 103771fe6b9SJerome Glisse else 104771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 105771fe6b9SJerome Glisse break; 106771fe6b9SJerome Glisse case ATOM_DEVICE_DFP3_SUPPORT: 107771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1; 108771fe6b9SJerome Glisse break; 109771fe6b9SJerome Glisse } 110771fe6b9SJerome Glisse 111771fe6b9SJerome Glisse return ret; 112771fe6b9SJerome Glisse } 113771fe6b9SJerome Glisse 114771fe6b9SJerome Glisse void 115771fe6b9SJerome Glisse radeon_link_encoder_connector(struct drm_device *dev) 116771fe6b9SJerome Glisse { 117771fe6b9SJerome Glisse struct drm_connector *connector; 118771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 119771fe6b9SJerome Glisse struct drm_encoder *encoder; 120771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder; 121771fe6b9SJerome Glisse 122771fe6b9SJerome Glisse /* walk the list and link encoders to connectors */ 123771fe6b9SJerome Glisse list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 124771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 125771fe6b9SJerome Glisse list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { 126771fe6b9SJerome Glisse radeon_encoder = to_radeon_encoder(encoder); 127771fe6b9SJerome Glisse if (radeon_encoder->devices & radeon_connector->devices) 128771fe6b9SJerome Glisse drm_mode_connector_attach_encoder(connector, encoder); 129771fe6b9SJerome Glisse } 130771fe6b9SJerome Glisse } 131771fe6b9SJerome Glisse } 132771fe6b9SJerome Glisse 1334ce001abSDave Airlie void radeon_encoder_set_active_device(struct drm_encoder *encoder) 1344ce001abSDave Airlie { 1354ce001abSDave Airlie struct drm_device *dev = encoder->dev; 1364ce001abSDave Airlie struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1374ce001abSDave Airlie struct drm_connector *connector; 1384ce001abSDave Airlie 1394ce001abSDave Airlie list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1404ce001abSDave Airlie if (connector->encoder == encoder) { 1414ce001abSDave Airlie struct radeon_connector *radeon_connector = to_radeon_connector(connector); 1424ce001abSDave Airlie radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices; 143f641e51eSDave Airlie DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n", 1444ce001abSDave Airlie radeon_encoder->active_device, radeon_encoder->devices, 1454ce001abSDave Airlie radeon_connector->devices, encoder->encoder_type); 1464ce001abSDave Airlie } 1474ce001abSDave Airlie } 1484ce001abSDave Airlie } 1494ce001abSDave Airlie 150771fe6b9SJerome Glisse static struct drm_connector * 151771fe6b9SJerome Glisse radeon_get_connector_for_encoder(struct drm_encoder *encoder) 152771fe6b9SJerome Glisse { 153771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 154771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 155771fe6b9SJerome Glisse struct drm_connector *connector; 156771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 157771fe6b9SJerome Glisse 158771fe6b9SJerome Glisse list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 159771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 160771fe6b9SJerome Glisse if (radeon_encoder->devices & radeon_connector->devices) 161771fe6b9SJerome Glisse return connector; 162771fe6b9SJerome Glisse } 163771fe6b9SJerome Glisse return NULL; 164771fe6b9SJerome Glisse } 165771fe6b9SJerome Glisse 166771fe6b9SJerome Glisse /* used for both atom and legacy */ 167771fe6b9SJerome Glisse void radeon_rmx_mode_fixup(struct drm_encoder *encoder, 168771fe6b9SJerome Glisse struct drm_display_mode *mode, 169771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 170771fe6b9SJerome Glisse { 171771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 172771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 173771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 174de2103e4SAlex Deucher struct drm_display_mode *native_mode = &radeon_encoder->native_mode; 175771fe6b9SJerome Glisse 176de2103e4SAlex Deucher if (mode->hdisplay < native_mode->hdisplay || 177de2103e4SAlex Deucher mode->vdisplay < native_mode->vdisplay) { 178*fb06ca8fSAlex Deucher int mode_id = adjusted_mode->base.id; 179de2103e4SAlex Deucher *adjusted_mode = *native_mode; 180de2103e4SAlex Deucher if (!ASIC_IS_AVIVO(rdev)) { 181de2103e4SAlex Deucher adjusted_mode->hdisplay = mode->hdisplay; 182de2103e4SAlex Deucher adjusted_mode->vdisplay = mode->vdisplay; 183771fe6b9SJerome Glisse } 184*fb06ca8fSAlex Deucher adjusted_mode->base.id = mode_id; 185771fe6b9SJerome Glisse } 186771fe6b9SJerome Glisse } 187771fe6b9SJerome Glisse 188c93bb85bSJerome Glisse 189771fe6b9SJerome Glisse static bool radeon_atom_mode_fixup(struct drm_encoder *encoder, 190771fe6b9SJerome Glisse struct drm_display_mode *mode, 191771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 192771fe6b9SJerome Glisse { 193771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1945a9bcaccSAlex Deucher struct drm_device *dev = encoder->dev; 1955a9bcaccSAlex Deucher struct radeon_device *rdev = dev->dev_private; 196771fe6b9SJerome Glisse 197771fe6b9SJerome Glisse drm_mode_set_crtcinfo(adjusted_mode, 0); 198771fe6b9SJerome Glisse 199771fe6b9SJerome Glisse if (radeon_encoder->rmx_type != RMX_OFF) 200771fe6b9SJerome Glisse radeon_rmx_mode_fixup(encoder, mode, adjusted_mode); 201771fe6b9SJerome Glisse 202771fe6b9SJerome Glisse /* hw bug */ 203771fe6b9SJerome Glisse if ((mode->flags & DRM_MODE_FLAG_INTERLACE) 204771fe6b9SJerome Glisse && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2))) 205771fe6b9SJerome Glisse adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2; 206771fe6b9SJerome Glisse 2075a9bcaccSAlex Deucher if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) { 2085a9bcaccSAlex Deucher struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv; 2095a9bcaccSAlex Deucher if (tv_dac) { 2105a9bcaccSAlex Deucher if (tv_dac->tv_std == TV_STD_NTSC || 2115a9bcaccSAlex Deucher tv_dac->tv_std == TV_STD_NTSC_J || 2125a9bcaccSAlex Deucher tv_dac->tv_std == TV_STD_PAL_M) 2135a9bcaccSAlex Deucher radeon_atom_get_tv_timings(rdev, 0, adjusted_mode); 2145a9bcaccSAlex Deucher else 2155a9bcaccSAlex Deucher radeon_atom_get_tv_timings(rdev, 1, adjusted_mode); 2165a9bcaccSAlex Deucher } 2175a9bcaccSAlex Deucher } 2185a9bcaccSAlex Deucher 219771fe6b9SJerome Glisse return true; 220771fe6b9SJerome Glisse } 221771fe6b9SJerome Glisse 222771fe6b9SJerome Glisse static void 223771fe6b9SJerome Glisse atombios_dac_setup(struct drm_encoder *encoder, int action) 224771fe6b9SJerome Glisse { 225771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 226771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 227771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 228771fe6b9SJerome Glisse DAC_ENCODER_CONTROL_PS_ALLOCATION args; 229771fe6b9SJerome Glisse int index = 0, num = 0; 230445282dbSDave Airlie struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv; 231771fe6b9SJerome Glisse enum radeon_tv_std tv_std = TV_STD_NTSC; 232771fe6b9SJerome Glisse 233445282dbSDave Airlie if (dac_info->tv_std) 234445282dbSDave Airlie tv_std = dac_info->tv_std; 235445282dbSDave Airlie 236771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 237771fe6b9SJerome Glisse 238771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 239771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 240771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 241771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl); 242771fe6b9SJerome Glisse num = 1; 243771fe6b9SJerome Glisse break; 244771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 245771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 246771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl); 247771fe6b9SJerome Glisse num = 2; 248771fe6b9SJerome Glisse break; 249771fe6b9SJerome Glisse } 250771fe6b9SJerome Glisse 251771fe6b9SJerome Glisse args.ucAction = action; 252771fe6b9SJerome Glisse 2534ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT)) 254771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_PS2; 2554ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 256771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_CV; 257771fe6b9SJerome Glisse else { 258771fe6b9SJerome Glisse switch (tv_std) { 259771fe6b9SJerome Glisse case TV_STD_PAL: 260771fe6b9SJerome Glisse case TV_STD_PAL_M: 261771fe6b9SJerome Glisse case TV_STD_SCART_PAL: 262771fe6b9SJerome Glisse case TV_STD_SECAM: 263771fe6b9SJerome Glisse case TV_STD_PAL_CN: 264771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_PAL; 265771fe6b9SJerome Glisse break; 266771fe6b9SJerome Glisse case TV_STD_NTSC: 267771fe6b9SJerome Glisse case TV_STD_NTSC_J: 268771fe6b9SJerome Glisse case TV_STD_PAL_60: 269771fe6b9SJerome Glisse default: 270771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_NTSC; 271771fe6b9SJerome Glisse break; 272771fe6b9SJerome Glisse } 273771fe6b9SJerome Glisse } 274771fe6b9SJerome Glisse args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 275771fe6b9SJerome Glisse 276771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 277771fe6b9SJerome Glisse 278771fe6b9SJerome Glisse } 279771fe6b9SJerome Glisse 280771fe6b9SJerome Glisse static void 281771fe6b9SJerome Glisse atombios_tv_setup(struct drm_encoder *encoder, int action) 282771fe6b9SJerome Glisse { 283771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 284771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 285771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 286771fe6b9SJerome Glisse TV_ENCODER_CONTROL_PS_ALLOCATION args; 287771fe6b9SJerome Glisse int index = 0; 288445282dbSDave Airlie struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv; 289771fe6b9SJerome Glisse enum radeon_tv_std tv_std = TV_STD_NTSC; 290771fe6b9SJerome Glisse 291445282dbSDave Airlie if (dac_info->tv_std) 292445282dbSDave Airlie tv_std = dac_info->tv_std; 293445282dbSDave Airlie 294771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 295771fe6b9SJerome Glisse 296771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl); 297771fe6b9SJerome Glisse 298771fe6b9SJerome Glisse args.sTVEncoder.ucAction = action; 299771fe6b9SJerome Glisse 3004ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 301771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_CV; 302771fe6b9SJerome Glisse else { 303771fe6b9SJerome Glisse switch (tv_std) { 304771fe6b9SJerome Glisse case TV_STD_NTSC: 305771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC; 306771fe6b9SJerome Glisse break; 307771fe6b9SJerome Glisse case TV_STD_PAL: 308771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; 309771fe6b9SJerome Glisse break; 310771fe6b9SJerome Glisse case TV_STD_PAL_M: 311771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PALM; 312771fe6b9SJerome Glisse break; 313771fe6b9SJerome Glisse case TV_STD_PAL_60: 314771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60; 315771fe6b9SJerome Glisse break; 316771fe6b9SJerome Glisse case TV_STD_NTSC_J: 317771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ; 318771fe6b9SJerome Glisse break; 319771fe6b9SJerome Glisse case TV_STD_SCART_PAL: 320771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */ 321771fe6b9SJerome Glisse break; 322771fe6b9SJerome Glisse case TV_STD_SECAM: 323771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM; 324771fe6b9SJerome Glisse break; 325771fe6b9SJerome Glisse case TV_STD_PAL_CN: 326771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN; 327771fe6b9SJerome Glisse break; 328771fe6b9SJerome Glisse default: 329771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC; 330771fe6b9SJerome Glisse break; 331771fe6b9SJerome Glisse } 332771fe6b9SJerome Glisse } 333771fe6b9SJerome Glisse 334771fe6b9SJerome Glisse args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 335771fe6b9SJerome Glisse 336771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 337771fe6b9SJerome Glisse 338771fe6b9SJerome Glisse } 339771fe6b9SJerome Glisse 340771fe6b9SJerome Glisse void 341771fe6b9SJerome Glisse atombios_external_tmds_setup(struct drm_encoder *encoder, int action) 342771fe6b9SJerome Glisse { 343771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 344771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 345771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 346771fe6b9SJerome Glisse ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args; 347771fe6b9SJerome Glisse int index = 0; 348771fe6b9SJerome Glisse 349771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 350771fe6b9SJerome Glisse 351771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl); 352771fe6b9SJerome Glisse 353771fe6b9SJerome Glisse args.sXTmdsEncoder.ucEnable = action; 354771fe6b9SJerome Glisse 355771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 356771fe6b9SJerome Glisse args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL; 357771fe6b9SJerome Glisse 358771fe6b9SJerome Glisse /*if (pScrn->rgbBits == 8)*/ 359771fe6b9SJerome Glisse args.sXTmdsEncoder.ucMisc |= (1 << 1); 360771fe6b9SJerome Glisse 361771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 362771fe6b9SJerome Glisse 363771fe6b9SJerome Glisse } 364771fe6b9SJerome Glisse 365771fe6b9SJerome Glisse static void 366771fe6b9SJerome Glisse atombios_ddia_setup(struct drm_encoder *encoder, int action) 367771fe6b9SJerome Glisse { 368771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 369771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 370771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 371771fe6b9SJerome Glisse DVO_ENCODER_CONTROL_PS_ALLOCATION args; 372771fe6b9SJerome Glisse int index = 0; 373771fe6b9SJerome Glisse 374771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 375771fe6b9SJerome Glisse 376771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl); 377771fe6b9SJerome Glisse 378771fe6b9SJerome Glisse args.sDVOEncoder.ucAction = action; 379771fe6b9SJerome Glisse args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 380771fe6b9SJerome Glisse 381771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 382771fe6b9SJerome Glisse args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL; 383771fe6b9SJerome Glisse 384771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 385771fe6b9SJerome Glisse 386771fe6b9SJerome Glisse } 387771fe6b9SJerome Glisse 388771fe6b9SJerome Glisse union lvds_encoder_control { 389771fe6b9SJerome Glisse LVDS_ENCODER_CONTROL_PS_ALLOCATION v1; 390771fe6b9SJerome Glisse LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2; 391771fe6b9SJerome Glisse }; 392771fe6b9SJerome Glisse 393771fe6b9SJerome Glisse static void 394771fe6b9SJerome Glisse atombios_digital_setup(struct drm_encoder *encoder, int action) 395771fe6b9SJerome Glisse { 396771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 397771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 398771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 399771fe6b9SJerome Glisse union lvds_encoder_control args; 400771fe6b9SJerome Glisse int index = 0; 401771fe6b9SJerome Glisse uint8_t frev, crev; 402771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 403771fe6b9SJerome Glisse struct drm_connector *connector; 404771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 405771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 406771fe6b9SJerome Glisse 407771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 408771fe6b9SJerome Glisse if (!connector) 409771fe6b9SJerome Glisse return; 410771fe6b9SJerome Glisse 411771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 412771fe6b9SJerome Glisse 413771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 414771fe6b9SJerome Glisse return; 415771fe6b9SJerome Glisse 416771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 417771fe6b9SJerome Glisse 418771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 419771fe6b9SJerome Glisse return; 420771fe6b9SJerome Glisse 421771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 422771fe6b9SJerome Glisse 423771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 424771fe6b9SJerome Glisse 425771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 426771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 427771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl); 428771fe6b9SJerome Glisse break; 429771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 430771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 431771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl); 432771fe6b9SJerome Glisse break; 433771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 434771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) 435771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl); 436771fe6b9SJerome Glisse else 437771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl); 438771fe6b9SJerome Glisse break; 439771fe6b9SJerome Glisse } 440771fe6b9SJerome Glisse 441771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 442771fe6b9SJerome Glisse 443771fe6b9SJerome Glisse switch (frev) { 444771fe6b9SJerome Glisse case 1: 445771fe6b9SJerome Glisse case 2: 446771fe6b9SJerome Glisse switch (crev) { 447771fe6b9SJerome Glisse case 1: 448771fe6b9SJerome Glisse args.v1.ucMisc = 0; 449771fe6b9SJerome Glisse args.v1.ucAction = action; 450771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 451771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE; 452771fe6b9SJerome Glisse args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 453771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 454771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 0)) 455771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL; 456771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 457771fe6b9SJerome Glisse args.v1.ucMisc |= (1 << 1); 458771fe6b9SJerome Glisse } else { 459771fe6b9SJerome Glisse if (dig_connector->linkb) 460771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB; 461771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 462771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL; 463771fe6b9SJerome Glisse /*if (pScrn->rgbBits == 8) */ 464771fe6b9SJerome Glisse args.v1.ucMisc |= (1 << 1); 465771fe6b9SJerome Glisse } 466771fe6b9SJerome Glisse break; 467771fe6b9SJerome Glisse case 2: 468771fe6b9SJerome Glisse case 3: 469771fe6b9SJerome Glisse args.v2.ucMisc = 0; 470771fe6b9SJerome Glisse args.v2.ucAction = action; 471771fe6b9SJerome Glisse if (crev == 3) { 472771fe6b9SJerome Glisse if (dig->coherent_mode) 473771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT; 474771fe6b9SJerome Glisse } 475771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 476771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE; 477771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 478771fe6b9SJerome Glisse args.v2.ucTruncate = 0; 479771fe6b9SJerome Glisse args.v2.ucSpatial = 0; 480771fe6b9SJerome Glisse args.v2.ucTemporal = 0; 481771fe6b9SJerome Glisse args.v2.ucFRC = 0; 482771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 483771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 0)) 484771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL; 485771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 5)) { 486771fe6b9SJerome Glisse args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN; 487771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 488771fe6b9SJerome Glisse args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH; 489771fe6b9SJerome Glisse } 490771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 6)) { 491771fe6b9SJerome Glisse args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN; 492771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 493771fe6b9SJerome Glisse args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH; 494771fe6b9SJerome Glisse if (((dig->lvds_misc >> 2) & 0x3) == 2) 495771fe6b9SJerome Glisse args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4; 496771fe6b9SJerome Glisse } 497771fe6b9SJerome Glisse } else { 498771fe6b9SJerome Glisse if (dig_connector->linkb) 499771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB; 500771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 501771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL; 502771fe6b9SJerome Glisse } 503771fe6b9SJerome Glisse break; 504771fe6b9SJerome Glisse default: 505771fe6b9SJerome Glisse DRM_ERROR("Unknown table version %d, %d\n", frev, crev); 506771fe6b9SJerome Glisse break; 507771fe6b9SJerome Glisse } 508771fe6b9SJerome Glisse break; 509771fe6b9SJerome Glisse default: 510771fe6b9SJerome Glisse DRM_ERROR("Unknown table version %d, %d\n", frev, crev); 511771fe6b9SJerome Glisse break; 512771fe6b9SJerome Glisse } 513771fe6b9SJerome Glisse 514771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 515771fe6b9SJerome Glisse 516771fe6b9SJerome Glisse } 517771fe6b9SJerome Glisse 518771fe6b9SJerome Glisse int 519771fe6b9SJerome Glisse atombios_get_encoder_mode(struct drm_encoder *encoder) 520771fe6b9SJerome Glisse { 521771fe6b9SJerome Glisse struct drm_connector *connector; 522771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 523771fe6b9SJerome Glisse 524771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 525771fe6b9SJerome Glisse if (!connector) 526771fe6b9SJerome Glisse return 0; 527771fe6b9SJerome Glisse 528771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 529771fe6b9SJerome Glisse 530771fe6b9SJerome Glisse switch (connector->connector_type) { 531771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DVII: 532705af9c7SAlex Deucher case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */ 533771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 534771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 535771fe6b9SJerome Glisse else if (radeon_connector->use_digital) 536771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 537771fe6b9SJerome Glisse else 538771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_CRT; 539771fe6b9SJerome Glisse break; 540771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DVID: 541771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_HDMIA: 542771fe6b9SJerome Glisse default: 543771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 544771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 545771fe6b9SJerome Glisse else 546771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 547771fe6b9SJerome Glisse break; 548771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_LVDS: 549771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_LVDS; 550771fe6b9SJerome Glisse break; 551771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DisplayPort: 552771fe6b9SJerome Glisse /*if (radeon_output->MonType == MT_DP) 553771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DP; 554771fe6b9SJerome Glisse else*/ 555771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 556771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 557771fe6b9SJerome Glisse else 558771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 559771fe6b9SJerome Glisse break; 560771fe6b9SJerome Glisse case CONNECTOR_DVI_A: 561771fe6b9SJerome Glisse case CONNECTOR_VGA: 562771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_CRT; 563771fe6b9SJerome Glisse break; 564771fe6b9SJerome Glisse case CONNECTOR_STV: 565771fe6b9SJerome Glisse case CONNECTOR_CTV: 566771fe6b9SJerome Glisse case CONNECTOR_DIN: 567771fe6b9SJerome Glisse /* fix me */ 568771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_TV; 569771fe6b9SJerome Glisse /*return ATOM_ENCODER_MODE_CV;*/ 570771fe6b9SJerome Glisse break; 571771fe6b9SJerome Glisse } 572771fe6b9SJerome Glisse } 573771fe6b9SJerome Glisse 574771fe6b9SJerome Glisse static void 575771fe6b9SJerome Glisse atombios_dig_encoder_setup(struct drm_encoder *encoder, int action) 576771fe6b9SJerome Glisse { 577771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 578771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 579771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 580771fe6b9SJerome Glisse DIG_ENCODER_CONTROL_PS_ALLOCATION args; 581771fe6b9SJerome Glisse int index = 0, num = 0; 582771fe6b9SJerome Glisse uint8_t frev, crev; 583771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 584771fe6b9SJerome Glisse struct drm_connector *connector; 585771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 586771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 587771fe6b9SJerome Glisse 588771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 589771fe6b9SJerome Glisse if (!connector) 590771fe6b9SJerome Glisse return; 591771fe6b9SJerome Glisse 592771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 593771fe6b9SJerome Glisse 594771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 595771fe6b9SJerome Glisse return; 596771fe6b9SJerome Glisse 597771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 598771fe6b9SJerome Glisse 599771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 600771fe6b9SJerome Glisse return; 601771fe6b9SJerome Glisse 602771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 603771fe6b9SJerome Glisse 604771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 605771fe6b9SJerome Glisse 606771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 607771fe6b9SJerome Glisse if (dig->dig_block) 608771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl); 609771fe6b9SJerome Glisse else 610771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl); 611771fe6b9SJerome Glisse num = dig->dig_block + 1; 612771fe6b9SJerome Glisse } else { 613771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 614771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 615771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl); 616771fe6b9SJerome Glisse num = 1; 617771fe6b9SJerome Glisse break; 618771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 619771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl); 620771fe6b9SJerome Glisse num = 2; 621771fe6b9SJerome Glisse break; 622771fe6b9SJerome Glisse } 623771fe6b9SJerome Glisse } 624771fe6b9SJerome Glisse 625771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 626771fe6b9SJerome Glisse 627771fe6b9SJerome Glisse args.ucAction = action; 628771fe6b9SJerome Glisse args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 629771fe6b9SJerome Glisse 630771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 631771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 632771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 633771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1; 634771fe6b9SJerome Glisse break; 635771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 636771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2; 637771fe6b9SJerome Glisse break; 638771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 639771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3; 640771fe6b9SJerome Glisse break; 641771fe6b9SJerome Glisse } 642771fe6b9SJerome Glisse } else { 643771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 644771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 645771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1; 646771fe6b9SJerome Glisse break; 647771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 648771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2; 649771fe6b9SJerome Glisse break; 650771fe6b9SJerome Glisse } 651771fe6b9SJerome Glisse } 652771fe6b9SJerome Glisse 653771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 654771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B; 655771fe6b9SJerome Glisse args.ucLaneNum = 8; 656771fe6b9SJerome Glisse } else { 657771fe6b9SJerome Glisse if (dig_connector->linkb) 658771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB; 659771fe6b9SJerome Glisse else 660771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA; 661771fe6b9SJerome Glisse args.ucLaneNum = 4; 662771fe6b9SJerome Glisse } 663771fe6b9SJerome Glisse 664771fe6b9SJerome Glisse args.ucEncoderMode = atombios_get_encoder_mode(encoder); 665771fe6b9SJerome Glisse 666771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 667771fe6b9SJerome Glisse 668771fe6b9SJerome Glisse } 669771fe6b9SJerome Glisse 670771fe6b9SJerome Glisse union dig_transmitter_control { 671771fe6b9SJerome Glisse DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1; 672771fe6b9SJerome Glisse DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2; 673771fe6b9SJerome Glisse }; 674771fe6b9SJerome Glisse 675771fe6b9SJerome Glisse static void 676771fe6b9SJerome Glisse atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action) 677771fe6b9SJerome Glisse { 678771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 679771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 680771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 681771fe6b9SJerome Glisse union dig_transmitter_control args; 682771fe6b9SJerome Glisse int index = 0, num = 0; 683771fe6b9SJerome Glisse uint8_t frev, crev; 684771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 685771fe6b9SJerome Glisse struct drm_connector *connector; 686771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 687771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 688771fe6b9SJerome Glisse 689771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 690771fe6b9SJerome Glisse if (!connector) 691771fe6b9SJerome Glisse return; 692771fe6b9SJerome Glisse 693771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 694771fe6b9SJerome Glisse 695771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 696771fe6b9SJerome Glisse return; 697771fe6b9SJerome Glisse 698771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 699771fe6b9SJerome Glisse 700771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 701771fe6b9SJerome Glisse return; 702771fe6b9SJerome Glisse 703771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 704771fe6b9SJerome Glisse 705771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 706771fe6b9SJerome Glisse 707771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) 708771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl); 709771fe6b9SJerome Glisse else { 710771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 711771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 712771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl); 713771fe6b9SJerome Glisse break; 714771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 715771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl); 716771fe6b9SJerome Glisse break; 717771fe6b9SJerome Glisse } 718771fe6b9SJerome Glisse } 719771fe6b9SJerome Glisse 720771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 721771fe6b9SJerome Glisse 722771fe6b9SJerome Glisse args.v1.ucAction = action; 723771fe6b9SJerome Glisse 724771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 725771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 726771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100); 727771fe6b9SJerome Glisse args.v2.acConfig.fDualLinkConnector = 1; 728771fe6b9SJerome Glisse } else { 729771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100); 730771fe6b9SJerome Glisse } 731771fe6b9SJerome Glisse if (dig->dig_block) 732771fe6b9SJerome Glisse args.v2.acConfig.ucEncoderSel = 1; 733771fe6b9SJerome Glisse 734771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 735771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 736771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 0; 737771fe6b9SJerome Glisse num = 0; 738771fe6b9SJerome Glisse break; 739771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 740771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 1; 741771fe6b9SJerome Glisse num = 1; 742771fe6b9SJerome Glisse break; 743771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 744771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 2; 745771fe6b9SJerome Glisse num = 2; 746771fe6b9SJerome Glisse break; 747771fe6b9SJerome Glisse } 748771fe6b9SJerome Glisse 749771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { 750771fe6b9SJerome Glisse if (dig->coherent_mode) 751771fe6b9SJerome Glisse args.v2.acConfig.fCoherentMode = 1; 752771fe6b9SJerome Glisse } 753771fe6b9SJerome Glisse } else { 754771fe6b9SJerome Glisse args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL; 755771fe6b9SJerome Glisse args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10); 756771fe6b9SJerome Glisse 757771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 758771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 759771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER; 760771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 761771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 762771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 763771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B); 764771fe6b9SJerome Glisse if (dig_connector->igp_lane_info & 0x3) 765771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7; 766771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0xc) 767771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15; 768771fe6b9SJerome Glisse } else { 769771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA; 770771fe6b9SJerome Glisse if (dig_connector->igp_lane_info & 0x1) 771771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3; 772771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x2) 773771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7; 774771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x4) 775771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11; 776771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x8) 777771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15; 778771fe6b9SJerome Glisse } 779771fe6b9SJerome Glisse } else { 780771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 781771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 782771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B | 783771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LANE_0_7); 784771fe6b9SJerome Glisse else { 785771fe6b9SJerome Glisse if (dig_connector->linkb) 786771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 787771fe6b9SJerome Glisse else 788771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 789771fe6b9SJerome Glisse } 790771fe6b9SJerome Glisse } 791771fe6b9SJerome Glisse break; 792771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 793771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER; 794771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 795771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 796771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B | 797771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LANE_0_7); 798771fe6b9SJerome Glisse else { 799771fe6b9SJerome Glisse if (dig_connector->linkb) 800771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 801771fe6b9SJerome Glisse else 802771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 803771fe6b9SJerome Glisse } 804771fe6b9SJerome Glisse break; 805771fe6b9SJerome Glisse } 806771fe6b9SJerome Glisse 807771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { 808771fe6b9SJerome Glisse if (dig->coherent_mode) 809771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT; 810771fe6b9SJerome Glisse } 811771fe6b9SJerome Glisse } 812771fe6b9SJerome Glisse 813771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 814771fe6b9SJerome Glisse 815771fe6b9SJerome Glisse } 816771fe6b9SJerome Glisse 817771fe6b9SJerome Glisse static void 818771fe6b9SJerome Glisse atombios_yuv_setup(struct drm_encoder *encoder, bool enable) 819771fe6b9SJerome Glisse { 820771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 821771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 822771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 823771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 824771fe6b9SJerome Glisse ENABLE_YUV_PS_ALLOCATION args; 825771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, EnableYUV); 826771fe6b9SJerome Glisse uint32_t temp, reg; 827771fe6b9SJerome Glisse 828771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 829771fe6b9SJerome Glisse 830771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 831771fe6b9SJerome Glisse reg = R600_BIOS_3_SCRATCH; 832771fe6b9SJerome Glisse else 833771fe6b9SJerome Glisse reg = RADEON_BIOS_3_SCRATCH; 834771fe6b9SJerome Glisse 835771fe6b9SJerome Glisse /* XXX: fix up scratch reg handling */ 836771fe6b9SJerome Glisse temp = RREG32(reg); 8374ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 838771fe6b9SJerome Glisse WREG32(reg, (ATOM_S3_TV1_ACTIVE | 839771fe6b9SJerome Glisse (radeon_crtc->crtc_id << 18))); 8404ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 841771fe6b9SJerome Glisse WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24))); 842771fe6b9SJerome Glisse else 843771fe6b9SJerome Glisse WREG32(reg, 0); 844771fe6b9SJerome Glisse 845771fe6b9SJerome Glisse if (enable) 846771fe6b9SJerome Glisse args.ucEnable = ATOM_ENABLE; 847771fe6b9SJerome Glisse args.ucCRTC = radeon_crtc->crtc_id; 848771fe6b9SJerome Glisse 849771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 850771fe6b9SJerome Glisse 851771fe6b9SJerome Glisse WREG32(reg, temp); 852771fe6b9SJerome Glisse } 853771fe6b9SJerome Glisse 854771fe6b9SJerome Glisse static void 855771fe6b9SJerome Glisse radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode) 856771fe6b9SJerome Glisse { 857771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 858771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 859771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 860771fe6b9SJerome Glisse DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args; 861771fe6b9SJerome Glisse int index = 0; 862771fe6b9SJerome Glisse bool is_dig = false; 8634ce001abSDave Airlie int devices; 864771fe6b9SJerome Glisse 865771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 866771fe6b9SJerome Glisse 8674ce001abSDave Airlie /* on DPMS off we have no idea if active device is meaningful */ 8684ce001abSDave Airlie if (mode != DRM_MODE_DPMS_ON && !radeon_encoder->active_device) 8694ce001abSDave Airlie devices = radeon_encoder->devices; 8704ce001abSDave Airlie else 8714ce001abSDave Airlie devices = radeon_encoder->active_device; 8724ce001abSDave Airlie 873f641e51eSDave Airlie DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n", 8744ce001abSDave Airlie radeon_encoder->encoder_id, mode, radeon_encoder->devices, 8754ce001abSDave Airlie radeon_encoder->active_device); 876771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 877771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 878771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 879771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl); 880771fe6b9SJerome Glisse break; 881771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 882771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 883771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 884771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 885771fe6b9SJerome Glisse is_dig = true; 886771fe6b9SJerome Glisse break; 887771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 888771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 889771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 890771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl); 891771fe6b9SJerome Glisse break; 892771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 893771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl); 894771fe6b9SJerome Glisse break; 895771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 896771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) 897771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl); 898771fe6b9SJerome Glisse else 899771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl); 900771fe6b9SJerome Glisse break; 901771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 902771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 9034ce001abSDave Airlie if (devices & (ATOM_DEVICE_TV_SUPPORT)) 904771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl); 9054ce001abSDave Airlie else if (devices & (ATOM_DEVICE_CV_SUPPORT)) 906771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl); 907771fe6b9SJerome Glisse else 908771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl); 909771fe6b9SJerome Glisse break; 910771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 911771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 9124ce001abSDave Airlie if (devices & (ATOM_DEVICE_TV_SUPPORT)) 913771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl); 9144ce001abSDave Airlie else if (devices & (ATOM_DEVICE_CV_SUPPORT)) 915771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl); 916771fe6b9SJerome Glisse else 917771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl); 918771fe6b9SJerome Glisse break; 919771fe6b9SJerome Glisse } 920771fe6b9SJerome Glisse 921771fe6b9SJerome Glisse if (is_dig) { 922771fe6b9SJerome Glisse switch (mode) { 923771fe6b9SJerome Glisse case DRM_MODE_DPMS_ON: 924771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE); 925771fe6b9SJerome Glisse break; 926771fe6b9SJerome Glisse case DRM_MODE_DPMS_STANDBY: 927771fe6b9SJerome Glisse case DRM_MODE_DPMS_SUSPEND: 928771fe6b9SJerome Glisse case DRM_MODE_DPMS_OFF: 929771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE); 930771fe6b9SJerome Glisse break; 931771fe6b9SJerome Glisse } 932771fe6b9SJerome Glisse } else { 933771fe6b9SJerome Glisse switch (mode) { 934771fe6b9SJerome Glisse case DRM_MODE_DPMS_ON: 935771fe6b9SJerome Glisse args.ucAction = ATOM_ENABLE; 936771fe6b9SJerome Glisse break; 937771fe6b9SJerome Glisse case DRM_MODE_DPMS_STANDBY: 938771fe6b9SJerome Glisse case DRM_MODE_DPMS_SUSPEND: 939771fe6b9SJerome Glisse case DRM_MODE_DPMS_OFF: 940771fe6b9SJerome Glisse args.ucAction = ATOM_DISABLE; 941771fe6b9SJerome Glisse break; 942771fe6b9SJerome Glisse } 943771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 944771fe6b9SJerome Glisse } 945771fe6b9SJerome Glisse radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false); 946771fe6b9SJerome Glisse } 947771fe6b9SJerome Glisse 948771fe6b9SJerome Glisse union crtc_sourc_param { 949771fe6b9SJerome Glisse SELECT_CRTC_SOURCE_PS_ALLOCATION v1; 950771fe6b9SJerome Glisse SELECT_CRTC_SOURCE_PARAMETERS_V2 v2; 951771fe6b9SJerome Glisse }; 952771fe6b9SJerome Glisse 953771fe6b9SJerome Glisse static void 954771fe6b9SJerome Glisse atombios_set_encoder_crtc_source(struct drm_encoder *encoder) 955771fe6b9SJerome Glisse { 956771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 957771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 958771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 959771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 960771fe6b9SJerome Glisse union crtc_sourc_param args; 961771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source); 962771fe6b9SJerome Glisse uint8_t frev, crev; 963771fe6b9SJerome Glisse 964771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 965771fe6b9SJerome Glisse 966771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 967771fe6b9SJerome Glisse 968771fe6b9SJerome Glisse switch (frev) { 969771fe6b9SJerome Glisse case 1: 970771fe6b9SJerome Glisse switch (crev) { 971771fe6b9SJerome Glisse case 1: 972771fe6b9SJerome Glisse default: 973771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 974771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id; 975771fe6b9SJerome Glisse else { 976771fe6b9SJerome Glisse if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) { 977771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id; 978771fe6b9SJerome Glisse } else { 979771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id << 2; 980771fe6b9SJerome Glisse } 981771fe6b9SJerome Glisse } 982771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 983771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 984771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 985771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX; 986771fe6b9SJerome Glisse break; 987771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 988771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 989771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) 990771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX; 991771fe6b9SJerome Glisse else 992771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX; 993771fe6b9SJerome Glisse break; 994771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 995771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 996771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 997771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX; 998771fe6b9SJerome Glisse break; 999771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 1000771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 10014ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 1002771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX; 10034ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 1004771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CV_INDEX; 1005771fe6b9SJerome Glisse else 1006771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX; 1007771fe6b9SJerome Glisse break; 1008771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 1009771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 10104ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 1011771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX; 10124ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 1013771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CV_INDEX; 1014771fe6b9SJerome Glisse else 1015771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX; 1016771fe6b9SJerome Glisse break; 1017771fe6b9SJerome Glisse } 1018771fe6b9SJerome Glisse break; 1019771fe6b9SJerome Glisse case 2: 1020771fe6b9SJerome Glisse args.v2.ucCRTC = radeon_crtc->crtc_id; 1021771fe6b9SJerome Glisse args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder); 1022771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1023771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1024771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1025771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 1026771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 1027771fe6b9SJerome Glisse if (radeon_crtc->crtc_id) 1028771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID; 1029771fe6b9SJerome Glisse else 1030771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID; 1031771fe6b9SJerome Glisse } else 1032771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID; 1033771fe6b9SJerome Glisse break; 1034771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1035771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID; 1036771fe6b9SJerome Glisse break; 1037771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1038771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID; 1039771fe6b9SJerome Glisse break; 1040771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 10414ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 1042771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 10434ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 1044771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 1045771fe6b9SJerome Glisse else 1046771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID; 1047771fe6b9SJerome Glisse break; 1048771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 10494ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 1050771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 10514ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 1052771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 1053771fe6b9SJerome Glisse else 1054771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID; 1055771fe6b9SJerome Glisse break; 1056771fe6b9SJerome Glisse } 1057771fe6b9SJerome Glisse break; 1058771fe6b9SJerome Glisse } 1059771fe6b9SJerome Glisse break; 1060771fe6b9SJerome Glisse default: 1061771fe6b9SJerome Glisse DRM_ERROR("Unknown table version: %d, %d\n", frev, crev); 1062771fe6b9SJerome Glisse break; 1063771fe6b9SJerome Glisse } 1064771fe6b9SJerome Glisse 1065771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 1066771fe6b9SJerome Glisse 1067771fe6b9SJerome Glisse } 1068771fe6b9SJerome Glisse 1069771fe6b9SJerome Glisse static void 1070771fe6b9SJerome Glisse atombios_apply_encoder_quirks(struct drm_encoder *encoder, 1071771fe6b9SJerome Glisse struct drm_display_mode *mode) 1072771fe6b9SJerome Glisse { 1073771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1074771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1075771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1076771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 1077771fe6b9SJerome Glisse 1078771fe6b9SJerome Glisse /* Funky macbooks */ 1079771fe6b9SJerome Glisse if ((dev->pdev->device == 0x71C5) && 1080771fe6b9SJerome Glisse (dev->pdev->subsystem_vendor == 0x106b) && 1081771fe6b9SJerome Glisse (dev->pdev->subsystem_device == 0x0080)) { 1082771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) { 1083771fe6b9SJerome Glisse uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL); 1084771fe6b9SJerome Glisse 1085771fe6b9SJerome Glisse lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN; 1086771fe6b9SJerome Glisse lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN; 1087771fe6b9SJerome Glisse 1088771fe6b9SJerome Glisse WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control); 1089771fe6b9SJerome Glisse } 1090771fe6b9SJerome Glisse } 1091771fe6b9SJerome Glisse 1092771fe6b9SJerome Glisse /* set scaler clears this on some chips */ 1093771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE)) 1094771fe6b9SJerome Glisse WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, AVIVO_D1MODE_INTERLEAVE_EN); 1095771fe6b9SJerome Glisse } 1096771fe6b9SJerome Glisse 1097771fe6b9SJerome Glisse static void 1098771fe6b9SJerome Glisse radeon_atom_encoder_mode_set(struct drm_encoder *encoder, 1099771fe6b9SJerome Glisse struct drm_display_mode *mode, 1100771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 1101771fe6b9SJerome Glisse { 1102771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1103771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1104771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1105771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 1106771fe6b9SJerome Glisse 1107771fe6b9SJerome Glisse if (radeon_encoder->enc_priv) { 1108771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 1109771fe6b9SJerome Glisse 1110771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 1111771fe6b9SJerome Glisse dig->dig_block = radeon_crtc->crtc_id; 1112771fe6b9SJerome Glisse } 1113771fe6b9SJerome Glisse radeon_encoder->pixel_clock = adjusted_mode->clock; 1114771fe6b9SJerome Glisse 1115771fe6b9SJerome Glisse radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id); 1116771fe6b9SJerome Glisse atombios_set_encoder_crtc_source(encoder); 1117771fe6b9SJerome Glisse 1118771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) { 11194ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT)) 1120771fe6b9SJerome Glisse atombios_yuv_setup(encoder, true); 1121771fe6b9SJerome Glisse else 1122771fe6b9SJerome Glisse atombios_yuv_setup(encoder, false); 1123771fe6b9SJerome Glisse } 1124771fe6b9SJerome Glisse 1125771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1126771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 1127771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 1128771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 1129771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 1130771fe6b9SJerome Glisse atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE); 1131771fe6b9SJerome Glisse break; 1132771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1133771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1134771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 1135771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1136771fe6b9SJerome Glisse /* disable the encoder and transmitter */ 1137771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE); 1138771fe6b9SJerome Glisse atombios_dig_encoder_setup(encoder, ATOM_DISABLE); 1139771fe6b9SJerome Glisse 1140771fe6b9SJerome Glisse /* setup and enable the encoder and transmitter */ 1141771fe6b9SJerome Glisse atombios_dig_encoder_setup(encoder, ATOM_ENABLE); 1142771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP); 1143771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE); 1144771fe6b9SJerome Glisse break; 1145771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 1146771fe6b9SJerome Glisse atombios_ddia_setup(encoder, ATOM_ENABLE); 1147771fe6b9SJerome Glisse break; 1148771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 1149771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1150771fe6b9SJerome Glisse atombios_external_tmds_setup(encoder, ATOM_ENABLE); 1151771fe6b9SJerome Glisse break; 1152771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 1153771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 1154771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 1155771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 1156771fe6b9SJerome Glisse atombios_dac_setup(encoder, ATOM_ENABLE); 11574ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) 1158771fe6b9SJerome Glisse atombios_tv_setup(encoder, ATOM_ENABLE); 1159771fe6b9SJerome Glisse break; 1160771fe6b9SJerome Glisse } 1161771fe6b9SJerome Glisse atombios_apply_encoder_quirks(encoder, adjusted_mode); 1162771fe6b9SJerome Glisse } 1163771fe6b9SJerome Glisse 1164771fe6b9SJerome Glisse static bool 11654ce001abSDave Airlie atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector) 1166771fe6b9SJerome Glisse { 1167771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1168771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1169771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 11704ce001abSDave Airlie struct radeon_connector *radeon_connector = to_radeon_connector(connector); 1171771fe6b9SJerome Glisse 1172771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | 1173771fe6b9SJerome Glisse ATOM_DEVICE_CV_SUPPORT | 1174771fe6b9SJerome Glisse ATOM_DEVICE_CRT_SUPPORT)) { 1175771fe6b9SJerome Glisse DAC_LOAD_DETECTION_PS_ALLOCATION args; 1176771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection); 1177771fe6b9SJerome Glisse uint8_t frev, crev; 1178771fe6b9SJerome Glisse 1179771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 1180771fe6b9SJerome Glisse 1181771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 1182771fe6b9SJerome Glisse 1183771fe6b9SJerome Glisse args.sDacload.ucMisc = 0; 1184771fe6b9SJerome Glisse 1185771fe6b9SJerome Glisse if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) || 1186771fe6b9SJerome Glisse (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1)) 1187771fe6b9SJerome Glisse args.sDacload.ucDacType = ATOM_DAC_A; 1188771fe6b9SJerome Glisse else 1189771fe6b9SJerome Glisse args.sDacload.ucDacType = ATOM_DAC_B; 1190771fe6b9SJerome Glisse 11914ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) 1192771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT); 11934ce001abSDave Airlie else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) 1194771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT); 11954ce001abSDave Airlie else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) { 1196771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT); 1197771fe6b9SJerome Glisse if (crev >= 3) 1198771fe6b9SJerome Glisse args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb; 11994ce001abSDave Airlie } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) { 1200771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT); 1201771fe6b9SJerome Glisse if (crev >= 3) 1202771fe6b9SJerome Glisse args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb; 1203771fe6b9SJerome Glisse } 1204771fe6b9SJerome Glisse 1205771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 1206771fe6b9SJerome Glisse 1207771fe6b9SJerome Glisse return true; 1208771fe6b9SJerome Glisse } else 1209771fe6b9SJerome Glisse return false; 1210771fe6b9SJerome Glisse } 1211771fe6b9SJerome Glisse 1212771fe6b9SJerome Glisse static enum drm_connector_status 1213771fe6b9SJerome Glisse radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector) 1214771fe6b9SJerome Glisse { 1215771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1216771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1217771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 12184ce001abSDave Airlie struct radeon_connector *radeon_connector = to_radeon_connector(connector); 1219771fe6b9SJerome Glisse uint32_t bios_0_scratch; 1220771fe6b9SJerome Glisse 12214ce001abSDave Airlie if (!atombios_dac_load_detect(encoder, connector)) { 1222771fe6b9SJerome Glisse DRM_DEBUG("detect returned false \n"); 1223771fe6b9SJerome Glisse return connector_status_unknown; 1224771fe6b9SJerome Glisse } 1225771fe6b9SJerome Glisse 1226771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 1227771fe6b9SJerome Glisse bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH); 1228771fe6b9SJerome Glisse else 1229771fe6b9SJerome Glisse bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH); 1230771fe6b9SJerome Glisse 12314ce001abSDave Airlie DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices); 12324ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) { 1233771fe6b9SJerome Glisse if (bios_0_scratch & ATOM_S0_CRT1_MASK) 1234771fe6b9SJerome Glisse return connector_status_connected; 12354ce001abSDave Airlie } 12364ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) { 1237771fe6b9SJerome Glisse if (bios_0_scratch & ATOM_S0_CRT2_MASK) 1238771fe6b9SJerome Glisse return connector_status_connected; 12394ce001abSDave Airlie } 12404ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) { 1241771fe6b9SJerome Glisse if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A)) 1242771fe6b9SJerome Glisse return connector_status_connected; 12434ce001abSDave Airlie } 12444ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) { 1245771fe6b9SJerome Glisse if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A)) 1246771fe6b9SJerome Glisse return connector_status_connected; /* CTV */ 1247771fe6b9SJerome Glisse else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A)) 1248771fe6b9SJerome Glisse return connector_status_connected; /* STV */ 1249771fe6b9SJerome Glisse } 1250771fe6b9SJerome Glisse return connector_status_disconnected; 1251771fe6b9SJerome Glisse } 1252771fe6b9SJerome Glisse 1253771fe6b9SJerome Glisse static void radeon_atom_encoder_prepare(struct drm_encoder *encoder) 1254771fe6b9SJerome Glisse { 1255771fe6b9SJerome Glisse radeon_atom_output_lock(encoder, true); 1256771fe6b9SJerome Glisse radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); 12574ce001abSDave Airlie 12584ce001abSDave Airlie radeon_encoder_set_active_device(encoder); 1259771fe6b9SJerome Glisse } 1260771fe6b9SJerome Glisse 1261771fe6b9SJerome Glisse static void radeon_atom_encoder_commit(struct drm_encoder *encoder) 1262771fe6b9SJerome Glisse { 1263771fe6b9SJerome Glisse radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON); 1264771fe6b9SJerome Glisse radeon_atom_output_lock(encoder, false); 1265771fe6b9SJerome Glisse } 1266771fe6b9SJerome Glisse 12674ce001abSDave Airlie static void radeon_atom_encoder_disable(struct drm_encoder *encoder) 12684ce001abSDave Airlie { 12694ce001abSDave Airlie struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 12704ce001abSDave Airlie radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); 12714ce001abSDave Airlie radeon_encoder->active_device = 0; 12724ce001abSDave Airlie } 12734ce001abSDave Airlie 1274771fe6b9SJerome Glisse static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = { 1275771fe6b9SJerome Glisse .dpms = radeon_atom_encoder_dpms, 1276771fe6b9SJerome Glisse .mode_fixup = radeon_atom_mode_fixup, 1277771fe6b9SJerome Glisse .prepare = radeon_atom_encoder_prepare, 1278771fe6b9SJerome Glisse .mode_set = radeon_atom_encoder_mode_set, 1279771fe6b9SJerome Glisse .commit = radeon_atom_encoder_commit, 12804ce001abSDave Airlie .disable = radeon_atom_encoder_disable, 1281771fe6b9SJerome Glisse /* no detect for TMDS/LVDS yet */ 1282771fe6b9SJerome Glisse }; 1283771fe6b9SJerome Glisse 1284771fe6b9SJerome Glisse static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = { 1285771fe6b9SJerome Glisse .dpms = radeon_atom_encoder_dpms, 1286771fe6b9SJerome Glisse .mode_fixup = radeon_atom_mode_fixup, 1287771fe6b9SJerome Glisse .prepare = radeon_atom_encoder_prepare, 1288771fe6b9SJerome Glisse .mode_set = radeon_atom_encoder_mode_set, 1289771fe6b9SJerome Glisse .commit = radeon_atom_encoder_commit, 1290771fe6b9SJerome Glisse .detect = radeon_atom_dac_detect, 1291771fe6b9SJerome Glisse }; 1292771fe6b9SJerome Glisse 1293771fe6b9SJerome Glisse void radeon_enc_destroy(struct drm_encoder *encoder) 1294771fe6b9SJerome Glisse { 1295771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1296771fe6b9SJerome Glisse kfree(radeon_encoder->enc_priv); 1297771fe6b9SJerome Glisse drm_encoder_cleanup(encoder); 1298771fe6b9SJerome Glisse kfree(radeon_encoder); 1299771fe6b9SJerome Glisse } 1300771fe6b9SJerome Glisse 1301771fe6b9SJerome Glisse static const struct drm_encoder_funcs radeon_atom_enc_funcs = { 1302771fe6b9SJerome Glisse .destroy = radeon_enc_destroy, 1303771fe6b9SJerome Glisse }; 1304771fe6b9SJerome Glisse 13054ce001abSDave Airlie struct radeon_encoder_atom_dac * 13064ce001abSDave Airlie radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder) 13074ce001abSDave Airlie { 13084ce001abSDave Airlie struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL); 13094ce001abSDave Airlie 13104ce001abSDave Airlie if (!dac) 13114ce001abSDave Airlie return NULL; 13124ce001abSDave Airlie 13134ce001abSDave Airlie dac->tv_std = TV_STD_NTSC; 13144ce001abSDave Airlie return dac; 13154ce001abSDave Airlie } 13164ce001abSDave Airlie 1317771fe6b9SJerome Glisse struct radeon_encoder_atom_dig * 1318771fe6b9SJerome Glisse radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder) 1319771fe6b9SJerome Glisse { 1320771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL); 1321771fe6b9SJerome Glisse 1322771fe6b9SJerome Glisse if (!dig) 1323771fe6b9SJerome Glisse return NULL; 1324771fe6b9SJerome Glisse 1325771fe6b9SJerome Glisse /* coherent mode by default */ 1326771fe6b9SJerome Glisse dig->coherent_mode = true; 1327771fe6b9SJerome Glisse 1328771fe6b9SJerome Glisse return dig; 1329771fe6b9SJerome Glisse } 1330771fe6b9SJerome Glisse 1331771fe6b9SJerome Glisse void 1332771fe6b9SJerome Glisse radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device) 1333771fe6b9SJerome Glisse { 1334dfee5614SDave Airlie struct radeon_device *rdev = dev->dev_private; 1335771fe6b9SJerome Glisse struct drm_encoder *encoder; 1336771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder; 1337771fe6b9SJerome Glisse 1338771fe6b9SJerome Glisse /* see if we already added it */ 1339771fe6b9SJerome Glisse list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { 1340771fe6b9SJerome Glisse radeon_encoder = to_radeon_encoder(encoder); 1341771fe6b9SJerome Glisse if (radeon_encoder->encoder_id == encoder_id) { 1342771fe6b9SJerome Glisse radeon_encoder->devices |= supported_device; 1343771fe6b9SJerome Glisse return; 1344771fe6b9SJerome Glisse } 1345771fe6b9SJerome Glisse 1346771fe6b9SJerome Glisse } 1347771fe6b9SJerome Glisse 1348771fe6b9SJerome Glisse /* add a new one */ 1349771fe6b9SJerome Glisse radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL); 1350771fe6b9SJerome Glisse if (!radeon_encoder) 1351771fe6b9SJerome Glisse return; 1352771fe6b9SJerome Glisse 1353771fe6b9SJerome Glisse encoder = &radeon_encoder->base; 1354dfee5614SDave Airlie if (rdev->flags & RADEON_SINGLE_CRTC) 1355dfee5614SDave Airlie encoder->possible_crtcs = 0x1; 1356dfee5614SDave Airlie else 1357771fe6b9SJerome Glisse encoder->possible_crtcs = 0x3; 1358771fe6b9SJerome Glisse encoder->possible_clones = 0; 1359771fe6b9SJerome Glisse 1360771fe6b9SJerome Glisse radeon_encoder->enc_priv = NULL; 1361771fe6b9SJerome Glisse 1362771fe6b9SJerome Glisse radeon_encoder->encoder_id = encoder_id; 1363771fe6b9SJerome Glisse radeon_encoder->devices = supported_device; 1364c93bb85bSJerome Glisse radeon_encoder->rmx_type = RMX_OFF; 1365771fe6b9SJerome Glisse 1366771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1367771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 1368771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 1369771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 1370771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 1371771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 1372771fe6b9SJerome Glisse radeon_encoder->rmx_type = RMX_FULL; 1373771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS); 1374771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder); 1375771fe6b9SJerome Glisse } else { 1376771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); 1377771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); 1378771fe6b9SJerome Glisse } 1379771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs); 1380771fe6b9SJerome Glisse break; 1381771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 1382771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC); 1383771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs); 1384771fe6b9SJerome Glisse break; 1385771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 1386771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 1387771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 1388771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC); 13894ce001abSDave Airlie radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder); 1390771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs); 1391771fe6b9SJerome Glisse break; 1392771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 1393771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1394771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 1395771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1396771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1397771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1398771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 139960d15f55SAlex Deucher if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 140060d15f55SAlex Deucher radeon_encoder->rmx_type = RMX_FULL; 140160d15f55SAlex Deucher drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS); 140260d15f55SAlex Deucher radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder); 140360d15f55SAlex Deucher } else { 1404771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); 1405771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); 140660d15f55SAlex Deucher } 1407771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs); 1408771fe6b9SJerome Glisse break; 1409771fe6b9SJerome Glisse } 1410771fe6b9SJerome Glisse } 1411