1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2007-8 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * 5771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 6771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 7771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 8771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 10771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 11771fe6b9SJerome Glisse * 12771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 13771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 14771fe6b9SJerome Glisse * 15771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 22771fe6b9SJerome Glisse * 23771fe6b9SJerome Glisse * Authors: Dave Airlie 24771fe6b9SJerome Glisse * Alex Deucher 25771fe6b9SJerome Glisse */ 26771fe6b9SJerome Glisse #include "drmP.h" 27771fe6b9SJerome Glisse #include "drm_crtc_helper.h" 28771fe6b9SJerome Glisse #include "radeon_drm.h" 29771fe6b9SJerome Glisse #include "radeon.h" 30771fe6b9SJerome Glisse #include "atom.h" 31771fe6b9SJerome Glisse 32771fe6b9SJerome Glisse extern int atom_debug; 33771fe6b9SJerome Glisse 345a9bcaccSAlex Deucher /* evil but including atombios.h is much worse */ 355a9bcaccSAlex Deucher bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index, 365a9bcaccSAlex Deucher struct drm_display_mode *mode); 375a9bcaccSAlex Deucher 38771fe6b9SJerome Glisse uint32_t 39771fe6b9SJerome Glisse radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac) 40771fe6b9SJerome Glisse { 41771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 42771fe6b9SJerome Glisse uint32_t ret = 0; 43771fe6b9SJerome Glisse 44771fe6b9SJerome Glisse switch (supported_device) { 45771fe6b9SJerome Glisse case ATOM_DEVICE_CRT1_SUPPORT: 46771fe6b9SJerome Glisse case ATOM_DEVICE_TV1_SUPPORT: 47771fe6b9SJerome Glisse case ATOM_DEVICE_TV2_SUPPORT: 48771fe6b9SJerome Glisse case ATOM_DEVICE_CRT2_SUPPORT: 49771fe6b9SJerome Glisse case ATOM_DEVICE_CV_SUPPORT: 50771fe6b9SJerome Glisse switch (dac) { 51771fe6b9SJerome Glisse case 1: /* dac a */ 52771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS300) || 53771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 54771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) 55771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC2; 56771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 57771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1; 58771fe6b9SJerome Glisse else 59771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC1; 60771fe6b9SJerome Glisse break; 61771fe6b9SJerome Glisse case 2: /* dac b */ 62771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 63771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2; 64771fe6b9SJerome Glisse else { 65771fe6b9SJerome Glisse /*if (rdev->family == CHIP_R200) 66771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 67771fe6b9SJerome Glisse else*/ 68771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC2; 69771fe6b9SJerome Glisse } 70771fe6b9SJerome Glisse break; 71771fe6b9SJerome Glisse case 3: /* external dac */ 72771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 73771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1; 74771fe6b9SJerome Glisse else 75771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 76771fe6b9SJerome Glisse break; 77771fe6b9SJerome Glisse } 78771fe6b9SJerome Glisse break; 79771fe6b9SJerome Glisse case ATOM_DEVICE_LCD1_SUPPORT: 80771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 81771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1; 82771fe6b9SJerome Glisse else 83771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVDS; 84771fe6b9SJerome Glisse break; 85771fe6b9SJerome Glisse case ATOM_DEVICE_DFP1_SUPPORT: 86771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS300) || 87771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 88771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) 89771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 90771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 91771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1; 92771fe6b9SJerome Glisse else 93771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1; 94771fe6b9SJerome Glisse break; 95771fe6b9SJerome Glisse case ATOM_DEVICE_LCD2_SUPPORT: 96771fe6b9SJerome Glisse case ATOM_DEVICE_DFP2_SUPPORT: 97771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS600) || 98771fe6b9SJerome Glisse (rdev->family == CHIP_RS690) || 99771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) 100771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DDI; 101771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 102771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1; 103771fe6b9SJerome Glisse else 104771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 105771fe6b9SJerome Glisse break; 106771fe6b9SJerome Glisse case ATOM_DEVICE_DFP3_SUPPORT: 107771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1; 108771fe6b9SJerome Glisse break; 109771fe6b9SJerome Glisse } 110771fe6b9SJerome Glisse 111771fe6b9SJerome Glisse return ret; 112771fe6b9SJerome Glisse } 113771fe6b9SJerome Glisse 114771fe6b9SJerome Glisse void 115771fe6b9SJerome Glisse radeon_link_encoder_connector(struct drm_device *dev) 116771fe6b9SJerome Glisse { 117771fe6b9SJerome Glisse struct drm_connector *connector; 118771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 119771fe6b9SJerome Glisse struct drm_encoder *encoder; 120771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder; 121771fe6b9SJerome Glisse 122771fe6b9SJerome Glisse /* walk the list and link encoders to connectors */ 123771fe6b9SJerome Glisse list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 124771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 125771fe6b9SJerome Glisse list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { 126771fe6b9SJerome Glisse radeon_encoder = to_radeon_encoder(encoder); 127771fe6b9SJerome Glisse if (radeon_encoder->devices & radeon_connector->devices) 128771fe6b9SJerome Glisse drm_mode_connector_attach_encoder(connector, encoder); 129771fe6b9SJerome Glisse } 130771fe6b9SJerome Glisse } 131771fe6b9SJerome Glisse } 132771fe6b9SJerome Glisse 1334ce001abSDave Airlie void radeon_encoder_set_active_device(struct drm_encoder *encoder) 1344ce001abSDave Airlie { 1354ce001abSDave Airlie struct drm_device *dev = encoder->dev; 1364ce001abSDave Airlie struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1374ce001abSDave Airlie struct drm_connector *connector; 1384ce001abSDave Airlie 1394ce001abSDave Airlie list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1404ce001abSDave Airlie if (connector->encoder == encoder) { 1414ce001abSDave Airlie struct radeon_connector *radeon_connector = to_radeon_connector(connector); 1424ce001abSDave Airlie radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices; 143f641e51eSDave Airlie DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n", 1444ce001abSDave Airlie radeon_encoder->active_device, radeon_encoder->devices, 1454ce001abSDave Airlie radeon_connector->devices, encoder->encoder_type); 1464ce001abSDave Airlie } 1474ce001abSDave Airlie } 1484ce001abSDave Airlie } 1494ce001abSDave Airlie 150771fe6b9SJerome Glisse static struct drm_connector * 151771fe6b9SJerome Glisse radeon_get_connector_for_encoder(struct drm_encoder *encoder) 152771fe6b9SJerome Glisse { 153771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 154771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 155771fe6b9SJerome Glisse struct drm_connector *connector; 156771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 157771fe6b9SJerome Glisse 158771fe6b9SJerome Glisse list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 159771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 160771fe6b9SJerome Glisse if (radeon_encoder->devices & radeon_connector->devices) 161771fe6b9SJerome Glisse return connector; 162771fe6b9SJerome Glisse } 163771fe6b9SJerome Glisse return NULL; 164771fe6b9SJerome Glisse } 165771fe6b9SJerome Glisse 166771fe6b9SJerome Glisse /* used for both atom and legacy */ 167771fe6b9SJerome Glisse void radeon_rmx_mode_fixup(struct drm_encoder *encoder, 168771fe6b9SJerome Glisse struct drm_display_mode *mode, 169771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 170771fe6b9SJerome Glisse { 171771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 172771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 173771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 174de2103e4SAlex Deucher struct drm_display_mode *native_mode = &radeon_encoder->native_mode; 175771fe6b9SJerome Glisse 176de2103e4SAlex Deucher if (mode->hdisplay < native_mode->hdisplay || 177de2103e4SAlex Deucher mode->vdisplay < native_mode->vdisplay) { 178fb06ca8fSAlex Deucher int mode_id = adjusted_mode->base.id; 179de2103e4SAlex Deucher *adjusted_mode = *native_mode; 180de2103e4SAlex Deucher if (!ASIC_IS_AVIVO(rdev)) { 181de2103e4SAlex Deucher adjusted_mode->hdisplay = mode->hdisplay; 182de2103e4SAlex Deucher adjusted_mode->vdisplay = mode->vdisplay; 183771fe6b9SJerome Glisse } 184fb06ca8fSAlex Deucher adjusted_mode->base.id = mode_id; 185771fe6b9SJerome Glisse } 186771fe6b9SJerome Glisse } 187771fe6b9SJerome Glisse 188c93bb85bSJerome Glisse 189771fe6b9SJerome Glisse static bool radeon_atom_mode_fixup(struct drm_encoder *encoder, 190771fe6b9SJerome Glisse struct drm_display_mode *mode, 191771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 192771fe6b9SJerome Glisse { 193771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1945a9bcaccSAlex Deucher struct drm_device *dev = encoder->dev; 1955a9bcaccSAlex Deucher struct radeon_device *rdev = dev->dev_private; 196771fe6b9SJerome Glisse 1978c2a6d73SAlex Deucher /* set the active encoder to connector routing */ 1988c2a6d73SAlex Deucher radeon_encoder_set_active_device(encoder); 199771fe6b9SJerome Glisse drm_mode_set_crtcinfo(adjusted_mode, 0); 200771fe6b9SJerome Glisse 201771fe6b9SJerome Glisse if (radeon_encoder->rmx_type != RMX_OFF) 202771fe6b9SJerome Glisse radeon_rmx_mode_fixup(encoder, mode, adjusted_mode); 203771fe6b9SJerome Glisse 204771fe6b9SJerome Glisse /* hw bug */ 205771fe6b9SJerome Glisse if ((mode->flags & DRM_MODE_FLAG_INTERLACE) 206771fe6b9SJerome Glisse && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2))) 207771fe6b9SJerome Glisse adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2; 208771fe6b9SJerome Glisse 209*ceefedd8SAlex Deucher if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) { 2105a9bcaccSAlex Deucher struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv; 2115a9bcaccSAlex Deucher if (tv_dac) { 2125a9bcaccSAlex Deucher if (tv_dac->tv_std == TV_STD_NTSC || 2135a9bcaccSAlex Deucher tv_dac->tv_std == TV_STD_NTSC_J || 2145a9bcaccSAlex Deucher tv_dac->tv_std == TV_STD_PAL_M) 2155a9bcaccSAlex Deucher radeon_atom_get_tv_timings(rdev, 0, adjusted_mode); 2165a9bcaccSAlex Deucher else 2175a9bcaccSAlex Deucher radeon_atom_get_tv_timings(rdev, 1, adjusted_mode); 2185a9bcaccSAlex Deucher } 2195a9bcaccSAlex Deucher } 2205a9bcaccSAlex Deucher 221771fe6b9SJerome Glisse return true; 222771fe6b9SJerome Glisse } 223771fe6b9SJerome Glisse 224771fe6b9SJerome Glisse static void 225771fe6b9SJerome Glisse atombios_dac_setup(struct drm_encoder *encoder, int action) 226771fe6b9SJerome Glisse { 227771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 228771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 229771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 230771fe6b9SJerome Glisse DAC_ENCODER_CONTROL_PS_ALLOCATION args; 231771fe6b9SJerome Glisse int index = 0, num = 0; 232445282dbSDave Airlie struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv; 233771fe6b9SJerome Glisse enum radeon_tv_std tv_std = TV_STD_NTSC; 234771fe6b9SJerome Glisse 235445282dbSDave Airlie if (dac_info->tv_std) 236445282dbSDave Airlie tv_std = dac_info->tv_std; 237445282dbSDave Airlie 238771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 239771fe6b9SJerome Glisse 240771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 241771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 242771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 243771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl); 244771fe6b9SJerome Glisse num = 1; 245771fe6b9SJerome Glisse break; 246771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 247771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 248771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl); 249771fe6b9SJerome Glisse num = 2; 250771fe6b9SJerome Glisse break; 251771fe6b9SJerome Glisse } 252771fe6b9SJerome Glisse 253771fe6b9SJerome Glisse args.ucAction = action; 254771fe6b9SJerome Glisse 2554ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT)) 256771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_PS2; 2574ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 258771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_CV; 259771fe6b9SJerome Glisse else { 260771fe6b9SJerome Glisse switch (tv_std) { 261771fe6b9SJerome Glisse case TV_STD_PAL: 262771fe6b9SJerome Glisse case TV_STD_PAL_M: 263771fe6b9SJerome Glisse case TV_STD_SCART_PAL: 264771fe6b9SJerome Glisse case TV_STD_SECAM: 265771fe6b9SJerome Glisse case TV_STD_PAL_CN: 266771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_PAL; 267771fe6b9SJerome Glisse break; 268771fe6b9SJerome Glisse case TV_STD_NTSC: 269771fe6b9SJerome Glisse case TV_STD_NTSC_J: 270771fe6b9SJerome Glisse case TV_STD_PAL_60: 271771fe6b9SJerome Glisse default: 272771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_NTSC; 273771fe6b9SJerome Glisse break; 274771fe6b9SJerome Glisse } 275771fe6b9SJerome Glisse } 276771fe6b9SJerome Glisse args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 277771fe6b9SJerome Glisse 278771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 279771fe6b9SJerome Glisse 280771fe6b9SJerome Glisse } 281771fe6b9SJerome Glisse 282771fe6b9SJerome Glisse static void 283771fe6b9SJerome Glisse atombios_tv_setup(struct drm_encoder *encoder, int action) 284771fe6b9SJerome Glisse { 285771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 286771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 287771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 288771fe6b9SJerome Glisse TV_ENCODER_CONTROL_PS_ALLOCATION args; 289771fe6b9SJerome Glisse int index = 0; 290445282dbSDave Airlie struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv; 291771fe6b9SJerome Glisse enum radeon_tv_std tv_std = TV_STD_NTSC; 292771fe6b9SJerome Glisse 293445282dbSDave Airlie if (dac_info->tv_std) 294445282dbSDave Airlie tv_std = dac_info->tv_std; 295445282dbSDave Airlie 296771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 297771fe6b9SJerome Glisse 298771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl); 299771fe6b9SJerome Glisse 300771fe6b9SJerome Glisse args.sTVEncoder.ucAction = action; 301771fe6b9SJerome Glisse 3024ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 303771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_CV; 304771fe6b9SJerome Glisse else { 305771fe6b9SJerome Glisse switch (tv_std) { 306771fe6b9SJerome Glisse case TV_STD_NTSC: 307771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC; 308771fe6b9SJerome Glisse break; 309771fe6b9SJerome Glisse case TV_STD_PAL: 310771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; 311771fe6b9SJerome Glisse break; 312771fe6b9SJerome Glisse case TV_STD_PAL_M: 313771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PALM; 314771fe6b9SJerome Glisse break; 315771fe6b9SJerome Glisse case TV_STD_PAL_60: 316771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60; 317771fe6b9SJerome Glisse break; 318771fe6b9SJerome Glisse case TV_STD_NTSC_J: 319771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ; 320771fe6b9SJerome Glisse break; 321771fe6b9SJerome Glisse case TV_STD_SCART_PAL: 322771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */ 323771fe6b9SJerome Glisse break; 324771fe6b9SJerome Glisse case TV_STD_SECAM: 325771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM; 326771fe6b9SJerome Glisse break; 327771fe6b9SJerome Glisse case TV_STD_PAL_CN: 328771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN; 329771fe6b9SJerome Glisse break; 330771fe6b9SJerome Glisse default: 331771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC; 332771fe6b9SJerome Glisse break; 333771fe6b9SJerome Glisse } 334771fe6b9SJerome Glisse } 335771fe6b9SJerome Glisse 336771fe6b9SJerome Glisse args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 337771fe6b9SJerome Glisse 338771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 339771fe6b9SJerome Glisse 340771fe6b9SJerome Glisse } 341771fe6b9SJerome Glisse 342771fe6b9SJerome Glisse void 343771fe6b9SJerome Glisse atombios_external_tmds_setup(struct drm_encoder *encoder, int action) 344771fe6b9SJerome Glisse { 345771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 346771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 347771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 348771fe6b9SJerome Glisse ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args; 349771fe6b9SJerome Glisse int index = 0; 350771fe6b9SJerome Glisse 351771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 352771fe6b9SJerome Glisse 353771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl); 354771fe6b9SJerome Glisse 355771fe6b9SJerome Glisse args.sXTmdsEncoder.ucEnable = action; 356771fe6b9SJerome Glisse 357771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 358771fe6b9SJerome Glisse args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL; 359771fe6b9SJerome Glisse 360771fe6b9SJerome Glisse /*if (pScrn->rgbBits == 8)*/ 361771fe6b9SJerome Glisse args.sXTmdsEncoder.ucMisc |= (1 << 1); 362771fe6b9SJerome Glisse 363771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 364771fe6b9SJerome Glisse 365771fe6b9SJerome Glisse } 366771fe6b9SJerome Glisse 367771fe6b9SJerome Glisse static void 368771fe6b9SJerome Glisse atombios_ddia_setup(struct drm_encoder *encoder, int action) 369771fe6b9SJerome Glisse { 370771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 371771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 372771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 373771fe6b9SJerome Glisse DVO_ENCODER_CONTROL_PS_ALLOCATION args; 374771fe6b9SJerome Glisse int index = 0; 375771fe6b9SJerome Glisse 376771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 377771fe6b9SJerome Glisse 378771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl); 379771fe6b9SJerome Glisse 380771fe6b9SJerome Glisse args.sDVOEncoder.ucAction = action; 381771fe6b9SJerome Glisse args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 382771fe6b9SJerome Glisse 383771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 384771fe6b9SJerome Glisse args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL; 385771fe6b9SJerome Glisse 386771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 387771fe6b9SJerome Glisse 388771fe6b9SJerome Glisse } 389771fe6b9SJerome Glisse 390771fe6b9SJerome Glisse union lvds_encoder_control { 391771fe6b9SJerome Glisse LVDS_ENCODER_CONTROL_PS_ALLOCATION v1; 392771fe6b9SJerome Glisse LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2; 393771fe6b9SJerome Glisse }; 394771fe6b9SJerome Glisse 395771fe6b9SJerome Glisse static void 396771fe6b9SJerome Glisse atombios_digital_setup(struct drm_encoder *encoder, int action) 397771fe6b9SJerome Glisse { 398771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 399771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 400771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 401771fe6b9SJerome Glisse union lvds_encoder_control args; 402771fe6b9SJerome Glisse int index = 0; 403771fe6b9SJerome Glisse uint8_t frev, crev; 404771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 405771fe6b9SJerome Glisse struct drm_connector *connector; 406771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 407771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 408771fe6b9SJerome Glisse 409771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 410771fe6b9SJerome Glisse if (!connector) 411771fe6b9SJerome Glisse return; 412771fe6b9SJerome Glisse 413771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 414771fe6b9SJerome Glisse 415771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 416771fe6b9SJerome Glisse return; 417771fe6b9SJerome Glisse 418771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 419771fe6b9SJerome Glisse 420771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 421771fe6b9SJerome Glisse return; 422771fe6b9SJerome Glisse 423771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 424771fe6b9SJerome Glisse 425771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 426771fe6b9SJerome Glisse 427771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 428771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 429771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl); 430771fe6b9SJerome Glisse break; 431771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 432771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 433771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl); 434771fe6b9SJerome Glisse break; 435771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 436771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) 437771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl); 438771fe6b9SJerome Glisse else 439771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl); 440771fe6b9SJerome Glisse break; 441771fe6b9SJerome Glisse } 442771fe6b9SJerome Glisse 443771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 444771fe6b9SJerome Glisse 445771fe6b9SJerome Glisse switch (frev) { 446771fe6b9SJerome Glisse case 1: 447771fe6b9SJerome Glisse case 2: 448771fe6b9SJerome Glisse switch (crev) { 449771fe6b9SJerome Glisse case 1: 450771fe6b9SJerome Glisse args.v1.ucMisc = 0; 451771fe6b9SJerome Glisse args.v1.ucAction = action; 4520294cf4fSAlex Deucher if (drm_detect_hdmi_monitor(radeon_connector->edid)) 453771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE; 454771fe6b9SJerome Glisse args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 455771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 456771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 0)) 457771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL; 458771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 459771fe6b9SJerome Glisse args.v1.ucMisc |= (1 << 1); 460771fe6b9SJerome Glisse } else { 461771fe6b9SJerome Glisse if (dig_connector->linkb) 462771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB; 463771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 464771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL; 465771fe6b9SJerome Glisse /*if (pScrn->rgbBits == 8) */ 466771fe6b9SJerome Glisse args.v1.ucMisc |= (1 << 1); 467771fe6b9SJerome Glisse } 468771fe6b9SJerome Glisse break; 469771fe6b9SJerome Glisse case 2: 470771fe6b9SJerome Glisse case 3: 471771fe6b9SJerome Glisse args.v2.ucMisc = 0; 472771fe6b9SJerome Glisse args.v2.ucAction = action; 473771fe6b9SJerome Glisse if (crev == 3) { 474771fe6b9SJerome Glisse if (dig->coherent_mode) 475771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT; 476771fe6b9SJerome Glisse } 4770294cf4fSAlex Deucher if (drm_detect_hdmi_monitor(radeon_connector->edid)) 478771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE; 479771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 480771fe6b9SJerome Glisse args.v2.ucTruncate = 0; 481771fe6b9SJerome Glisse args.v2.ucSpatial = 0; 482771fe6b9SJerome Glisse args.v2.ucTemporal = 0; 483771fe6b9SJerome Glisse args.v2.ucFRC = 0; 484771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 485771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 0)) 486771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL; 487771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 5)) { 488771fe6b9SJerome Glisse args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN; 489771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 490771fe6b9SJerome Glisse args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH; 491771fe6b9SJerome Glisse } 492771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 6)) { 493771fe6b9SJerome Glisse args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN; 494771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 495771fe6b9SJerome Glisse args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH; 496771fe6b9SJerome Glisse if (((dig->lvds_misc >> 2) & 0x3) == 2) 497771fe6b9SJerome Glisse args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4; 498771fe6b9SJerome Glisse } 499771fe6b9SJerome Glisse } else { 500771fe6b9SJerome Glisse if (dig_connector->linkb) 501771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB; 502771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 503771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL; 504771fe6b9SJerome Glisse } 505771fe6b9SJerome Glisse break; 506771fe6b9SJerome Glisse default: 507771fe6b9SJerome Glisse DRM_ERROR("Unknown table version %d, %d\n", frev, crev); 508771fe6b9SJerome Glisse break; 509771fe6b9SJerome Glisse } 510771fe6b9SJerome Glisse break; 511771fe6b9SJerome Glisse default: 512771fe6b9SJerome Glisse DRM_ERROR("Unknown table version %d, %d\n", frev, crev); 513771fe6b9SJerome Glisse break; 514771fe6b9SJerome Glisse } 515771fe6b9SJerome Glisse 516771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 517771fe6b9SJerome Glisse 518771fe6b9SJerome Glisse } 519771fe6b9SJerome Glisse 520771fe6b9SJerome Glisse int 521771fe6b9SJerome Glisse atombios_get_encoder_mode(struct drm_encoder *encoder) 522771fe6b9SJerome Glisse { 523771fe6b9SJerome Glisse struct drm_connector *connector; 524771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 525771fe6b9SJerome Glisse 526771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 527771fe6b9SJerome Glisse if (!connector) 528771fe6b9SJerome Glisse return 0; 529771fe6b9SJerome Glisse 530771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 531771fe6b9SJerome Glisse 532771fe6b9SJerome Glisse switch (connector->connector_type) { 533771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DVII: 534705af9c7SAlex Deucher case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */ 5350294cf4fSAlex Deucher if (drm_detect_hdmi_monitor(radeon_connector->edid)) 536771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 537771fe6b9SJerome Glisse else if (radeon_connector->use_digital) 538771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 539771fe6b9SJerome Glisse else 540771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_CRT; 541771fe6b9SJerome Glisse break; 542771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DVID: 543771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_HDMIA: 544771fe6b9SJerome Glisse default: 5450294cf4fSAlex Deucher if (drm_detect_hdmi_monitor(radeon_connector->edid)) 546771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 547771fe6b9SJerome Glisse else 548771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 549771fe6b9SJerome Glisse break; 550771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_LVDS: 551771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_LVDS; 552771fe6b9SJerome Glisse break; 553771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DisplayPort: 554771fe6b9SJerome Glisse /*if (radeon_output->MonType == MT_DP) 555771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DP; 556771fe6b9SJerome Glisse else*/ 5570294cf4fSAlex Deucher if (drm_detect_hdmi_monitor(radeon_connector->edid)) 558771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 559771fe6b9SJerome Glisse else 560771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 561771fe6b9SJerome Glisse break; 562771fe6b9SJerome Glisse case CONNECTOR_DVI_A: 563771fe6b9SJerome Glisse case CONNECTOR_VGA: 564771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_CRT; 565771fe6b9SJerome Glisse break; 566771fe6b9SJerome Glisse case CONNECTOR_STV: 567771fe6b9SJerome Glisse case CONNECTOR_CTV: 568771fe6b9SJerome Glisse case CONNECTOR_DIN: 569771fe6b9SJerome Glisse /* fix me */ 570771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_TV; 571771fe6b9SJerome Glisse /*return ATOM_ENCODER_MODE_CV;*/ 572771fe6b9SJerome Glisse break; 573771fe6b9SJerome Glisse } 574771fe6b9SJerome Glisse } 575771fe6b9SJerome Glisse 576771fe6b9SJerome Glisse static void 577771fe6b9SJerome Glisse atombios_dig_encoder_setup(struct drm_encoder *encoder, int action) 578771fe6b9SJerome Glisse { 579771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 580771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 581771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 582771fe6b9SJerome Glisse DIG_ENCODER_CONTROL_PS_ALLOCATION args; 583771fe6b9SJerome Glisse int index = 0, num = 0; 584771fe6b9SJerome Glisse uint8_t frev, crev; 585771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 586771fe6b9SJerome Glisse struct drm_connector *connector; 587771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 588771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 589771fe6b9SJerome Glisse 590771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 591771fe6b9SJerome Glisse if (!connector) 592771fe6b9SJerome Glisse return; 593771fe6b9SJerome Glisse 594771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 595771fe6b9SJerome Glisse 596771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 597771fe6b9SJerome Glisse return; 598771fe6b9SJerome Glisse 599771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 600771fe6b9SJerome Glisse 601771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 602771fe6b9SJerome Glisse return; 603771fe6b9SJerome Glisse 604771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 605771fe6b9SJerome Glisse 606771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 607771fe6b9SJerome Glisse 608771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 609771fe6b9SJerome Glisse if (dig->dig_block) 610771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl); 611771fe6b9SJerome Glisse else 612771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl); 613771fe6b9SJerome Glisse num = dig->dig_block + 1; 614771fe6b9SJerome Glisse } else { 615771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 616771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 617771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl); 618771fe6b9SJerome Glisse num = 1; 619771fe6b9SJerome Glisse break; 620771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 621771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl); 622771fe6b9SJerome Glisse num = 2; 623771fe6b9SJerome Glisse break; 624771fe6b9SJerome Glisse } 625771fe6b9SJerome Glisse } 626771fe6b9SJerome Glisse 627771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 628771fe6b9SJerome Glisse 629771fe6b9SJerome Glisse args.ucAction = action; 630771fe6b9SJerome Glisse args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 631771fe6b9SJerome Glisse 632771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 633771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 634771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 635771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1; 636771fe6b9SJerome Glisse break; 637771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 638771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2; 639771fe6b9SJerome Glisse break; 640771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 641771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3; 642771fe6b9SJerome Glisse break; 643771fe6b9SJerome Glisse } 644771fe6b9SJerome Glisse } else { 645771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 646771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 647771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1; 648771fe6b9SJerome Glisse break; 649771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 650771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2; 651771fe6b9SJerome Glisse break; 652771fe6b9SJerome Glisse } 653771fe6b9SJerome Glisse } 654771fe6b9SJerome Glisse 655771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 656771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B; 657771fe6b9SJerome Glisse args.ucLaneNum = 8; 658771fe6b9SJerome Glisse } else { 659771fe6b9SJerome Glisse if (dig_connector->linkb) 660771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB; 661771fe6b9SJerome Glisse else 662771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA; 663771fe6b9SJerome Glisse args.ucLaneNum = 4; 664771fe6b9SJerome Glisse } 665771fe6b9SJerome Glisse 666771fe6b9SJerome Glisse args.ucEncoderMode = atombios_get_encoder_mode(encoder); 667771fe6b9SJerome Glisse 668771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 669771fe6b9SJerome Glisse 670771fe6b9SJerome Glisse } 671771fe6b9SJerome Glisse 672771fe6b9SJerome Glisse union dig_transmitter_control { 673771fe6b9SJerome Glisse DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1; 674771fe6b9SJerome Glisse DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2; 675771fe6b9SJerome Glisse }; 676771fe6b9SJerome Glisse 677771fe6b9SJerome Glisse static void 678771fe6b9SJerome Glisse atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action) 679771fe6b9SJerome Glisse { 680771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 681771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 682771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 683771fe6b9SJerome Glisse union dig_transmitter_control args; 684771fe6b9SJerome Glisse int index = 0, num = 0; 685771fe6b9SJerome Glisse uint8_t frev, crev; 686771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 687771fe6b9SJerome Glisse struct drm_connector *connector; 688771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 689771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 690771fe6b9SJerome Glisse 691771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 692771fe6b9SJerome Glisse if (!connector) 693771fe6b9SJerome Glisse return; 694771fe6b9SJerome Glisse 695771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 696771fe6b9SJerome Glisse 697771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 698771fe6b9SJerome Glisse return; 699771fe6b9SJerome Glisse 700771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 701771fe6b9SJerome Glisse 702771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 703771fe6b9SJerome Glisse return; 704771fe6b9SJerome Glisse 705771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 706771fe6b9SJerome Glisse 707771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 708771fe6b9SJerome Glisse 709771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) 710771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl); 711771fe6b9SJerome Glisse else { 712771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 713771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 714771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl); 715771fe6b9SJerome Glisse break; 716771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 717771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl); 718771fe6b9SJerome Glisse break; 719771fe6b9SJerome Glisse } 720771fe6b9SJerome Glisse } 721771fe6b9SJerome Glisse 722771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 723771fe6b9SJerome Glisse 724771fe6b9SJerome Glisse args.v1.ucAction = action; 725771fe6b9SJerome Glisse 726771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 727771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 728771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100); 729771fe6b9SJerome Glisse args.v2.acConfig.fDualLinkConnector = 1; 730771fe6b9SJerome Glisse } else { 731771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100); 732771fe6b9SJerome Glisse } 733771fe6b9SJerome Glisse if (dig->dig_block) 734771fe6b9SJerome Glisse args.v2.acConfig.ucEncoderSel = 1; 735771fe6b9SJerome Glisse 736771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 737771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 738771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 0; 739771fe6b9SJerome Glisse num = 0; 740771fe6b9SJerome Glisse break; 741771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 742771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 1; 743771fe6b9SJerome Glisse num = 1; 744771fe6b9SJerome Glisse break; 745771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 746771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 2; 747771fe6b9SJerome Glisse num = 2; 748771fe6b9SJerome Glisse break; 749771fe6b9SJerome Glisse } 750771fe6b9SJerome Glisse 751771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { 752771fe6b9SJerome Glisse if (dig->coherent_mode) 753771fe6b9SJerome Glisse args.v2.acConfig.fCoherentMode = 1; 754771fe6b9SJerome Glisse } 755771fe6b9SJerome Glisse } else { 756771fe6b9SJerome Glisse args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL; 757771fe6b9SJerome Glisse args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10); 758771fe6b9SJerome Glisse 759771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 760771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 761771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER; 762771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 763771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 764771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 765771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B); 766771fe6b9SJerome Glisse if (dig_connector->igp_lane_info & 0x3) 767771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7; 768771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0xc) 769771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15; 770771fe6b9SJerome Glisse } else { 771771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA; 772771fe6b9SJerome Glisse if (dig_connector->igp_lane_info & 0x1) 773771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3; 774771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x2) 775771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7; 776771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x4) 777771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11; 778771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x8) 779771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15; 780771fe6b9SJerome Glisse } 781771fe6b9SJerome Glisse } else { 782771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 783771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 784771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B | 785771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LANE_0_7); 786771fe6b9SJerome Glisse else { 787771fe6b9SJerome Glisse if (dig_connector->linkb) 788771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 789771fe6b9SJerome Glisse else 790771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 791771fe6b9SJerome Glisse } 792771fe6b9SJerome Glisse } 793771fe6b9SJerome Glisse break; 794771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 795771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER; 796771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 797771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 798771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B | 799771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LANE_0_7); 800771fe6b9SJerome Glisse else { 801771fe6b9SJerome Glisse if (dig_connector->linkb) 802771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 803771fe6b9SJerome Glisse else 804771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 805771fe6b9SJerome Glisse } 806771fe6b9SJerome Glisse break; 807771fe6b9SJerome Glisse } 808771fe6b9SJerome Glisse 809771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { 810771fe6b9SJerome Glisse if (dig->coherent_mode) 811771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT; 812771fe6b9SJerome Glisse } 813771fe6b9SJerome Glisse } 814771fe6b9SJerome Glisse 815771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 816771fe6b9SJerome Glisse 817771fe6b9SJerome Glisse } 818771fe6b9SJerome Glisse 819771fe6b9SJerome Glisse static void 820771fe6b9SJerome Glisse atombios_yuv_setup(struct drm_encoder *encoder, bool enable) 821771fe6b9SJerome Glisse { 822771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 823771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 824771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 825771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 826771fe6b9SJerome Glisse ENABLE_YUV_PS_ALLOCATION args; 827771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, EnableYUV); 828771fe6b9SJerome Glisse uint32_t temp, reg; 829771fe6b9SJerome Glisse 830771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 831771fe6b9SJerome Glisse 832771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 833771fe6b9SJerome Glisse reg = R600_BIOS_3_SCRATCH; 834771fe6b9SJerome Glisse else 835771fe6b9SJerome Glisse reg = RADEON_BIOS_3_SCRATCH; 836771fe6b9SJerome Glisse 837771fe6b9SJerome Glisse /* XXX: fix up scratch reg handling */ 838771fe6b9SJerome Glisse temp = RREG32(reg); 8394ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 840771fe6b9SJerome Glisse WREG32(reg, (ATOM_S3_TV1_ACTIVE | 841771fe6b9SJerome Glisse (radeon_crtc->crtc_id << 18))); 8424ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 843771fe6b9SJerome Glisse WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24))); 844771fe6b9SJerome Glisse else 845771fe6b9SJerome Glisse WREG32(reg, 0); 846771fe6b9SJerome Glisse 847771fe6b9SJerome Glisse if (enable) 848771fe6b9SJerome Glisse args.ucEnable = ATOM_ENABLE; 849771fe6b9SJerome Glisse args.ucCRTC = radeon_crtc->crtc_id; 850771fe6b9SJerome Glisse 851771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 852771fe6b9SJerome Glisse 853771fe6b9SJerome Glisse WREG32(reg, temp); 854771fe6b9SJerome Glisse } 855771fe6b9SJerome Glisse 856771fe6b9SJerome Glisse static void 857771fe6b9SJerome Glisse radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode) 858771fe6b9SJerome Glisse { 859771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 860771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 861771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 862771fe6b9SJerome Glisse DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args; 863771fe6b9SJerome Glisse int index = 0; 864771fe6b9SJerome Glisse bool is_dig = false; 865771fe6b9SJerome Glisse 866771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 867771fe6b9SJerome Glisse 868f641e51eSDave Airlie DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n", 8694ce001abSDave Airlie radeon_encoder->encoder_id, mode, radeon_encoder->devices, 8704ce001abSDave Airlie radeon_encoder->active_device); 871771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 872771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 873771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 874771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl); 875771fe6b9SJerome Glisse break; 876771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 877771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 878771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 879771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 880771fe6b9SJerome Glisse is_dig = true; 881771fe6b9SJerome Glisse break; 882771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 883771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 884771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 885771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl); 886771fe6b9SJerome Glisse break; 887771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 888771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl); 889771fe6b9SJerome Glisse break; 890771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 891771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) 892771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl); 893771fe6b9SJerome Glisse else 894771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl); 895771fe6b9SJerome Glisse break; 896771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 897771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 8988c2a6d73SAlex Deucher if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 899771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl); 9008c2a6d73SAlex Deucher else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 901771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl); 902771fe6b9SJerome Glisse else 903771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl); 904771fe6b9SJerome Glisse break; 905771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 906771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 9078c2a6d73SAlex Deucher if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 908771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl); 9098c2a6d73SAlex Deucher else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 910771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl); 911771fe6b9SJerome Glisse else 912771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl); 913771fe6b9SJerome Glisse break; 914771fe6b9SJerome Glisse } 915771fe6b9SJerome Glisse 916771fe6b9SJerome Glisse if (is_dig) { 917771fe6b9SJerome Glisse switch (mode) { 918771fe6b9SJerome Glisse case DRM_MODE_DPMS_ON: 919771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE); 920771fe6b9SJerome Glisse break; 921771fe6b9SJerome Glisse case DRM_MODE_DPMS_STANDBY: 922771fe6b9SJerome Glisse case DRM_MODE_DPMS_SUSPEND: 923771fe6b9SJerome Glisse case DRM_MODE_DPMS_OFF: 924771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE); 925771fe6b9SJerome Glisse break; 926771fe6b9SJerome Glisse } 927771fe6b9SJerome Glisse } else { 928771fe6b9SJerome Glisse switch (mode) { 929771fe6b9SJerome Glisse case DRM_MODE_DPMS_ON: 930771fe6b9SJerome Glisse args.ucAction = ATOM_ENABLE; 931771fe6b9SJerome Glisse break; 932771fe6b9SJerome Glisse case DRM_MODE_DPMS_STANDBY: 933771fe6b9SJerome Glisse case DRM_MODE_DPMS_SUSPEND: 934771fe6b9SJerome Glisse case DRM_MODE_DPMS_OFF: 935771fe6b9SJerome Glisse args.ucAction = ATOM_DISABLE; 936771fe6b9SJerome Glisse break; 937771fe6b9SJerome Glisse } 938771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 939771fe6b9SJerome Glisse } 940771fe6b9SJerome Glisse radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false); 941771fe6b9SJerome Glisse } 942771fe6b9SJerome Glisse 943771fe6b9SJerome Glisse union crtc_sourc_param { 944771fe6b9SJerome Glisse SELECT_CRTC_SOURCE_PS_ALLOCATION v1; 945771fe6b9SJerome Glisse SELECT_CRTC_SOURCE_PARAMETERS_V2 v2; 946771fe6b9SJerome Glisse }; 947771fe6b9SJerome Glisse 948771fe6b9SJerome Glisse static void 949771fe6b9SJerome Glisse atombios_set_encoder_crtc_source(struct drm_encoder *encoder) 950771fe6b9SJerome Glisse { 951771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 952771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 953771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 954771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 955771fe6b9SJerome Glisse union crtc_sourc_param args; 956771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source); 957771fe6b9SJerome Glisse uint8_t frev, crev; 958771fe6b9SJerome Glisse 959771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 960771fe6b9SJerome Glisse 961771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 962771fe6b9SJerome Glisse 963771fe6b9SJerome Glisse switch (frev) { 964771fe6b9SJerome Glisse case 1: 965771fe6b9SJerome Glisse switch (crev) { 966771fe6b9SJerome Glisse case 1: 967771fe6b9SJerome Glisse default: 968771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 969771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id; 970771fe6b9SJerome Glisse else { 971771fe6b9SJerome Glisse if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) { 972771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id; 973771fe6b9SJerome Glisse } else { 974771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id << 2; 975771fe6b9SJerome Glisse } 976771fe6b9SJerome Glisse } 977771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 978771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 979771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 980771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX; 981771fe6b9SJerome Glisse break; 982771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 983771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 984771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) 985771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX; 986771fe6b9SJerome Glisse else 987771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX; 988771fe6b9SJerome Glisse break; 989771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 990771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 991771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 992771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX; 993771fe6b9SJerome Glisse break; 994771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 995771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 9964ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 997771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX; 9984ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 999771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CV_INDEX; 1000771fe6b9SJerome Glisse else 1001771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX; 1002771fe6b9SJerome Glisse break; 1003771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 1004771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 10054ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 1006771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX; 10074ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 1008771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CV_INDEX; 1009771fe6b9SJerome Glisse else 1010771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX; 1011771fe6b9SJerome Glisse break; 1012771fe6b9SJerome Glisse } 1013771fe6b9SJerome Glisse break; 1014771fe6b9SJerome Glisse case 2: 1015771fe6b9SJerome Glisse args.v2.ucCRTC = radeon_crtc->crtc_id; 1016771fe6b9SJerome Glisse args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder); 1017771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1018771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1019771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1020771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 1021771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 1022771fe6b9SJerome Glisse if (radeon_crtc->crtc_id) 1023771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID; 1024771fe6b9SJerome Glisse else 1025771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID; 1026771fe6b9SJerome Glisse } else 1027771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID; 1028771fe6b9SJerome Glisse break; 1029771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1030771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID; 1031771fe6b9SJerome Glisse break; 1032771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1033771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID; 1034771fe6b9SJerome Glisse break; 1035771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 10364ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 1037771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 10384ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 1039771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 1040771fe6b9SJerome Glisse else 1041771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID; 1042771fe6b9SJerome Glisse break; 1043771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 10444ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) 1045771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 10464ce001abSDave Airlie else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT)) 1047771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 1048771fe6b9SJerome Glisse else 1049771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID; 1050771fe6b9SJerome Glisse break; 1051771fe6b9SJerome Glisse } 1052771fe6b9SJerome Glisse break; 1053771fe6b9SJerome Glisse } 1054771fe6b9SJerome Glisse break; 1055771fe6b9SJerome Glisse default: 1056771fe6b9SJerome Glisse DRM_ERROR("Unknown table version: %d, %d\n", frev, crev); 1057771fe6b9SJerome Glisse break; 1058771fe6b9SJerome Glisse } 1059771fe6b9SJerome Glisse 1060771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 1061771fe6b9SJerome Glisse 1062771fe6b9SJerome Glisse } 1063771fe6b9SJerome Glisse 1064771fe6b9SJerome Glisse static void 1065771fe6b9SJerome Glisse atombios_apply_encoder_quirks(struct drm_encoder *encoder, 1066771fe6b9SJerome Glisse struct drm_display_mode *mode) 1067771fe6b9SJerome Glisse { 1068771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1069771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1070771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1071771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 1072771fe6b9SJerome Glisse 1073771fe6b9SJerome Glisse /* Funky macbooks */ 1074771fe6b9SJerome Glisse if ((dev->pdev->device == 0x71C5) && 1075771fe6b9SJerome Glisse (dev->pdev->subsystem_vendor == 0x106b) && 1076771fe6b9SJerome Glisse (dev->pdev->subsystem_device == 0x0080)) { 1077771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) { 1078771fe6b9SJerome Glisse uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL); 1079771fe6b9SJerome Glisse 1080771fe6b9SJerome Glisse lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN; 1081771fe6b9SJerome Glisse lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN; 1082771fe6b9SJerome Glisse 1083771fe6b9SJerome Glisse WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control); 1084771fe6b9SJerome Glisse } 1085771fe6b9SJerome Glisse } 1086771fe6b9SJerome Glisse 1087771fe6b9SJerome Glisse /* set scaler clears this on some chips */ 1088*ceefedd8SAlex Deucher if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) { 1089771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE)) 1090*ceefedd8SAlex Deucher WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 1091*ceefedd8SAlex Deucher AVIVO_D1MODE_INTERLEAVE_EN); 1092*ceefedd8SAlex Deucher } 1093771fe6b9SJerome Glisse } 1094771fe6b9SJerome Glisse 1095771fe6b9SJerome Glisse static void 1096771fe6b9SJerome Glisse radeon_atom_encoder_mode_set(struct drm_encoder *encoder, 1097771fe6b9SJerome Glisse struct drm_display_mode *mode, 1098771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 1099771fe6b9SJerome Glisse { 1100771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1101771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1102771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1103771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 1104771fe6b9SJerome Glisse 1105771fe6b9SJerome Glisse if (radeon_encoder->enc_priv) { 1106771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 1107771fe6b9SJerome Glisse 1108771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 1109771fe6b9SJerome Glisse dig->dig_block = radeon_crtc->crtc_id; 1110771fe6b9SJerome Glisse } 1111771fe6b9SJerome Glisse radeon_encoder->pixel_clock = adjusted_mode->clock; 1112771fe6b9SJerome Glisse 1113771fe6b9SJerome Glisse radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id); 1114771fe6b9SJerome Glisse atombios_set_encoder_crtc_source(encoder); 1115771fe6b9SJerome Glisse 1116771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) { 11174ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT)) 1118771fe6b9SJerome Glisse atombios_yuv_setup(encoder, true); 1119771fe6b9SJerome Glisse else 1120771fe6b9SJerome Glisse atombios_yuv_setup(encoder, false); 1121771fe6b9SJerome Glisse } 1122771fe6b9SJerome Glisse 1123771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1124771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 1125771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 1126771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 1127771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 1128771fe6b9SJerome Glisse atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE); 1129771fe6b9SJerome Glisse break; 1130771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1131771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1132771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 1133771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1134771fe6b9SJerome Glisse /* disable the encoder and transmitter */ 1135771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE); 1136771fe6b9SJerome Glisse atombios_dig_encoder_setup(encoder, ATOM_DISABLE); 1137771fe6b9SJerome Glisse 1138771fe6b9SJerome Glisse /* setup and enable the encoder and transmitter */ 1139771fe6b9SJerome Glisse atombios_dig_encoder_setup(encoder, ATOM_ENABLE); 1140771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP); 1141771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE); 1142771fe6b9SJerome Glisse break; 1143771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 1144771fe6b9SJerome Glisse atombios_ddia_setup(encoder, ATOM_ENABLE); 1145771fe6b9SJerome Glisse break; 1146771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 1147771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1148771fe6b9SJerome Glisse atombios_external_tmds_setup(encoder, ATOM_ENABLE); 1149771fe6b9SJerome Glisse break; 1150771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 1151771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 1152771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 1153771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 1154771fe6b9SJerome Glisse atombios_dac_setup(encoder, ATOM_ENABLE); 11554ce001abSDave Airlie if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) 1156771fe6b9SJerome Glisse atombios_tv_setup(encoder, ATOM_ENABLE); 1157771fe6b9SJerome Glisse break; 1158771fe6b9SJerome Glisse } 1159771fe6b9SJerome Glisse atombios_apply_encoder_quirks(encoder, adjusted_mode); 1160771fe6b9SJerome Glisse } 1161771fe6b9SJerome Glisse 1162771fe6b9SJerome Glisse static bool 11634ce001abSDave Airlie atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector) 1164771fe6b9SJerome Glisse { 1165771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1166771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1167771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 11684ce001abSDave Airlie struct radeon_connector *radeon_connector = to_radeon_connector(connector); 1169771fe6b9SJerome Glisse 1170771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | 1171771fe6b9SJerome Glisse ATOM_DEVICE_CV_SUPPORT | 1172771fe6b9SJerome Glisse ATOM_DEVICE_CRT_SUPPORT)) { 1173771fe6b9SJerome Glisse DAC_LOAD_DETECTION_PS_ALLOCATION args; 1174771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection); 1175771fe6b9SJerome Glisse uint8_t frev, crev; 1176771fe6b9SJerome Glisse 1177771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 1178771fe6b9SJerome Glisse 1179771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 1180771fe6b9SJerome Glisse 1181771fe6b9SJerome Glisse args.sDacload.ucMisc = 0; 1182771fe6b9SJerome Glisse 1183771fe6b9SJerome Glisse if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) || 1184771fe6b9SJerome Glisse (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1)) 1185771fe6b9SJerome Glisse args.sDacload.ucDacType = ATOM_DAC_A; 1186771fe6b9SJerome Glisse else 1187771fe6b9SJerome Glisse args.sDacload.ucDacType = ATOM_DAC_B; 1188771fe6b9SJerome Glisse 11894ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) 1190771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT); 11914ce001abSDave Airlie else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) 1192771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT); 11934ce001abSDave Airlie else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) { 1194771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT); 1195771fe6b9SJerome Glisse if (crev >= 3) 1196771fe6b9SJerome Glisse args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb; 11974ce001abSDave Airlie } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) { 1198771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT); 1199771fe6b9SJerome Glisse if (crev >= 3) 1200771fe6b9SJerome Glisse args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb; 1201771fe6b9SJerome Glisse } 1202771fe6b9SJerome Glisse 1203771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 1204771fe6b9SJerome Glisse 1205771fe6b9SJerome Glisse return true; 1206771fe6b9SJerome Glisse } else 1207771fe6b9SJerome Glisse return false; 1208771fe6b9SJerome Glisse } 1209771fe6b9SJerome Glisse 1210771fe6b9SJerome Glisse static enum drm_connector_status 1211771fe6b9SJerome Glisse radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector) 1212771fe6b9SJerome Glisse { 1213771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1214771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1215771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 12164ce001abSDave Airlie struct radeon_connector *radeon_connector = to_radeon_connector(connector); 1217771fe6b9SJerome Glisse uint32_t bios_0_scratch; 1218771fe6b9SJerome Glisse 12194ce001abSDave Airlie if (!atombios_dac_load_detect(encoder, connector)) { 1220771fe6b9SJerome Glisse DRM_DEBUG("detect returned false \n"); 1221771fe6b9SJerome Glisse return connector_status_unknown; 1222771fe6b9SJerome Glisse } 1223771fe6b9SJerome Glisse 1224771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 1225771fe6b9SJerome Glisse bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH); 1226771fe6b9SJerome Glisse else 1227771fe6b9SJerome Glisse bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH); 1228771fe6b9SJerome Glisse 12294ce001abSDave Airlie DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices); 12304ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) { 1231771fe6b9SJerome Glisse if (bios_0_scratch & ATOM_S0_CRT1_MASK) 1232771fe6b9SJerome Glisse return connector_status_connected; 12334ce001abSDave Airlie } 12344ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) { 1235771fe6b9SJerome Glisse if (bios_0_scratch & ATOM_S0_CRT2_MASK) 1236771fe6b9SJerome Glisse return connector_status_connected; 12374ce001abSDave Airlie } 12384ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) { 1239771fe6b9SJerome Glisse if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A)) 1240771fe6b9SJerome Glisse return connector_status_connected; 12414ce001abSDave Airlie } 12424ce001abSDave Airlie if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) { 1243771fe6b9SJerome Glisse if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A)) 1244771fe6b9SJerome Glisse return connector_status_connected; /* CTV */ 1245771fe6b9SJerome Glisse else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A)) 1246771fe6b9SJerome Glisse return connector_status_connected; /* STV */ 1247771fe6b9SJerome Glisse } 1248771fe6b9SJerome Glisse return connector_status_disconnected; 1249771fe6b9SJerome Glisse } 1250771fe6b9SJerome Glisse 1251771fe6b9SJerome Glisse static void radeon_atom_encoder_prepare(struct drm_encoder *encoder) 1252771fe6b9SJerome Glisse { 1253771fe6b9SJerome Glisse radeon_atom_output_lock(encoder, true); 1254771fe6b9SJerome Glisse radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); 1255771fe6b9SJerome Glisse } 1256771fe6b9SJerome Glisse 1257771fe6b9SJerome Glisse static void radeon_atom_encoder_commit(struct drm_encoder *encoder) 1258771fe6b9SJerome Glisse { 1259771fe6b9SJerome Glisse radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON); 1260771fe6b9SJerome Glisse radeon_atom_output_lock(encoder, false); 1261771fe6b9SJerome Glisse } 1262771fe6b9SJerome Glisse 12634ce001abSDave Airlie static void radeon_atom_encoder_disable(struct drm_encoder *encoder) 12644ce001abSDave Airlie { 12654ce001abSDave Airlie struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 12664ce001abSDave Airlie radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); 12674ce001abSDave Airlie radeon_encoder->active_device = 0; 12684ce001abSDave Airlie } 12694ce001abSDave Airlie 1270771fe6b9SJerome Glisse static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = { 1271771fe6b9SJerome Glisse .dpms = radeon_atom_encoder_dpms, 1272771fe6b9SJerome Glisse .mode_fixup = radeon_atom_mode_fixup, 1273771fe6b9SJerome Glisse .prepare = radeon_atom_encoder_prepare, 1274771fe6b9SJerome Glisse .mode_set = radeon_atom_encoder_mode_set, 1275771fe6b9SJerome Glisse .commit = radeon_atom_encoder_commit, 12764ce001abSDave Airlie .disable = radeon_atom_encoder_disable, 1277771fe6b9SJerome Glisse /* no detect for TMDS/LVDS yet */ 1278771fe6b9SJerome Glisse }; 1279771fe6b9SJerome Glisse 1280771fe6b9SJerome Glisse static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = { 1281771fe6b9SJerome Glisse .dpms = radeon_atom_encoder_dpms, 1282771fe6b9SJerome Glisse .mode_fixup = radeon_atom_mode_fixup, 1283771fe6b9SJerome Glisse .prepare = radeon_atom_encoder_prepare, 1284771fe6b9SJerome Glisse .mode_set = radeon_atom_encoder_mode_set, 1285771fe6b9SJerome Glisse .commit = radeon_atom_encoder_commit, 1286771fe6b9SJerome Glisse .detect = radeon_atom_dac_detect, 1287771fe6b9SJerome Glisse }; 1288771fe6b9SJerome Glisse 1289771fe6b9SJerome Glisse void radeon_enc_destroy(struct drm_encoder *encoder) 1290771fe6b9SJerome Glisse { 1291771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1292771fe6b9SJerome Glisse kfree(radeon_encoder->enc_priv); 1293771fe6b9SJerome Glisse drm_encoder_cleanup(encoder); 1294771fe6b9SJerome Glisse kfree(radeon_encoder); 1295771fe6b9SJerome Glisse } 1296771fe6b9SJerome Glisse 1297771fe6b9SJerome Glisse static const struct drm_encoder_funcs radeon_atom_enc_funcs = { 1298771fe6b9SJerome Glisse .destroy = radeon_enc_destroy, 1299771fe6b9SJerome Glisse }; 1300771fe6b9SJerome Glisse 13014ce001abSDave Airlie struct radeon_encoder_atom_dac * 13024ce001abSDave Airlie radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder) 13034ce001abSDave Airlie { 13044ce001abSDave Airlie struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL); 13054ce001abSDave Airlie 13064ce001abSDave Airlie if (!dac) 13074ce001abSDave Airlie return NULL; 13084ce001abSDave Airlie 13094ce001abSDave Airlie dac->tv_std = TV_STD_NTSC; 13104ce001abSDave Airlie return dac; 13114ce001abSDave Airlie } 13124ce001abSDave Airlie 1313771fe6b9SJerome Glisse struct radeon_encoder_atom_dig * 1314771fe6b9SJerome Glisse radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder) 1315771fe6b9SJerome Glisse { 1316771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL); 1317771fe6b9SJerome Glisse 1318771fe6b9SJerome Glisse if (!dig) 1319771fe6b9SJerome Glisse return NULL; 1320771fe6b9SJerome Glisse 1321771fe6b9SJerome Glisse /* coherent mode by default */ 1322771fe6b9SJerome Glisse dig->coherent_mode = true; 1323771fe6b9SJerome Glisse 1324771fe6b9SJerome Glisse return dig; 1325771fe6b9SJerome Glisse } 1326771fe6b9SJerome Glisse 1327771fe6b9SJerome Glisse void 1328771fe6b9SJerome Glisse radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device) 1329771fe6b9SJerome Glisse { 1330dfee5614SDave Airlie struct radeon_device *rdev = dev->dev_private; 1331771fe6b9SJerome Glisse struct drm_encoder *encoder; 1332771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder; 1333771fe6b9SJerome Glisse 1334771fe6b9SJerome Glisse /* see if we already added it */ 1335771fe6b9SJerome Glisse list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { 1336771fe6b9SJerome Glisse radeon_encoder = to_radeon_encoder(encoder); 1337771fe6b9SJerome Glisse if (radeon_encoder->encoder_id == encoder_id) { 1338771fe6b9SJerome Glisse radeon_encoder->devices |= supported_device; 1339771fe6b9SJerome Glisse return; 1340771fe6b9SJerome Glisse } 1341771fe6b9SJerome Glisse 1342771fe6b9SJerome Glisse } 1343771fe6b9SJerome Glisse 1344771fe6b9SJerome Glisse /* add a new one */ 1345771fe6b9SJerome Glisse radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL); 1346771fe6b9SJerome Glisse if (!radeon_encoder) 1347771fe6b9SJerome Glisse return; 1348771fe6b9SJerome Glisse 1349771fe6b9SJerome Glisse encoder = &radeon_encoder->base; 1350dfee5614SDave Airlie if (rdev->flags & RADEON_SINGLE_CRTC) 1351dfee5614SDave Airlie encoder->possible_crtcs = 0x1; 1352dfee5614SDave Airlie else 1353771fe6b9SJerome Glisse encoder->possible_crtcs = 0x3; 1354771fe6b9SJerome Glisse encoder->possible_clones = 0; 1355771fe6b9SJerome Glisse 1356771fe6b9SJerome Glisse radeon_encoder->enc_priv = NULL; 1357771fe6b9SJerome Glisse 1358771fe6b9SJerome Glisse radeon_encoder->encoder_id = encoder_id; 1359771fe6b9SJerome Glisse radeon_encoder->devices = supported_device; 1360c93bb85bSJerome Glisse radeon_encoder->rmx_type = RMX_OFF; 1361771fe6b9SJerome Glisse 1362771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1363771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 1364771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 1365771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 1366771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 1367771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 1368771fe6b9SJerome Glisse radeon_encoder->rmx_type = RMX_FULL; 1369771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS); 1370771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder); 1371771fe6b9SJerome Glisse } else { 1372771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); 1373771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); 1374771fe6b9SJerome Glisse } 1375771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs); 1376771fe6b9SJerome Glisse break; 1377771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 1378771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC); 1379771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs); 1380771fe6b9SJerome Glisse break; 1381771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 1382771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 1383771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 1384771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC); 13854ce001abSDave Airlie radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder); 1386771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs); 1387771fe6b9SJerome Glisse break; 1388771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 1389771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1390771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 1391771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1392771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1393771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1394771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 139560d15f55SAlex Deucher if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 139660d15f55SAlex Deucher radeon_encoder->rmx_type = RMX_FULL; 139760d15f55SAlex Deucher drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS); 139860d15f55SAlex Deucher radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder); 139960d15f55SAlex Deucher } else { 1400771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); 1401771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); 140260d15f55SAlex Deucher } 1403771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs); 1404771fe6b9SJerome Glisse break; 1405771fe6b9SJerome Glisse } 1406771fe6b9SJerome Glisse } 1407