1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2007-8 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * 5771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 6771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 7771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 8771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 9771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 10771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 11771fe6b9SJerome Glisse * 12771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 13771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 14771fe6b9SJerome Glisse * 15771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 16771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 17771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 18771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 19771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 20771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 21771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 22771fe6b9SJerome Glisse * 23771fe6b9SJerome Glisse * Authors: Dave Airlie 24771fe6b9SJerome Glisse * Alex Deucher 25771fe6b9SJerome Glisse */ 26771fe6b9SJerome Glisse #include "drmP.h" 27771fe6b9SJerome Glisse #include "drm_crtc_helper.h" 28771fe6b9SJerome Glisse #include "radeon_drm.h" 29771fe6b9SJerome Glisse #include "radeon.h" 30771fe6b9SJerome Glisse #include "atom.h" 31771fe6b9SJerome Glisse 32771fe6b9SJerome Glisse extern int atom_debug; 33771fe6b9SJerome Glisse 34771fe6b9SJerome Glisse uint32_t 35771fe6b9SJerome Glisse radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac) 36771fe6b9SJerome Glisse { 37771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 38771fe6b9SJerome Glisse uint32_t ret = 0; 39771fe6b9SJerome Glisse 40771fe6b9SJerome Glisse switch (supported_device) { 41771fe6b9SJerome Glisse case ATOM_DEVICE_CRT1_SUPPORT: 42771fe6b9SJerome Glisse case ATOM_DEVICE_TV1_SUPPORT: 43771fe6b9SJerome Glisse case ATOM_DEVICE_TV2_SUPPORT: 44771fe6b9SJerome Glisse case ATOM_DEVICE_CRT2_SUPPORT: 45771fe6b9SJerome Glisse case ATOM_DEVICE_CV_SUPPORT: 46771fe6b9SJerome Glisse switch (dac) { 47771fe6b9SJerome Glisse case 1: /* dac a */ 48771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS300) || 49771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 50771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) 51771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC2; 52771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 53771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1; 54771fe6b9SJerome Glisse else 55771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC1; 56771fe6b9SJerome Glisse break; 57771fe6b9SJerome Glisse case 2: /* dac b */ 58771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 59771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2; 60771fe6b9SJerome Glisse else { 61771fe6b9SJerome Glisse /*if (rdev->family == CHIP_R200) 62771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 63771fe6b9SJerome Glisse else*/ 64771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DAC2; 65771fe6b9SJerome Glisse } 66771fe6b9SJerome Glisse break; 67771fe6b9SJerome Glisse case 3: /* external dac */ 68771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 69771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1; 70771fe6b9SJerome Glisse else 71771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 72771fe6b9SJerome Glisse break; 73771fe6b9SJerome Glisse } 74771fe6b9SJerome Glisse break; 75771fe6b9SJerome Glisse case ATOM_DEVICE_LCD1_SUPPORT: 76771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 77771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1; 78771fe6b9SJerome Glisse else 79771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVDS; 80771fe6b9SJerome Glisse break; 81771fe6b9SJerome Glisse case ATOM_DEVICE_DFP1_SUPPORT: 82771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS300) || 83771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 84771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) 85771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 86771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 87771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1; 88771fe6b9SJerome Glisse else 89771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1; 90771fe6b9SJerome Glisse break; 91771fe6b9SJerome Glisse case ATOM_DEVICE_LCD2_SUPPORT: 92771fe6b9SJerome Glisse case ATOM_DEVICE_DFP2_SUPPORT: 93771fe6b9SJerome Glisse if ((rdev->family == CHIP_RS600) || 94771fe6b9SJerome Glisse (rdev->family == CHIP_RS690) || 95771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) 96771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DDI; 97771fe6b9SJerome Glisse else if (ASIC_IS_AVIVO(rdev)) 98771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1; 99771fe6b9SJerome Glisse else 100771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_DVO1; 101771fe6b9SJerome Glisse break; 102771fe6b9SJerome Glisse case ATOM_DEVICE_DFP3_SUPPORT: 103771fe6b9SJerome Glisse ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1; 104771fe6b9SJerome Glisse break; 105771fe6b9SJerome Glisse } 106771fe6b9SJerome Glisse 107771fe6b9SJerome Glisse return ret; 108771fe6b9SJerome Glisse } 109771fe6b9SJerome Glisse 110771fe6b9SJerome Glisse void 111771fe6b9SJerome Glisse radeon_link_encoder_connector(struct drm_device *dev) 112771fe6b9SJerome Glisse { 113771fe6b9SJerome Glisse struct drm_connector *connector; 114771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 115771fe6b9SJerome Glisse struct drm_encoder *encoder; 116771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder; 117771fe6b9SJerome Glisse 118771fe6b9SJerome Glisse /* walk the list and link encoders to connectors */ 119771fe6b9SJerome Glisse list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 120771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 121771fe6b9SJerome Glisse list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { 122771fe6b9SJerome Glisse radeon_encoder = to_radeon_encoder(encoder); 123771fe6b9SJerome Glisse if (radeon_encoder->devices & radeon_connector->devices) 124771fe6b9SJerome Glisse drm_mode_connector_attach_encoder(connector, encoder); 125771fe6b9SJerome Glisse } 126771fe6b9SJerome Glisse } 127771fe6b9SJerome Glisse } 128771fe6b9SJerome Glisse 129771fe6b9SJerome Glisse static struct drm_connector * 130771fe6b9SJerome Glisse radeon_get_connector_for_encoder(struct drm_encoder *encoder) 131771fe6b9SJerome Glisse { 132771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 133771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 134771fe6b9SJerome Glisse struct drm_connector *connector; 135771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 136771fe6b9SJerome Glisse 137771fe6b9SJerome Glisse list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 138771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 139771fe6b9SJerome Glisse if (radeon_encoder->devices & radeon_connector->devices) 140771fe6b9SJerome Glisse return connector; 141771fe6b9SJerome Glisse } 142771fe6b9SJerome Glisse return NULL; 143771fe6b9SJerome Glisse } 144771fe6b9SJerome Glisse 145771fe6b9SJerome Glisse /* used for both atom and legacy */ 146771fe6b9SJerome Glisse void radeon_rmx_mode_fixup(struct drm_encoder *encoder, 147771fe6b9SJerome Glisse struct drm_display_mode *mode, 148771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 149771fe6b9SJerome Glisse { 150771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 151771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 152771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 153771fe6b9SJerome Glisse struct radeon_native_mode *native_mode = &radeon_encoder->native_mode; 154771fe6b9SJerome Glisse 155771fe6b9SJerome Glisse if (mode->hdisplay < native_mode->panel_xres || 156771fe6b9SJerome Glisse mode->vdisplay < native_mode->panel_yres) { 157771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) { 158771fe6b9SJerome Glisse adjusted_mode->hdisplay = native_mode->panel_xres; 159771fe6b9SJerome Glisse adjusted_mode->vdisplay = native_mode->panel_yres; 160771fe6b9SJerome Glisse adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank; 161771fe6b9SJerome Glisse adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus; 162771fe6b9SJerome Glisse adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width; 163771fe6b9SJerome Glisse adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank; 164771fe6b9SJerome Glisse adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus; 165771fe6b9SJerome Glisse adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width; 166771fe6b9SJerome Glisse /* update crtc values */ 167771fe6b9SJerome Glisse drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V); 168771fe6b9SJerome Glisse /* adjust crtc values */ 169771fe6b9SJerome Glisse adjusted_mode->crtc_hdisplay = native_mode->panel_xres; 170771fe6b9SJerome Glisse adjusted_mode->crtc_vdisplay = native_mode->panel_yres; 171771fe6b9SJerome Glisse adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank; 172771fe6b9SJerome Glisse adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus; 173771fe6b9SJerome Glisse adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width; 174771fe6b9SJerome Glisse adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank; 175771fe6b9SJerome Glisse adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus; 176771fe6b9SJerome Glisse adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width; 177771fe6b9SJerome Glisse } else { 178771fe6b9SJerome Glisse adjusted_mode->htotal = native_mode->panel_xres + native_mode->hblank; 179771fe6b9SJerome Glisse adjusted_mode->hsync_start = native_mode->panel_xres + native_mode->hoverplus; 180771fe6b9SJerome Glisse adjusted_mode->hsync_end = adjusted_mode->hsync_start + native_mode->hsync_width; 181771fe6b9SJerome Glisse adjusted_mode->vtotal = native_mode->panel_yres + native_mode->vblank; 182771fe6b9SJerome Glisse adjusted_mode->vsync_start = native_mode->panel_yres + native_mode->voverplus; 183771fe6b9SJerome Glisse adjusted_mode->vsync_end = adjusted_mode->vsync_start + native_mode->vsync_width; 184771fe6b9SJerome Glisse /* update crtc values */ 185771fe6b9SJerome Glisse drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V); 186771fe6b9SJerome Glisse /* adjust crtc values */ 187771fe6b9SJerome Glisse adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + native_mode->hblank; 188771fe6b9SJerome Glisse adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + native_mode->hoverplus; 189771fe6b9SJerome Glisse adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + native_mode->hsync_width; 190771fe6b9SJerome Glisse adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + native_mode->vblank; 191771fe6b9SJerome Glisse adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + native_mode->voverplus; 192771fe6b9SJerome Glisse adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + native_mode->vsync_width; 193771fe6b9SJerome Glisse } 194771fe6b9SJerome Glisse adjusted_mode->flags = native_mode->flags; 195771fe6b9SJerome Glisse adjusted_mode->clock = native_mode->dotclock; 196771fe6b9SJerome Glisse } 197771fe6b9SJerome Glisse } 198771fe6b9SJerome Glisse 199*c93bb85bSJerome Glisse 200771fe6b9SJerome Glisse static bool radeon_atom_mode_fixup(struct drm_encoder *encoder, 201771fe6b9SJerome Glisse struct drm_display_mode *mode, 202771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 203771fe6b9SJerome Glisse { 204771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 205771fe6b9SJerome Glisse 206771fe6b9SJerome Glisse drm_mode_set_crtcinfo(adjusted_mode, 0); 207771fe6b9SJerome Glisse 208771fe6b9SJerome Glisse if (radeon_encoder->rmx_type != RMX_OFF) 209771fe6b9SJerome Glisse radeon_rmx_mode_fixup(encoder, mode, adjusted_mode); 210771fe6b9SJerome Glisse 211771fe6b9SJerome Glisse /* hw bug */ 212771fe6b9SJerome Glisse if ((mode->flags & DRM_MODE_FLAG_INTERLACE) 213771fe6b9SJerome Glisse && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2))) 214771fe6b9SJerome Glisse adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2; 215771fe6b9SJerome Glisse 216771fe6b9SJerome Glisse return true; 217771fe6b9SJerome Glisse } 218771fe6b9SJerome Glisse 219771fe6b9SJerome Glisse static void 220771fe6b9SJerome Glisse atombios_dac_setup(struct drm_encoder *encoder, int action) 221771fe6b9SJerome Glisse { 222771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 223771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 224771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 225771fe6b9SJerome Glisse DAC_ENCODER_CONTROL_PS_ALLOCATION args; 226771fe6b9SJerome Glisse int index = 0, num = 0; 227771fe6b9SJerome Glisse /* fixme - fill in enc_priv for atom dac */ 228771fe6b9SJerome Glisse enum radeon_tv_std tv_std = TV_STD_NTSC; 229771fe6b9SJerome Glisse 230771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 231771fe6b9SJerome Glisse 232771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 233771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 234771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 235771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl); 236771fe6b9SJerome Glisse num = 1; 237771fe6b9SJerome Glisse break; 238771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 239771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 240771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl); 241771fe6b9SJerome Glisse num = 2; 242771fe6b9SJerome Glisse break; 243771fe6b9SJerome Glisse } 244771fe6b9SJerome Glisse 245771fe6b9SJerome Glisse args.ucAction = action; 246771fe6b9SJerome Glisse 247771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) 248771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_PS2; 249771fe6b9SJerome Glisse else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 250771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_CV; 251771fe6b9SJerome Glisse else { 252771fe6b9SJerome Glisse switch (tv_std) { 253771fe6b9SJerome Glisse case TV_STD_PAL: 254771fe6b9SJerome Glisse case TV_STD_PAL_M: 255771fe6b9SJerome Glisse case TV_STD_SCART_PAL: 256771fe6b9SJerome Glisse case TV_STD_SECAM: 257771fe6b9SJerome Glisse case TV_STD_PAL_CN: 258771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_PAL; 259771fe6b9SJerome Glisse break; 260771fe6b9SJerome Glisse case TV_STD_NTSC: 261771fe6b9SJerome Glisse case TV_STD_NTSC_J: 262771fe6b9SJerome Glisse case TV_STD_PAL_60: 263771fe6b9SJerome Glisse default: 264771fe6b9SJerome Glisse args.ucDacStandard = ATOM_DAC1_NTSC; 265771fe6b9SJerome Glisse break; 266771fe6b9SJerome Glisse } 267771fe6b9SJerome Glisse } 268771fe6b9SJerome Glisse args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 269771fe6b9SJerome Glisse 270771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 271771fe6b9SJerome Glisse 272771fe6b9SJerome Glisse } 273771fe6b9SJerome Glisse 274771fe6b9SJerome Glisse static void 275771fe6b9SJerome Glisse atombios_tv_setup(struct drm_encoder *encoder, int action) 276771fe6b9SJerome Glisse { 277771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 278771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 279771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 280771fe6b9SJerome Glisse TV_ENCODER_CONTROL_PS_ALLOCATION args; 281771fe6b9SJerome Glisse int index = 0; 282771fe6b9SJerome Glisse /* fixme - fill in enc_priv for atom dac */ 283771fe6b9SJerome Glisse enum radeon_tv_std tv_std = TV_STD_NTSC; 284771fe6b9SJerome Glisse 285771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 286771fe6b9SJerome Glisse 287771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl); 288771fe6b9SJerome Glisse 289771fe6b9SJerome Glisse args.sTVEncoder.ucAction = action; 290771fe6b9SJerome Glisse 291771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 292771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_CV; 293771fe6b9SJerome Glisse else { 294771fe6b9SJerome Glisse switch (tv_std) { 295771fe6b9SJerome Glisse case TV_STD_NTSC: 296771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC; 297771fe6b9SJerome Glisse break; 298771fe6b9SJerome Glisse case TV_STD_PAL: 299771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; 300771fe6b9SJerome Glisse break; 301771fe6b9SJerome Glisse case TV_STD_PAL_M: 302771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PALM; 303771fe6b9SJerome Glisse break; 304771fe6b9SJerome Glisse case TV_STD_PAL_60: 305771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60; 306771fe6b9SJerome Glisse break; 307771fe6b9SJerome Glisse case TV_STD_NTSC_J: 308771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ; 309771fe6b9SJerome Glisse break; 310771fe6b9SJerome Glisse case TV_STD_SCART_PAL: 311771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */ 312771fe6b9SJerome Glisse break; 313771fe6b9SJerome Glisse case TV_STD_SECAM: 314771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM; 315771fe6b9SJerome Glisse break; 316771fe6b9SJerome Glisse case TV_STD_PAL_CN: 317771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN; 318771fe6b9SJerome Glisse break; 319771fe6b9SJerome Glisse default: 320771fe6b9SJerome Glisse args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC; 321771fe6b9SJerome Glisse break; 322771fe6b9SJerome Glisse } 323771fe6b9SJerome Glisse } 324771fe6b9SJerome Glisse 325771fe6b9SJerome Glisse args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 326771fe6b9SJerome Glisse 327771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 328771fe6b9SJerome Glisse 329771fe6b9SJerome Glisse } 330771fe6b9SJerome Glisse 331771fe6b9SJerome Glisse void 332771fe6b9SJerome Glisse atombios_external_tmds_setup(struct drm_encoder *encoder, int action) 333771fe6b9SJerome Glisse { 334771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 335771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 336771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 337771fe6b9SJerome Glisse ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args; 338771fe6b9SJerome Glisse int index = 0; 339771fe6b9SJerome Glisse 340771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 341771fe6b9SJerome Glisse 342771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl); 343771fe6b9SJerome Glisse 344771fe6b9SJerome Glisse args.sXTmdsEncoder.ucEnable = action; 345771fe6b9SJerome Glisse 346771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 347771fe6b9SJerome Glisse args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL; 348771fe6b9SJerome Glisse 349771fe6b9SJerome Glisse /*if (pScrn->rgbBits == 8)*/ 350771fe6b9SJerome Glisse args.sXTmdsEncoder.ucMisc |= (1 << 1); 351771fe6b9SJerome Glisse 352771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 353771fe6b9SJerome Glisse 354771fe6b9SJerome Glisse } 355771fe6b9SJerome Glisse 356771fe6b9SJerome Glisse static void 357771fe6b9SJerome Glisse atombios_ddia_setup(struct drm_encoder *encoder, int action) 358771fe6b9SJerome Glisse { 359771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 360771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 361771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 362771fe6b9SJerome Glisse DVO_ENCODER_CONTROL_PS_ALLOCATION args; 363771fe6b9SJerome Glisse int index = 0; 364771fe6b9SJerome Glisse 365771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 366771fe6b9SJerome Glisse 367771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl); 368771fe6b9SJerome Glisse 369771fe6b9SJerome Glisse args.sDVOEncoder.ucAction = action; 370771fe6b9SJerome Glisse args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 371771fe6b9SJerome Glisse 372771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 373771fe6b9SJerome Glisse args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL; 374771fe6b9SJerome Glisse 375771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 376771fe6b9SJerome Glisse 377771fe6b9SJerome Glisse } 378771fe6b9SJerome Glisse 379771fe6b9SJerome Glisse union lvds_encoder_control { 380771fe6b9SJerome Glisse LVDS_ENCODER_CONTROL_PS_ALLOCATION v1; 381771fe6b9SJerome Glisse LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2; 382771fe6b9SJerome Glisse }; 383771fe6b9SJerome Glisse 384771fe6b9SJerome Glisse static void 385771fe6b9SJerome Glisse atombios_digital_setup(struct drm_encoder *encoder, int action) 386771fe6b9SJerome Glisse { 387771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 388771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 389771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 390771fe6b9SJerome Glisse union lvds_encoder_control args; 391771fe6b9SJerome Glisse int index = 0; 392771fe6b9SJerome Glisse uint8_t frev, crev; 393771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 394771fe6b9SJerome Glisse struct drm_connector *connector; 395771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 396771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 397771fe6b9SJerome Glisse 398771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 399771fe6b9SJerome Glisse if (!connector) 400771fe6b9SJerome Glisse return; 401771fe6b9SJerome Glisse 402771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 403771fe6b9SJerome Glisse 404771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 405771fe6b9SJerome Glisse return; 406771fe6b9SJerome Glisse 407771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 408771fe6b9SJerome Glisse 409771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 410771fe6b9SJerome Glisse return; 411771fe6b9SJerome Glisse 412771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 413771fe6b9SJerome Glisse 414771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 415771fe6b9SJerome Glisse 416771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 417771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 418771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl); 419771fe6b9SJerome Glisse break; 420771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 421771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 422771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl); 423771fe6b9SJerome Glisse break; 424771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 425771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) 426771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl); 427771fe6b9SJerome Glisse else 428771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl); 429771fe6b9SJerome Glisse break; 430771fe6b9SJerome Glisse } 431771fe6b9SJerome Glisse 432771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 433771fe6b9SJerome Glisse 434771fe6b9SJerome Glisse switch (frev) { 435771fe6b9SJerome Glisse case 1: 436771fe6b9SJerome Glisse case 2: 437771fe6b9SJerome Glisse switch (crev) { 438771fe6b9SJerome Glisse case 1: 439771fe6b9SJerome Glisse args.v1.ucMisc = 0; 440771fe6b9SJerome Glisse args.v1.ucAction = action; 441771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 442771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE; 443771fe6b9SJerome Glisse args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 444771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 445771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 0)) 446771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL; 447771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 448771fe6b9SJerome Glisse args.v1.ucMisc |= (1 << 1); 449771fe6b9SJerome Glisse } else { 450771fe6b9SJerome Glisse if (dig_connector->linkb) 451771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB; 452771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 453771fe6b9SJerome Glisse args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL; 454771fe6b9SJerome Glisse /*if (pScrn->rgbBits == 8) */ 455771fe6b9SJerome Glisse args.v1.ucMisc |= (1 << 1); 456771fe6b9SJerome Glisse } 457771fe6b9SJerome Glisse break; 458771fe6b9SJerome Glisse case 2: 459771fe6b9SJerome Glisse case 3: 460771fe6b9SJerome Glisse args.v2.ucMisc = 0; 461771fe6b9SJerome Glisse args.v2.ucAction = action; 462771fe6b9SJerome Glisse if (crev == 3) { 463771fe6b9SJerome Glisse if (dig->coherent_mode) 464771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT; 465771fe6b9SJerome Glisse } 466771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 467771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE; 468771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 469771fe6b9SJerome Glisse args.v2.ucTruncate = 0; 470771fe6b9SJerome Glisse args.v2.ucSpatial = 0; 471771fe6b9SJerome Glisse args.v2.ucTemporal = 0; 472771fe6b9SJerome Glisse args.v2.ucFRC = 0; 473771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 474771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 0)) 475771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL; 476771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 5)) { 477771fe6b9SJerome Glisse args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN; 478771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 479771fe6b9SJerome Glisse args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH; 480771fe6b9SJerome Glisse } 481771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 6)) { 482771fe6b9SJerome Glisse args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN; 483771fe6b9SJerome Glisse if (dig->lvds_misc & (1 << 1)) 484771fe6b9SJerome Glisse args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH; 485771fe6b9SJerome Glisse if (((dig->lvds_misc >> 2) & 0x3) == 2) 486771fe6b9SJerome Glisse args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4; 487771fe6b9SJerome Glisse } 488771fe6b9SJerome Glisse } else { 489771fe6b9SJerome Glisse if (dig_connector->linkb) 490771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB; 491771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 492771fe6b9SJerome Glisse args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL; 493771fe6b9SJerome Glisse } 494771fe6b9SJerome Glisse break; 495771fe6b9SJerome Glisse default: 496771fe6b9SJerome Glisse DRM_ERROR("Unknown table version %d, %d\n", frev, crev); 497771fe6b9SJerome Glisse break; 498771fe6b9SJerome Glisse } 499771fe6b9SJerome Glisse break; 500771fe6b9SJerome Glisse default: 501771fe6b9SJerome Glisse DRM_ERROR("Unknown table version %d, %d\n", frev, crev); 502771fe6b9SJerome Glisse break; 503771fe6b9SJerome Glisse } 504771fe6b9SJerome Glisse 505771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 506771fe6b9SJerome Glisse 507771fe6b9SJerome Glisse } 508771fe6b9SJerome Glisse 509771fe6b9SJerome Glisse int 510771fe6b9SJerome Glisse atombios_get_encoder_mode(struct drm_encoder *encoder) 511771fe6b9SJerome Glisse { 512771fe6b9SJerome Glisse struct drm_connector *connector; 513771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 514771fe6b9SJerome Glisse 515771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 516771fe6b9SJerome Glisse if (!connector) 517771fe6b9SJerome Glisse return 0; 518771fe6b9SJerome Glisse 519771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 520771fe6b9SJerome Glisse 521771fe6b9SJerome Glisse switch (connector->connector_type) { 522771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DVII: 523771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 524771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 525771fe6b9SJerome Glisse else if (radeon_connector->use_digital) 526771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 527771fe6b9SJerome Glisse else 528771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_CRT; 529771fe6b9SJerome Glisse break; 530771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DVID: 531771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_HDMIA: 532771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_HDMIB: 533771fe6b9SJerome Glisse default: 534771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 535771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 536771fe6b9SJerome Glisse else 537771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 538771fe6b9SJerome Glisse break; 539771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_LVDS: 540771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_LVDS; 541771fe6b9SJerome Glisse break; 542771fe6b9SJerome Glisse case DRM_MODE_CONNECTOR_DisplayPort: 543771fe6b9SJerome Glisse /*if (radeon_output->MonType == MT_DP) 544771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DP; 545771fe6b9SJerome Glisse else*/ 546771fe6b9SJerome Glisse if (drm_detect_hdmi_monitor((struct edid *)connector->edid_blob_ptr)) 547771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_HDMI; 548771fe6b9SJerome Glisse else 549771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_DVI; 550771fe6b9SJerome Glisse break; 551771fe6b9SJerome Glisse case CONNECTOR_DVI_A: 552771fe6b9SJerome Glisse case CONNECTOR_VGA: 553771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_CRT; 554771fe6b9SJerome Glisse break; 555771fe6b9SJerome Glisse case CONNECTOR_STV: 556771fe6b9SJerome Glisse case CONNECTOR_CTV: 557771fe6b9SJerome Glisse case CONNECTOR_DIN: 558771fe6b9SJerome Glisse /* fix me */ 559771fe6b9SJerome Glisse return ATOM_ENCODER_MODE_TV; 560771fe6b9SJerome Glisse /*return ATOM_ENCODER_MODE_CV;*/ 561771fe6b9SJerome Glisse break; 562771fe6b9SJerome Glisse } 563771fe6b9SJerome Glisse } 564771fe6b9SJerome Glisse 565771fe6b9SJerome Glisse static void 566771fe6b9SJerome Glisse atombios_dig_encoder_setup(struct drm_encoder *encoder, int action) 567771fe6b9SJerome Glisse { 568771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 569771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 570771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 571771fe6b9SJerome Glisse DIG_ENCODER_CONTROL_PS_ALLOCATION args; 572771fe6b9SJerome Glisse int index = 0, num = 0; 573771fe6b9SJerome Glisse uint8_t frev, crev; 574771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 575771fe6b9SJerome Glisse struct drm_connector *connector; 576771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 577771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 578771fe6b9SJerome Glisse 579771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 580771fe6b9SJerome Glisse if (!connector) 581771fe6b9SJerome Glisse return; 582771fe6b9SJerome Glisse 583771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 584771fe6b9SJerome Glisse 585771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 586771fe6b9SJerome Glisse return; 587771fe6b9SJerome Glisse 588771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 589771fe6b9SJerome Glisse 590771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 591771fe6b9SJerome Glisse return; 592771fe6b9SJerome Glisse 593771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 594771fe6b9SJerome Glisse 595771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 596771fe6b9SJerome Glisse 597771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 598771fe6b9SJerome Glisse if (dig->dig_block) 599771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl); 600771fe6b9SJerome Glisse else 601771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl); 602771fe6b9SJerome Glisse num = dig->dig_block + 1; 603771fe6b9SJerome Glisse } else { 604771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 605771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 606771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl); 607771fe6b9SJerome Glisse num = 1; 608771fe6b9SJerome Glisse break; 609771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 610771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl); 611771fe6b9SJerome Glisse num = 2; 612771fe6b9SJerome Glisse break; 613771fe6b9SJerome Glisse } 614771fe6b9SJerome Glisse } 615771fe6b9SJerome Glisse 616771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 617771fe6b9SJerome Glisse 618771fe6b9SJerome Glisse args.ucAction = action; 619771fe6b9SJerome Glisse args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10); 620771fe6b9SJerome Glisse 621771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 622771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 623771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 624771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1; 625771fe6b9SJerome Glisse break; 626771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 627771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2; 628771fe6b9SJerome Glisse break; 629771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 630771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3; 631771fe6b9SJerome Glisse break; 632771fe6b9SJerome Glisse } 633771fe6b9SJerome Glisse } else { 634771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 635771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 636771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1; 637771fe6b9SJerome Glisse break; 638771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 639771fe6b9SJerome Glisse args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2; 640771fe6b9SJerome Glisse break; 641771fe6b9SJerome Glisse } 642771fe6b9SJerome Glisse } 643771fe6b9SJerome Glisse 644771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 645771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA_B; 646771fe6b9SJerome Glisse args.ucLaneNum = 8; 647771fe6b9SJerome Glisse } else { 648771fe6b9SJerome Glisse if (dig_connector->linkb) 649771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB; 650771fe6b9SJerome Glisse else 651771fe6b9SJerome Glisse args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA; 652771fe6b9SJerome Glisse args.ucLaneNum = 4; 653771fe6b9SJerome Glisse } 654771fe6b9SJerome Glisse 655771fe6b9SJerome Glisse args.ucEncoderMode = atombios_get_encoder_mode(encoder); 656771fe6b9SJerome Glisse 657771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 658771fe6b9SJerome Glisse 659771fe6b9SJerome Glisse } 660771fe6b9SJerome Glisse 661771fe6b9SJerome Glisse union dig_transmitter_control { 662771fe6b9SJerome Glisse DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1; 663771fe6b9SJerome Glisse DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2; 664771fe6b9SJerome Glisse }; 665771fe6b9SJerome Glisse 666771fe6b9SJerome Glisse static void 667771fe6b9SJerome Glisse atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action) 668771fe6b9SJerome Glisse { 669771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 670771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 671771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 672771fe6b9SJerome Glisse union dig_transmitter_control args; 673771fe6b9SJerome Glisse int index = 0, num = 0; 674771fe6b9SJerome Glisse uint8_t frev, crev; 675771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 676771fe6b9SJerome Glisse struct drm_connector *connector; 677771fe6b9SJerome Glisse struct radeon_connector *radeon_connector; 678771fe6b9SJerome Glisse struct radeon_connector_atom_dig *dig_connector; 679771fe6b9SJerome Glisse 680771fe6b9SJerome Glisse connector = radeon_get_connector_for_encoder(encoder); 681771fe6b9SJerome Glisse if (!connector) 682771fe6b9SJerome Glisse return; 683771fe6b9SJerome Glisse 684771fe6b9SJerome Glisse radeon_connector = to_radeon_connector(connector); 685771fe6b9SJerome Glisse 686771fe6b9SJerome Glisse if (!radeon_encoder->enc_priv) 687771fe6b9SJerome Glisse return; 688771fe6b9SJerome Glisse 689771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 690771fe6b9SJerome Glisse 691771fe6b9SJerome Glisse if (!radeon_connector->con_priv) 692771fe6b9SJerome Glisse return; 693771fe6b9SJerome Glisse 694771fe6b9SJerome Glisse dig_connector = radeon_connector->con_priv; 695771fe6b9SJerome Glisse 696771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 697771fe6b9SJerome Glisse 698771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) 699771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl); 700771fe6b9SJerome Glisse else { 701771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 702771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 703771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl); 704771fe6b9SJerome Glisse break; 705771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 706771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl); 707771fe6b9SJerome Glisse break; 708771fe6b9SJerome Glisse } 709771fe6b9SJerome Glisse } 710771fe6b9SJerome Glisse 711771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 712771fe6b9SJerome Glisse 713771fe6b9SJerome Glisse args.v1.ucAction = action; 714771fe6b9SJerome Glisse 715771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 716771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 717771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 2) / 100); 718771fe6b9SJerome Glisse args.v2.acConfig.fDualLinkConnector = 1; 719771fe6b9SJerome Glisse } else { 720771fe6b9SJerome Glisse args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock * 10 * 4) / 100); 721771fe6b9SJerome Glisse } 722771fe6b9SJerome Glisse if (dig->dig_block) 723771fe6b9SJerome Glisse args.v2.acConfig.ucEncoderSel = 1; 724771fe6b9SJerome Glisse 725771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 726771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 727771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 0; 728771fe6b9SJerome Glisse num = 0; 729771fe6b9SJerome Glisse break; 730771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 731771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 1; 732771fe6b9SJerome Glisse num = 1; 733771fe6b9SJerome Glisse break; 734771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 735771fe6b9SJerome Glisse args.v2.acConfig.ucTransmitterSel = 2; 736771fe6b9SJerome Glisse num = 2; 737771fe6b9SJerome Glisse break; 738771fe6b9SJerome Glisse } 739771fe6b9SJerome Glisse 740771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { 741771fe6b9SJerome Glisse if (dig->coherent_mode) 742771fe6b9SJerome Glisse args.v2.acConfig.fCoherentMode = 1; 743771fe6b9SJerome Glisse } 744771fe6b9SJerome Glisse } else { 745771fe6b9SJerome Glisse args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL; 746771fe6b9SJerome Glisse args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock) / 10); 747771fe6b9SJerome Glisse 748771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 749771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 750771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER; 751771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 752771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) { 753771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 754771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B); 755771fe6b9SJerome Glisse if (dig_connector->igp_lane_info & 0x3) 756771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7; 757771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0xc) 758771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15; 759771fe6b9SJerome Glisse } else { 760771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA; 761771fe6b9SJerome Glisse if (dig_connector->igp_lane_info & 0x1) 762771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3; 763771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x2) 764771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7; 765771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x4) 766771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11; 767771fe6b9SJerome Glisse else if (dig_connector->igp_lane_info & 0x8) 768771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15; 769771fe6b9SJerome Glisse } 770771fe6b9SJerome Glisse } else { 771771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 772771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 773771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B | 774771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LANE_0_7); 775771fe6b9SJerome Glisse else { 776771fe6b9SJerome Glisse if (dig_connector->linkb) 777771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 778771fe6b9SJerome Glisse else 779771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 780771fe6b9SJerome Glisse } 781771fe6b9SJerome Glisse } 782771fe6b9SJerome Glisse break; 783771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 784771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER; 785771fe6b9SJerome Glisse if (radeon_encoder->pixel_clock > 165000) 786771fe6b9SJerome Glisse args.v1.ucConfig |= (ATOM_TRANSMITTER_CONFIG_8LANE_LINK | 787771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LINKA_B | 788771fe6b9SJerome Glisse ATOM_TRANSMITTER_CONFIG_LANE_0_7); 789771fe6b9SJerome Glisse else { 790771fe6b9SJerome Glisse if (dig_connector->linkb) 791771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 792771fe6b9SJerome Glisse else 793771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA | ATOM_TRANSMITTER_CONFIG_LANE_0_3; 794771fe6b9SJerome Glisse } 795771fe6b9SJerome Glisse break; 796771fe6b9SJerome Glisse } 797771fe6b9SJerome Glisse 798771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) { 799771fe6b9SJerome Glisse if (dig->coherent_mode) 800771fe6b9SJerome Glisse args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT; 801771fe6b9SJerome Glisse } 802771fe6b9SJerome Glisse } 803771fe6b9SJerome Glisse 804771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 805771fe6b9SJerome Glisse 806771fe6b9SJerome Glisse } 807771fe6b9SJerome Glisse 808771fe6b9SJerome Glisse static void 809771fe6b9SJerome Glisse atombios_yuv_setup(struct drm_encoder *encoder, bool enable) 810771fe6b9SJerome Glisse { 811771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 812771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 813771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 814771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 815771fe6b9SJerome Glisse ENABLE_YUV_PS_ALLOCATION args; 816771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, EnableYUV); 817771fe6b9SJerome Glisse uint32_t temp, reg; 818771fe6b9SJerome Glisse 819771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 820771fe6b9SJerome Glisse 821771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 822771fe6b9SJerome Glisse reg = R600_BIOS_3_SCRATCH; 823771fe6b9SJerome Glisse else 824771fe6b9SJerome Glisse reg = RADEON_BIOS_3_SCRATCH; 825771fe6b9SJerome Glisse 826771fe6b9SJerome Glisse /* XXX: fix up scratch reg handling */ 827771fe6b9SJerome Glisse temp = RREG32(reg); 828771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) 829771fe6b9SJerome Glisse WREG32(reg, (ATOM_S3_TV1_ACTIVE | 830771fe6b9SJerome Glisse (radeon_crtc->crtc_id << 18))); 831771fe6b9SJerome Glisse else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 832771fe6b9SJerome Glisse WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24))); 833771fe6b9SJerome Glisse else 834771fe6b9SJerome Glisse WREG32(reg, 0); 835771fe6b9SJerome Glisse 836771fe6b9SJerome Glisse if (enable) 837771fe6b9SJerome Glisse args.ucEnable = ATOM_ENABLE; 838771fe6b9SJerome Glisse args.ucCRTC = radeon_crtc->crtc_id; 839771fe6b9SJerome Glisse 840771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 841771fe6b9SJerome Glisse 842771fe6b9SJerome Glisse WREG32(reg, temp); 843771fe6b9SJerome Glisse } 844771fe6b9SJerome Glisse 845771fe6b9SJerome Glisse static void 846771fe6b9SJerome Glisse radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode) 847771fe6b9SJerome Glisse { 848771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 849771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 850771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 851771fe6b9SJerome Glisse DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args; 852771fe6b9SJerome Glisse int index = 0; 853771fe6b9SJerome Glisse bool is_dig = false; 854771fe6b9SJerome Glisse 855771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 856771fe6b9SJerome Glisse 857771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 858771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 859771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 860771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl); 861771fe6b9SJerome Glisse break; 862771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 863771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 864771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 865771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 866771fe6b9SJerome Glisse is_dig = true; 867771fe6b9SJerome Glisse break; 868771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 869771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 870771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 871771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl); 872771fe6b9SJerome Glisse break; 873771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 874771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl); 875771fe6b9SJerome Glisse break; 876771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 877771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) 878771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl); 879771fe6b9SJerome Glisse else 880771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl); 881771fe6b9SJerome Glisse break; 882771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 883771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 884771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) 885771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl); 886771fe6b9SJerome Glisse else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 887771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl); 888771fe6b9SJerome Glisse else 889771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl); 890771fe6b9SJerome Glisse break; 891771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 892771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 893771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) 894771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl); 895771fe6b9SJerome Glisse else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 896771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl); 897771fe6b9SJerome Glisse else 898771fe6b9SJerome Glisse index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl); 899771fe6b9SJerome Glisse break; 900771fe6b9SJerome Glisse } 901771fe6b9SJerome Glisse 902771fe6b9SJerome Glisse if (is_dig) { 903771fe6b9SJerome Glisse switch (mode) { 904771fe6b9SJerome Glisse case DRM_MODE_DPMS_ON: 905771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE); 906771fe6b9SJerome Glisse break; 907771fe6b9SJerome Glisse case DRM_MODE_DPMS_STANDBY: 908771fe6b9SJerome Glisse case DRM_MODE_DPMS_SUSPEND: 909771fe6b9SJerome Glisse case DRM_MODE_DPMS_OFF: 910771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE); 911771fe6b9SJerome Glisse break; 912771fe6b9SJerome Glisse } 913771fe6b9SJerome Glisse } else { 914771fe6b9SJerome Glisse switch (mode) { 915771fe6b9SJerome Glisse case DRM_MODE_DPMS_ON: 916771fe6b9SJerome Glisse args.ucAction = ATOM_ENABLE; 917771fe6b9SJerome Glisse break; 918771fe6b9SJerome Glisse case DRM_MODE_DPMS_STANDBY: 919771fe6b9SJerome Glisse case DRM_MODE_DPMS_SUSPEND: 920771fe6b9SJerome Glisse case DRM_MODE_DPMS_OFF: 921771fe6b9SJerome Glisse args.ucAction = ATOM_DISABLE; 922771fe6b9SJerome Glisse break; 923771fe6b9SJerome Glisse } 924771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 925771fe6b9SJerome Glisse } 926771fe6b9SJerome Glisse radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false); 927771fe6b9SJerome Glisse } 928771fe6b9SJerome Glisse 929771fe6b9SJerome Glisse union crtc_sourc_param { 930771fe6b9SJerome Glisse SELECT_CRTC_SOURCE_PS_ALLOCATION v1; 931771fe6b9SJerome Glisse SELECT_CRTC_SOURCE_PARAMETERS_V2 v2; 932771fe6b9SJerome Glisse }; 933771fe6b9SJerome Glisse 934771fe6b9SJerome Glisse static void 935771fe6b9SJerome Glisse atombios_set_encoder_crtc_source(struct drm_encoder *encoder) 936771fe6b9SJerome Glisse { 937771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 938771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 939771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 940771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 941771fe6b9SJerome Glisse union crtc_sourc_param args; 942771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source); 943771fe6b9SJerome Glisse uint8_t frev, crev; 944771fe6b9SJerome Glisse 945771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 946771fe6b9SJerome Glisse 947771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 948771fe6b9SJerome Glisse 949771fe6b9SJerome Glisse switch (frev) { 950771fe6b9SJerome Glisse case 1: 951771fe6b9SJerome Glisse switch (crev) { 952771fe6b9SJerome Glisse case 1: 953771fe6b9SJerome Glisse default: 954771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 955771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id; 956771fe6b9SJerome Glisse else { 957771fe6b9SJerome Glisse if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) { 958771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id; 959771fe6b9SJerome Glisse } else { 960771fe6b9SJerome Glisse args.v1.ucCRTC = radeon_crtc->crtc_id << 2; 961771fe6b9SJerome Glisse } 962771fe6b9SJerome Glisse } 963771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 964771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 965771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 966771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX; 967771fe6b9SJerome Glisse break; 968771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 969771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 970771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) 971771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX; 972771fe6b9SJerome Glisse else 973771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX; 974771fe6b9SJerome Glisse break; 975771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 976771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 977771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 978771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX; 979771fe6b9SJerome Glisse break; 980771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 981771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 982771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) 983771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX; 984771fe6b9SJerome Glisse else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 985771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CV_INDEX; 986771fe6b9SJerome Glisse else 987771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX; 988771fe6b9SJerome Glisse break; 989771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 990771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 991771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) 992771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX; 993771fe6b9SJerome Glisse else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 994771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CV_INDEX; 995771fe6b9SJerome Glisse else 996771fe6b9SJerome Glisse args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX; 997771fe6b9SJerome Glisse break; 998771fe6b9SJerome Glisse } 999771fe6b9SJerome Glisse break; 1000771fe6b9SJerome Glisse case 2: 1001771fe6b9SJerome Glisse args.v2.ucCRTC = radeon_crtc->crtc_id; 1002771fe6b9SJerome Glisse args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder); 1003771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1004771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1005771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1006771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 1007771fe6b9SJerome Glisse if (ASIC_IS_DCE32(rdev)) { 1008771fe6b9SJerome Glisse if (radeon_crtc->crtc_id) 1009771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID; 1010771fe6b9SJerome Glisse else 1011771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID; 1012771fe6b9SJerome Glisse } else 1013771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID; 1014771fe6b9SJerome Glisse break; 1015771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1016771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID; 1017771fe6b9SJerome Glisse break; 1018771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1019771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID; 1020771fe6b9SJerome Glisse break; 1021771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 1022771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) 1023771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 1024771fe6b9SJerome Glisse else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 1025771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 1026771fe6b9SJerome Glisse else 1027771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID; 1028771fe6b9SJerome Glisse break; 1029771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 1030771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) 1031771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 1032771fe6b9SJerome Glisse else if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT)) 1033771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID; 1034771fe6b9SJerome Glisse else 1035771fe6b9SJerome Glisse args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID; 1036771fe6b9SJerome Glisse break; 1037771fe6b9SJerome Glisse } 1038771fe6b9SJerome Glisse break; 1039771fe6b9SJerome Glisse } 1040771fe6b9SJerome Glisse break; 1041771fe6b9SJerome Glisse default: 1042771fe6b9SJerome Glisse DRM_ERROR("Unknown table version: %d, %d\n", frev, crev); 1043771fe6b9SJerome Glisse break; 1044771fe6b9SJerome Glisse } 1045771fe6b9SJerome Glisse 1046771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 1047771fe6b9SJerome Glisse 1048771fe6b9SJerome Glisse } 1049771fe6b9SJerome Glisse 1050771fe6b9SJerome Glisse static void 1051771fe6b9SJerome Glisse atombios_apply_encoder_quirks(struct drm_encoder *encoder, 1052771fe6b9SJerome Glisse struct drm_display_mode *mode) 1053771fe6b9SJerome Glisse { 1054771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1055771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1056771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1057771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 1058771fe6b9SJerome Glisse 1059771fe6b9SJerome Glisse /* Funky macbooks */ 1060771fe6b9SJerome Glisse if ((dev->pdev->device == 0x71C5) && 1061771fe6b9SJerome Glisse (dev->pdev->subsystem_vendor == 0x106b) && 1062771fe6b9SJerome Glisse (dev->pdev->subsystem_device == 0x0080)) { 1063771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) { 1064771fe6b9SJerome Glisse uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL); 1065771fe6b9SJerome Glisse 1066771fe6b9SJerome Glisse lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN; 1067771fe6b9SJerome Glisse lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN; 1068771fe6b9SJerome Glisse 1069771fe6b9SJerome Glisse WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control); 1070771fe6b9SJerome Glisse } 1071771fe6b9SJerome Glisse } 1072771fe6b9SJerome Glisse 1073771fe6b9SJerome Glisse /* set scaler clears this on some chips */ 1074771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE)) 1075771fe6b9SJerome Glisse WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, AVIVO_D1MODE_INTERLEAVE_EN); 1076771fe6b9SJerome Glisse } 1077771fe6b9SJerome Glisse 1078771fe6b9SJerome Glisse static void 1079771fe6b9SJerome Glisse radeon_atom_encoder_mode_set(struct drm_encoder *encoder, 1080771fe6b9SJerome Glisse struct drm_display_mode *mode, 1081771fe6b9SJerome Glisse struct drm_display_mode *adjusted_mode) 1082771fe6b9SJerome Glisse { 1083771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1084771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1085771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1086771fe6b9SJerome Glisse struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc); 1087771fe6b9SJerome Glisse 1088771fe6b9SJerome Glisse if (radeon_encoder->enc_priv) { 1089771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig; 1090771fe6b9SJerome Glisse 1091771fe6b9SJerome Glisse dig = radeon_encoder->enc_priv; 1092771fe6b9SJerome Glisse dig->dig_block = radeon_crtc->crtc_id; 1093771fe6b9SJerome Glisse } 1094771fe6b9SJerome Glisse radeon_encoder->pixel_clock = adjusted_mode->clock; 1095771fe6b9SJerome Glisse 1096771fe6b9SJerome Glisse radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id); 1097771fe6b9SJerome Glisse atombios_set_encoder_crtc_source(encoder); 1098771fe6b9SJerome Glisse 1099771fe6b9SJerome Glisse if (ASIC_IS_AVIVO(rdev)) { 1100771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT)) 1101771fe6b9SJerome Glisse atombios_yuv_setup(encoder, true); 1102771fe6b9SJerome Glisse else 1103771fe6b9SJerome Glisse atombios_yuv_setup(encoder, false); 1104771fe6b9SJerome Glisse } 1105771fe6b9SJerome Glisse 1106771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1107771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 1108771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 1109771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 1110771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 1111771fe6b9SJerome Glisse atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE); 1112771fe6b9SJerome Glisse break; 1113771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1114771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1115771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 1116771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1117771fe6b9SJerome Glisse /* disable the encoder and transmitter */ 1118771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE); 1119771fe6b9SJerome Glisse atombios_dig_encoder_setup(encoder, ATOM_DISABLE); 1120771fe6b9SJerome Glisse 1121771fe6b9SJerome Glisse /* setup and enable the encoder and transmitter */ 1122771fe6b9SJerome Glisse atombios_dig_encoder_setup(encoder, ATOM_ENABLE); 1123771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP); 1124771fe6b9SJerome Glisse atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE); 1125771fe6b9SJerome Glisse break; 1126771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 1127771fe6b9SJerome Glisse atombios_ddia_setup(encoder, ATOM_ENABLE); 1128771fe6b9SJerome Glisse break; 1129771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 1130771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1131771fe6b9SJerome Glisse atombios_external_tmds_setup(encoder, ATOM_ENABLE); 1132771fe6b9SJerome Glisse break; 1133771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 1134771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 1135771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 1136771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 1137771fe6b9SJerome Glisse atombios_dac_setup(encoder, ATOM_ENABLE); 1138771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) 1139771fe6b9SJerome Glisse atombios_tv_setup(encoder, ATOM_ENABLE); 1140771fe6b9SJerome Glisse break; 1141771fe6b9SJerome Glisse } 1142771fe6b9SJerome Glisse atombios_apply_encoder_quirks(encoder, adjusted_mode); 1143771fe6b9SJerome Glisse } 1144771fe6b9SJerome Glisse 1145771fe6b9SJerome Glisse static bool 1146771fe6b9SJerome Glisse atombios_dac_load_detect(struct drm_encoder *encoder) 1147771fe6b9SJerome Glisse { 1148771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1149771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1150771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1151771fe6b9SJerome Glisse 1152771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | 1153771fe6b9SJerome Glisse ATOM_DEVICE_CV_SUPPORT | 1154771fe6b9SJerome Glisse ATOM_DEVICE_CRT_SUPPORT)) { 1155771fe6b9SJerome Glisse DAC_LOAD_DETECTION_PS_ALLOCATION args; 1156771fe6b9SJerome Glisse int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection); 1157771fe6b9SJerome Glisse uint8_t frev, crev; 1158771fe6b9SJerome Glisse 1159771fe6b9SJerome Glisse memset(&args, 0, sizeof(args)); 1160771fe6b9SJerome Glisse 1161771fe6b9SJerome Glisse atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev); 1162771fe6b9SJerome Glisse 1163771fe6b9SJerome Glisse args.sDacload.ucMisc = 0; 1164771fe6b9SJerome Glisse 1165771fe6b9SJerome Glisse if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) || 1166771fe6b9SJerome Glisse (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1)) 1167771fe6b9SJerome Glisse args.sDacload.ucDacType = ATOM_DAC_A; 1168771fe6b9SJerome Glisse else 1169771fe6b9SJerome Glisse args.sDacload.ucDacType = ATOM_DAC_B; 1170771fe6b9SJerome Glisse 1171771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) 1172771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT); 1173771fe6b9SJerome Glisse else if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) 1174771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT); 1175771fe6b9SJerome Glisse else if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) { 1176771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT); 1177771fe6b9SJerome Glisse if (crev >= 3) 1178771fe6b9SJerome Glisse args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb; 1179771fe6b9SJerome Glisse } else if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) { 1180771fe6b9SJerome Glisse args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT); 1181771fe6b9SJerome Glisse if (crev >= 3) 1182771fe6b9SJerome Glisse args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb; 1183771fe6b9SJerome Glisse } 1184771fe6b9SJerome Glisse 1185771fe6b9SJerome Glisse atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args); 1186771fe6b9SJerome Glisse 1187771fe6b9SJerome Glisse return true; 1188771fe6b9SJerome Glisse } else 1189771fe6b9SJerome Glisse return false; 1190771fe6b9SJerome Glisse } 1191771fe6b9SJerome Glisse 1192771fe6b9SJerome Glisse static enum drm_connector_status 1193771fe6b9SJerome Glisse radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector) 1194771fe6b9SJerome Glisse { 1195771fe6b9SJerome Glisse struct drm_device *dev = encoder->dev; 1196771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1197771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1198771fe6b9SJerome Glisse uint32_t bios_0_scratch; 1199771fe6b9SJerome Glisse 1200771fe6b9SJerome Glisse if (!atombios_dac_load_detect(encoder)) { 1201771fe6b9SJerome Glisse DRM_DEBUG("detect returned false \n"); 1202771fe6b9SJerome Glisse return connector_status_unknown; 1203771fe6b9SJerome Glisse } 1204771fe6b9SJerome Glisse 1205771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 1206771fe6b9SJerome Glisse bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH); 1207771fe6b9SJerome Glisse else 1208771fe6b9SJerome Glisse bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH); 1209771fe6b9SJerome Glisse 1210771fe6b9SJerome Glisse DRM_DEBUG("Bios 0 scratch %x\n", bios_0_scratch); 1211771fe6b9SJerome Glisse if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) { 1212771fe6b9SJerome Glisse if (bios_0_scratch & ATOM_S0_CRT1_MASK) 1213771fe6b9SJerome Glisse return connector_status_connected; 1214771fe6b9SJerome Glisse } else if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) { 1215771fe6b9SJerome Glisse if (bios_0_scratch & ATOM_S0_CRT2_MASK) 1216771fe6b9SJerome Glisse return connector_status_connected; 1217771fe6b9SJerome Glisse } else if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) { 1218771fe6b9SJerome Glisse if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A)) 1219771fe6b9SJerome Glisse return connector_status_connected; 1220771fe6b9SJerome Glisse } else if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) { 1221771fe6b9SJerome Glisse if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A)) 1222771fe6b9SJerome Glisse return connector_status_connected; /* CTV */ 1223771fe6b9SJerome Glisse else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A)) 1224771fe6b9SJerome Glisse return connector_status_connected; /* STV */ 1225771fe6b9SJerome Glisse } 1226771fe6b9SJerome Glisse return connector_status_disconnected; 1227771fe6b9SJerome Glisse } 1228771fe6b9SJerome Glisse 1229771fe6b9SJerome Glisse static void radeon_atom_encoder_prepare(struct drm_encoder *encoder) 1230771fe6b9SJerome Glisse { 1231771fe6b9SJerome Glisse radeon_atom_output_lock(encoder, true); 1232771fe6b9SJerome Glisse radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF); 1233771fe6b9SJerome Glisse } 1234771fe6b9SJerome Glisse 1235771fe6b9SJerome Glisse static void radeon_atom_encoder_commit(struct drm_encoder *encoder) 1236771fe6b9SJerome Glisse { 1237771fe6b9SJerome Glisse radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON); 1238771fe6b9SJerome Glisse radeon_atom_output_lock(encoder, false); 1239771fe6b9SJerome Glisse } 1240771fe6b9SJerome Glisse 1241771fe6b9SJerome Glisse static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = { 1242771fe6b9SJerome Glisse .dpms = radeon_atom_encoder_dpms, 1243771fe6b9SJerome Glisse .mode_fixup = radeon_atom_mode_fixup, 1244771fe6b9SJerome Glisse .prepare = radeon_atom_encoder_prepare, 1245771fe6b9SJerome Glisse .mode_set = radeon_atom_encoder_mode_set, 1246771fe6b9SJerome Glisse .commit = radeon_atom_encoder_commit, 1247771fe6b9SJerome Glisse /* no detect for TMDS/LVDS yet */ 1248771fe6b9SJerome Glisse }; 1249771fe6b9SJerome Glisse 1250771fe6b9SJerome Glisse static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = { 1251771fe6b9SJerome Glisse .dpms = radeon_atom_encoder_dpms, 1252771fe6b9SJerome Glisse .mode_fixup = radeon_atom_mode_fixup, 1253771fe6b9SJerome Glisse .prepare = radeon_atom_encoder_prepare, 1254771fe6b9SJerome Glisse .mode_set = radeon_atom_encoder_mode_set, 1255771fe6b9SJerome Glisse .commit = radeon_atom_encoder_commit, 1256771fe6b9SJerome Glisse .detect = radeon_atom_dac_detect, 1257771fe6b9SJerome Glisse }; 1258771fe6b9SJerome Glisse 1259771fe6b9SJerome Glisse void radeon_enc_destroy(struct drm_encoder *encoder) 1260771fe6b9SJerome Glisse { 1261771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder); 1262771fe6b9SJerome Glisse kfree(radeon_encoder->enc_priv); 1263771fe6b9SJerome Glisse drm_encoder_cleanup(encoder); 1264771fe6b9SJerome Glisse kfree(radeon_encoder); 1265771fe6b9SJerome Glisse } 1266771fe6b9SJerome Glisse 1267771fe6b9SJerome Glisse static const struct drm_encoder_funcs radeon_atom_enc_funcs = { 1268771fe6b9SJerome Glisse .destroy = radeon_enc_destroy, 1269771fe6b9SJerome Glisse }; 1270771fe6b9SJerome Glisse 1271771fe6b9SJerome Glisse struct radeon_encoder_atom_dig * 1272771fe6b9SJerome Glisse radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder) 1273771fe6b9SJerome Glisse { 1274771fe6b9SJerome Glisse struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL); 1275771fe6b9SJerome Glisse 1276771fe6b9SJerome Glisse if (!dig) 1277771fe6b9SJerome Glisse return NULL; 1278771fe6b9SJerome Glisse 1279771fe6b9SJerome Glisse /* coherent mode by default */ 1280771fe6b9SJerome Glisse dig->coherent_mode = true; 1281771fe6b9SJerome Glisse 1282771fe6b9SJerome Glisse return dig; 1283771fe6b9SJerome Glisse } 1284771fe6b9SJerome Glisse 1285771fe6b9SJerome Glisse void 1286771fe6b9SJerome Glisse radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device) 1287771fe6b9SJerome Glisse { 1288771fe6b9SJerome Glisse struct drm_encoder *encoder; 1289771fe6b9SJerome Glisse struct radeon_encoder *radeon_encoder; 1290771fe6b9SJerome Glisse 1291771fe6b9SJerome Glisse /* see if we already added it */ 1292771fe6b9SJerome Glisse list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) { 1293771fe6b9SJerome Glisse radeon_encoder = to_radeon_encoder(encoder); 1294771fe6b9SJerome Glisse if (radeon_encoder->encoder_id == encoder_id) { 1295771fe6b9SJerome Glisse radeon_encoder->devices |= supported_device; 1296771fe6b9SJerome Glisse return; 1297771fe6b9SJerome Glisse } 1298771fe6b9SJerome Glisse 1299771fe6b9SJerome Glisse } 1300771fe6b9SJerome Glisse 1301771fe6b9SJerome Glisse /* add a new one */ 1302771fe6b9SJerome Glisse radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL); 1303771fe6b9SJerome Glisse if (!radeon_encoder) 1304771fe6b9SJerome Glisse return; 1305771fe6b9SJerome Glisse 1306771fe6b9SJerome Glisse encoder = &radeon_encoder->base; 1307771fe6b9SJerome Glisse encoder->possible_crtcs = 0x3; 1308771fe6b9SJerome Glisse encoder->possible_clones = 0; 1309771fe6b9SJerome Glisse 1310771fe6b9SJerome Glisse radeon_encoder->enc_priv = NULL; 1311771fe6b9SJerome Glisse 1312771fe6b9SJerome Glisse radeon_encoder->encoder_id = encoder_id; 1313771fe6b9SJerome Glisse radeon_encoder->devices = supported_device; 1314*c93bb85bSJerome Glisse radeon_encoder->rmx_type = RMX_OFF; 1315771fe6b9SJerome Glisse 1316771fe6b9SJerome Glisse switch (radeon_encoder->encoder_id) { 1317771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVDS: 1318771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_TMDS1: 1319771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1: 1320771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_LVTM1: 1321771fe6b9SJerome Glisse if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) { 1322771fe6b9SJerome Glisse radeon_encoder->rmx_type = RMX_FULL; 1323771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS); 1324771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder); 1325771fe6b9SJerome Glisse } else { 1326771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); 1327771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); 1328771fe6b9SJerome Glisse } 1329771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs); 1330771fe6b9SJerome Glisse break; 1331771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC1: 1332771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC); 1333771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs); 1334771fe6b9SJerome Glisse break; 1335771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DAC2: 1336771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1: 1337771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2: 1338771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC); 1339771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs); 1340771fe6b9SJerome Glisse break; 1341771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DVO1: 1342771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1: 1343771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_DDI: 1344771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY: 1345771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA: 1346771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1: 1347771fe6b9SJerome Glisse case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2: 1348771fe6b9SJerome Glisse drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS); 1349771fe6b9SJerome Glisse radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder); 1350771fe6b9SJerome Glisse drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs); 1351771fe6b9SJerome Glisse break; 1352771fe6b9SJerome Glisse } 1353771fe6b9SJerome Glisse } 1354