1c0e09200SDave Airlie /* radeon_drv.h -- Private header for radeon driver -*- linux-c -*- 2c0e09200SDave Airlie * 3c0e09200SDave Airlie * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas. 4c0e09200SDave Airlie * Copyright 2000 VA Linux Systems, Inc., Fremont, California. 5c0e09200SDave Airlie * All rights reserved. 6c0e09200SDave Airlie * 7c0e09200SDave Airlie * Permission is hereby granted, free of charge, to any person obtaining a 8c0e09200SDave Airlie * copy of this software and associated documentation files (the "Software"), 9c0e09200SDave Airlie * to deal in the Software without restriction, including without limitation 10c0e09200SDave Airlie * the rights to use, copy, modify, merge, publish, distribute, sublicense, 11c0e09200SDave Airlie * and/or sell copies of the Software, and to permit persons to whom the 12c0e09200SDave Airlie * Software is furnished to do so, subject to the following conditions: 13c0e09200SDave Airlie * 14c0e09200SDave Airlie * The above copyright notice and this permission notice (including the next 15c0e09200SDave Airlie * paragraph) shall be included in all copies or substantial portions of the 16c0e09200SDave Airlie * Software. 17c0e09200SDave Airlie * 18c0e09200SDave Airlie * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 19c0e09200SDave Airlie * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 20c0e09200SDave Airlie * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 21c0e09200SDave Airlie * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR 22c0e09200SDave Airlie * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 23c0e09200SDave Airlie * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER 24c0e09200SDave Airlie * DEALINGS IN THE SOFTWARE. 25c0e09200SDave Airlie * 26c0e09200SDave Airlie * Authors: 27c0e09200SDave Airlie * Kevin E. Martin <martin@valinux.com> 28c0e09200SDave Airlie * Gareth Hughes <gareth@valinux.com> 29c0e09200SDave Airlie */ 30c0e09200SDave Airlie 31c0e09200SDave Airlie #ifndef __RADEON_DRV_H__ 32c0e09200SDave Airlie #define __RADEON_DRV_H__ 33c0e09200SDave Airlie 3470967ab9SBen Hutchings #include <linux/firmware.h> 3570967ab9SBen Hutchings #include <linux/platform_device.h> 3670967ab9SBen Hutchings 37c2142715SDave Airlie #include "radeon_family.h" 38c2142715SDave Airlie 39c0e09200SDave Airlie /* General customization: 40c0e09200SDave Airlie */ 41c0e09200SDave Airlie 42c0e09200SDave Airlie #define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others." 43c0e09200SDave Airlie 44c0e09200SDave Airlie #define DRIVER_NAME "radeon" 45c0e09200SDave Airlie #define DRIVER_DESC "ATI Radeon" 46c0e09200SDave Airlie #define DRIVER_DATE "20080528" 47c0e09200SDave Airlie 48c0e09200SDave Airlie /* Interface history: 49c0e09200SDave Airlie * 50c0e09200SDave Airlie * 1.1 - ?? 51c0e09200SDave Airlie * 1.2 - Add vertex2 ioctl (keith) 52c0e09200SDave Airlie * - Add stencil capability to clear ioctl (gareth, keith) 53c0e09200SDave Airlie * - Increase MAX_TEXTURE_LEVELS (brian) 54c0e09200SDave Airlie * 1.3 - Add cmdbuf ioctl (keith) 55c0e09200SDave Airlie * - Add support for new radeon packets (keith) 56c0e09200SDave Airlie * - Add getparam ioctl (keith) 57c0e09200SDave Airlie * - Add flip-buffers ioctl, deprecate fullscreen foo (keith). 58c0e09200SDave Airlie * 1.4 - Add scratch registers to get_param ioctl. 59c0e09200SDave Airlie * 1.5 - Add r200 packets to cmdbuf ioctl 60c0e09200SDave Airlie * - Add r200 function to init ioctl 61c0e09200SDave Airlie * - Add 'scalar2' instruction to cmdbuf 62c0e09200SDave Airlie * 1.6 - Add static GART memory manager 63c0e09200SDave Airlie * Add irq handler (won't be turned on unless X server knows to) 64c0e09200SDave Airlie * Add irq ioctls and irq_active getparam. 65c0e09200SDave Airlie * Add wait command for cmdbuf ioctl 66c0e09200SDave Airlie * Add GART offset query for getparam 67c0e09200SDave Airlie * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5] 68c0e09200SDave Airlie * and R200_PP_CUBIC_OFFSET_F1_[0..5]. 69c0e09200SDave Airlie * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and 70c0e09200SDave Airlie * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian) 71c0e09200SDave Airlie * 1.8 - Remove need to call cleanup ioctls on last client exit (keith) 72c0e09200SDave Airlie * Add 'GET' queries for starting additional clients on different VT's. 73c0e09200SDave Airlie * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl. 74c0e09200SDave Airlie * Add texture rectangle support for r100. 75c0e09200SDave Airlie * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which 76c0e09200SDave Airlie * clients use to tell the DRM where they think the framebuffer is 77c0e09200SDave Airlie * located in the card's address space 78c0e09200SDave Airlie * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color 79c0e09200SDave Airlie * and GL_EXT_blend_[func|equation]_separate on r200 80c0e09200SDave Airlie * 1.12- Add R300 CP microcode support - this just loads the CP on r300 81c0e09200SDave Airlie * (No 3D support yet - just microcode loading). 82c0e09200SDave Airlie * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters 83c0e09200SDave Airlie * - Add hyperz support, add hyperz flags to clear ioctl. 84c0e09200SDave Airlie * 1.14- Add support for color tiling 85c0e09200SDave Airlie * - Add R100/R200 surface allocation/free support 86c0e09200SDave Airlie * 1.15- Add support for texture micro tiling 87c0e09200SDave Airlie * - Add support for r100 cube maps 88c0e09200SDave Airlie * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear 89c0e09200SDave Airlie * texture filtering on r200 90c0e09200SDave Airlie * 1.17- Add initial support for R300 (3D). 91c0e09200SDave Airlie * 1.18- Add support for GL_ATI_fragment_shader, new packets 92c0e09200SDave Airlie * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces 93c0e09200SDave Airlie * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR 94c0e09200SDave Airlie * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6) 95c0e09200SDave Airlie * 1.19- Add support for gart table in FB memory and PCIE r300 96c0e09200SDave Airlie * 1.20- Add support for r300 texrect 97c0e09200SDave Airlie * 1.21- Add support for card type getparam 98c0e09200SDave Airlie * 1.22- Add support for texture cache flushes (R300_TX_CNTL) 99c0e09200SDave Airlie * 1.23- Add new radeon memory map work from benh 100c0e09200SDave Airlie * 1.24- Add general-purpose packet for manipulating scratch registers (r300) 101c0e09200SDave Airlie * 1.25- Add support for r200 vertex programs (R200_EMIT_VAP_PVS_CNTL, 102c0e09200SDave Airlie * new packet type) 103c0e09200SDave Airlie * 1.26- Add support for variable size PCI(E) gart aperture 104c0e09200SDave Airlie * 1.27- Add support for IGP GART 105c0e09200SDave Airlie * 1.28- Add support for VBL on CRTC2 106c0e09200SDave Airlie * 1.29- R500 3D cmd buffer support 107e8a13441SMaciej Cencora * 1.30- Add support for occlusion queries 108f779b3e5SAlex Deucher * 1.31- Add support for num Z pipes from GET_PARAM 109635f1a31SDave Airlie * 1.32- fixes for rv740 setup 1106bb11801SAlex Deucher * 1.33- Add r6xx/r7xx const buffer support 111*b7bc7999SDave Airlie * 1.34- fix evergreen/cayman GS register 112c0e09200SDave Airlie */ 113c0e09200SDave Airlie #define DRIVER_MAJOR 1 114*b7bc7999SDave Airlie #define DRIVER_MINOR 34 115c0e09200SDave Airlie #define DRIVER_PATCHLEVEL 0 116c0e09200SDave Airlie 11710ebc0bcSDave Airlie long radeon_drm_ioctl(struct file *filp, 11810ebc0bcSDave Airlie unsigned int cmd, unsigned long arg); 11910ebc0bcSDave Airlie 12014adc892SChristian König /* The rest of the file is DEPRECATED! */ 12114adc892SChristian König #ifdef CONFIG_DRM_RADEON_UMS 12214adc892SChristian König 123c0e09200SDave Airlie enum radeon_cp_microcode_version { 124c0e09200SDave Airlie UCODE_R100, 125c0e09200SDave Airlie UCODE_R200, 126c0e09200SDave Airlie UCODE_R300, 127c0e09200SDave Airlie }; 128c0e09200SDave Airlie 129c0e09200SDave Airlie typedef struct drm_radeon_freelist { 130c0e09200SDave Airlie unsigned int age; 131c0e09200SDave Airlie struct drm_buf *buf; 132c0e09200SDave Airlie struct drm_radeon_freelist *next; 133c0e09200SDave Airlie struct drm_radeon_freelist *prev; 134c0e09200SDave Airlie } drm_radeon_freelist_t; 135c0e09200SDave Airlie 136c0e09200SDave Airlie typedef struct drm_radeon_ring_buffer { 137c0e09200SDave Airlie u32 *start; 138c0e09200SDave Airlie u32 *end; 139c0e09200SDave Airlie int size; 140c0e09200SDave Airlie int size_l2qw; 141c0e09200SDave Airlie 142c0e09200SDave Airlie int rptr_update; /* Double Words */ 143c0e09200SDave Airlie int rptr_update_l2qw; /* log2 Quad Words */ 144c0e09200SDave Airlie 145c0e09200SDave Airlie int fetch_size; /* Double Words */ 146c0e09200SDave Airlie int fetch_size_l2ow; /* log2 Oct Words */ 147c0e09200SDave Airlie 148c0e09200SDave Airlie u32 tail; 149c0e09200SDave Airlie u32 tail_mask; 150c0e09200SDave Airlie int space; 151c0e09200SDave Airlie 152c0e09200SDave Airlie int high_mark; 153c0e09200SDave Airlie } drm_radeon_ring_buffer_t; 154c0e09200SDave Airlie 155c0e09200SDave Airlie typedef struct drm_radeon_depth_clear_t { 156c0e09200SDave Airlie u32 rb3d_cntl; 157c0e09200SDave Airlie u32 rb3d_zstencilcntl; 158c0e09200SDave Airlie u32 se_cntl; 159c0e09200SDave Airlie } drm_radeon_depth_clear_t; 160c0e09200SDave Airlie 161c0e09200SDave Airlie struct drm_radeon_driver_file_fields { 162c0e09200SDave Airlie int64_t radeon_fb_delta; 163c0e09200SDave Airlie }; 164c0e09200SDave Airlie 165c0e09200SDave Airlie struct mem_block { 166c0e09200SDave Airlie struct mem_block *next; 167c0e09200SDave Airlie struct mem_block *prev; 168c0e09200SDave Airlie int start; 169c0e09200SDave Airlie int size; 170c0e09200SDave Airlie struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */ 171c0e09200SDave Airlie }; 172c0e09200SDave Airlie 173c0e09200SDave Airlie struct radeon_surface { 174c0e09200SDave Airlie int refcount; 175c0e09200SDave Airlie u32 lower; 176c0e09200SDave Airlie u32 upper; 177c0e09200SDave Airlie u32 flags; 178c0e09200SDave Airlie }; 179c0e09200SDave Airlie 180c0e09200SDave Airlie struct radeon_virt_surface { 181c0e09200SDave Airlie int surface_index; 182c0e09200SDave Airlie u32 lower; 183c0e09200SDave Airlie u32 upper; 184c0e09200SDave Airlie u32 flags; 185c0e09200SDave Airlie struct drm_file *file_priv; 1866abf6bb0SDavid Miller #define PCIGART_FILE_PRIV ((void *) -1L) 187c0e09200SDave Airlie }; 188c0e09200SDave Airlie 189b2665030SDavid Miller #define RADEON_FLUSH_EMITED (1 << 0) 190b2665030SDavid Miller #define RADEON_PURGE_EMITED (1 << 1) 19154f961a6SJerome Glisse 1927c1c2871SDave Airlie struct drm_radeon_master_private { 1937c1c2871SDave Airlie drm_local_map_t *sarea; 1947c1c2871SDave Airlie drm_radeon_sarea_t *sarea_priv; 1957c1c2871SDave Airlie }; 1967c1c2871SDave Airlie 197c0e09200SDave Airlie typedef struct drm_radeon_private { 198c0e09200SDave Airlie drm_radeon_ring_buffer_t ring; 199c0e09200SDave Airlie 200c0e09200SDave Airlie u32 fb_location; 201c0e09200SDave Airlie u32 fb_size; 202c0e09200SDave Airlie int new_memmap; 203c0e09200SDave Airlie 204c0e09200SDave Airlie int gart_size; 205c0e09200SDave Airlie u32 gart_vm_start; 206c0e09200SDave Airlie unsigned long gart_buffers_offset; 207c0e09200SDave Airlie 208c0e09200SDave Airlie int cp_mode; 209c0e09200SDave Airlie int cp_running; 210c0e09200SDave Airlie 211c0e09200SDave Airlie drm_radeon_freelist_t *head; 212c0e09200SDave Airlie drm_radeon_freelist_t *tail; 213c0e09200SDave Airlie int last_buf; 214c0e09200SDave Airlie int writeback_works; 215c0e09200SDave Airlie 216c0e09200SDave Airlie int usec_timeout; 217c0e09200SDave Airlie 218c0e09200SDave Airlie int microcode_version; 219c0e09200SDave Airlie 220c0e09200SDave Airlie struct { 221c0e09200SDave Airlie u32 boxes; 222c0e09200SDave Airlie int freelist_timeouts; 223c0e09200SDave Airlie int freelist_loops; 224c0e09200SDave Airlie int requested_bufs; 225c0e09200SDave Airlie int last_frame_reads; 226c0e09200SDave Airlie int last_clear_reads; 227c0e09200SDave Airlie int clears; 228c0e09200SDave Airlie int texture_uploads; 229c0e09200SDave Airlie } stats; 230c0e09200SDave Airlie 231c0e09200SDave Airlie int do_boxes; 232c0e09200SDave Airlie int page_flipping; 233c0e09200SDave Airlie 234c0e09200SDave Airlie u32 color_fmt; 235c0e09200SDave Airlie unsigned int front_offset; 236c0e09200SDave Airlie unsigned int front_pitch; 237c0e09200SDave Airlie unsigned int back_offset; 238c0e09200SDave Airlie unsigned int back_pitch; 239c0e09200SDave Airlie 240c0e09200SDave Airlie u32 depth_fmt; 241c0e09200SDave Airlie unsigned int depth_offset; 242c0e09200SDave Airlie unsigned int depth_pitch; 243c0e09200SDave Airlie 244c0e09200SDave Airlie u32 front_pitch_offset; 245c0e09200SDave Airlie u32 back_pitch_offset; 246c0e09200SDave Airlie u32 depth_pitch_offset; 247c0e09200SDave Airlie 248c0e09200SDave Airlie drm_radeon_depth_clear_t depth_clear; 249c0e09200SDave Airlie 250c0e09200SDave Airlie unsigned long ring_offset; 251c0e09200SDave Airlie unsigned long ring_rptr_offset; 252c0e09200SDave Airlie unsigned long buffers_offset; 253c0e09200SDave Airlie unsigned long gart_textures_offset; 254c0e09200SDave Airlie 255c0e09200SDave Airlie drm_local_map_t *sarea; 256c0e09200SDave Airlie drm_local_map_t *cp_ring; 257c0e09200SDave Airlie drm_local_map_t *ring_rptr; 258c0e09200SDave Airlie drm_local_map_t *gart_textures; 259c0e09200SDave Airlie 260c0e09200SDave Airlie struct mem_block *gart_heap; 261c0e09200SDave Airlie struct mem_block *fb_heap; 262c0e09200SDave Airlie 263c0e09200SDave Airlie /* SW interrupt */ 264c0e09200SDave Airlie wait_queue_head_t swi_queue; 265c0e09200SDave Airlie atomic_t swi_emitted; 266c0e09200SDave Airlie int vblank_crtc; 267c0e09200SDave Airlie uint32_t irq_enable_reg; 268c0e09200SDave Airlie uint32_t r500_disp_irq_reg; 269c0e09200SDave Airlie 270c0e09200SDave Airlie struct radeon_surface surfaces[RADEON_MAX_SURFACES]; 271c0e09200SDave Airlie struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES]; 272c0e09200SDave Airlie 273c0e09200SDave Airlie unsigned long pcigart_offset; 274c0e09200SDave Airlie unsigned int pcigart_offset_set; 275c0e09200SDave Airlie struct drm_ati_pcigart_info gart_info; 276c0e09200SDave Airlie 277c0e09200SDave Airlie u32 scratch_ages[5]; 278c0e09200SDave Airlie 279566d84d1SDave Airlie int have_z_offset; 280566d84d1SDave Airlie 28125985edcSLucas De Marchi /* starting from here on, data is preserved across an open */ 282c0e09200SDave Airlie uint32_t flags; /* see radeon_chip_flags */ 283d883f7f1SBenjamin Herrenschmidt resource_size_t fb_aper_offset; 284c0e09200SDave Airlie 285c0e09200SDave Airlie int num_gb_pipes; 286f779b3e5SAlex Deucher int num_z_pipes; 28754f961a6SJerome Glisse int track_flush; 28878538bf1SDave Airlie drm_local_map_t *mmio; 289befb73c2SAlex Deucher 290befb73c2SAlex Deucher /* r6xx/r7xx pipe/shader config */ 291befb73c2SAlex Deucher int r600_max_pipes; 292befb73c2SAlex Deucher int r600_max_tile_pipes; 293befb73c2SAlex Deucher int r600_max_simds; 294befb73c2SAlex Deucher int r600_max_backends; 295befb73c2SAlex Deucher int r600_max_gprs; 296befb73c2SAlex Deucher int r600_max_threads; 297befb73c2SAlex Deucher int r600_max_stack_entries; 298befb73c2SAlex Deucher int r600_max_hw_contexts; 299befb73c2SAlex Deucher int r600_max_gs_threads; 300befb73c2SAlex Deucher int r600_sx_max_export_size; 301befb73c2SAlex Deucher int r600_sx_max_export_pos_size; 302befb73c2SAlex Deucher int r600_sx_max_export_smx_size; 303befb73c2SAlex Deucher int r600_sq_num_cf_insts; 304befb73c2SAlex Deucher int r700_sx_num_of_sets; 305befb73c2SAlex Deucher int r700_sc_prim_fifo_size; 306befb73c2SAlex Deucher int r700_sc_hiz_tile_fifo_size; 307befb73c2SAlex Deucher int r700_sc_earlyz_tile_fifo_fize; 308961fb597SJerome Glisse int r600_group_size; 309961fb597SJerome Glisse int r600_npipes; 310961fb597SJerome Glisse int r600_nbanks; 311befb73c2SAlex Deucher 3123ce0a23dSJerome Glisse struct mutex cs_mutex; 3133ce0a23dSJerome Glisse u32 cs_id_scnt; 3143ce0a23dSJerome Glisse u32 cs_id_wcnt; 3153ce0a23dSJerome Glisse /* r6xx/r7xx drm blit vertex buffer */ 3163ce0a23dSJerome Glisse struct drm_buf *blit_vb; 3173ce0a23dSJerome Glisse 31870967ab9SBen Hutchings /* firmware */ 31970967ab9SBen Hutchings const struct firmware *me_fw, *pfp_fw; 320c0e09200SDave Airlie } drm_radeon_private_t; 321c0e09200SDave Airlie 322c0e09200SDave Airlie typedef struct drm_radeon_buf_priv { 323c0e09200SDave Airlie u32 age; 324c0e09200SDave Airlie } drm_radeon_buf_priv_t; 325c0e09200SDave Airlie 326b4fe9454SPauli Nieminen struct drm_buffer; 327b4fe9454SPauli Nieminen 328c0e09200SDave Airlie typedef struct drm_radeon_kcmd_buffer { 329c0e09200SDave Airlie int bufsz; 330b4fe9454SPauli Nieminen struct drm_buffer *buffer; 331c0e09200SDave Airlie int nbox; 332c0e09200SDave Airlie struct drm_clip_rect __user *boxes; 333c0e09200SDave Airlie } drm_radeon_kcmd_buffer_t; 334c0e09200SDave Airlie 335c0e09200SDave Airlie extern int radeon_no_wb; 336c0e09200SDave Airlie extern struct drm_ioctl_desc radeon_ioctls[]; 337c0e09200SDave Airlie extern int radeon_max_ioctl; 338c0e09200SDave Airlie 339b07fa022SDavid Miller extern u32 radeon_get_ring_head(drm_radeon_private_t *dev_priv); 340b07fa022SDavid Miller extern void radeon_set_ring_head(drm_radeon_private_t *dev_priv, u32 val); 341b07fa022SDavid Miller 342b07fa022SDavid Miller #define GET_RING_HEAD(dev_priv) radeon_get_ring_head(dev_priv) 343b07fa022SDavid Miller #define SET_RING_HEAD(dev_priv, val) radeon_set_ring_head(dev_priv, val) 344b07fa022SDavid Miller 345c0e09200SDave Airlie /* Check whether the given hardware address is inside the framebuffer or the 346c0e09200SDave Airlie * GART area. 347c0e09200SDave Airlie */ 348c0e09200SDave Airlie static __inline__ int radeon_check_offset(drm_radeon_private_t *dev_priv, 349c0e09200SDave Airlie u64 off) 350c0e09200SDave Airlie { 351c0e09200SDave Airlie u32 fb_start = dev_priv->fb_location; 352c0e09200SDave Airlie u32 fb_end = fb_start + dev_priv->fb_size - 1; 353c0e09200SDave Airlie u32 gart_start = dev_priv->gart_vm_start; 354c0e09200SDave Airlie u32 gart_end = gart_start + dev_priv->gart_size - 1; 355c0e09200SDave Airlie 356c0e09200SDave Airlie return ((off >= fb_start && off <= fb_end) || 357c0e09200SDave Airlie (off >= gart_start && off <= gart_end)); 358c0e09200SDave Airlie } 359c0e09200SDave Airlie 3603ce0a23dSJerome Glisse /* radeon_state.c */ 3613ce0a23dSJerome Glisse extern void radeon_cp_discard_buffer(struct drm_device *dev, struct drm_master *master, struct drm_buf *buf); 3623ce0a23dSJerome Glisse 363c0e09200SDave Airlie /* radeon_cp.c */ 364c0e09200SDave Airlie extern int radeon_cp_init(struct drm_device *dev, void *data, struct drm_file *file_priv); 365c0e09200SDave Airlie extern int radeon_cp_start(struct drm_device *dev, void *data, struct drm_file *file_priv); 366c0e09200SDave Airlie extern int radeon_cp_stop(struct drm_device *dev, void *data, struct drm_file *file_priv); 367c0e09200SDave Airlie extern int radeon_cp_reset(struct drm_device *dev, void *data, struct drm_file *file_priv); 368c0e09200SDave Airlie extern int radeon_cp_idle(struct drm_device *dev, void *data, struct drm_file *file_priv); 369c0e09200SDave Airlie extern int radeon_cp_resume(struct drm_device *dev, void *data, struct drm_file *file_priv); 370c0e09200SDave Airlie extern int radeon_engine_reset(struct drm_device *dev, void *data, struct drm_file *file_priv); 371c0e09200SDave Airlie extern int radeon_fullscreen(struct drm_device *dev, void *data, struct drm_file *file_priv); 372c0e09200SDave Airlie extern int radeon_cp_buffers(struct drm_device *dev, void *data, struct drm_file *file_priv); 373c0e09200SDave Airlie extern u32 radeon_read_fb_location(drm_radeon_private_t *dev_priv); 374c05ce083SAlex Deucher extern void radeon_write_agp_location(drm_radeon_private_t *dev_priv, u32 agp_loc); 375c05ce083SAlex Deucher extern void radeon_write_agp_base(drm_radeon_private_t *dev_priv, u64 agp_base); 376c0e09200SDave Airlie 377c0e09200SDave Airlie extern void radeon_freelist_reset(struct drm_device * dev); 378c0e09200SDave Airlie extern struct drm_buf *radeon_freelist_get(struct drm_device * dev); 379c0e09200SDave Airlie 380c0e09200SDave Airlie extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n); 381c0e09200SDave Airlie 382c0e09200SDave Airlie extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv); 383c0e09200SDave Airlie 384c0e09200SDave Airlie extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags); 385c0e09200SDave Airlie extern int radeon_presetup(struct drm_device *dev); 386c0e09200SDave Airlie extern int radeon_driver_postcleanup(struct drm_device *dev); 387c0e09200SDave Airlie 388c0e09200SDave Airlie extern int radeon_mem_alloc(struct drm_device *dev, void *data, struct drm_file *file_priv); 389c0e09200SDave Airlie extern int radeon_mem_free(struct drm_device *dev, void *data, struct drm_file *file_priv); 390c0e09200SDave Airlie extern int radeon_mem_init_heap(struct drm_device *dev, void *data, struct drm_file *file_priv); 391c0e09200SDave Airlie extern void radeon_mem_takedown(struct mem_block **heap); 392c0e09200SDave Airlie extern void radeon_mem_release(struct drm_file *file_priv, 393c0e09200SDave Airlie struct mem_block *heap); 394c0e09200SDave Airlie 395c05ce083SAlex Deucher extern void radeon_enable_bm(struct drm_radeon_private *dev_priv); 396c05ce083SAlex Deucher extern u32 radeon_read_ring_rptr(drm_radeon_private_t *dev_priv, u32 off); 397c05ce083SAlex Deucher extern void radeon_write_ring_rptr(drm_radeon_private_t *dev_priv, u32 off, u32 val); 398c05ce083SAlex Deucher 399c0e09200SDave Airlie /* radeon_irq.c */ 4000a3e67a4SJesse Barnes extern void radeon_irq_set_state(struct drm_device *dev, u32 mask, int state); 401c0e09200SDave Airlie extern int radeon_irq_emit(struct drm_device *dev, void *data, struct drm_file *file_priv); 402c0e09200SDave Airlie extern int radeon_irq_wait(struct drm_device *dev, void *data, struct drm_file *file_priv); 403c0e09200SDave Airlie 404c0e09200SDave Airlie extern void radeon_do_release(struct drm_device * dev); 4050a3e67a4SJesse Barnes extern u32 radeon_get_vblank_counter(struct drm_device *dev, int crtc); 4060a3e67a4SJesse Barnes extern int radeon_enable_vblank(struct drm_device *dev, int crtc); 4070a3e67a4SJesse Barnes extern void radeon_disable_vblank(struct drm_device *dev, int crtc); 408c0e09200SDave Airlie extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS); 409c0e09200SDave Airlie extern void radeon_driver_irq_preinstall(struct drm_device * dev); 4100a3e67a4SJesse Barnes extern int radeon_driver_irq_postinstall(struct drm_device *dev); 411c0e09200SDave Airlie extern void radeon_driver_irq_uninstall(struct drm_device * dev); 412c0e09200SDave Airlie extern void radeon_enable_interrupt(struct drm_device *dev); 413c0e09200SDave Airlie extern int radeon_vblank_crtc_get(struct drm_device *dev); 414c0e09200SDave Airlie extern int radeon_vblank_crtc_set(struct drm_device *dev, int64_t value); 415c0e09200SDave Airlie 416c0e09200SDave Airlie extern int radeon_driver_load(struct drm_device *dev, unsigned long flags); 417c0e09200SDave Airlie extern int radeon_driver_unload(struct drm_device *dev); 418c0e09200SDave Airlie extern int radeon_driver_firstopen(struct drm_device *dev); 4190a3e67a4SJesse Barnes extern void radeon_driver_preclose(struct drm_device *dev, 4200a3e67a4SJesse Barnes struct drm_file *file_priv); 4210a3e67a4SJesse Barnes extern void radeon_driver_postclose(struct drm_device *dev, 4220a3e67a4SJesse Barnes struct drm_file *file_priv); 423c0e09200SDave Airlie extern void radeon_driver_lastclose(struct drm_device * dev); 4240a3e67a4SJesse Barnes extern int radeon_driver_open(struct drm_device *dev, 4250a3e67a4SJesse Barnes struct drm_file *file_priv); 426c0e09200SDave Airlie extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd, 427c0e09200SDave Airlie unsigned long arg); 428c0e09200SDave Airlie 4297c1c2871SDave Airlie extern int radeon_master_create(struct drm_device *dev, struct drm_master *master); 4307c1c2871SDave Airlie extern void radeon_master_destroy(struct drm_device *dev, struct drm_master *master); 4317c1c2871SDave Airlie extern void radeon_cp_dispatch_flip(struct drm_device *dev, struct drm_master *master); 432c0e09200SDave Airlie /* r300_cmdbuf.c */ 433c0e09200SDave Airlie extern void r300_init_reg_flags(struct drm_device *dev); 434c0e09200SDave Airlie 435c0e09200SDave Airlie extern int r300_do_cp_cmdbuf(struct drm_device *dev, 436c0e09200SDave Airlie struct drm_file *file_priv, 437c0e09200SDave Airlie drm_radeon_kcmd_buffer_t *cmdbuf); 438c0e09200SDave Airlie 439c05ce083SAlex Deucher /* r600_cp.c */ 440c05ce083SAlex Deucher extern int r600_do_engine_reset(struct drm_device *dev); 441c05ce083SAlex Deucher extern int r600_do_cleanup_cp(struct drm_device *dev); 442c05ce083SAlex Deucher extern int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init, 443c05ce083SAlex Deucher struct drm_file *file_priv); 444c05ce083SAlex Deucher extern int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv); 445c05ce083SAlex Deucher extern int r600_do_cp_idle(drm_radeon_private_t *dev_priv); 446c05ce083SAlex Deucher extern void r600_do_cp_start(drm_radeon_private_t *dev_priv); 447c05ce083SAlex Deucher extern void r600_do_cp_reset(drm_radeon_private_t *dev_priv); 448c05ce083SAlex Deucher extern void r600_do_cp_stop(drm_radeon_private_t *dev_priv); 449c05ce083SAlex Deucher extern int r600_cp_dispatch_indirect(struct drm_device *dev, 450c05ce083SAlex Deucher struct drm_buf *buf, int start, int end); 451c1556f71SAlex Deucher extern int r600_page_table_init(struct drm_device *dev); 452c1556f71SAlex Deucher extern void r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info); 4533ce0a23dSJerome Glisse extern int r600_cs_legacy_ioctl(struct drm_device *dev, void *data, struct drm_file *fpriv); 4543ce0a23dSJerome Glisse extern void r600_cp_dispatch_swap(struct drm_device *dev, struct drm_file *file_priv); 4553ce0a23dSJerome Glisse extern int r600_cp_dispatch_texture(struct drm_device *dev, 4563ce0a23dSJerome Glisse struct drm_file *file_priv, 4573ce0a23dSJerome Glisse drm_radeon_texture_t *tex, 4583ce0a23dSJerome Glisse drm_radeon_tex_image_t *image); 4593ce0a23dSJerome Glisse /* r600_blit.c */ 4603ce0a23dSJerome Glisse extern int r600_prepare_blit_copy(struct drm_device *dev, struct drm_file *file_priv); 4613ce0a23dSJerome Glisse extern void r600_done_blit_copy(struct drm_device *dev); 4623ce0a23dSJerome Glisse extern void r600_blit_copy(struct drm_device *dev, 4633ce0a23dSJerome Glisse uint64_t src_gpu_addr, uint64_t dst_gpu_addr, 4643ce0a23dSJerome Glisse int size_bytes); 4653ce0a23dSJerome Glisse extern void r600_blit_swap(struct drm_device *dev, 4663ce0a23dSJerome Glisse uint64_t src_gpu_addr, uint64_t dst_gpu_addr, 4673ce0a23dSJerome Glisse int sx, int sy, int dx, int dy, 4683ce0a23dSJerome Glisse int w, int h, int src_pitch, int dst_pitch, int cpp); 469c05ce083SAlex Deucher 470c0e09200SDave Airlie /* Flags for stats.boxes 471c0e09200SDave Airlie */ 472c0e09200SDave Airlie #define RADEON_BOX_DMA_IDLE 0x1 473c0e09200SDave Airlie #define RADEON_BOX_RING_FULL 0x2 474c0e09200SDave Airlie #define RADEON_BOX_FLIP 0x4 475c0e09200SDave Airlie #define RADEON_BOX_WAIT_IDLE 0x8 476c0e09200SDave Airlie #define RADEON_BOX_TEXTURE_LOAD 0x10 477c0e09200SDave Airlie 478c0e09200SDave Airlie /* Register definitions, register access macros and drmAddMap constants 479c0e09200SDave Airlie * for Radeon kernel driver. 480c0e09200SDave Airlie */ 481befb73c2SAlex Deucher #define RADEON_MM_INDEX 0x0000 482befb73c2SAlex Deucher #define RADEON_MM_DATA 0x0004 483c0e09200SDave Airlie 484c0e09200SDave Airlie #define RADEON_AGP_COMMAND 0x0f60 485c0e09200SDave Airlie #define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */ 486c0e09200SDave Airlie # define RADEON_AGP_ENABLE (1<<8) 487c0e09200SDave Airlie #define RADEON_AUX_SCISSOR_CNTL 0x26f0 488c0e09200SDave Airlie # define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24) 489c0e09200SDave Airlie # define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25) 490c0e09200SDave Airlie # define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26) 491c0e09200SDave Airlie # define RADEON_SCISSOR_0_ENABLE (1 << 28) 492c0e09200SDave Airlie # define RADEON_SCISSOR_1_ENABLE (1 << 29) 493c0e09200SDave Airlie # define RADEON_SCISSOR_2_ENABLE (1 << 30) 494c0e09200SDave Airlie 495edc6f389SAlex Deucher /* 496edc6f389SAlex Deucher * PCIE radeons (rv370/rv380, rv410, r423/r430/r480, r5xx) 497edc6f389SAlex Deucher * don't have an explicit bus mastering disable bit. It's handled 498edc6f389SAlex Deucher * by the PCI D-states. PMI_BM_DIS disables D-state bus master 499edc6f389SAlex Deucher * handling, not bus mastering itself. 500edc6f389SAlex Deucher */ 501c0e09200SDave Airlie #define RADEON_BUS_CNTL 0x0030 5024e270e9bSAlex Deucher /* r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 503c0e09200SDave Airlie # define RADEON_BUS_MASTER_DIS (1 << 6) 5044e270e9bSAlex Deucher /* rs600/rs690/rs740 */ 5054e270e9bSAlex Deucher # define RS600_BUS_MASTER_DIS (1 << 14) 5064e270e9bSAlex Deucher # define RS600_MSI_REARM (1 << 20) 5074e270e9bSAlex Deucher /* see RS400_MSI_REARM in AIC_CNTL for rs480 */ 508edc6f389SAlex Deucher 509edc6f389SAlex Deucher #define RADEON_BUS_CNTL1 0x0034 510edc6f389SAlex Deucher # define RADEON_PMI_BM_DIS (1 << 2) 511edc6f389SAlex Deucher # define RADEON_PMI_INT_DIS (1 << 3) 512edc6f389SAlex Deucher 513edc6f389SAlex Deucher #define RV370_BUS_CNTL 0x004c 514edc6f389SAlex Deucher # define RV370_PMI_BM_DIS (1 << 5) 515edc6f389SAlex Deucher # define RV370_PMI_INT_DIS (1 << 6) 516edc6f389SAlex Deucher 517edc6f389SAlex Deucher #define RADEON_MSI_REARM_EN 0x0160 518edc6f389SAlex Deucher /* rv370/rv380, rv410, r423/r430/r480, r5xx */ 519edc6f389SAlex Deucher # define RV370_MSI_REARM_EN (1 << 0) 520c0e09200SDave Airlie 521c0e09200SDave Airlie #define RADEON_CLOCK_CNTL_DATA 0x000c 522c0e09200SDave Airlie # define RADEON_PLL_WR_EN (1 << 7) 523c0e09200SDave Airlie #define RADEON_CLOCK_CNTL_INDEX 0x0008 524c0e09200SDave Airlie #define RADEON_CONFIG_APER_SIZE 0x0108 525c0e09200SDave Airlie #define RADEON_CONFIG_MEMSIZE 0x00f8 526c0e09200SDave Airlie #define RADEON_CRTC_OFFSET 0x0224 527c0e09200SDave Airlie #define RADEON_CRTC_OFFSET_CNTL 0x0228 528c0e09200SDave Airlie # define RADEON_CRTC_TILE_EN (1 << 15) 529c0e09200SDave Airlie # define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16) 530c0e09200SDave Airlie #define RADEON_CRTC2_OFFSET 0x0324 531c0e09200SDave Airlie #define RADEON_CRTC2_OFFSET_CNTL 0x0328 532c0e09200SDave Airlie 533c0e09200SDave Airlie #define RADEON_PCIE_INDEX 0x0030 534c0e09200SDave Airlie #define RADEON_PCIE_DATA 0x0034 535c0e09200SDave Airlie #define RADEON_PCIE_TX_GART_CNTL 0x10 536c0e09200SDave Airlie # define RADEON_PCIE_TX_GART_EN (1 << 0) 537c0e09200SDave Airlie # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0 << 1) 538c0e09200SDave Airlie # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1 << 1) 539c0e09200SDave Airlie # define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3 << 1) 540c0e09200SDave Airlie # define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0 << 3) 541c0e09200SDave Airlie # define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1 << 3) 542c0e09200SDave Airlie # define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1 << 5) 543c0e09200SDave Airlie # define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1 << 8) 544c0e09200SDave Airlie #define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11 545c0e09200SDave Airlie #define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12 546c0e09200SDave Airlie #define RADEON_PCIE_TX_GART_BASE 0x13 547c0e09200SDave Airlie #define RADEON_PCIE_TX_GART_START_LO 0x14 548c0e09200SDave Airlie #define RADEON_PCIE_TX_GART_START_HI 0x15 549c0e09200SDave Airlie #define RADEON_PCIE_TX_GART_END_LO 0x16 550c0e09200SDave Airlie #define RADEON_PCIE_TX_GART_END_HI 0x17 551c0e09200SDave Airlie 552c0e09200SDave Airlie #define RS480_NB_MC_INDEX 0x168 553c0e09200SDave Airlie # define RS480_NB_MC_IND_WR_EN (1 << 8) 554c0e09200SDave Airlie #define RS480_NB_MC_DATA 0x16c 555c0e09200SDave Airlie 556c0e09200SDave Airlie #define RS690_MC_INDEX 0x78 557c0e09200SDave Airlie # define RS690_MC_INDEX_MASK 0x1ff 558c0e09200SDave Airlie # define RS690_MC_INDEX_WR_EN (1 << 9) 559c0e09200SDave Airlie # define RS690_MC_INDEX_WR_ACK 0x7f 560c0e09200SDave Airlie #define RS690_MC_DATA 0x7c 561c0e09200SDave Airlie 562c0e09200SDave Airlie /* MC indirect registers */ 563c0e09200SDave Airlie #define RS480_MC_MISC_CNTL 0x18 564c0e09200SDave Airlie # define RS480_DISABLE_GTW (1 << 1) 565c0e09200SDave Airlie /* switch between MCIND GART and MM GART registers. 0 = mmgart, 1 = mcind gart */ 566c0e09200SDave Airlie # define RS480_GART_INDEX_REG_EN (1 << 12) 567c0e09200SDave Airlie # define RS690_BLOCK_GFX_D3_EN (1 << 14) 568c0e09200SDave Airlie #define RS480_K8_FB_LOCATION 0x1e 569c0e09200SDave Airlie #define RS480_GART_FEATURE_ID 0x2b 570c0e09200SDave Airlie # define RS480_HANG_EN (1 << 11) 571c0e09200SDave Airlie # define RS480_TLB_ENABLE (1 << 18) 572c0e09200SDave Airlie # define RS480_P2P_ENABLE (1 << 19) 573c0e09200SDave Airlie # define RS480_GTW_LAC_EN (1 << 25) 574c0e09200SDave Airlie # define RS480_2LEVEL_GART (0 << 30) 575c0e09200SDave Airlie # define RS480_1LEVEL_GART (1 << 30) 576c0e09200SDave Airlie # define RS480_PDC_EN (1 << 31) 577c0e09200SDave Airlie #define RS480_GART_BASE 0x2c 578c0e09200SDave Airlie #define RS480_GART_CACHE_CNTRL 0x2e 579c0e09200SDave Airlie # define RS480_GART_CACHE_INVALIDATE (1 << 0) /* wait for it to clear */ 580c0e09200SDave Airlie #define RS480_AGP_ADDRESS_SPACE_SIZE 0x38 581c0e09200SDave Airlie # define RS480_GART_EN (1 << 0) 582c0e09200SDave Airlie # define RS480_VA_SIZE_32MB (0 << 1) 583c0e09200SDave Airlie # define RS480_VA_SIZE_64MB (1 << 1) 584c0e09200SDave Airlie # define RS480_VA_SIZE_128MB (2 << 1) 585c0e09200SDave Airlie # define RS480_VA_SIZE_256MB (3 << 1) 586c0e09200SDave Airlie # define RS480_VA_SIZE_512MB (4 << 1) 587c0e09200SDave Airlie # define RS480_VA_SIZE_1GB (5 << 1) 588c0e09200SDave Airlie # define RS480_VA_SIZE_2GB (6 << 1) 589c0e09200SDave Airlie #define RS480_AGP_MODE_CNTL 0x39 590c0e09200SDave Airlie # define RS480_POST_GART_Q_SIZE (1 << 18) 591c0e09200SDave Airlie # define RS480_NONGART_SNOOP (1 << 19) 592c0e09200SDave Airlie # define RS480_AGP_RD_BUF_SIZE (1 << 20) 593c0e09200SDave Airlie # define RS480_REQ_TYPE_SNOOP_SHIFT 22 594c0e09200SDave Airlie # define RS480_REQ_TYPE_SNOOP_MASK 0x3 595c0e09200SDave Airlie # define RS480_REQ_TYPE_SNOOP_DIS (1 << 24) 596c0e09200SDave Airlie #define RS480_MC_MISC_UMA_CNTL 0x5f 597c0e09200SDave Airlie #define RS480_MC_MCLK_CNTL 0x7a 598c0e09200SDave Airlie #define RS480_MC_UMA_DUALCH_CNTL 0x86 599c0e09200SDave Airlie 600c0e09200SDave Airlie #define RS690_MC_FB_LOCATION 0x100 601c0e09200SDave Airlie #define RS690_MC_AGP_LOCATION 0x101 602c0e09200SDave Airlie #define RS690_MC_AGP_BASE 0x102 603c0e09200SDave Airlie #define RS690_MC_AGP_BASE_2 0x103 604c0e09200SDave Airlie 605c1556f71SAlex Deucher #define RS600_MC_INDEX 0x70 606c1556f71SAlex Deucher # define RS600_MC_ADDR_MASK 0xffff 607c1556f71SAlex Deucher # define RS600_MC_IND_SEQ_RBS_0 (1 << 16) 608c1556f71SAlex Deucher # define RS600_MC_IND_SEQ_RBS_1 (1 << 17) 609c1556f71SAlex Deucher # define RS600_MC_IND_SEQ_RBS_2 (1 << 18) 610c1556f71SAlex Deucher # define RS600_MC_IND_SEQ_RBS_3 (1 << 19) 611c1556f71SAlex Deucher # define RS600_MC_IND_AIC_RBS (1 << 20) 612c1556f71SAlex Deucher # define RS600_MC_IND_CITF_ARB0 (1 << 21) 613c1556f71SAlex Deucher # define RS600_MC_IND_CITF_ARB1 (1 << 22) 614c1556f71SAlex Deucher # define RS600_MC_IND_WR_EN (1 << 23) 615c1556f71SAlex Deucher #define RS600_MC_DATA 0x74 616c1556f71SAlex Deucher 617c1556f71SAlex Deucher #define RS600_MC_STATUS 0x0 618c1556f71SAlex Deucher # define RS600_MC_IDLE (1 << 1) 619c1556f71SAlex Deucher #define RS600_MC_FB_LOCATION 0x4 620c1556f71SAlex Deucher #define RS600_MC_AGP_LOCATION 0x5 621c1556f71SAlex Deucher #define RS600_AGP_BASE 0x6 622c1556f71SAlex Deucher #define RS600_AGP_BASE_2 0x7 623c1556f71SAlex Deucher #define RS600_MC_CNTL1 0x9 624c1556f71SAlex Deucher # define RS600_ENABLE_PAGE_TABLES (1 << 26) 625c1556f71SAlex Deucher #define RS600_MC_PT0_CNTL 0x100 626c1556f71SAlex Deucher # define RS600_ENABLE_PT (1 << 0) 627c1556f71SAlex Deucher # define RS600_EFFECTIVE_L2_CACHE_SIZE(x) ((x) << 15) 628c1556f71SAlex Deucher # define RS600_EFFECTIVE_L2_QUEUE_SIZE(x) ((x) << 21) 629c1556f71SAlex Deucher # define RS600_INVALIDATE_ALL_L1_TLBS (1 << 28) 630c1556f71SAlex Deucher # define RS600_INVALIDATE_L2_CACHE (1 << 29) 631c1556f71SAlex Deucher #define RS600_MC_PT0_CONTEXT0_CNTL 0x102 632c1556f71SAlex Deucher # define RS600_ENABLE_PAGE_TABLE (1 << 0) 633c1556f71SAlex Deucher # define RS600_PAGE_TABLE_TYPE_FLAT (0 << 1) 634c1556f71SAlex Deucher #define RS600_MC_PT0_SYSTEM_APERTURE_LOW_ADDR 0x112 635c1556f71SAlex Deucher #define RS600_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR 0x114 636c1556f71SAlex Deucher #define RS600_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR 0x11c 637c1556f71SAlex Deucher #define RS600_MC_PT0_CONTEXT0_FLAT_BASE_ADDR 0x12c 638c1556f71SAlex Deucher #define RS600_MC_PT0_CONTEXT0_FLAT_START_ADDR 0x13c 639c1556f71SAlex Deucher #define RS600_MC_PT0_CONTEXT0_FLAT_END_ADDR 0x14c 640c1556f71SAlex Deucher #define RS600_MC_PT0_CLIENT0_CNTL 0x16c 641c1556f71SAlex Deucher # define RS600_ENABLE_TRANSLATION_MODE_OVERRIDE (1 << 0) 642c1556f71SAlex Deucher # define RS600_TRANSLATION_MODE_OVERRIDE (1 << 1) 643c1556f71SAlex Deucher # define RS600_SYSTEM_ACCESS_MODE_MASK (3 << 8) 644c1556f71SAlex Deucher # define RS600_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 8) 645c1556f71SAlex Deucher # define RS600_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 8) 646c1556f71SAlex Deucher # define RS600_SYSTEM_ACCESS_MODE_IN_SYS (2 << 8) 647c1556f71SAlex Deucher # define RS600_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 8) 648c1556f71SAlex Deucher # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASSTHROUGH (0 << 10) 649c1556f71SAlex Deucher # define RS600_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 10) 650c1556f71SAlex Deucher # define RS600_EFFECTIVE_L1_CACHE_SIZE(x) ((x) << 11) 651c1556f71SAlex Deucher # define RS600_ENABLE_FRAGMENT_PROCESSING (1 << 14) 652c1556f71SAlex Deucher # define RS600_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15) 653c1556f71SAlex Deucher # define RS600_INVALIDATE_L1_TLB (1 << 20) 654c1556f71SAlex Deucher 655c0e09200SDave Airlie #define R520_MC_IND_INDEX 0x70 656c0e09200SDave Airlie #define R520_MC_IND_WR_EN (1 << 24) 657c0e09200SDave Airlie #define R520_MC_IND_DATA 0x74 658c0e09200SDave Airlie 659c0e09200SDave Airlie #define RV515_MC_FB_LOCATION 0x01 660c0e09200SDave Airlie #define RV515_MC_AGP_LOCATION 0x02 661c0e09200SDave Airlie #define RV515_MC_AGP_BASE 0x03 662c0e09200SDave Airlie #define RV515_MC_AGP_BASE_2 0x04 663c0e09200SDave Airlie 664c0e09200SDave Airlie #define R520_MC_FB_LOCATION 0x04 665c0e09200SDave Airlie #define R520_MC_AGP_LOCATION 0x05 666c0e09200SDave Airlie #define R520_MC_AGP_BASE 0x06 667c0e09200SDave Airlie #define R520_MC_AGP_BASE_2 0x07 668c0e09200SDave Airlie 669c0e09200SDave Airlie #define RADEON_MPP_TB_CONFIG 0x01c0 670c0e09200SDave Airlie #define RADEON_MEM_CNTL 0x0140 671c0e09200SDave Airlie #define RADEON_MEM_SDRAM_MODE_REG 0x0158 672c0e09200SDave Airlie #define RADEON_AGP_BASE_2 0x015c /* r200+ only */ 673c0e09200SDave Airlie #define RS480_AGP_BASE_2 0x0164 674c0e09200SDave Airlie #define RADEON_AGP_BASE 0x0170 675c0e09200SDave Airlie 676c0e09200SDave Airlie /* pipe config regs */ 677c0e09200SDave Airlie #define R400_GB_PIPE_SELECT 0x402c 678f779b3e5SAlex Deucher #define RV530_GB_PIPE_SELECT2 0x4124 679c0e09200SDave Airlie #define R500_DYN_SCLK_PWMEM_PIPE 0x000d /* PLL */ 680c0e09200SDave Airlie #define R300_GB_TILE_CONFIG 0x4018 681c0e09200SDave Airlie # define R300_ENABLE_TILING (1 << 0) 682c0e09200SDave Airlie # define R300_PIPE_COUNT_RV350 (0 << 1) 683c0e09200SDave Airlie # define R300_PIPE_COUNT_R300 (3 << 1) 684c0e09200SDave Airlie # define R300_PIPE_COUNT_R420_3P (6 << 1) 685c0e09200SDave Airlie # define R300_PIPE_COUNT_R420 (7 << 1) 686c0e09200SDave Airlie # define R300_TILE_SIZE_8 (0 << 4) 687c0e09200SDave Airlie # define R300_TILE_SIZE_16 (1 << 4) 688c0e09200SDave Airlie # define R300_TILE_SIZE_32 (2 << 4) 689c0e09200SDave Airlie # define R300_SUBPIXEL_1_12 (0 << 16) 690c0e09200SDave Airlie # define R300_SUBPIXEL_1_16 (1 << 16) 691c0e09200SDave Airlie #define R300_DST_PIPE_CONFIG 0x170c 692c0e09200SDave Airlie # define R300_PIPE_AUTO_CONFIG (1 << 31) 693c0e09200SDave Airlie #define R300_RB2D_DSTCACHE_MODE 0x3428 694c0e09200SDave Airlie # define R300_DC_AUTOFLUSH_ENABLE (1 << 8) 695c0e09200SDave Airlie # define R300_DC_DC_DISABLE_IGNORE_PE (1 << 17) 696c0e09200SDave Airlie 697c0e09200SDave Airlie #define RADEON_RB3D_COLOROFFSET 0x1c40 698c0e09200SDave Airlie #define RADEON_RB3D_COLORPITCH 0x1c48 699c0e09200SDave Airlie 700c0e09200SDave Airlie #define RADEON_SRC_X_Y 0x1590 701c0e09200SDave Airlie 702c0e09200SDave Airlie #define RADEON_DP_GUI_MASTER_CNTL 0x146c 703c0e09200SDave Airlie # define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0) 704c0e09200SDave Airlie # define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1) 705c0e09200SDave Airlie # define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4) 706c0e09200SDave Airlie # define RADEON_GMC_BRUSH_NONE (15 << 4) 707c0e09200SDave Airlie # define RADEON_GMC_DST_16BPP (4 << 8) 708c0e09200SDave Airlie # define RADEON_GMC_DST_24BPP (5 << 8) 709c0e09200SDave Airlie # define RADEON_GMC_DST_32BPP (6 << 8) 710c0e09200SDave Airlie # define RADEON_GMC_DST_DATATYPE_SHIFT 8 711c0e09200SDave Airlie # define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12) 712c0e09200SDave Airlie # define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24) 713c0e09200SDave Airlie # define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24) 714c0e09200SDave Airlie # define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28) 715c0e09200SDave Airlie # define RADEON_GMC_WR_MSK_DIS (1 << 30) 716c0e09200SDave Airlie # define RADEON_ROP3_S 0x00cc0000 717c0e09200SDave Airlie # define RADEON_ROP3_P 0x00f00000 718c0e09200SDave Airlie #define RADEON_DP_WRITE_MASK 0x16cc 719c0e09200SDave Airlie #define RADEON_SRC_PITCH_OFFSET 0x1428 720c0e09200SDave Airlie #define RADEON_DST_PITCH_OFFSET 0x142c 721c0e09200SDave Airlie #define RADEON_DST_PITCH_OFFSET_C 0x1c80 722c0e09200SDave Airlie # define RADEON_DST_TILE_LINEAR (0 << 30) 723c0e09200SDave Airlie # define RADEON_DST_TILE_MACRO (1 << 30) 724c0e09200SDave Airlie # define RADEON_DST_TILE_MICRO (2 << 30) 725c0e09200SDave Airlie # define RADEON_DST_TILE_BOTH (3 << 30) 726c0e09200SDave Airlie 727c0e09200SDave Airlie #define RADEON_SCRATCH_REG0 0x15e0 728c0e09200SDave Airlie #define RADEON_SCRATCH_REG1 0x15e4 729c0e09200SDave Airlie #define RADEON_SCRATCH_REG2 0x15e8 730c0e09200SDave Airlie #define RADEON_SCRATCH_REG3 0x15ec 731c0e09200SDave Airlie #define RADEON_SCRATCH_REG4 0x15f0 732c0e09200SDave Airlie #define RADEON_SCRATCH_REG5 0x15f4 733c0e09200SDave Airlie #define RADEON_SCRATCH_UMSK 0x0770 734c0e09200SDave Airlie #define RADEON_SCRATCH_ADDR 0x0774 735c0e09200SDave Airlie 736c0e09200SDave Airlie #define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x)) 737c0e09200SDave Airlie 738b07fa022SDavid Miller extern u32 radeon_get_scratch(drm_radeon_private_t *dev_priv, int index); 739b07fa022SDavid Miller 740b07fa022SDavid Miller #define GET_SCRATCH(dev_priv, x) radeon_get_scratch(dev_priv, x) 741c0e09200SDave Airlie 742befb73c2SAlex Deucher #define R600_SCRATCH_REG0 0x8500 743befb73c2SAlex Deucher #define R600_SCRATCH_REG1 0x8504 744befb73c2SAlex Deucher #define R600_SCRATCH_REG2 0x8508 745befb73c2SAlex Deucher #define R600_SCRATCH_REG3 0x850c 746befb73c2SAlex Deucher #define R600_SCRATCH_REG4 0x8510 747befb73c2SAlex Deucher #define R600_SCRATCH_REG5 0x8514 748befb73c2SAlex Deucher #define R600_SCRATCH_REG6 0x8518 749befb73c2SAlex Deucher #define R600_SCRATCH_REG7 0x851c 750befb73c2SAlex Deucher #define R600_SCRATCH_UMSK 0x8540 751befb73c2SAlex Deucher #define R600_SCRATCH_ADDR 0x8544 752befb73c2SAlex Deucher 753befb73c2SAlex Deucher #define R600_SCRATCHOFF(x) (R600_SCRATCH_REG_OFFSET + 4*(x)) 754befb73c2SAlex Deucher 755c0e09200SDave Airlie #define RADEON_GEN_INT_CNTL 0x0040 756c0e09200SDave Airlie # define RADEON_CRTC_VBLANK_MASK (1 << 0) 757c0e09200SDave Airlie # define RADEON_CRTC2_VBLANK_MASK (1 << 9) 758c0e09200SDave Airlie # define RADEON_GUI_IDLE_INT_ENABLE (1 << 19) 759c0e09200SDave Airlie # define RADEON_SW_INT_ENABLE (1 << 25) 760c0e09200SDave Airlie 761c0e09200SDave Airlie #define RADEON_GEN_INT_STATUS 0x0044 762c0e09200SDave Airlie # define RADEON_CRTC_VBLANK_STAT (1 << 0) 763c0e09200SDave Airlie # define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0) 764c0e09200SDave Airlie # define RADEON_CRTC2_VBLANK_STAT (1 << 9) 765c0e09200SDave Airlie # define RADEON_CRTC2_VBLANK_STAT_ACK (1 << 9) 766c0e09200SDave Airlie # define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19) 767c0e09200SDave Airlie # define RADEON_SW_INT_TEST (1 << 25) 768c0e09200SDave Airlie # define RADEON_SW_INT_TEST_ACK (1 << 25) 769c0e09200SDave Airlie # define RADEON_SW_INT_FIRE (1 << 26) 7700a3e67a4SJesse Barnes # define R500_DISPLAY_INT_STATUS (1 << 0) 771c0e09200SDave Airlie 772c0e09200SDave Airlie #define RADEON_HOST_PATH_CNTL 0x0130 773c0e09200SDave Airlie # define RADEON_HDP_SOFT_RESET (1 << 26) 774c0e09200SDave Airlie # define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28) 775c0e09200SDave Airlie # define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28) 776c0e09200SDave Airlie 777c0e09200SDave Airlie #define RADEON_ISYNC_CNTL 0x1724 778c0e09200SDave Airlie # define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0) 779c0e09200SDave Airlie # define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1) 780c0e09200SDave Airlie # define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2) 781c0e09200SDave Airlie # define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3) 782c0e09200SDave Airlie # define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4) 783c0e09200SDave Airlie # define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5) 784c0e09200SDave Airlie 785c0e09200SDave Airlie #define RADEON_RBBM_GUICNTL 0x172c 786c0e09200SDave Airlie # define RADEON_HOST_DATA_SWAP_NONE (0 << 0) 787c0e09200SDave Airlie # define RADEON_HOST_DATA_SWAP_16BIT (1 << 0) 788c0e09200SDave Airlie # define RADEON_HOST_DATA_SWAP_32BIT (2 << 0) 789c0e09200SDave Airlie # define RADEON_HOST_DATA_SWAP_HDW (3 << 0) 790c0e09200SDave Airlie 791c0e09200SDave Airlie #define RADEON_MC_AGP_LOCATION 0x014c 792c0e09200SDave Airlie #define RADEON_MC_FB_LOCATION 0x0148 793c0e09200SDave Airlie #define RADEON_MCLK_CNTL 0x0012 794c0e09200SDave Airlie # define RADEON_FORCEON_MCLKA (1 << 16) 795c0e09200SDave Airlie # define RADEON_FORCEON_MCLKB (1 << 17) 796c0e09200SDave Airlie # define RADEON_FORCEON_YCLKA (1 << 18) 797c0e09200SDave Airlie # define RADEON_FORCEON_YCLKB (1 << 19) 798c0e09200SDave Airlie # define RADEON_FORCEON_MC (1 << 20) 799c0e09200SDave Airlie # define RADEON_FORCEON_AIC (1 << 21) 800c0e09200SDave Airlie 801c0e09200SDave Airlie #define RADEON_PP_BORDER_COLOR_0 0x1d40 802c0e09200SDave Airlie #define RADEON_PP_BORDER_COLOR_1 0x1d44 803c0e09200SDave Airlie #define RADEON_PP_BORDER_COLOR_2 0x1d48 804c0e09200SDave Airlie #define RADEON_PP_CNTL 0x1c38 805c0e09200SDave Airlie # define RADEON_SCISSOR_ENABLE (1 << 1) 806c0e09200SDave Airlie #define RADEON_PP_LUM_MATRIX 0x1d00 807c0e09200SDave Airlie #define RADEON_PP_MISC 0x1c14 808c0e09200SDave Airlie #define RADEON_PP_ROT_MATRIX_0 0x1d58 809c0e09200SDave Airlie #define RADEON_PP_TXFILTER_0 0x1c54 810c0e09200SDave Airlie #define RADEON_PP_TXOFFSET_0 0x1c5c 811c0e09200SDave Airlie #define RADEON_PP_TXFILTER_1 0x1c6c 812c0e09200SDave Airlie #define RADEON_PP_TXFILTER_2 0x1c84 813c0e09200SDave Airlie 814c0e09200SDave Airlie #define R300_RB2D_DSTCACHE_CTLSTAT 0x342c /* use R300_DSTCACHE_CTLSTAT */ 815c0e09200SDave Airlie #define R300_DSTCACHE_CTLSTAT 0x1714 816c0e09200SDave Airlie # define R300_RB2D_DC_FLUSH (3 << 0) 817c0e09200SDave Airlie # define R300_RB2D_DC_FREE (3 << 2) 818c0e09200SDave Airlie # define R300_RB2D_DC_FLUSH_ALL 0xf 819c0e09200SDave Airlie # define R300_RB2D_DC_BUSY (1 << 31) 820c0e09200SDave Airlie #define RADEON_RB3D_CNTL 0x1c3c 821c0e09200SDave Airlie # define RADEON_ALPHA_BLEND_ENABLE (1 << 0) 822c0e09200SDave Airlie # define RADEON_PLANE_MASK_ENABLE (1 << 1) 823c0e09200SDave Airlie # define RADEON_DITHER_ENABLE (1 << 2) 824c0e09200SDave Airlie # define RADEON_ROUND_ENABLE (1 << 3) 825c0e09200SDave Airlie # define RADEON_SCALE_DITHER_ENABLE (1 << 4) 826c0e09200SDave Airlie # define RADEON_DITHER_INIT (1 << 5) 827c0e09200SDave Airlie # define RADEON_ROP_ENABLE (1 << 6) 828c0e09200SDave Airlie # define RADEON_STENCIL_ENABLE (1 << 7) 829c0e09200SDave Airlie # define RADEON_Z_ENABLE (1 << 8) 830c0e09200SDave Airlie # define RADEON_ZBLOCK16 (1 << 15) 831c0e09200SDave Airlie #define RADEON_RB3D_DEPTHOFFSET 0x1c24 832c0e09200SDave Airlie #define RADEON_RB3D_DEPTHCLEARVALUE 0x3230 833c0e09200SDave Airlie #define RADEON_RB3D_DEPTHPITCH 0x1c28 834c0e09200SDave Airlie #define RADEON_RB3D_PLANEMASK 0x1d84 835c0e09200SDave Airlie #define RADEON_RB3D_STENCILREFMASK 0x1d7c 836c0e09200SDave Airlie #define RADEON_RB3D_ZCACHE_MODE 0x3250 837c0e09200SDave Airlie #define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254 838c0e09200SDave Airlie # define RADEON_RB3D_ZC_FLUSH (1 << 0) 839c0e09200SDave Airlie # define RADEON_RB3D_ZC_FREE (1 << 2) 840c0e09200SDave Airlie # define RADEON_RB3D_ZC_FLUSH_ALL 0x5 841c0e09200SDave Airlie # define RADEON_RB3D_ZC_BUSY (1 << 31) 842c0e09200SDave Airlie #define R300_ZB_ZCACHE_CTLSTAT 0x4f18 843c0e09200SDave Airlie # define R300_ZC_FLUSH (1 << 0) 844c0e09200SDave Airlie # define R300_ZC_FREE (1 << 1) 845c0e09200SDave Airlie # define R300_ZC_BUSY (1 << 31) 846c0e09200SDave Airlie #define RADEON_RB3D_DSTCACHE_CTLSTAT 0x325c 847c0e09200SDave Airlie # define RADEON_RB3D_DC_FLUSH (3 << 0) 848c0e09200SDave Airlie # define RADEON_RB3D_DC_FREE (3 << 2) 849c0e09200SDave Airlie # define RADEON_RB3D_DC_FLUSH_ALL 0xf 850c0e09200SDave Airlie # define RADEON_RB3D_DC_BUSY (1 << 31) 851c0e09200SDave Airlie #define R300_RB3D_DSTCACHE_CTLSTAT 0x4e4c 85254f961a6SJerome Glisse # define R300_RB3D_DC_FLUSH (2 << 0) 85354f961a6SJerome Glisse # define R300_RB3D_DC_FREE (2 << 2) 854c0e09200SDave Airlie # define R300_RB3D_DC_FINISH (1 << 4) 855c0e09200SDave Airlie #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c 856c0e09200SDave Airlie # define RADEON_Z_TEST_MASK (7 << 4) 857c0e09200SDave Airlie # define RADEON_Z_TEST_ALWAYS (7 << 4) 858c0e09200SDave Airlie # define RADEON_Z_HIERARCHY_ENABLE (1 << 8) 859c0e09200SDave Airlie # define RADEON_STENCIL_TEST_ALWAYS (7 << 12) 860c0e09200SDave Airlie # define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16) 861c0e09200SDave Airlie # define RADEON_STENCIL_ZPASS_REPLACE (2 << 20) 862c0e09200SDave Airlie # define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24) 863c0e09200SDave Airlie # define RADEON_Z_COMPRESSION_ENABLE (1 << 28) 864c0e09200SDave Airlie # define RADEON_FORCE_Z_DIRTY (1 << 29) 865c0e09200SDave Airlie # define RADEON_Z_WRITE_ENABLE (1 << 30) 866c0e09200SDave Airlie # define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31) 867c0e09200SDave Airlie #define RADEON_RBBM_SOFT_RESET 0x00f0 868c0e09200SDave Airlie # define RADEON_SOFT_RESET_CP (1 << 0) 869c0e09200SDave Airlie # define RADEON_SOFT_RESET_HI (1 << 1) 870c0e09200SDave Airlie # define RADEON_SOFT_RESET_SE (1 << 2) 871c0e09200SDave Airlie # define RADEON_SOFT_RESET_RE (1 << 3) 872c0e09200SDave Airlie # define RADEON_SOFT_RESET_PP (1 << 4) 873c0e09200SDave Airlie # define RADEON_SOFT_RESET_E2 (1 << 5) 874c0e09200SDave Airlie # define RADEON_SOFT_RESET_RB (1 << 6) 875c0e09200SDave Airlie # define RADEON_SOFT_RESET_HDP (1 << 7) 876c0e09200SDave Airlie /* 877c0e09200SDave Airlie * 6:0 Available slots in the FIFO 878c0e09200SDave Airlie * 8 Host Interface active 879c0e09200SDave Airlie * 9 CP request active 880c0e09200SDave Airlie * 10 FIFO request active 881c0e09200SDave Airlie * 11 Host Interface retry active 882c0e09200SDave Airlie * 12 CP retry active 883c0e09200SDave Airlie * 13 FIFO retry active 884c0e09200SDave Airlie * 14 FIFO pipeline busy 885c0e09200SDave Airlie * 15 Event engine busy 886c0e09200SDave Airlie * 16 CP command stream busy 887c0e09200SDave Airlie * 17 2D engine busy 888c0e09200SDave Airlie * 18 2D portion of render backend busy 889c0e09200SDave Airlie * 20 3D setup engine busy 890c0e09200SDave Airlie * 26 GA engine busy 891c0e09200SDave Airlie * 27 CBA 2D engine busy 892c0e09200SDave Airlie * 31 2D engine busy or 3D engine busy or FIFO not empty or CP busy or 893c0e09200SDave Airlie * command stream queue not empty or Ring Buffer not empty 894c0e09200SDave Airlie */ 895c0e09200SDave Airlie #define RADEON_RBBM_STATUS 0x0e40 896c0e09200SDave Airlie /* Same as the previous RADEON_RBBM_STATUS; this is a mirror of that register. */ 897c0e09200SDave Airlie /* #define RADEON_RBBM_STATUS 0x1740 */ 898c0e09200SDave Airlie /* bits 6:0 are dword slots available in the cmd fifo */ 899c0e09200SDave Airlie # define RADEON_RBBM_FIFOCNT_MASK 0x007f 900c0e09200SDave Airlie # define RADEON_HIRQ_ON_RBB (1 << 8) 901c0e09200SDave Airlie # define RADEON_CPRQ_ON_RBB (1 << 9) 902c0e09200SDave Airlie # define RADEON_CFRQ_ON_RBB (1 << 10) 903c0e09200SDave Airlie # define RADEON_HIRQ_IN_RTBUF (1 << 11) 904c0e09200SDave Airlie # define RADEON_CPRQ_IN_RTBUF (1 << 12) 905c0e09200SDave Airlie # define RADEON_CFRQ_IN_RTBUF (1 << 13) 906c0e09200SDave Airlie # define RADEON_PIPE_BUSY (1 << 14) 907c0e09200SDave Airlie # define RADEON_ENG_EV_BUSY (1 << 15) 908c0e09200SDave Airlie # define RADEON_CP_CMDSTRM_BUSY (1 << 16) 909c0e09200SDave Airlie # define RADEON_E2_BUSY (1 << 17) 910c0e09200SDave Airlie # define RADEON_RB2D_BUSY (1 << 18) 911c0e09200SDave Airlie # define RADEON_RB3D_BUSY (1 << 19) /* not used on r300 */ 912c0e09200SDave Airlie # define RADEON_VAP_BUSY (1 << 20) 913c0e09200SDave Airlie # define RADEON_RE_BUSY (1 << 21) /* not used on r300 */ 914c0e09200SDave Airlie # define RADEON_TAM_BUSY (1 << 22) /* not used on r300 */ 915c0e09200SDave Airlie # define RADEON_TDM_BUSY (1 << 23) /* not used on r300 */ 916c0e09200SDave Airlie # define RADEON_PB_BUSY (1 << 24) /* not used on r300 */ 917c0e09200SDave Airlie # define RADEON_TIM_BUSY (1 << 25) /* not used on r300 */ 918c0e09200SDave Airlie # define RADEON_GA_BUSY (1 << 26) 919c0e09200SDave Airlie # define RADEON_CBA2D_BUSY (1 << 27) 920c0e09200SDave Airlie # define RADEON_RBBM_ACTIVE (1 << 31) 921c0e09200SDave Airlie #define RADEON_RE_LINE_PATTERN 0x1cd0 922c0e09200SDave Airlie #define RADEON_RE_MISC 0x26c4 923c0e09200SDave Airlie #define RADEON_RE_TOP_LEFT 0x26c0 924c0e09200SDave Airlie #define RADEON_RE_WIDTH_HEIGHT 0x1c44 925c0e09200SDave Airlie #define RADEON_RE_STIPPLE_ADDR 0x1cc8 926c0e09200SDave Airlie #define RADEON_RE_STIPPLE_DATA 0x1ccc 927c0e09200SDave Airlie 928c0e09200SDave Airlie #define RADEON_SCISSOR_TL_0 0x1cd8 929c0e09200SDave Airlie #define RADEON_SCISSOR_BR_0 0x1cdc 930c0e09200SDave Airlie #define RADEON_SCISSOR_TL_1 0x1ce0 931c0e09200SDave Airlie #define RADEON_SCISSOR_BR_1 0x1ce4 932c0e09200SDave Airlie #define RADEON_SCISSOR_TL_2 0x1ce8 933c0e09200SDave Airlie #define RADEON_SCISSOR_BR_2 0x1cec 934c0e09200SDave Airlie #define RADEON_SE_COORD_FMT 0x1c50 935c0e09200SDave Airlie #define RADEON_SE_CNTL 0x1c4c 936c0e09200SDave Airlie # define RADEON_FFACE_CULL_CW (0 << 0) 937c0e09200SDave Airlie # define RADEON_BFACE_SOLID (3 << 1) 938c0e09200SDave Airlie # define RADEON_FFACE_SOLID (3 << 3) 939c0e09200SDave Airlie # define RADEON_FLAT_SHADE_VTX_LAST (3 << 6) 940c0e09200SDave Airlie # define RADEON_DIFFUSE_SHADE_FLAT (1 << 8) 941c0e09200SDave Airlie # define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8) 942c0e09200SDave Airlie # define RADEON_ALPHA_SHADE_FLAT (1 << 10) 943c0e09200SDave Airlie # define RADEON_ALPHA_SHADE_GOURAUD (2 << 10) 944c0e09200SDave Airlie # define RADEON_SPECULAR_SHADE_FLAT (1 << 12) 945c0e09200SDave Airlie # define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12) 946c0e09200SDave Airlie # define RADEON_FOG_SHADE_FLAT (1 << 14) 947c0e09200SDave Airlie # define RADEON_FOG_SHADE_GOURAUD (2 << 14) 948c0e09200SDave Airlie # define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24) 949c0e09200SDave Airlie # define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25) 950c0e09200SDave Airlie # define RADEON_VTX_PIX_CENTER_OGL (1 << 27) 951c0e09200SDave Airlie # define RADEON_ROUND_MODE_TRUNC (0 << 28) 952c0e09200SDave Airlie # define RADEON_ROUND_PREC_8TH_PIX (1 << 30) 953c0e09200SDave Airlie #define RADEON_SE_CNTL_STATUS 0x2140 954c0e09200SDave Airlie #define RADEON_SE_LINE_WIDTH 0x1db8 955c0e09200SDave Airlie #define RADEON_SE_VPORT_XSCALE 0x1d98 956c0e09200SDave Airlie #define RADEON_SE_ZBIAS_FACTOR 0x1db0 957c0e09200SDave Airlie #define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210 958c0e09200SDave Airlie #define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254 959c0e09200SDave Airlie #define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200 960c0e09200SDave Airlie # define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16 961c0e09200SDave Airlie # define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28 962c0e09200SDave Airlie #define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204 963c0e09200SDave Airlie #define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208 964c0e09200SDave Airlie # define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16 965c0e09200SDave Airlie #define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C 966c0e09200SDave Airlie #define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8 967c0e09200SDave Airlie #define RADEON_SURFACE_ACCESS_CLR 0x0bfc 968c0e09200SDave Airlie #define RADEON_SURFACE_CNTL 0x0b00 969c0e09200SDave Airlie # define RADEON_SURF_TRANSLATION_DIS (1 << 8) 970c0e09200SDave Airlie # define RADEON_NONSURF_AP0_SWP_MASK (3 << 20) 971c0e09200SDave Airlie # define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20) 972c0e09200SDave Airlie # define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20) 973c0e09200SDave Airlie # define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20) 974c0e09200SDave Airlie # define RADEON_NONSURF_AP1_SWP_MASK (3 << 22) 975c0e09200SDave Airlie # define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22) 976c0e09200SDave Airlie # define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22) 977c0e09200SDave Airlie # define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22) 978c0e09200SDave Airlie #define RADEON_SURFACE0_INFO 0x0b0c 979c0e09200SDave Airlie # define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0) 980c0e09200SDave Airlie # define RADEON_SURF_TILE_MODE_MASK (3 << 16) 981c0e09200SDave Airlie # define RADEON_SURF_TILE_MODE_MACRO (0 << 16) 982c0e09200SDave Airlie # define RADEON_SURF_TILE_MODE_MICRO (1 << 16) 983c0e09200SDave Airlie # define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16) 984c0e09200SDave Airlie # define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16) 985c0e09200SDave Airlie #define RADEON_SURFACE0_LOWER_BOUND 0x0b04 986c0e09200SDave Airlie #define RADEON_SURFACE0_UPPER_BOUND 0x0b08 987c0e09200SDave Airlie # define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0) 988c0e09200SDave Airlie #define RADEON_SURFACE1_INFO 0x0b1c 989c0e09200SDave Airlie #define RADEON_SURFACE1_LOWER_BOUND 0x0b14 990c0e09200SDave Airlie #define RADEON_SURFACE1_UPPER_BOUND 0x0b18 991c0e09200SDave Airlie #define RADEON_SURFACE2_INFO 0x0b2c 992c0e09200SDave Airlie #define RADEON_SURFACE2_LOWER_BOUND 0x0b24 993c0e09200SDave Airlie #define RADEON_SURFACE2_UPPER_BOUND 0x0b28 994c0e09200SDave Airlie #define RADEON_SURFACE3_INFO 0x0b3c 995c0e09200SDave Airlie #define RADEON_SURFACE3_LOWER_BOUND 0x0b34 996c0e09200SDave Airlie #define RADEON_SURFACE3_UPPER_BOUND 0x0b38 997c0e09200SDave Airlie #define RADEON_SURFACE4_INFO 0x0b4c 998c0e09200SDave Airlie #define RADEON_SURFACE4_LOWER_BOUND 0x0b44 999c0e09200SDave Airlie #define RADEON_SURFACE4_UPPER_BOUND 0x0b48 1000c0e09200SDave Airlie #define RADEON_SURFACE5_INFO 0x0b5c 1001c0e09200SDave Airlie #define RADEON_SURFACE5_LOWER_BOUND 0x0b54 1002c0e09200SDave Airlie #define RADEON_SURFACE5_UPPER_BOUND 0x0b58 1003c0e09200SDave Airlie #define RADEON_SURFACE6_INFO 0x0b6c 1004c0e09200SDave Airlie #define RADEON_SURFACE6_LOWER_BOUND 0x0b64 1005c0e09200SDave Airlie #define RADEON_SURFACE6_UPPER_BOUND 0x0b68 1006c0e09200SDave Airlie #define RADEON_SURFACE7_INFO 0x0b7c 1007c0e09200SDave Airlie #define RADEON_SURFACE7_LOWER_BOUND 0x0b74 1008c0e09200SDave Airlie #define RADEON_SURFACE7_UPPER_BOUND 0x0b78 1009c0e09200SDave Airlie #define RADEON_SW_SEMAPHORE 0x013c 1010c0e09200SDave Airlie 1011c0e09200SDave Airlie #define RADEON_WAIT_UNTIL 0x1720 1012c0e09200SDave Airlie # define RADEON_WAIT_CRTC_PFLIP (1 << 0) 1013c0e09200SDave Airlie # define RADEON_WAIT_2D_IDLE (1 << 14) 1014c0e09200SDave Airlie # define RADEON_WAIT_3D_IDLE (1 << 15) 1015c0e09200SDave Airlie # define RADEON_WAIT_2D_IDLECLEAN (1 << 16) 1016c0e09200SDave Airlie # define RADEON_WAIT_3D_IDLECLEAN (1 << 17) 1017c0e09200SDave Airlie # define RADEON_WAIT_HOST_IDLECLEAN (1 << 18) 1018c0e09200SDave Airlie 1019c0e09200SDave Airlie #define RADEON_RB3D_ZMASKOFFSET 0x3234 1020c0e09200SDave Airlie #define RADEON_RB3D_ZSTENCILCNTL 0x1c2c 1021c0e09200SDave Airlie # define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0) 1022c0e09200SDave Airlie # define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0) 1023c0e09200SDave Airlie 1024c0e09200SDave Airlie /* CP registers */ 1025c0e09200SDave Airlie #define RADEON_CP_ME_RAM_ADDR 0x07d4 1026c0e09200SDave Airlie #define RADEON_CP_ME_RAM_RADDR 0x07d8 1027c0e09200SDave Airlie #define RADEON_CP_ME_RAM_DATAH 0x07dc 1028c0e09200SDave Airlie #define RADEON_CP_ME_RAM_DATAL 0x07e0 1029c0e09200SDave Airlie 1030c0e09200SDave Airlie #define RADEON_CP_RB_BASE 0x0700 1031c0e09200SDave Airlie #define RADEON_CP_RB_CNTL 0x0704 1032c0e09200SDave Airlie # define RADEON_BUF_SWAP_32BIT (2 << 16) 1033c0e09200SDave Airlie # define RADEON_RB_NO_UPDATE (1 << 27) 1034befb73c2SAlex Deucher # define RADEON_RB_RPTR_WR_ENA (1 << 31) 1035c0e09200SDave Airlie #define RADEON_CP_RB_RPTR_ADDR 0x070c 1036c0e09200SDave Airlie #define RADEON_CP_RB_RPTR 0x0710 1037c0e09200SDave Airlie #define RADEON_CP_RB_WPTR 0x0714 1038c0e09200SDave Airlie 1039c0e09200SDave Airlie #define RADEON_CP_RB_WPTR_DELAY 0x0718 1040c0e09200SDave Airlie # define RADEON_PRE_WRITE_TIMER_SHIFT 0 1041c0e09200SDave Airlie # define RADEON_PRE_WRITE_LIMIT_SHIFT 23 1042c0e09200SDave Airlie 1043c0e09200SDave Airlie #define RADEON_CP_IB_BASE 0x0738 1044c0e09200SDave Airlie 1045c0e09200SDave Airlie #define RADEON_CP_CSQ_CNTL 0x0740 1046c0e09200SDave Airlie # define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0) 1047c0e09200SDave Airlie # define RADEON_CSQ_PRIDIS_INDDIS (0 << 28) 1048c0e09200SDave Airlie # define RADEON_CSQ_PRIPIO_INDDIS (1 << 28) 1049c0e09200SDave Airlie # define RADEON_CSQ_PRIBM_INDDIS (2 << 28) 1050c0e09200SDave Airlie # define RADEON_CSQ_PRIPIO_INDBM (3 << 28) 1051c0e09200SDave Airlie # define RADEON_CSQ_PRIBM_INDBM (4 << 28) 1052c0e09200SDave Airlie # define RADEON_CSQ_PRIPIO_INDPIO (15 << 28) 1053c0e09200SDave Airlie 1054aadd4e17SAlex Deucher #define R300_CP_RESYNC_ADDR 0x0778 1055aadd4e17SAlex Deucher #define R300_CP_RESYNC_DATA 0x077c 1056aadd4e17SAlex Deucher 1057c0e09200SDave Airlie #define RADEON_AIC_CNTL 0x01d0 1058c0e09200SDave Airlie # define RADEON_PCIGART_TRANSLATE_EN (1 << 0) 10594e270e9bSAlex Deucher # define RS400_MSI_REARM (1 << 3) 1060c0e09200SDave Airlie #define RADEON_AIC_STAT 0x01d4 1061c0e09200SDave Airlie #define RADEON_AIC_PT_BASE 0x01d8 1062c0e09200SDave Airlie #define RADEON_AIC_LO_ADDR 0x01dc 1063c0e09200SDave Airlie #define RADEON_AIC_HI_ADDR 0x01e0 1064c0e09200SDave Airlie #define RADEON_AIC_TLB_ADDR 0x01e4 1065c0e09200SDave Airlie #define RADEON_AIC_TLB_DATA 0x01e8 1066c0e09200SDave Airlie 1067c0e09200SDave Airlie /* CP command packets */ 1068c0e09200SDave Airlie #define RADEON_CP_PACKET0 0x00000000 1069c0e09200SDave Airlie # define RADEON_ONE_REG_WR (1 << 15) 1070c0e09200SDave Airlie #define RADEON_CP_PACKET1 0x40000000 1071c0e09200SDave Airlie #define RADEON_CP_PACKET2 0x80000000 1072c0e09200SDave Airlie #define RADEON_CP_PACKET3 0xC0000000 1073c0e09200SDave Airlie # define RADEON_CP_NOP 0x00001000 1074c0e09200SDave Airlie # define RADEON_CP_NEXT_CHAR 0x00001900 1075c0e09200SDave Airlie # define RADEON_CP_PLY_NEXTSCAN 0x00001D00 1076c0e09200SDave Airlie # define RADEON_CP_SET_SCISSORS 0x00001E00 1077c0e09200SDave Airlie /* GEN_INDX_PRIM is unsupported starting with R300 */ 1078c0e09200SDave Airlie # define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300 1079c0e09200SDave Airlie # define RADEON_WAIT_FOR_IDLE 0x00002600 1080c0e09200SDave Airlie # define RADEON_3D_DRAW_VBUF 0x00002800 1081c0e09200SDave Airlie # define RADEON_3D_DRAW_IMMD 0x00002900 1082c0e09200SDave Airlie # define RADEON_3D_DRAW_INDX 0x00002A00 1083c0e09200SDave Airlie # define RADEON_CP_LOAD_PALETTE 0x00002C00 1084c0e09200SDave Airlie # define RADEON_3D_LOAD_VBPNTR 0x00002F00 1085c0e09200SDave Airlie # define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000 1086c0e09200SDave Airlie # define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100 1087c0e09200SDave Airlie # define RADEON_3D_CLEAR_ZMASK 0x00003200 1088c0e09200SDave Airlie # define RADEON_CP_INDX_BUFFER 0x00003300 1089c0e09200SDave Airlie # define RADEON_CP_3D_DRAW_VBUF_2 0x00003400 1090c0e09200SDave Airlie # define RADEON_CP_3D_DRAW_IMMD_2 0x00003500 1091c0e09200SDave Airlie # define RADEON_CP_3D_DRAW_INDX_2 0x00003600 1092c0e09200SDave Airlie # define RADEON_3D_CLEAR_HIZ 0x00003700 1093c0e09200SDave Airlie # define RADEON_CP_3D_CLEAR_CMASK 0x00003802 1094c0e09200SDave Airlie # define RADEON_CNTL_HOSTDATA_BLT 0x00009400 1095c0e09200SDave Airlie # define RADEON_CNTL_PAINT_MULTI 0x00009A00 1096c0e09200SDave Airlie # define RADEON_CNTL_BITBLT_MULTI 0x00009B00 1097c0e09200SDave Airlie # define RADEON_CNTL_SET_SCISSORS 0xC0001E00 1098c0e09200SDave Airlie 10993ce0a23dSJerome Glisse # define R600_IT_INDIRECT_BUFFER_END 0x00001700 11003ce0a23dSJerome Glisse # define R600_IT_SET_PREDICATION 0x00002000 11013ce0a23dSJerome Glisse # define R600_IT_REG_RMW 0x00002100 11023ce0a23dSJerome Glisse # define R600_IT_COND_EXEC 0x00002200 11033ce0a23dSJerome Glisse # define R600_IT_PRED_EXEC 0x00002300 11043ce0a23dSJerome Glisse # define R600_IT_START_3D_CMDBUF 0x00002400 11053ce0a23dSJerome Glisse # define R600_IT_DRAW_INDEX_2 0x00002700 11063ce0a23dSJerome Glisse # define R600_IT_CONTEXT_CONTROL 0x00002800 11073ce0a23dSJerome Glisse # define R600_IT_DRAW_INDEX_IMMD_BE 0x00002900 11083ce0a23dSJerome Glisse # define R600_IT_INDEX_TYPE 0x00002A00 11093ce0a23dSJerome Glisse # define R600_IT_DRAW_INDEX 0x00002B00 11103ce0a23dSJerome Glisse # define R600_IT_DRAW_INDEX_AUTO 0x00002D00 11113ce0a23dSJerome Glisse # define R600_IT_DRAW_INDEX_IMMD 0x00002E00 11123ce0a23dSJerome Glisse # define R600_IT_NUM_INSTANCES 0x00002F00 11133ce0a23dSJerome Glisse # define R600_IT_STRMOUT_BUFFER_UPDATE 0x00003400 11143ce0a23dSJerome Glisse # define R600_IT_INDIRECT_BUFFER_MP 0x00003800 11153ce0a23dSJerome Glisse # define R600_IT_MEM_SEMAPHORE 0x00003900 11163ce0a23dSJerome Glisse # define R600_IT_MPEG_INDEX 0x00003A00 11173ce0a23dSJerome Glisse # define R600_IT_WAIT_REG_MEM 0x00003C00 11183ce0a23dSJerome Glisse # define R600_IT_MEM_WRITE 0x00003D00 1119befb73c2SAlex Deucher # define R600_IT_INDIRECT_BUFFER 0x00003200 11203ce0a23dSJerome Glisse # define R600_IT_SURFACE_SYNC 0x00004300 11213ce0a23dSJerome Glisse # define R600_CB0_DEST_BASE_ENA (1 << 6) 11223ce0a23dSJerome Glisse # define R600_TC_ACTION_ENA (1 << 23) 11233ce0a23dSJerome Glisse # define R600_VC_ACTION_ENA (1 << 24) 11243ce0a23dSJerome Glisse # define R600_CB_ACTION_ENA (1 << 25) 11253ce0a23dSJerome Glisse # define R600_DB_ACTION_ENA (1 << 26) 11263ce0a23dSJerome Glisse # define R600_SH_ACTION_ENA (1 << 27) 11273ce0a23dSJerome Glisse # define R600_SMX_ACTION_ENA (1 << 28) 1128befb73c2SAlex Deucher # define R600_IT_ME_INITIALIZE 0x00004400 1129befb73c2SAlex Deucher # define R600_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16) 11303ce0a23dSJerome Glisse # define R600_IT_COND_WRITE 0x00004500 1131befb73c2SAlex Deucher # define R600_IT_EVENT_WRITE 0x00004600 11323ce0a23dSJerome Glisse # define R600_IT_EVENT_WRITE_EOP 0x00004700 11333ce0a23dSJerome Glisse # define R600_IT_ONE_REG_WRITE 0x00005700 1134befb73c2SAlex Deucher # define R600_IT_SET_CONFIG_REG 0x00006800 1135befb73c2SAlex Deucher # define R600_SET_CONFIG_REG_OFFSET 0x00008000 1136befb73c2SAlex Deucher # define R600_SET_CONFIG_REG_END 0x0000ac00 11373ce0a23dSJerome Glisse # define R600_IT_SET_CONTEXT_REG 0x00006900 11383ce0a23dSJerome Glisse # define R600_SET_CONTEXT_REG_OFFSET 0x00028000 11393ce0a23dSJerome Glisse # define R600_SET_CONTEXT_REG_END 0x00029000 11403ce0a23dSJerome Glisse # define R600_IT_SET_ALU_CONST 0x00006A00 11413ce0a23dSJerome Glisse # define R600_SET_ALU_CONST_OFFSET 0x00030000 11423ce0a23dSJerome Glisse # define R600_SET_ALU_CONST_END 0x00032000 11433ce0a23dSJerome Glisse # define R600_IT_SET_BOOL_CONST 0x00006B00 11443ce0a23dSJerome Glisse # define R600_SET_BOOL_CONST_OFFSET 0x0003e380 11453ce0a23dSJerome Glisse # define R600_SET_BOOL_CONST_END 0x00040000 11463ce0a23dSJerome Glisse # define R600_IT_SET_LOOP_CONST 0x00006C00 11473ce0a23dSJerome Glisse # define R600_SET_LOOP_CONST_OFFSET 0x0003e200 11483ce0a23dSJerome Glisse # define R600_SET_LOOP_CONST_END 0x0003e380 11493ce0a23dSJerome Glisse # define R600_IT_SET_RESOURCE 0x00006D00 11503ce0a23dSJerome Glisse # define R600_SET_RESOURCE_OFFSET 0x00038000 11513ce0a23dSJerome Glisse # define R600_SET_RESOURCE_END 0x0003c000 11523ce0a23dSJerome Glisse # define R600_SQ_TEX_VTX_INVALID_TEXTURE 0x0 11533ce0a23dSJerome Glisse # define R600_SQ_TEX_VTX_INVALID_BUFFER 0x1 11543ce0a23dSJerome Glisse # define R600_SQ_TEX_VTX_VALID_TEXTURE 0x2 11553ce0a23dSJerome Glisse # define R600_SQ_TEX_VTX_VALID_BUFFER 0x3 11563ce0a23dSJerome Glisse # define R600_IT_SET_SAMPLER 0x00006E00 11573ce0a23dSJerome Glisse # define R600_SET_SAMPLER_OFFSET 0x0003c000 11583ce0a23dSJerome Glisse # define R600_SET_SAMPLER_END 0x0003cff0 11593ce0a23dSJerome Glisse # define R600_IT_SET_CTL_CONST 0x00006F00 11603ce0a23dSJerome Glisse # define R600_SET_CTL_CONST_OFFSET 0x0003cff0 11613ce0a23dSJerome Glisse # define R600_SET_CTL_CONST_END 0x0003e200 11623ce0a23dSJerome Glisse # define R600_IT_SURFACE_BASE_UPDATE 0x00007300 1163befb73c2SAlex Deucher 1164c0e09200SDave Airlie #define RADEON_CP_PACKET_MASK 0xC0000000 1165c0e09200SDave Airlie #define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000 1166c0e09200SDave Airlie #define RADEON_CP_PACKET0_REG_MASK 0x000007ff 1167c0e09200SDave Airlie #define RADEON_CP_PACKET1_REG0_MASK 0x000007ff 1168c0e09200SDave Airlie #define RADEON_CP_PACKET1_REG1_MASK 0x003ff800 1169c0e09200SDave Airlie 1170c0e09200SDave Airlie #define RADEON_VTX_Z_PRESENT (1 << 31) 1171c0e09200SDave Airlie #define RADEON_VTX_PKCOLOR_PRESENT (1 << 3) 1172c0e09200SDave Airlie 1173c0e09200SDave Airlie #define RADEON_PRIM_TYPE_NONE (0 << 0) 1174c0e09200SDave Airlie #define RADEON_PRIM_TYPE_POINT (1 << 0) 1175c0e09200SDave Airlie #define RADEON_PRIM_TYPE_LINE (2 << 0) 1176c0e09200SDave Airlie #define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0) 1177c0e09200SDave Airlie #define RADEON_PRIM_TYPE_TRI_LIST (4 << 0) 1178c0e09200SDave Airlie #define RADEON_PRIM_TYPE_TRI_FAN (5 << 0) 1179c0e09200SDave Airlie #define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0) 1180c0e09200SDave Airlie #define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0) 1181c0e09200SDave Airlie #define RADEON_PRIM_TYPE_RECT_LIST (8 << 0) 1182c0e09200SDave Airlie #define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0) 1183c0e09200SDave Airlie #define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0) 1184c0e09200SDave Airlie #define RADEON_PRIM_TYPE_MASK 0xf 1185c0e09200SDave Airlie #define RADEON_PRIM_WALK_IND (1 << 4) 1186c0e09200SDave Airlie #define RADEON_PRIM_WALK_LIST (2 << 4) 1187c0e09200SDave Airlie #define RADEON_PRIM_WALK_RING (3 << 4) 1188c0e09200SDave Airlie #define RADEON_COLOR_ORDER_BGRA (0 << 6) 1189c0e09200SDave Airlie #define RADEON_COLOR_ORDER_RGBA (1 << 6) 1190c0e09200SDave Airlie #define RADEON_MAOS_ENABLE (1 << 7) 1191c0e09200SDave Airlie #define RADEON_VTX_FMT_R128_MODE (0 << 8) 1192c0e09200SDave Airlie #define RADEON_VTX_FMT_RADEON_MODE (1 << 8) 1193c0e09200SDave Airlie #define RADEON_NUM_VERTICES_SHIFT 16 1194c0e09200SDave Airlie 1195c0e09200SDave Airlie #define RADEON_COLOR_FORMAT_CI8 2 1196c0e09200SDave Airlie #define RADEON_COLOR_FORMAT_ARGB1555 3 1197c0e09200SDave Airlie #define RADEON_COLOR_FORMAT_RGB565 4 1198c0e09200SDave Airlie #define RADEON_COLOR_FORMAT_ARGB8888 6 1199c0e09200SDave Airlie #define RADEON_COLOR_FORMAT_RGB332 7 1200c0e09200SDave Airlie #define RADEON_COLOR_FORMAT_RGB8 9 1201c0e09200SDave Airlie #define RADEON_COLOR_FORMAT_ARGB4444 15 1202c0e09200SDave Airlie 1203c0e09200SDave Airlie #define RADEON_TXFORMAT_I8 0 1204c0e09200SDave Airlie #define RADEON_TXFORMAT_AI88 1 1205c0e09200SDave Airlie #define RADEON_TXFORMAT_RGB332 2 1206c0e09200SDave Airlie #define RADEON_TXFORMAT_ARGB1555 3 1207c0e09200SDave Airlie #define RADEON_TXFORMAT_RGB565 4 1208c0e09200SDave Airlie #define RADEON_TXFORMAT_ARGB4444 5 1209c0e09200SDave Airlie #define RADEON_TXFORMAT_ARGB8888 6 1210c0e09200SDave Airlie #define RADEON_TXFORMAT_RGBA8888 7 1211c0e09200SDave Airlie #define RADEON_TXFORMAT_Y8 8 1212c0e09200SDave Airlie #define RADEON_TXFORMAT_VYUY422 10 1213c0e09200SDave Airlie #define RADEON_TXFORMAT_YVYU422 11 1214c0e09200SDave Airlie #define RADEON_TXFORMAT_DXT1 12 1215c0e09200SDave Airlie #define RADEON_TXFORMAT_DXT23 14 1216c0e09200SDave Airlie #define RADEON_TXFORMAT_DXT45 15 1217c0e09200SDave Airlie 1218c0e09200SDave Airlie #define R200_PP_TXCBLEND_0 0x2f00 1219c0e09200SDave Airlie #define R200_PP_TXCBLEND_1 0x2f10 1220c0e09200SDave Airlie #define R200_PP_TXCBLEND_2 0x2f20 1221c0e09200SDave Airlie #define R200_PP_TXCBLEND_3 0x2f30 1222c0e09200SDave Airlie #define R200_PP_TXCBLEND_4 0x2f40 1223c0e09200SDave Airlie #define R200_PP_TXCBLEND_5 0x2f50 1224c0e09200SDave Airlie #define R200_PP_TXCBLEND_6 0x2f60 1225c0e09200SDave Airlie #define R200_PP_TXCBLEND_7 0x2f70 1226c0e09200SDave Airlie #define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268 1227c0e09200SDave Airlie #define R200_PP_TFACTOR_0 0x2ee0 1228c0e09200SDave Airlie #define R200_SE_VTX_FMT_0 0x2088 1229c0e09200SDave Airlie #define R200_SE_VAP_CNTL 0x2080 1230c0e09200SDave Airlie #define R200_SE_TCL_MATRIX_SEL_0 0x2230 1231c0e09200SDave Airlie #define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8 1232c0e09200SDave Airlie #define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0 1233c0e09200SDave Airlie #define R200_PP_TXFILTER_5 0x2ca0 1234c0e09200SDave Airlie #define R200_PP_TXFILTER_4 0x2c80 1235c0e09200SDave Airlie #define R200_PP_TXFILTER_3 0x2c60 1236c0e09200SDave Airlie #define R200_PP_TXFILTER_2 0x2c40 1237c0e09200SDave Airlie #define R200_PP_TXFILTER_1 0x2c20 1238c0e09200SDave Airlie #define R200_PP_TXFILTER_0 0x2c00 1239c0e09200SDave Airlie #define R200_PP_TXOFFSET_5 0x2d78 1240c0e09200SDave Airlie #define R200_PP_TXOFFSET_4 0x2d60 1241c0e09200SDave Airlie #define R200_PP_TXOFFSET_3 0x2d48 1242c0e09200SDave Airlie #define R200_PP_TXOFFSET_2 0x2d30 1243c0e09200SDave Airlie #define R200_PP_TXOFFSET_1 0x2d18 1244c0e09200SDave Airlie #define R200_PP_TXOFFSET_0 0x2d00 1245c0e09200SDave Airlie 1246c0e09200SDave Airlie #define R200_PP_CUBIC_FACES_0 0x2c18 1247c0e09200SDave Airlie #define R200_PP_CUBIC_FACES_1 0x2c38 1248c0e09200SDave Airlie #define R200_PP_CUBIC_FACES_2 0x2c58 1249c0e09200SDave Airlie #define R200_PP_CUBIC_FACES_3 0x2c78 1250c0e09200SDave Airlie #define R200_PP_CUBIC_FACES_4 0x2c98 1251c0e09200SDave Airlie #define R200_PP_CUBIC_FACES_5 0x2cb8 1252c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F1_0 0x2d04 1253c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F2_0 0x2d08 1254c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c 1255c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F4_0 0x2d10 1256c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F5_0 0x2d14 1257c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c 1258c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F2_1 0x2d20 1259c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F3_1 0x2d24 1260c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F4_1 0x2d28 1261c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c 1262c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F1_2 0x2d34 1263c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F2_2 0x2d38 1264c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c 1265c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F4_2 0x2d40 1266c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F5_2 0x2d44 1267c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c 1268c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F2_3 0x2d50 1269c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F3_3 0x2d54 1270c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F4_3 0x2d58 1271c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c 1272c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F1_4 0x2d64 1273c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F2_4 0x2d68 1274c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c 1275c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F4_4 0x2d70 1276c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F5_4 0x2d74 1277c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c 1278c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F2_5 0x2d80 1279c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F3_5 0x2d84 1280c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F4_5 0x2d88 1281c0e09200SDave Airlie #define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c 1282c0e09200SDave Airlie 1283c0e09200SDave Airlie #define R200_RE_AUX_SCISSOR_CNTL 0x26f0 1284c0e09200SDave Airlie #define R200_SE_VTE_CNTL 0x20b0 1285c0e09200SDave Airlie #define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250 1286c0e09200SDave Airlie #define R200_PP_TAM_DEBUG3 0x2d9c 1287c0e09200SDave Airlie #define R200_PP_CNTL_X 0x2cc4 1288c0e09200SDave Airlie #define R200_SE_VAP_CNTL_STATUS 0x2140 1289c0e09200SDave Airlie #define R200_RE_SCISSOR_TL_0 0x1cd8 1290c0e09200SDave Airlie #define R200_RE_SCISSOR_TL_1 0x1ce0 1291c0e09200SDave Airlie #define R200_RE_SCISSOR_TL_2 0x1ce8 1292c0e09200SDave Airlie #define R200_RB3D_DEPTHXY_OFFSET 0x1d60 1293c0e09200SDave Airlie #define R200_RE_AUX_SCISSOR_CNTL 0x26f0 1294c0e09200SDave Airlie #define R200_SE_VTX_STATE_CNTL 0x2180 1295c0e09200SDave Airlie #define R200_RE_POINTSIZE 0x2648 1296c0e09200SDave Airlie #define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254 1297c0e09200SDave Airlie 1298c0e09200SDave Airlie #define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */ 1299c0e09200SDave Airlie #define RADEON_PP_TEX_SIZE_1 0x1d0c 1300c0e09200SDave Airlie #define RADEON_PP_TEX_SIZE_2 0x1d14 1301c0e09200SDave Airlie 1302c0e09200SDave Airlie #define RADEON_PP_CUBIC_FACES_0 0x1d24 1303c0e09200SDave Airlie #define RADEON_PP_CUBIC_FACES_1 0x1d28 1304c0e09200SDave Airlie #define RADEON_PP_CUBIC_FACES_2 0x1d2c 1305c0e09200SDave Airlie #define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */ 1306c0e09200SDave Airlie #define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00 1307c0e09200SDave Airlie #define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14 1308c0e09200SDave Airlie 1309c0e09200SDave Airlie #define RADEON_SE_TCL_STATE_FLUSH 0x2284 1310c0e09200SDave Airlie 1311c0e09200SDave Airlie #define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001 1312c0e09200SDave Airlie #define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000 1313c0e09200SDave Airlie #define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012 1314c0e09200SDave Airlie #define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100 1315c0e09200SDave Airlie #define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200 1316c0e09200SDave Airlie #define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001 1317c0e09200SDave Airlie #define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002 1318c0e09200SDave Airlie #define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b 1319c0e09200SDave Airlie #define R200_3D_DRAW_IMMD_2 0xC0003500 1320c0e09200SDave Airlie #define R200_SE_VTX_FMT_1 0x208c 1321c0e09200SDave Airlie #define R200_RE_CNTL 0x1c50 1322c0e09200SDave Airlie 1323c0e09200SDave Airlie #define R200_RB3D_BLENDCOLOR 0x3218 1324c0e09200SDave Airlie 1325c0e09200SDave Airlie #define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4 1326c0e09200SDave Airlie 1327c0e09200SDave Airlie #define R200_PP_TRI_PERF 0x2cf8 1328c0e09200SDave Airlie 1329c0e09200SDave Airlie #define R200_PP_AFS_0 0x2f80 1330c0e09200SDave Airlie #define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */ 1331c0e09200SDave Airlie 1332c0e09200SDave Airlie #define R200_VAP_PVS_CNTL_1 0x22D0 1333c0e09200SDave Airlie 13340a3e67a4SJesse Barnes #define RADEON_CRTC_CRNT_FRAME 0x0214 13350a3e67a4SJesse Barnes #define RADEON_CRTC2_CRNT_FRAME 0x0314 13360a3e67a4SJesse Barnes 1337c0e09200SDave Airlie #define R500_D1CRTC_STATUS 0x609c 1338c0e09200SDave Airlie #define R500_D2CRTC_STATUS 0x689c 1339c0e09200SDave Airlie #define R500_CRTC_V_BLANK (1<<0) 1340c0e09200SDave Airlie 1341c0e09200SDave Airlie #define R500_D1CRTC_FRAME_COUNT 0x60a4 1342c0e09200SDave Airlie #define R500_D2CRTC_FRAME_COUNT 0x68a4 1343c0e09200SDave Airlie 1344c0e09200SDave Airlie #define R500_D1MODE_V_COUNTER 0x6530 1345c0e09200SDave Airlie #define R500_D2MODE_V_COUNTER 0x6d30 1346c0e09200SDave Airlie 1347c0e09200SDave Airlie #define R500_D1MODE_VBLANK_STATUS 0x6534 1348c0e09200SDave Airlie #define R500_D2MODE_VBLANK_STATUS 0x6d34 1349c0e09200SDave Airlie #define R500_VBLANK_OCCURED (1<<0) 1350c0e09200SDave Airlie #define R500_VBLANK_ACK (1<<4) 1351c0e09200SDave Airlie #define R500_VBLANK_STAT (1<<12) 1352c0e09200SDave Airlie #define R500_VBLANK_INT (1<<16) 1353c0e09200SDave Airlie 1354c0e09200SDave Airlie #define R500_DxMODE_INT_MASK 0x6540 1355c0e09200SDave Airlie #define R500_D1MODE_INT_MASK (1<<0) 1356c0e09200SDave Airlie #define R500_D2MODE_INT_MASK (1<<8) 1357c0e09200SDave Airlie 1358c0e09200SDave Airlie #define R500_DISP_INTERRUPT_STATUS 0x7edc 1359c0e09200SDave Airlie #define R500_D1_VBLANK_INTERRUPT (1 << 4) 1360c0e09200SDave Airlie #define R500_D2_VBLANK_INTERRUPT (1 << 5) 1361c0e09200SDave Airlie 1362befb73c2SAlex Deucher /* R6xx/R7xx registers */ 1363befb73c2SAlex Deucher #define R600_MC_VM_FB_LOCATION 0x2180 1364befb73c2SAlex Deucher #define R600_MC_VM_AGP_TOP 0x2184 1365befb73c2SAlex Deucher #define R600_MC_VM_AGP_BOT 0x2188 1366befb73c2SAlex Deucher #define R600_MC_VM_AGP_BASE 0x218c 1367befb73c2SAlex Deucher #define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190 1368befb73c2SAlex Deucher #define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194 1369befb73c2SAlex Deucher #define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198 1370befb73c2SAlex Deucher 1371befb73c2SAlex Deucher #define R700_MC_VM_FB_LOCATION 0x2024 1372befb73c2SAlex Deucher #define R700_MC_VM_AGP_TOP 0x2028 1373befb73c2SAlex Deucher #define R700_MC_VM_AGP_BOT 0x202c 1374befb73c2SAlex Deucher #define R700_MC_VM_AGP_BASE 0x2030 1375befb73c2SAlex Deucher #define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034 1376befb73c2SAlex Deucher #define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038 1377befb73c2SAlex Deucher #define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203c 1378befb73c2SAlex Deucher 1379befb73c2SAlex Deucher #define R600_MCD_RD_A_CNTL 0x219c 1380befb73c2SAlex Deucher #define R600_MCD_RD_B_CNTL 0x21a0 1381befb73c2SAlex Deucher 1382befb73c2SAlex Deucher #define R600_MCD_WR_A_CNTL 0x21a4 1383befb73c2SAlex Deucher #define R600_MCD_WR_B_CNTL 0x21a8 1384befb73c2SAlex Deucher 1385befb73c2SAlex Deucher #define R600_MCD_RD_SYS_CNTL 0x2200 1386befb73c2SAlex Deucher #define R600_MCD_WR_SYS_CNTL 0x2214 1387befb73c2SAlex Deucher 1388befb73c2SAlex Deucher #define R600_MCD_RD_GFX_CNTL 0x21fc 1389befb73c2SAlex Deucher #define R600_MCD_RD_HDP_CNTL 0x2204 1390befb73c2SAlex Deucher #define R600_MCD_RD_PDMA_CNTL 0x2208 1391befb73c2SAlex Deucher #define R600_MCD_RD_SEM_CNTL 0x220c 1392befb73c2SAlex Deucher #define R600_MCD_WR_GFX_CNTL 0x2210 1393befb73c2SAlex Deucher #define R600_MCD_WR_HDP_CNTL 0x2218 1394befb73c2SAlex Deucher #define R600_MCD_WR_PDMA_CNTL 0x221c 1395befb73c2SAlex Deucher #define R600_MCD_WR_SEM_CNTL 0x2220 1396befb73c2SAlex Deucher 1397befb73c2SAlex Deucher # define R600_MCD_L1_TLB (1 << 0) 1398befb73c2SAlex Deucher # define R600_MCD_L1_FRAG_PROC (1 << 1) 1399befb73c2SAlex Deucher # define R600_MCD_L1_STRICT_ORDERING (1 << 2) 1400befb73c2SAlex Deucher 1401befb73c2SAlex Deucher # define R600_MCD_SYSTEM_ACCESS_MODE_MASK (3 << 6) 1402befb73c2SAlex Deucher # define R600_MCD_SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6) 1403befb73c2SAlex Deucher # define R600_MCD_SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6) 1404befb73c2SAlex Deucher # define R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS (2 << 6) 1405befb73c2SAlex Deucher # define R600_MCD_SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6) 1406befb73c2SAlex Deucher 1407befb73c2SAlex Deucher # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8) 1408befb73c2SAlex Deucher # define R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8) 1409befb73c2SAlex Deucher 1410befb73c2SAlex Deucher # define R600_MCD_SEMAPHORE_MODE (1 << 10) 1411befb73c2SAlex Deucher # define R600_MCD_WAIT_L2_QUERY (1 << 11) 1412befb73c2SAlex Deucher # define R600_MCD_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 12) 1413befb73c2SAlex Deucher # define R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 15) 1414befb73c2SAlex Deucher 1415befb73c2SAlex Deucher #define R700_MC_VM_MD_L1_TLB0_CNTL 0x2654 1416befb73c2SAlex Deucher #define R700_MC_VM_MD_L1_TLB1_CNTL 0x2658 1417befb73c2SAlex Deucher #define R700_MC_VM_MD_L1_TLB2_CNTL 0x265c 1418befb73c2SAlex Deucher 1419befb73c2SAlex Deucher #define R700_MC_VM_MB_L1_TLB0_CNTL 0x2234 1420befb73c2SAlex Deucher #define R700_MC_VM_MB_L1_TLB1_CNTL 0x2238 1421befb73c2SAlex Deucher #define R700_MC_VM_MB_L1_TLB2_CNTL 0x223c 1422befb73c2SAlex Deucher #define R700_MC_VM_MB_L1_TLB3_CNTL 0x2240 1423befb73c2SAlex Deucher 1424befb73c2SAlex Deucher # define R700_ENABLE_L1_TLB (1 << 0) 1425befb73c2SAlex Deucher # define R700_ENABLE_L1_FRAGMENT_PROCESSING (1 << 1) 1426befb73c2SAlex Deucher # define R700_SYSTEM_ACCESS_MODE_IN_SYS (2 << 3) 1427befb73c2SAlex Deucher # define R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5) 1428befb73c2SAlex Deucher # define R700_EFFECTIVE_L1_TLB_SIZE(x) ((x) << 15) 1429befb73c2SAlex Deucher # define R700_EFFECTIVE_L1_QUEUE_SIZE(x) ((x) << 18) 1430befb73c2SAlex Deucher 1431befb73c2SAlex Deucher #define R700_MC_ARB_RAMCFG 0x2760 1432befb73c2SAlex Deucher # define R700_NOOFBANK_SHIFT 0 1433befb73c2SAlex Deucher # define R700_NOOFBANK_MASK 0x3 1434befb73c2SAlex Deucher # define R700_NOOFRANK_SHIFT 2 1435befb73c2SAlex Deucher # define R700_NOOFRANK_MASK 0x1 1436befb73c2SAlex Deucher # define R700_NOOFROWS_SHIFT 3 1437befb73c2SAlex Deucher # define R700_NOOFROWS_MASK 0x7 1438befb73c2SAlex Deucher # define R700_NOOFCOLS_SHIFT 6 1439befb73c2SAlex Deucher # define R700_NOOFCOLS_MASK 0x3 1440befb73c2SAlex Deucher # define R700_CHANSIZE_SHIFT 8 1441befb73c2SAlex Deucher # define R700_CHANSIZE_MASK 0x1 1442befb73c2SAlex Deucher # define R700_BURSTLENGTH_SHIFT 9 1443befb73c2SAlex Deucher # define R700_BURSTLENGTH_MASK 0x1 1444befb73c2SAlex Deucher #define R600_RAMCFG 0x2408 1445befb73c2SAlex Deucher # define R600_NOOFBANK_SHIFT 0 1446befb73c2SAlex Deucher # define R600_NOOFBANK_MASK 0x1 1447befb73c2SAlex Deucher # define R600_NOOFRANK_SHIFT 1 1448befb73c2SAlex Deucher # define R600_NOOFRANK_MASK 0x1 1449befb73c2SAlex Deucher # define R600_NOOFROWS_SHIFT 2 1450befb73c2SAlex Deucher # define R600_NOOFROWS_MASK 0x7 1451befb73c2SAlex Deucher # define R600_NOOFCOLS_SHIFT 5 1452befb73c2SAlex Deucher # define R600_NOOFCOLS_MASK 0x3 1453befb73c2SAlex Deucher # define R600_CHANSIZE_SHIFT 7 1454befb73c2SAlex Deucher # define R600_CHANSIZE_MASK 0x1 1455befb73c2SAlex Deucher # define R600_BURSTLENGTH_SHIFT 8 1456befb73c2SAlex Deucher # define R600_BURSTLENGTH_MASK 0x1 1457befb73c2SAlex Deucher 1458befb73c2SAlex Deucher #define R600_VM_L2_CNTL 0x1400 1459befb73c2SAlex Deucher # define R600_VM_L2_CACHE_EN (1 << 0) 1460befb73c2SAlex Deucher # define R600_VM_L2_FRAG_PROC (1 << 1) 1461befb73c2SAlex Deucher # define R600_VM_ENABLE_PTE_CACHE_LRU_W (1 << 9) 1462befb73c2SAlex Deucher # define R600_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 13) 1463befb73c2SAlex Deucher # define R700_VM_L2_CNTL_QUEUE_SIZE(x) ((x) << 14) 1464befb73c2SAlex Deucher 1465befb73c2SAlex Deucher #define R600_VM_L2_CNTL2 0x1404 1466befb73c2SAlex Deucher # define R600_VM_L2_CNTL2_INVALIDATE_ALL_L1_TLBS (1 << 0) 1467befb73c2SAlex Deucher # define R600_VM_L2_CNTL2_INVALIDATE_L2_CACHE (1 << 1) 1468befb73c2SAlex Deucher #define R600_VM_L2_CNTL3 0x1408 1469befb73c2SAlex Deucher # define R600_VM_L2_CNTL3_BANK_SELECT_0(x) ((x) << 0) 1470befb73c2SAlex Deucher # define R600_VM_L2_CNTL3_BANK_SELECT_1(x) ((x) << 5) 1471befb73c2SAlex Deucher # define R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 10) 1472befb73c2SAlex Deucher # define R700_VM_L2_CNTL3_BANK_SELECT(x) ((x) << 0) 1473befb73c2SAlex Deucher # define R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(x) ((x) << 6) 1474befb73c2SAlex Deucher 1475befb73c2SAlex Deucher #define R600_VM_L2_STATUS 0x140c 1476befb73c2SAlex Deucher 1477befb73c2SAlex Deucher #define R600_VM_CONTEXT0_CNTL 0x1410 1478befb73c2SAlex Deucher # define R600_VM_ENABLE_CONTEXT (1 << 0) 1479befb73c2SAlex Deucher # define R600_VM_PAGE_TABLE_DEPTH_FLAT (0 << 1) 1480befb73c2SAlex Deucher 1481befb73c2SAlex Deucher #define R600_VM_CONTEXT0_CNTL2 0x1430 1482befb73c2SAlex Deucher #define R600_VM_CONTEXT0_REQUEST_RESPONSE 0x1470 1483befb73c2SAlex Deucher #define R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490 1484befb73c2SAlex Deucher #define R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14b0 1485befb73c2SAlex Deucher #define R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574 1486befb73c2SAlex Deucher #define R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594 1487befb73c2SAlex Deucher #define R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15b4 1488befb73c2SAlex Deucher 1489befb73c2SAlex Deucher #define R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c 1490befb73c2SAlex Deucher #define R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c 1491befb73c2SAlex Deucher #define R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157c 1492befb73c2SAlex Deucher 1493befb73c2SAlex Deucher #define R600_HDP_HOST_PATH_CNTL 0x2c00 1494befb73c2SAlex Deucher 1495befb73c2SAlex Deucher #define R600_GRBM_CNTL 0x8000 1496befb73c2SAlex Deucher # define R600_GRBM_READ_TIMEOUT(x) ((x) << 0) 1497befb73c2SAlex Deucher 1498befb73c2SAlex Deucher #define R600_GRBM_STATUS 0x8010 1499befb73c2SAlex Deucher # define R600_CMDFIFO_AVAIL_MASK 0x1f 1500befb73c2SAlex Deucher # define R700_CMDFIFO_AVAIL_MASK 0xf 1501befb73c2SAlex Deucher # define R600_GUI_ACTIVE (1 << 31) 1502befb73c2SAlex Deucher #define R600_GRBM_STATUS2 0x8014 1503befb73c2SAlex Deucher #define R600_GRBM_SOFT_RESET 0x8020 1504befb73c2SAlex Deucher # define R600_SOFT_RESET_CP (1 << 0) 1505befb73c2SAlex Deucher #define R600_WAIT_UNTIL 0x8040 1506befb73c2SAlex Deucher 1507befb73c2SAlex Deucher #define R600_CP_SEM_WAIT_TIMER 0x85bc 1508befb73c2SAlex Deucher #define R600_CP_ME_CNTL 0x86d8 1509befb73c2SAlex Deucher # define R600_CP_ME_HALT (1 << 28) 1510befb73c2SAlex Deucher #define R600_CP_QUEUE_THRESHOLDS 0x8760 1511befb73c2SAlex Deucher # define R600_ROQ_IB1_START(x) ((x) << 0) 1512befb73c2SAlex Deucher # define R600_ROQ_IB2_START(x) ((x) << 8) 1513befb73c2SAlex Deucher #define R600_CP_MEQ_THRESHOLDS 0x8764 1514befb73c2SAlex Deucher # define R700_STQ_SPLIT(x) ((x) << 0) 1515befb73c2SAlex Deucher # define R600_MEQ_END(x) ((x) << 16) 1516befb73c2SAlex Deucher # define R600_ROQ_END(x) ((x) << 24) 1517befb73c2SAlex Deucher #define R600_CP_PERFMON_CNTL 0x87fc 1518befb73c2SAlex Deucher #define R600_CP_RB_BASE 0xc100 1519befb73c2SAlex Deucher #define R600_CP_RB_CNTL 0xc104 1520befb73c2SAlex Deucher # define R600_RB_BUFSZ(x) ((x) << 0) 1521befb73c2SAlex Deucher # define R600_RB_BLKSZ(x) ((x) << 8) 1522dee54c40SCédric Cano # define R600_BUF_SWAP_32BIT (2 << 16) 1523befb73c2SAlex Deucher # define R600_RB_NO_UPDATE (1 << 27) 1524befb73c2SAlex Deucher # define R600_RB_RPTR_WR_ENA (1 << 31) 1525befb73c2SAlex Deucher #define R600_CP_RB_RPTR_WR 0xc108 1526befb73c2SAlex Deucher #define R600_CP_RB_RPTR_ADDR 0xc10c 1527befb73c2SAlex Deucher #define R600_CP_RB_RPTR_ADDR_HI 0xc110 1528befb73c2SAlex Deucher #define R600_CP_RB_WPTR 0xc114 1529befb73c2SAlex Deucher #define R600_CP_RB_WPTR_ADDR 0xc118 1530befb73c2SAlex Deucher #define R600_CP_RB_WPTR_ADDR_HI 0xc11c 1531befb73c2SAlex Deucher #define R600_CP_RB_RPTR 0x8700 1532befb73c2SAlex Deucher #define R600_CP_RB_WPTR_DELAY 0x8704 1533befb73c2SAlex Deucher #define R600_CP_PFP_UCODE_ADDR 0xc150 1534befb73c2SAlex Deucher #define R600_CP_PFP_UCODE_DATA 0xc154 1535befb73c2SAlex Deucher #define R600_CP_ME_RAM_RADDR 0xc158 1536befb73c2SAlex Deucher #define R600_CP_ME_RAM_WADDR 0xc15c 1537befb73c2SAlex Deucher #define R600_CP_ME_RAM_DATA 0xc160 1538befb73c2SAlex Deucher #define R600_CP_DEBUG 0xc1fc 1539befb73c2SAlex Deucher 1540befb73c2SAlex Deucher #define R600_PA_CL_ENHANCE 0x8a14 1541befb73c2SAlex Deucher # define R600_CLIP_VTX_REORDER_ENA (1 << 0) 1542befb73c2SAlex Deucher # define R600_NUM_CLIP_SEQ(x) ((x) << 1) 1543befb73c2SAlex Deucher #define R600_PA_SC_LINE_STIPPLE_STATE 0x8b10 1544befb73c2SAlex Deucher #define R600_PA_SC_MULTI_CHIP_CNTL 0x8b20 1545befb73c2SAlex Deucher #define R700_PA_SC_FORCE_EOV_MAX_CNTS 0x8b24 1546befb73c2SAlex Deucher # define R700_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 1547befb73c2SAlex Deucher # define R700_FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16) 1548befb73c2SAlex Deucher #define R600_PA_SC_AA_SAMPLE_LOCS_2S 0x8b40 1549befb73c2SAlex Deucher #define R600_PA_SC_AA_SAMPLE_LOCS_4S 0x8b44 1550befb73c2SAlex Deucher #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8b48 1551befb73c2SAlex Deucher #define R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8b4c 1552befb73c2SAlex Deucher # define R600_S0_X(x) ((x) << 0) 1553befb73c2SAlex Deucher # define R600_S0_Y(x) ((x) << 4) 1554befb73c2SAlex Deucher # define R600_S1_X(x) ((x) << 8) 1555befb73c2SAlex Deucher # define R600_S1_Y(x) ((x) << 12) 1556befb73c2SAlex Deucher # define R600_S2_X(x) ((x) << 16) 1557befb73c2SAlex Deucher # define R600_S2_Y(x) ((x) << 20) 1558befb73c2SAlex Deucher # define R600_S3_X(x) ((x) << 24) 1559befb73c2SAlex Deucher # define R600_S3_Y(x) ((x) << 28) 1560befb73c2SAlex Deucher # define R600_S4_X(x) ((x) << 0) 1561befb73c2SAlex Deucher # define R600_S4_Y(x) ((x) << 4) 1562befb73c2SAlex Deucher # define R600_S5_X(x) ((x) << 8) 1563befb73c2SAlex Deucher # define R600_S5_Y(x) ((x) << 12) 1564befb73c2SAlex Deucher # define R600_S6_X(x) ((x) << 16) 1565befb73c2SAlex Deucher # define R600_S6_Y(x) ((x) << 20) 1566befb73c2SAlex Deucher # define R600_S7_X(x) ((x) << 24) 1567befb73c2SAlex Deucher # define R600_S7_Y(x) ((x) << 28) 1568befb73c2SAlex Deucher #define R600_PA_SC_FIFO_SIZE 0x8bd0 1569befb73c2SAlex Deucher # define R600_SC_PRIM_FIFO_SIZE(x) ((x) << 0) 1570befb73c2SAlex Deucher # define R600_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 8) 1571befb73c2SAlex Deucher # define R600_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 16) 1572befb73c2SAlex Deucher #define R700_PA_SC_FIFO_SIZE_R7XX 0x8bcc 1573befb73c2SAlex Deucher # define R700_SC_PRIM_FIFO_SIZE(x) ((x) << 0) 1574befb73c2SAlex Deucher # define R700_SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12) 1575befb73c2SAlex Deucher # define R700_SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20) 1576befb73c2SAlex Deucher #define R600_PA_SC_ENHANCE 0x8bf0 1577befb73c2SAlex Deucher # define R600_FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0) 1578befb73c2SAlex Deucher # define R600_FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12) 1579befb73c2SAlex Deucher #define R600_PA_SC_CLIPRECT_RULE 0x2820c 1580befb73c2SAlex Deucher #define R700_PA_SC_EDGERULE 0x28230 1581befb73c2SAlex Deucher #define R600_PA_SC_LINE_STIPPLE 0x28a0c 1582befb73c2SAlex Deucher #define R600_PA_SC_MODE_CNTL 0x28a4c 1583befb73c2SAlex Deucher #define R600_PA_SC_AA_CONFIG 0x28c04 1584befb73c2SAlex Deucher 1585befb73c2SAlex Deucher #define R600_SX_EXPORT_BUFFER_SIZES 0x900c 1586befb73c2SAlex Deucher # define R600_COLOR_BUFFER_SIZE(x) ((x) << 0) 1587befb73c2SAlex Deucher # define R600_POSITION_BUFFER_SIZE(x) ((x) << 8) 1588befb73c2SAlex Deucher # define R600_SMX_BUFFER_SIZE(x) ((x) << 16) 1589befb73c2SAlex Deucher #define R600_SX_DEBUG_1 0x9054 1590befb73c2SAlex Deucher # define R600_SMX_EVENT_RELEASE (1 << 0) 1591befb73c2SAlex Deucher # define R600_ENABLE_NEW_SMX_ADDRESS (1 << 16) 1592befb73c2SAlex Deucher #define R700_SX_DEBUG_1 0x9058 1593befb73c2SAlex Deucher # define R700_ENABLE_NEW_SMX_ADDRESS (1 << 16) 1594befb73c2SAlex Deucher #define R600_SX_MISC 0x28350 1595befb73c2SAlex Deucher 1596befb73c2SAlex Deucher #define R600_DB_DEBUG 0x9830 1597befb73c2SAlex Deucher # define R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31) 1598befb73c2SAlex Deucher #define R600_DB_WATERMARKS 0x9838 1599befb73c2SAlex Deucher # define R600_DEPTH_FREE(x) ((x) << 0) 1600befb73c2SAlex Deucher # define R600_DEPTH_FLUSH(x) ((x) << 5) 1601befb73c2SAlex Deucher # define R600_DEPTH_PENDING_FREE(x) ((x) << 15) 1602befb73c2SAlex Deucher # define R600_DEPTH_CACHELINE_FREE(x) ((x) << 20) 1603befb73c2SAlex Deucher #define R700_DB_DEBUG3 0x98b0 1604befb73c2SAlex Deucher # define R700_DB_CLK_OFF_DELAY(x) ((x) << 11) 1605befb73c2SAlex Deucher #define RV700_DB_DEBUG4 0x9b8c 1606befb73c2SAlex Deucher # define RV700_DISABLE_TILE_COVERED_FOR_PS_ITER (1 << 6) 1607befb73c2SAlex Deucher 1608befb73c2SAlex Deucher #define R600_VGT_CACHE_INVALIDATION 0x88c4 1609befb73c2SAlex Deucher # define R600_CACHE_INVALIDATION(x) ((x) << 0) 1610befb73c2SAlex Deucher # define R600_VC_ONLY 0 1611befb73c2SAlex Deucher # define R600_TC_ONLY 1 1612befb73c2SAlex Deucher # define R600_VC_AND_TC 2 1613befb73c2SAlex Deucher # define R700_AUTO_INVLD_EN(x) ((x) << 6) 1614befb73c2SAlex Deucher # define R700_NO_AUTO 0 1615befb73c2SAlex Deucher # define R700_ES_AUTO 1 1616befb73c2SAlex Deucher # define R700_GS_AUTO 2 1617befb73c2SAlex Deucher # define R700_ES_AND_GS_AUTO 3 1618befb73c2SAlex Deucher #define R600_VGT_GS_PER_ES 0x88c8 1619befb73c2SAlex Deucher #define R600_VGT_ES_PER_GS 0x88cc 1620befb73c2SAlex Deucher #define R600_VGT_GS_PER_VS 0x88e8 1621befb73c2SAlex Deucher #define R600_VGT_GS_VERTEX_REUSE 0x88d4 1622befb73c2SAlex Deucher #define R600_VGT_NUM_INSTANCES 0x8974 1623befb73c2SAlex Deucher #define R600_VGT_STRMOUT_EN 0x28ab0 1624befb73c2SAlex Deucher #define R600_VGT_EVENT_INITIATOR 0x28a90 1625befb73c2SAlex Deucher # define R600_CACHE_FLUSH_AND_INV_EVENT (0x16 << 0) 1626befb73c2SAlex Deucher #define R600_VGT_VERTEX_REUSE_BLOCK_CNTL 0x28c58 1627befb73c2SAlex Deucher # define R600_VTX_REUSE_DEPTH_MASK 0xff 1628befb73c2SAlex Deucher #define R600_VGT_OUT_DEALLOC_CNTL 0x28c5c 1629befb73c2SAlex Deucher # define R600_DEALLOC_DIST_MASK 0x7f 1630befb73c2SAlex Deucher 1631befb73c2SAlex Deucher #define R600_CB_COLOR0_BASE 0x28040 1632befb73c2SAlex Deucher #define R600_CB_COLOR1_BASE 0x28044 1633befb73c2SAlex Deucher #define R600_CB_COLOR2_BASE 0x28048 1634befb73c2SAlex Deucher #define R600_CB_COLOR3_BASE 0x2804c 1635befb73c2SAlex Deucher #define R600_CB_COLOR4_BASE 0x28050 1636befb73c2SAlex Deucher #define R600_CB_COLOR5_BASE 0x28054 1637befb73c2SAlex Deucher #define R600_CB_COLOR6_BASE 0x28058 1638befb73c2SAlex Deucher #define R600_CB_COLOR7_BASE 0x2805c 1639befb73c2SAlex Deucher #define R600_CB_COLOR7_FRAG 0x280fc 1640befb73c2SAlex Deucher 16413ce0a23dSJerome Glisse #define R600_CB_COLOR0_SIZE 0x28060 16423ce0a23dSJerome Glisse #define R600_CB_COLOR0_VIEW 0x28080 16433ce0a23dSJerome Glisse #define R600_CB_COLOR0_INFO 0x280a0 16443ce0a23dSJerome Glisse #define R600_CB_COLOR0_TILE 0x280c0 16453ce0a23dSJerome Glisse #define R600_CB_COLOR0_FRAG 0x280e0 16463ce0a23dSJerome Glisse #define R600_CB_COLOR0_MASK 0x28100 16473ce0a23dSJerome Glisse 16483ce0a23dSJerome Glisse #define AVIVO_D1MODE_VLINE_START_END 0x6538 16493ce0a23dSJerome Glisse #define AVIVO_D2MODE_VLINE_START_END 0x6d38 16503ce0a23dSJerome Glisse #define R600_CP_COHER_BASE 0x85f8 16513ce0a23dSJerome Glisse #define R600_DB_DEPTH_BASE 0x2800c 16523ce0a23dSJerome Glisse #define R600_SQ_PGM_START_FS 0x28894 16533ce0a23dSJerome Glisse #define R600_SQ_PGM_START_ES 0x28880 16543ce0a23dSJerome Glisse #define R600_SQ_PGM_START_VS 0x28858 16553ce0a23dSJerome Glisse #define R600_SQ_PGM_RESOURCES_VS 0x28868 16563ce0a23dSJerome Glisse #define R600_SQ_PGM_CF_OFFSET_VS 0x288d0 16573ce0a23dSJerome Glisse #define R600_SQ_PGM_START_GS 0x2886c 16583ce0a23dSJerome Glisse #define R600_SQ_PGM_START_PS 0x28840 16593ce0a23dSJerome Glisse #define R600_SQ_PGM_RESOURCES_PS 0x28850 16603ce0a23dSJerome Glisse #define R600_SQ_PGM_EXPORTS_PS 0x28854 16613ce0a23dSJerome Glisse #define R600_SQ_PGM_CF_OFFSET_PS 0x288cc 16623ce0a23dSJerome Glisse #define R600_VGT_DMA_BASE 0x287e8 16633ce0a23dSJerome Glisse #define R600_VGT_DMA_BASE_HI 0x287e4 16643ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BASE_OFFSET_0 0x28b10 16653ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BASE_OFFSET_1 0x28b14 16663ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BASE_OFFSET_2 0x28b18 16673ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BASE_OFFSET_3 0x28b1c 16683ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BASE_OFFSET_HI_0 0x28b44 16693ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BASE_OFFSET_HI_1 0x28b48 16703ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BASE_OFFSET_HI_2 0x28b4c 16713ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BASE_OFFSET_HI_3 0x28b50 16723ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BUFFER_BASE_0 0x28ad8 16733ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BUFFER_BASE_1 0x28ae8 16743ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BUFFER_BASE_2 0x28af8 16753ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BUFFER_BASE_3 0x28b08 16763ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BUFFER_OFFSET_0 0x28adc 16773ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BUFFER_OFFSET_1 0x28aec 16783ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BUFFER_OFFSET_2 0x28afc 16793ce0a23dSJerome Glisse #define R600_VGT_STRMOUT_BUFFER_OFFSET_3 0x28b0c 16803ce0a23dSJerome Glisse 16813ce0a23dSJerome Glisse #define R600_VGT_PRIMITIVE_TYPE 0x8958 16823ce0a23dSJerome Glisse 16833ce0a23dSJerome Glisse #define R600_PA_SC_SCREEN_SCISSOR_TL 0x28030 16843ce0a23dSJerome Glisse #define R600_PA_SC_GENERIC_SCISSOR_TL 0x28240 16853ce0a23dSJerome Glisse #define R600_PA_SC_WINDOW_SCISSOR_TL 0x28204 16863ce0a23dSJerome Glisse 1687befb73c2SAlex Deucher #define R600_TC_CNTL 0x9608 1688befb73c2SAlex Deucher # define R600_TC_L2_SIZE(x) ((x) << 5) 1689befb73c2SAlex Deucher # define R600_L2_DISABLE_LATE_HIT (1 << 9) 1690befb73c2SAlex Deucher 1691befb73c2SAlex Deucher #define R600_ARB_POP 0x2418 1692befb73c2SAlex Deucher # define R600_ENABLE_TC128 (1 << 30) 1693befb73c2SAlex Deucher #define R600_ARB_GDEC_RD_CNTL 0x246c 1694befb73c2SAlex Deucher 1695befb73c2SAlex Deucher #define R600_TA_CNTL_AUX 0x9508 1696befb73c2SAlex Deucher # define R600_DISABLE_CUBE_WRAP (1 << 0) 1697befb73c2SAlex Deucher # define R600_DISABLE_CUBE_ANISO (1 << 1) 1698befb73c2SAlex Deucher # define R700_GETLOD_SELECT(x) ((x) << 2) 1699befb73c2SAlex Deucher # define R600_SYNC_GRADIENT (1 << 24) 1700befb73c2SAlex Deucher # define R600_SYNC_WALKER (1 << 25) 1701befb73c2SAlex Deucher # define R600_SYNC_ALIGNER (1 << 26) 1702befb73c2SAlex Deucher # define R600_BILINEAR_PRECISION_6_BIT (0 << 31) 1703befb73c2SAlex Deucher # define R600_BILINEAR_PRECISION_8_BIT (1 << 31) 1704befb73c2SAlex Deucher 1705befb73c2SAlex Deucher #define R700_TCP_CNTL 0x9610 1706befb73c2SAlex Deucher 1707befb73c2SAlex Deucher #define R600_SMX_DC_CTL0 0xa020 1708befb73c2SAlex Deucher # define R700_USE_HASH_FUNCTION (1 << 0) 1709befb73c2SAlex Deucher # define R700_CACHE_DEPTH(x) ((x) << 1) 1710befb73c2SAlex Deucher # define R700_FLUSH_ALL_ON_EVENT (1 << 10) 1711befb73c2SAlex Deucher # define R700_STALL_ON_EVENT (1 << 11) 1712befb73c2SAlex Deucher #define R700_SMX_EVENT_CTL 0xa02c 1713befb73c2SAlex Deucher # define R700_ES_FLUSH_CTL(x) ((x) << 0) 1714befb73c2SAlex Deucher # define R700_GS_FLUSH_CTL(x) ((x) << 3) 1715befb73c2SAlex Deucher # define R700_ACK_FLUSH_CTL(x) ((x) << 6) 1716befb73c2SAlex Deucher # define R700_SYNC_FLUSH_CTL (1 << 8) 1717befb73c2SAlex Deucher 1718befb73c2SAlex Deucher #define R600_SQ_CONFIG 0x8c00 1719befb73c2SAlex Deucher # define R600_VC_ENABLE (1 << 0) 1720befb73c2SAlex Deucher # define R600_EXPORT_SRC_C (1 << 1) 1721befb73c2SAlex Deucher # define R600_DX9_CONSTS (1 << 2) 1722befb73c2SAlex Deucher # define R600_ALU_INST_PREFER_VECTOR (1 << 3) 1723befb73c2SAlex Deucher # define R600_DX10_CLAMP (1 << 4) 1724befb73c2SAlex Deucher # define R600_CLAUSE_SEQ_PRIO(x) ((x) << 8) 1725befb73c2SAlex Deucher # define R600_PS_PRIO(x) ((x) << 24) 1726befb73c2SAlex Deucher # define R600_VS_PRIO(x) ((x) << 26) 1727befb73c2SAlex Deucher # define R600_GS_PRIO(x) ((x) << 28) 1728befb73c2SAlex Deucher # define R600_ES_PRIO(x) ((x) << 30) 1729befb73c2SAlex Deucher #define R600_SQ_GPR_RESOURCE_MGMT_1 0x8c04 1730befb73c2SAlex Deucher # define R600_NUM_PS_GPRS(x) ((x) << 0) 1731befb73c2SAlex Deucher # define R600_NUM_VS_GPRS(x) ((x) << 16) 1732befb73c2SAlex Deucher # define R700_DYN_GPR_ENABLE (1 << 27) 1733befb73c2SAlex Deucher # define R600_NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28) 1734befb73c2SAlex Deucher #define R600_SQ_GPR_RESOURCE_MGMT_2 0x8c08 1735befb73c2SAlex Deucher # define R600_NUM_GS_GPRS(x) ((x) << 0) 1736befb73c2SAlex Deucher # define R600_NUM_ES_GPRS(x) ((x) << 16) 1737befb73c2SAlex Deucher #define R600_SQ_THREAD_RESOURCE_MGMT 0x8c0c 1738befb73c2SAlex Deucher # define R600_NUM_PS_THREADS(x) ((x) << 0) 1739befb73c2SAlex Deucher # define R600_NUM_VS_THREADS(x) ((x) << 8) 1740befb73c2SAlex Deucher # define R600_NUM_GS_THREADS(x) ((x) << 16) 1741befb73c2SAlex Deucher # define R600_NUM_ES_THREADS(x) ((x) << 24) 1742befb73c2SAlex Deucher #define R600_SQ_STACK_RESOURCE_MGMT_1 0x8c10 1743befb73c2SAlex Deucher # define R600_NUM_PS_STACK_ENTRIES(x) ((x) << 0) 1744befb73c2SAlex Deucher # define R600_NUM_VS_STACK_ENTRIES(x) ((x) << 16) 1745befb73c2SAlex Deucher #define R600_SQ_STACK_RESOURCE_MGMT_2 0x8c14 1746befb73c2SAlex Deucher # define R600_NUM_GS_STACK_ENTRIES(x) ((x) << 0) 1747befb73c2SAlex Deucher # define R600_NUM_ES_STACK_ENTRIES(x) ((x) << 16) 1748befb73c2SAlex Deucher #define R600_SQ_MS_FIFO_SIZES 0x8cf0 1749befb73c2SAlex Deucher # define R600_CACHE_FIFO_SIZE(x) ((x) << 0) 1750befb73c2SAlex Deucher # define R600_FETCH_FIFO_HIWATER(x) ((x) << 8) 1751befb73c2SAlex Deucher # define R600_DONE_FIFO_HIWATER(x) ((x) << 16) 1752befb73c2SAlex Deucher # define R600_ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24) 1753befb73c2SAlex Deucher #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_0 0x8db0 1754befb73c2SAlex Deucher # define R700_SIMDA_RING0(x) ((x) << 0) 1755befb73c2SAlex Deucher # define R700_SIMDA_RING1(x) ((x) << 8) 1756befb73c2SAlex Deucher # define R700_SIMDB_RING0(x) ((x) << 16) 1757befb73c2SAlex Deucher # define R700_SIMDB_RING1(x) ((x) << 24) 1758befb73c2SAlex Deucher #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_1 0x8db4 1759befb73c2SAlex Deucher #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_2 0x8db8 1760befb73c2SAlex Deucher #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_3 0x8dbc 1761befb73c2SAlex Deucher #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_4 0x8dc0 1762befb73c2SAlex Deucher #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_5 0x8dc4 1763befb73c2SAlex Deucher #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_6 0x8dc8 1764befb73c2SAlex Deucher #define R700_SQ_DYN_GPR_SIZE_SIMD_AB_7 0x8dcc 1765befb73c2SAlex Deucher 1766befb73c2SAlex Deucher #define R600_SPI_PS_IN_CONTROL_0 0x286cc 1767befb73c2SAlex Deucher # define R600_NUM_INTERP(x) ((x) << 0) 1768befb73c2SAlex Deucher # define R600_POSITION_ENA (1 << 8) 1769befb73c2SAlex Deucher # define R600_POSITION_CENTROID (1 << 9) 1770befb73c2SAlex Deucher # define R600_POSITION_ADDR(x) ((x) << 10) 1771befb73c2SAlex Deucher # define R600_PARAM_GEN(x) ((x) << 15) 1772befb73c2SAlex Deucher # define R600_PARAM_GEN_ADDR(x) ((x) << 19) 1773befb73c2SAlex Deucher # define R600_BARYC_SAMPLE_CNTL(x) ((x) << 26) 1774befb73c2SAlex Deucher # define R600_PERSP_GRADIENT_ENA (1 << 28) 1775befb73c2SAlex Deucher # define R600_LINEAR_GRADIENT_ENA (1 << 29) 1776befb73c2SAlex Deucher # define R600_POSITION_SAMPLE (1 << 30) 1777befb73c2SAlex Deucher # define R600_BARYC_AT_SAMPLE_ENA (1 << 31) 1778befb73c2SAlex Deucher #define R600_SPI_PS_IN_CONTROL_1 0x286d0 1779befb73c2SAlex Deucher # define R600_GEN_INDEX_PIX (1 << 0) 1780befb73c2SAlex Deucher # define R600_GEN_INDEX_PIX_ADDR(x) ((x) << 1) 1781befb73c2SAlex Deucher # define R600_FRONT_FACE_ENA (1 << 8) 1782befb73c2SAlex Deucher # define R600_FRONT_FACE_CHAN(x) ((x) << 9) 1783befb73c2SAlex Deucher # define R600_FRONT_FACE_ALL_BITS (1 << 11) 1784befb73c2SAlex Deucher # define R600_FRONT_FACE_ADDR(x) ((x) << 12) 1785befb73c2SAlex Deucher # define R600_FOG_ADDR(x) ((x) << 17) 1786befb73c2SAlex Deucher # define R600_FIXED_PT_POSITION_ENA (1 << 24) 1787befb73c2SAlex Deucher # define R600_FIXED_PT_POSITION_ADDR(x) ((x) << 25) 1788befb73c2SAlex Deucher # define R700_POSITION_ULC (1 << 30) 1789befb73c2SAlex Deucher #define R600_SPI_INPUT_Z 0x286d8 1790befb73c2SAlex Deucher 1791befb73c2SAlex Deucher #define R600_SPI_CONFIG_CNTL 0x9100 1792befb73c2SAlex Deucher # define R600_GPR_WRITE_PRIORITY(x) ((x) << 0) 1793befb73c2SAlex Deucher # define R600_DISABLE_INTERP_1 (1 << 5) 1794befb73c2SAlex Deucher #define R600_SPI_CONFIG_CNTL_1 0x913c 1795befb73c2SAlex Deucher # define R600_VTX_DONE_DELAY(x) ((x) << 0) 1796befb73c2SAlex Deucher # define R600_INTERP_ONE_PRIM_PER_ROW (1 << 4) 1797befb73c2SAlex Deucher 1798befb73c2SAlex Deucher #define R600_GB_TILING_CONFIG 0x98f0 1799befb73c2SAlex Deucher # define R600_PIPE_TILING(x) ((x) << 1) 1800befb73c2SAlex Deucher # define R600_BANK_TILING(x) ((x) << 4) 1801befb73c2SAlex Deucher # define R600_GROUP_SIZE(x) ((x) << 6) 1802befb73c2SAlex Deucher # define R600_ROW_TILING(x) ((x) << 8) 1803befb73c2SAlex Deucher # define R600_BANK_SWAPS(x) ((x) << 11) 1804befb73c2SAlex Deucher # define R600_SAMPLE_SPLIT(x) ((x) << 14) 1805befb73c2SAlex Deucher # define R600_BACKEND_MAP(x) ((x) << 16) 1806befb73c2SAlex Deucher #define R600_DCP_TILING_CONFIG 0x6ca0 1807befb73c2SAlex Deucher #define R600_HDP_TILING_CONFIG 0x2f3c 1808befb73c2SAlex Deucher 1809befb73c2SAlex Deucher #define R600_CC_RB_BACKEND_DISABLE 0x98f4 1810befb73c2SAlex Deucher #define R700_CC_SYS_RB_BACKEND_DISABLE 0x3f88 1811befb73c2SAlex Deucher # define R600_BACKEND_DISABLE(x) ((x) << 16) 1812befb73c2SAlex Deucher 1813befb73c2SAlex Deucher #define R600_CC_GC_SHADER_PIPE_CONFIG 0x8950 1814befb73c2SAlex Deucher #define R600_GC_USER_SHADER_PIPE_CONFIG 0x8954 1815befb73c2SAlex Deucher # define R600_INACTIVE_QD_PIPES(x) ((x) << 8) 1816befb73c2SAlex Deucher # define R600_INACTIVE_QD_PIPES_MASK (0xff << 8) 1817befb73c2SAlex Deucher # define R600_INACTIVE_SIMDS(x) ((x) << 16) 1818befb73c2SAlex Deucher # define R600_INACTIVE_SIMDS_MASK (0xff << 16) 1819befb73c2SAlex Deucher 1820befb73c2SAlex Deucher #define R700_CGTS_SYS_TCC_DISABLE 0x3f90 1821befb73c2SAlex Deucher #define R700_CGTS_USER_SYS_TCC_DISABLE 0x3f94 1822befb73c2SAlex Deucher #define R700_CGTS_TCC_DISABLE 0x9148 1823befb73c2SAlex Deucher #define R700_CGTS_USER_TCC_DISABLE 0x914c 1824befb73c2SAlex Deucher 1825c0e09200SDave Airlie /* Constants */ 1826c0e09200SDave Airlie #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */ 1827c0e09200SDave Airlie 1828c0e09200SDave Airlie #define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0 1829c0e09200SDave Airlie #define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1 1830c0e09200SDave Airlie #define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2 1831c0e09200SDave Airlie #define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3 1832c0e09200SDave Airlie #define RADEON_LAST_DISPATCH 1 1833c0e09200SDave Airlie 1834befb73c2SAlex Deucher #define R600_LAST_FRAME_REG R600_SCRATCH_REG0 1835befb73c2SAlex Deucher #define R600_LAST_DISPATCH_REG R600_SCRATCH_REG1 1836befb73c2SAlex Deucher #define R600_LAST_CLEAR_REG R600_SCRATCH_REG2 1837befb73c2SAlex Deucher #define R600_LAST_SWI_REG R600_SCRATCH_REG3 1838befb73c2SAlex Deucher 1839c0e09200SDave Airlie #define RADEON_MAX_VB_AGE 0x7fffffff 1840c0e09200SDave Airlie #define RADEON_MAX_VB_VERTS (0xffff) 1841c0e09200SDave Airlie 1842c0e09200SDave Airlie #define RADEON_RING_HIGH_MARK 128 1843c0e09200SDave Airlie 1844c0e09200SDave Airlie #define RADEON_PCIGART_TABLE_SIZE (32*1024) 1845c0e09200SDave Airlie 1846c0e09200SDave Airlie #define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) ) 1847befb73c2SAlex Deucher #define RADEON_WRITE(reg, val) \ 1848befb73c2SAlex Deucher do { \ 1849befb73c2SAlex Deucher if (reg < 0x10000) { \ 1850befb73c2SAlex Deucher DRM_WRITE32(dev_priv->mmio, (reg), (val)); \ 1851befb73c2SAlex Deucher } else { \ 1852befb73c2SAlex Deucher DRM_WRITE32(dev_priv->mmio, RADEON_MM_INDEX, (reg)); \ 1853befb73c2SAlex Deucher DRM_WRITE32(dev_priv->mmio, RADEON_MM_DATA, (val)); \ 1854befb73c2SAlex Deucher } \ 1855befb73c2SAlex Deucher } while (0) 1856c0e09200SDave Airlie #define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) ) 1857c0e09200SDave Airlie #define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) ) 1858c0e09200SDave Airlie 1859c0e09200SDave Airlie #define RADEON_WRITE_PLL(addr, val) \ 1860c0e09200SDave Airlie do { \ 1861c0e09200SDave Airlie RADEON_WRITE8(RADEON_CLOCK_CNTL_INDEX, \ 1862c0e09200SDave Airlie ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \ 1863c0e09200SDave Airlie RADEON_WRITE(RADEON_CLOCK_CNTL_DATA, (val)); \ 1864c0e09200SDave Airlie } while (0) 1865c0e09200SDave Airlie 1866c0e09200SDave Airlie #define RADEON_WRITE_PCIE(addr, val) \ 1867c0e09200SDave Airlie do { \ 1868c0e09200SDave Airlie RADEON_WRITE8(RADEON_PCIE_INDEX, \ 1869c0e09200SDave Airlie ((addr) & 0xff)); \ 1870c0e09200SDave Airlie RADEON_WRITE(RADEON_PCIE_DATA, (val)); \ 1871c0e09200SDave Airlie } while (0) 1872c0e09200SDave Airlie 1873c0e09200SDave Airlie #define R500_WRITE_MCIND(addr, val) \ 1874c0e09200SDave Airlie do { \ 1875c0e09200SDave Airlie RADEON_WRITE(R520_MC_IND_INDEX, 0xff0000 | ((addr) & 0xff)); \ 1876c0e09200SDave Airlie RADEON_WRITE(R520_MC_IND_DATA, (val)); \ 1877c0e09200SDave Airlie RADEON_WRITE(R520_MC_IND_INDEX, 0); \ 1878c0e09200SDave Airlie } while (0) 1879c0e09200SDave Airlie 1880c0e09200SDave Airlie #define RS480_WRITE_MCIND(addr, val) \ 1881c0e09200SDave Airlie do { \ 1882c0e09200SDave Airlie RADEON_WRITE(RS480_NB_MC_INDEX, \ 1883c0e09200SDave Airlie ((addr) & 0xff) | RS480_NB_MC_IND_WR_EN); \ 1884c0e09200SDave Airlie RADEON_WRITE(RS480_NB_MC_DATA, (val)); \ 1885c0e09200SDave Airlie RADEON_WRITE(RS480_NB_MC_INDEX, 0xff); \ 1886c0e09200SDave Airlie } while (0) 1887c0e09200SDave Airlie 1888c0e09200SDave Airlie #define RS690_WRITE_MCIND(addr, val) \ 1889c0e09200SDave Airlie do { \ 1890c0e09200SDave Airlie RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_EN | ((addr) & RS690_MC_INDEX_MASK)); \ 1891c0e09200SDave Airlie RADEON_WRITE(RS690_MC_DATA, val); \ 1892c0e09200SDave Airlie RADEON_WRITE(RS690_MC_INDEX, RS690_MC_INDEX_WR_ACK); \ 1893c0e09200SDave Airlie } while (0) 1894c0e09200SDave Airlie 1895c1556f71SAlex Deucher #define RS600_WRITE_MCIND(addr, val) \ 1896c1556f71SAlex Deucher do { \ 1897c1556f71SAlex Deucher RADEON_WRITE(RS600_MC_INDEX, RS600_MC_IND_WR_EN | RS600_MC_IND_CITF_ARB0 | ((addr) & RS600_MC_ADDR_MASK)); \ 1898c1556f71SAlex Deucher RADEON_WRITE(RS600_MC_DATA, val); \ 1899c1556f71SAlex Deucher } while (0) 1900c1556f71SAlex Deucher 1901c0e09200SDave Airlie #define IGP_WRITE_MCIND(addr, val) \ 1902c0e09200SDave Airlie do { \ 1903f0738e92SAlex Deucher if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS690) || \ 1904f0738e92SAlex Deucher ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS740)) \ 1905c0e09200SDave Airlie RS690_WRITE_MCIND(addr, val); \ 1906c1556f71SAlex Deucher else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS600) \ 1907c1556f71SAlex Deucher RS600_WRITE_MCIND(addr, val); \ 1908c0e09200SDave Airlie else \ 1909c0e09200SDave Airlie RS480_WRITE_MCIND(addr, val); \ 1910c0e09200SDave Airlie } while (0) 1911c0e09200SDave Airlie 1912c0e09200SDave Airlie #define CP_PACKET0( reg, n ) \ 1913c0e09200SDave Airlie (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2)) 1914c0e09200SDave Airlie #define CP_PACKET0_TABLE( reg, n ) \ 1915c0e09200SDave Airlie (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2)) 1916c0e09200SDave Airlie #define CP_PACKET1( reg0, reg1 ) \ 1917c0e09200SDave Airlie (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2)) 1918c0e09200SDave Airlie #define CP_PACKET2() \ 1919c0e09200SDave Airlie (RADEON_CP_PACKET2) 1920c0e09200SDave Airlie #define CP_PACKET3( pkt, n ) \ 1921c0e09200SDave Airlie (RADEON_CP_PACKET3 | (pkt) | ((n) << 16)) 1922c0e09200SDave Airlie 1923c0e09200SDave Airlie /* ================================================================ 1924c0e09200SDave Airlie * Engine control helper macros 1925c0e09200SDave Airlie */ 1926c0e09200SDave Airlie 1927c0e09200SDave Airlie #define RADEON_WAIT_UNTIL_2D_IDLE() do { \ 1928c0e09200SDave Airlie OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \ 1929c0e09200SDave Airlie OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \ 1930c0e09200SDave Airlie RADEON_WAIT_HOST_IDLECLEAN) ); \ 1931c0e09200SDave Airlie } while (0) 1932c0e09200SDave Airlie 1933c0e09200SDave Airlie #define RADEON_WAIT_UNTIL_3D_IDLE() do { \ 1934c0e09200SDave Airlie OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \ 1935c0e09200SDave Airlie OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \ 1936c0e09200SDave Airlie RADEON_WAIT_HOST_IDLECLEAN) ); \ 1937c0e09200SDave Airlie } while (0) 1938c0e09200SDave Airlie 1939c0e09200SDave Airlie #define RADEON_WAIT_UNTIL_IDLE() do { \ 1940c0e09200SDave Airlie OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \ 1941c0e09200SDave Airlie OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \ 1942c0e09200SDave Airlie RADEON_WAIT_3D_IDLECLEAN | \ 1943c0e09200SDave Airlie RADEON_WAIT_HOST_IDLECLEAN) ); \ 1944c0e09200SDave Airlie } while (0) 1945c0e09200SDave Airlie 1946c0e09200SDave Airlie #define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \ 1947c0e09200SDave Airlie OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \ 1948c0e09200SDave Airlie OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \ 1949c0e09200SDave Airlie } while (0) 1950c0e09200SDave Airlie 1951c0e09200SDave Airlie #define RADEON_FLUSH_CACHE() do { \ 1952c0e09200SDave Airlie if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \ 1953c0e09200SDave Airlie OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \ 1954c0e09200SDave Airlie OUT_RING(RADEON_RB3D_DC_FLUSH); \ 1955c0e09200SDave Airlie } else { \ 1956c0e09200SDave Airlie OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \ 195754f961a6SJerome Glisse OUT_RING(R300_RB3D_DC_FLUSH); \ 1958c0e09200SDave Airlie } \ 1959c0e09200SDave Airlie } while (0) 1960c0e09200SDave Airlie 1961c0e09200SDave Airlie #define RADEON_PURGE_CACHE() do { \ 1962c0e09200SDave Airlie if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \ 1963c0e09200SDave Airlie OUT_RING(CP_PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); \ 196454f961a6SJerome Glisse OUT_RING(RADEON_RB3D_DC_FLUSH | RADEON_RB3D_DC_FREE); \ 1965c0e09200SDave Airlie } else { \ 1966c0e09200SDave Airlie OUT_RING(CP_PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0)); \ 196754f961a6SJerome Glisse OUT_RING(R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE); \ 1968c0e09200SDave Airlie } \ 1969c0e09200SDave Airlie } while (0) 1970c0e09200SDave Airlie 1971c0e09200SDave Airlie #define RADEON_FLUSH_ZCACHE() do { \ 1972c0e09200SDave Airlie if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \ 1973c0e09200SDave Airlie OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \ 1974c0e09200SDave Airlie OUT_RING(RADEON_RB3D_ZC_FLUSH); \ 1975c0e09200SDave Airlie } else { \ 1976c0e09200SDave Airlie OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \ 1977c0e09200SDave Airlie OUT_RING(R300_ZC_FLUSH); \ 1978c0e09200SDave Airlie } \ 1979c0e09200SDave Airlie } while (0) 1980c0e09200SDave Airlie 1981c0e09200SDave Airlie #define RADEON_PURGE_ZCACHE() do { \ 1982c0e09200SDave Airlie if ((dev_priv->flags & RADEON_FAMILY_MASK) <= CHIP_RV280) { \ 1983c0e09200SDave Airlie OUT_RING(CP_PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); \ 198454f961a6SJerome Glisse OUT_RING(RADEON_RB3D_ZC_FLUSH | RADEON_RB3D_ZC_FREE); \ 1985c0e09200SDave Airlie } else { \ 198654f961a6SJerome Glisse OUT_RING(CP_PACKET0(R300_ZB_ZCACHE_CTLSTAT, 0)); \ 198754f961a6SJerome Glisse OUT_RING(R300_ZC_FLUSH | R300_ZC_FREE); \ 1988c0e09200SDave Airlie } \ 1989c0e09200SDave Airlie } while (0) 1990c0e09200SDave Airlie 1991c0e09200SDave Airlie /* ================================================================ 1992c0e09200SDave Airlie * Misc helper macros 1993c0e09200SDave Airlie */ 1994c0e09200SDave Airlie 1995c0e09200SDave Airlie /* Perfbox functionality only. 1996c0e09200SDave Airlie */ 1997c0e09200SDave Airlie #define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \ 1998c0e09200SDave Airlie do { \ 1999c0e09200SDave Airlie if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \ 2000c0e09200SDave Airlie u32 head = GET_RING_HEAD( dev_priv ); \ 2001c0e09200SDave Airlie if (head == dev_priv->ring.tail) \ 2002c0e09200SDave Airlie dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \ 2003c0e09200SDave Airlie } \ 2004c0e09200SDave Airlie } while (0) 2005c0e09200SDave Airlie 2006c0e09200SDave Airlie #define VB_AGE_TEST_WITH_RETURN( dev_priv ) \ 2007c0e09200SDave Airlie do { \ 20087c1c2871SDave Airlie struct drm_radeon_master_private *master_priv = file_priv->master->driver_priv; \ 20097c1c2871SDave Airlie drm_radeon_sarea_t *sarea_priv = master_priv->sarea_priv; \ 2010c0e09200SDave Airlie if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \ 2011c05ce083SAlex Deucher int __ret; \ 2012c05ce083SAlex Deucher if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_R600) \ 2013c05ce083SAlex Deucher __ret = r600_do_cp_idle(dev_priv); \ 2014c05ce083SAlex Deucher else \ 2015c05ce083SAlex Deucher __ret = radeon_do_cp_idle(dev_priv); \ 2016c0e09200SDave Airlie if ( __ret ) return __ret; \ 2017c0e09200SDave Airlie sarea_priv->last_dispatch = 0; \ 2018c0e09200SDave Airlie radeon_freelist_reset( dev ); \ 2019c0e09200SDave Airlie } \ 2020c0e09200SDave Airlie } while (0) 2021c0e09200SDave Airlie 2022c0e09200SDave Airlie #define RADEON_DISPATCH_AGE( age ) do { \ 2023c0e09200SDave Airlie OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \ 2024c0e09200SDave Airlie OUT_RING( age ); \ 2025c0e09200SDave Airlie } while (0) 2026c0e09200SDave Airlie 2027c0e09200SDave Airlie #define RADEON_FRAME_AGE( age ) do { \ 2028c0e09200SDave Airlie OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \ 2029c0e09200SDave Airlie OUT_RING( age ); \ 2030c0e09200SDave Airlie } while (0) 2031c0e09200SDave Airlie 2032c0e09200SDave Airlie #define RADEON_CLEAR_AGE( age ) do { \ 2033c0e09200SDave Airlie OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \ 2034c0e09200SDave Airlie OUT_RING( age ); \ 2035c0e09200SDave Airlie } while (0) 2036c0e09200SDave Airlie 2037befb73c2SAlex Deucher #define R600_DISPATCH_AGE(age) do { \ 2038befb73c2SAlex Deucher OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \ 2039befb73c2SAlex Deucher OUT_RING((R600_LAST_DISPATCH_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \ 2040befb73c2SAlex Deucher OUT_RING(age); \ 2041befb73c2SAlex Deucher } while (0) 2042befb73c2SAlex Deucher 2043befb73c2SAlex Deucher #define R600_FRAME_AGE(age) do { \ 2044befb73c2SAlex Deucher OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \ 2045befb73c2SAlex Deucher OUT_RING((R600_LAST_FRAME_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \ 2046befb73c2SAlex Deucher OUT_RING(age); \ 2047befb73c2SAlex Deucher } while (0) 2048befb73c2SAlex Deucher 2049befb73c2SAlex Deucher #define R600_CLEAR_AGE(age) do { \ 2050befb73c2SAlex Deucher OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1)); \ 2051befb73c2SAlex Deucher OUT_RING((R600_LAST_CLEAR_REG - R600_SET_CONFIG_REG_OFFSET) >> 2); \ 2052befb73c2SAlex Deucher OUT_RING(age); \ 2053befb73c2SAlex Deucher } while (0) 2054befb73c2SAlex Deucher 2055c0e09200SDave Airlie /* ================================================================ 2056c0e09200SDave Airlie * Ring control 2057c0e09200SDave Airlie */ 2058c0e09200SDave Airlie 2059c0e09200SDave Airlie #define RADEON_VERBOSE 0 2060c0e09200SDave Airlie 20614247ca94SDave Airlie #define RING_LOCALS int write, _nr, _align_nr; unsigned int mask; u32 *ring; 2062c0e09200SDave Airlie 20639863871bSDave Airlie #define RADEON_RING_ALIGN 16 20649863871bSDave Airlie 2065c0e09200SDave Airlie #define BEGIN_RING( n ) do { \ 2066c0e09200SDave Airlie if ( RADEON_VERBOSE ) { \ 2067c0e09200SDave Airlie DRM_INFO( "BEGIN_RING( %d )\n", (n)); \ 2068c0e09200SDave Airlie } \ 20699863871bSDave Airlie _align_nr = RADEON_RING_ALIGN - ((dev_priv->ring.tail + n) & (RADEON_RING_ALIGN-1)); \ 20709863871bSDave Airlie _align_nr += n; \ 20714247ca94SDave Airlie if (dev_priv->ring.space <= (_align_nr * sizeof(u32))) { \ 2072c0e09200SDave Airlie COMMIT_RING(); \ 20734247ca94SDave Airlie radeon_wait_ring( dev_priv, _align_nr * sizeof(u32)); \ 2074c0e09200SDave Airlie } \ 2075c0e09200SDave Airlie _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \ 2076c0e09200SDave Airlie ring = dev_priv->ring.start; \ 2077c0e09200SDave Airlie write = dev_priv->ring.tail; \ 2078c0e09200SDave Airlie mask = dev_priv->ring.tail_mask; \ 2079c0e09200SDave Airlie } while (0) 2080c0e09200SDave Airlie 2081c0e09200SDave Airlie #define ADVANCE_RING() do { \ 2082c0e09200SDave Airlie if ( RADEON_VERBOSE ) { \ 2083c0e09200SDave Airlie DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \ 2084c0e09200SDave Airlie write, dev_priv->ring.tail ); \ 2085c0e09200SDave Airlie } \ 2086c0e09200SDave Airlie if (((dev_priv->ring.tail + _nr) & mask) != write) { \ 2087c0e09200SDave Airlie DRM_ERROR( \ 2088c0e09200SDave Airlie "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \ 2089c0e09200SDave Airlie ((dev_priv->ring.tail + _nr) & mask), \ 2090c0e09200SDave Airlie write, __LINE__); \ 2091c0e09200SDave Airlie } else \ 2092c0e09200SDave Airlie dev_priv->ring.tail = write; \ 2093c0e09200SDave Airlie } while (0) 2094c0e09200SDave Airlie 20954247ca94SDave Airlie extern void radeon_commit_ring(drm_radeon_private_t *dev_priv); 20964247ca94SDave Airlie 2097c0e09200SDave Airlie #define COMMIT_RING() do { \ 20984247ca94SDave Airlie radeon_commit_ring(dev_priv); \ 2099c0e09200SDave Airlie } while(0) 2100c0e09200SDave Airlie 2101c0e09200SDave Airlie #define OUT_RING( x ) do { \ 2102c0e09200SDave Airlie if ( RADEON_VERBOSE ) { \ 2103c0e09200SDave Airlie DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \ 2104c0e09200SDave Airlie (unsigned int)(x), write ); \ 2105c0e09200SDave Airlie } \ 2106c0e09200SDave Airlie ring[write++] = (x); \ 2107c0e09200SDave Airlie write &= mask; \ 2108c0e09200SDave Airlie } while (0) 2109c0e09200SDave Airlie 2110c0e09200SDave Airlie #define OUT_RING_REG( reg, val ) do { \ 2111c0e09200SDave Airlie OUT_RING( CP_PACKET0( reg, 0 ) ); \ 2112c0e09200SDave Airlie OUT_RING( val ); \ 2113c0e09200SDave Airlie } while (0) 2114c0e09200SDave Airlie 2115c0e09200SDave Airlie #define OUT_RING_TABLE( tab, sz ) do { \ 2116c0e09200SDave Airlie int _size = (sz); \ 2117c0e09200SDave Airlie int *_tab = (int *)(tab); \ 2118c0e09200SDave Airlie \ 2119c0e09200SDave Airlie if (write + _size > mask) { \ 2120c0e09200SDave Airlie int _i = (mask+1) - write; \ 2121c0e09200SDave Airlie _size -= _i; \ 2122c0e09200SDave Airlie while (_i > 0 ) { \ 2123c0e09200SDave Airlie *(int *)(ring + write) = *_tab++; \ 2124c0e09200SDave Airlie write++; \ 2125c0e09200SDave Airlie _i--; \ 2126c0e09200SDave Airlie } \ 2127c0e09200SDave Airlie write = 0; \ 2128c0e09200SDave Airlie _tab += _i; \ 2129c0e09200SDave Airlie } \ 2130c0e09200SDave Airlie while (_size > 0) { \ 2131c0e09200SDave Airlie *(ring + write) = *_tab++; \ 2132c0e09200SDave Airlie write++; \ 2133c0e09200SDave Airlie _size--; \ 2134c0e09200SDave Airlie } \ 2135c0e09200SDave Airlie write &= mask; \ 2136c0e09200SDave Airlie } while (0) 2137c0e09200SDave Airlie 2138b4fe9454SPauli Nieminen /** 2139b4fe9454SPauli Nieminen * Copy given number of dwords from drm buffer to the ring buffer. 2140b4fe9454SPauli Nieminen */ 2141b4fe9454SPauli Nieminen #define OUT_RING_DRM_BUFFER(buf, sz) do { \ 2142b4fe9454SPauli Nieminen int _size = (sz) * 4; \ 2143b4fe9454SPauli Nieminen struct drm_buffer *_buf = (buf); \ 2144b4fe9454SPauli Nieminen int _part_size; \ 2145b4fe9454SPauli Nieminen while (_size > 0) { \ 2146b4fe9454SPauli Nieminen _part_size = _size; \ 2147b4fe9454SPauli Nieminen \ 2148b4fe9454SPauli Nieminen if (write + _part_size/4 > mask) \ 2149b4fe9454SPauli Nieminen _part_size = ((mask + 1) - write)*4; \ 2150b4fe9454SPauli Nieminen \ 2151b4fe9454SPauli Nieminen if (drm_buffer_index(_buf) + _part_size > PAGE_SIZE) \ 2152b4fe9454SPauli Nieminen _part_size = PAGE_SIZE - drm_buffer_index(_buf);\ 2153b4fe9454SPauli Nieminen \ 2154b4fe9454SPauli Nieminen \ 2155b4fe9454SPauli Nieminen \ 2156b4fe9454SPauli Nieminen memcpy(ring + write, &_buf->data[drm_buffer_page(_buf)] \ 2157b4fe9454SPauli Nieminen [drm_buffer_index(_buf)], _part_size); \ 2158b4fe9454SPauli Nieminen \ 2159b4fe9454SPauli Nieminen _size -= _part_size; \ 2160b4fe9454SPauli Nieminen write = (write + _part_size/4) & mask; \ 2161b4fe9454SPauli Nieminen drm_buffer_advance(_buf, _part_size); \ 2162b4fe9454SPauli Nieminen } \ 2163b4fe9454SPauli Nieminen } while (0) 2164b4fe9454SPauli Nieminen 2165b4fe9454SPauli Nieminen 216614adc892SChristian König #endif /* CONFIG_DRM_RADEON_UMS */ 216714adc892SChristian König 2168c0e09200SDave Airlie #endif /* __RADEON_DRV_H__ */ 2169