1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 321bc3d3ccSChunming Zhou #include <drm/drm_cache.h> 33771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 34b8751946SLukas Wunner #include <linux/pm_runtime.h> 3528d52043SDave Airlie #include <linux/vgaarb.h> 366a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 37bcc65fd8SMatthew Garrett #include <linux/efi.h> 38771fe6b9SJerome Glisse #include "radeon_reg.h" 39771fe6b9SJerome Glisse #include "radeon.h" 40771fe6b9SJerome Glisse #include "atom.h" 41771fe6b9SJerome Glisse 421b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 431b5331d9SJerome Glisse "R100", 441b5331d9SJerome Glisse "RV100", 451b5331d9SJerome Glisse "RS100", 461b5331d9SJerome Glisse "RV200", 471b5331d9SJerome Glisse "RS200", 481b5331d9SJerome Glisse "R200", 491b5331d9SJerome Glisse "RV250", 501b5331d9SJerome Glisse "RS300", 511b5331d9SJerome Glisse "RV280", 521b5331d9SJerome Glisse "R300", 531b5331d9SJerome Glisse "R350", 541b5331d9SJerome Glisse "RV350", 551b5331d9SJerome Glisse "RV380", 561b5331d9SJerome Glisse "R420", 571b5331d9SJerome Glisse "R423", 581b5331d9SJerome Glisse "RV410", 591b5331d9SJerome Glisse "RS400", 601b5331d9SJerome Glisse "RS480", 611b5331d9SJerome Glisse "RS600", 621b5331d9SJerome Glisse "RS690", 631b5331d9SJerome Glisse "RS740", 641b5331d9SJerome Glisse "RV515", 651b5331d9SJerome Glisse "R520", 661b5331d9SJerome Glisse "RV530", 671b5331d9SJerome Glisse "RV560", 681b5331d9SJerome Glisse "RV570", 691b5331d9SJerome Glisse "R580", 701b5331d9SJerome Glisse "R600", 711b5331d9SJerome Glisse "RV610", 721b5331d9SJerome Glisse "RV630", 731b5331d9SJerome Glisse "RV670", 741b5331d9SJerome Glisse "RV620", 751b5331d9SJerome Glisse "RV635", 761b5331d9SJerome Glisse "RS780", 771b5331d9SJerome Glisse "RS880", 781b5331d9SJerome Glisse "RV770", 791b5331d9SJerome Glisse "RV730", 801b5331d9SJerome Glisse "RV710", 811b5331d9SJerome Glisse "RV740", 821b5331d9SJerome Glisse "CEDAR", 831b5331d9SJerome Glisse "REDWOOD", 841b5331d9SJerome Glisse "JUNIPER", 851b5331d9SJerome Glisse "CYPRESS", 861b5331d9SJerome Glisse "HEMLOCK", 87b08ebe7eSAlex Deucher "PALM", 884df64e65SAlex Deucher "SUMO", 894df64e65SAlex Deucher "SUMO2", 901fe18305SAlex Deucher "BARTS", 911fe18305SAlex Deucher "TURKS", 921fe18305SAlex Deucher "CAICOS", 93b7cfc9feSAlex Deucher "CAYMAN", 948848f759SAlex Deucher "ARUBA", 95cb28bb34SAlex Deucher "TAHITI", 96cb28bb34SAlex Deucher "PITCAIRN", 97cb28bb34SAlex Deucher "VERDE", 98624d3524SAlex Deucher "OLAND", 99b5d9d726SAlex Deucher "HAINAN", 1006eac752eSAlex Deucher "BONAIRE", 1016eac752eSAlex Deucher "KAVERI", 1026eac752eSAlex Deucher "KABINI", 1033bf599e8SAlex Deucher "HAWAII", 104b0a9f22aSSamuel Li "MULLINS", 1051b5331d9SJerome Glisse "LAST", 1061b5331d9SJerome Glisse }; 1071b5331d9SJerome Glisse 108066f1f0bSAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 109066f1f0bSAlex Deucher bool radeon_has_atpx_dgpu_power_cntl(void); 110066f1f0bSAlex Deucher bool radeon_is_atpx_hybrid(void); 111066f1f0bSAlex Deucher #else 112066f1f0bSAlex Deucher static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; } 113066f1f0bSAlex Deucher static inline bool radeon_is_atpx_hybrid(void) { return false; } 114066f1f0bSAlex Deucher #endif 115066f1f0bSAlex Deucher 1164807c5a8SAlex Deucher #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0) 1174807c5a8SAlex Deucher 1184807c5a8SAlex Deucher struct radeon_px_quirk { 1194807c5a8SAlex Deucher u32 chip_vendor; 1204807c5a8SAlex Deucher u32 chip_device; 1214807c5a8SAlex Deucher u32 subsys_vendor; 1224807c5a8SAlex Deucher u32 subsys_device; 1234807c5a8SAlex Deucher u32 px_quirk_flags; 1244807c5a8SAlex Deucher }; 1254807c5a8SAlex Deucher 1264807c5a8SAlex Deucher static struct radeon_px_quirk radeon_px_quirk_list[] = { 1274807c5a8SAlex Deucher /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m) 1284807c5a8SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=74551 1294807c5a8SAlex Deucher */ 1304807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX }, 1314807c5a8SAlex Deucher /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU 1324807c5a8SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=51381 1334807c5a8SAlex Deucher */ 1344807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX }, 135ff1b1294SAlex Deucher /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 136ff1b1294SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=51381 137ff1b1294SAlex Deucher */ 138ff1b1294SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 1394eb59793SAlex Deucher /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 1404eb59793SAlex Deucher * https://bugs.freedesktop.org/show_bug.cgi?id=101491 1414eb59793SAlex Deucher */ 1424eb59793SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 143*eb40c86aSNico Sneck /* Asus K73TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 144*eb40c86aSNico Sneck * https://bugzilla.kernel.org/show_bug.cgi?id=51381#c52 145*eb40c86aSNico Sneck */ 146*eb40c86aSNico Sneck { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2123, RADEON_PX_QUIRK_DISABLE_PX }, 1474807c5a8SAlex Deucher { 0, 0, 0, 0, 0 }, 1484807c5a8SAlex Deucher }; 1494807c5a8SAlex Deucher 15090c4cde9SAlex Deucher bool radeon_is_px(struct drm_device *dev) 15190c4cde9SAlex Deucher { 15290c4cde9SAlex Deucher struct radeon_device *rdev = dev->dev_private; 15390c4cde9SAlex Deucher 15490c4cde9SAlex Deucher if (rdev->flags & RADEON_IS_PX) 15590c4cde9SAlex Deucher return true; 15690c4cde9SAlex Deucher return false; 15790c4cde9SAlex Deucher } 15810ebc0bcSDave Airlie 1594807c5a8SAlex Deucher static void radeon_device_handle_px_quirks(struct radeon_device *rdev) 1604807c5a8SAlex Deucher { 1614807c5a8SAlex Deucher struct radeon_px_quirk *p = radeon_px_quirk_list; 1624807c5a8SAlex Deucher 1634807c5a8SAlex Deucher /* Apply PX quirks */ 1644807c5a8SAlex Deucher while (p && p->chip_device != 0) { 1654807c5a8SAlex Deucher if (rdev->pdev->vendor == p->chip_vendor && 1664807c5a8SAlex Deucher rdev->pdev->device == p->chip_device && 1674807c5a8SAlex Deucher rdev->pdev->subsystem_vendor == p->subsys_vendor && 1684807c5a8SAlex Deucher rdev->pdev->subsystem_device == p->subsys_device) { 1694807c5a8SAlex Deucher rdev->px_quirk_flags = p->px_quirk_flags; 1704807c5a8SAlex Deucher break; 1714807c5a8SAlex Deucher } 1724807c5a8SAlex Deucher ++p; 1734807c5a8SAlex Deucher } 1744807c5a8SAlex Deucher 1754807c5a8SAlex Deucher if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX) 1764807c5a8SAlex Deucher rdev->flags &= ~RADEON_IS_PX; 177066f1f0bSAlex Deucher 178066f1f0bSAlex Deucher /* disable PX is the system doesn't support dGPU power control or hybrid gfx */ 179066f1f0bSAlex Deucher if (!radeon_is_atpx_hybrid() && 180066f1f0bSAlex Deucher !radeon_has_atpx_dgpu_power_cntl()) 181066f1f0bSAlex Deucher rdev->flags &= ~RADEON_IS_PX; 1824807c5a8SAlex Deucher } 1834807c5a8SAlex Deucher 1840c195119SAlex Deucher /** 1852e1b65f9SAlex Deucher * radeon_program_register_sequence - program an array of registers. 1862e1b65f9SAlex Deucher * 1872e1b65f9SAlex Deucher * @rdev: radeon_device pointer 1882e1b65f9SAlex Deucher * @registers: pointer to the register array 1892e1b65f9SAlex Deucher * @array_size: size of the register array 1902e1b65f9SAlex Deucher * 1912e1b65f9SAlex Deucher * Programs an array or registers with and and or masks. 1922e1b65f9SAlex Deucher * This is a helper for setting golden registers. 1932e1b65f9SAlex Deucher */ 1942e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev, 1952e1b65f9SAlex Deucher const u32 *registers, 1962e1b65f9SAlex Deucher const u32 array_size) 1972e1b65f9SAlex Deucher { 1982e1b65f9SAlex Deucher u32 tmp, reg, and_mask, or_mask; 1992e1b65f9SAlex Deucher int i; 2002e1b65f9SAlex Deucher 2012e1b65f9SAlex Deucher if (array_size % 3) 2022e1b65f9SAlex Deucher return; 2032e1b65f9SAlex Deucher 2042e1b65f9SAlex Deucher for (i = 0; i < array_size; i +=3) { 2052e1b65f9SAlex Deucher reg = registers[i + 0]; 2062e1b65f9SAlex Deucher and_mask = registers[i + 1]; 2072e1b65f9SAlex Deucher or_mask = registers[i + 2]; 2082e1b65f9SAlex Deucher 2092e1b65f9SAlex Deucher if (and_mask == 0xffffffff) { 2102e1b65f9SAlex Deucher tmp = or_mask; 2112e1b65f9SAlex Deucher } else { 2122e1b65f9SAlex Deucher tmp = RREG32(reg); 2132e1b65f9SAlex Deucher tmp &= ~and_mask; 2142e1b65f9SAlex Deucher tmp |= or_mask; 2152e1b65f9SAlex Deucher } 2162e1b65f9SAlex Deucher WREG32(reg, tmp); 2172e1b65f9SAlex Deucher } 2182e1b65f9SAlex Deucher } 2192e1b65f9SAlex Deucher 2201a0041b8SAlex Deucher void radeon_pci_config_reset(struct radeon_device *rdev) 2211a0041b8SAlex Deucher { 2221a0041b8SAlex Deucher pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA); 2231a0041b8SAlex Deucher } 2241a0041b8SAlex Deucher 2252e1b65f9SAlex Deucher /** 2260c195119SAlex Deucher * radeon_surface_init - Clear GPU surface registers. 2270c195119SAlex Deucher * 2280c195119SAlex Deucher * @rdev: radeon_device pointer 2290c195119SAlex Deucher * 2300c195119SAlex Deucher * Clear GPU surface registers (r1xx-r5xx). 231b1e3a6d1SMichel Dänzer */ 2323ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 233b1e3a6d1SMichel Dänzer { 234b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 235b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 236b1e3a6d1SMichel Dänzer int i; 237b1e3a6d1SMichel Dänzer 238550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 239550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 240550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 241550e2d92SDave Airlie else 242550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 243b1e3a6d1SMichel Dänzer } 244e024e110SDave Airlie /* enable surfaces */ 245e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 246b1e3a6d1SMichel Dänzer } 247b1e3a6d1SMichel Dänzer } 248b1e3a6d1SMichel Dänzer 249b1e3a6d1SMichel Dänzer /* 250771fe6b9SJerome Glisse * GPU scratch registers helpers function. 251771fe6b9SJerome Glisse */ 2520c195119SAlex Deucher /** 2530c195119SAlex Deucher * radeon_scratch_init - Init scratch register driver information. 2540c195119SAlex Deucher * 2550c195119SAlex Deucher * @rdev: radeon_device pointer 2560c195119SAlex Deucher * 2570c195119SAlex Deucher * Init CP scratch register driver information (r1xx-r5xx) 2580c195119SAlex Deucher */ 2593ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 260771fe6b9SJerome Glisse { 261771fe6b9SJerome Glisse int i; 262771fe6b9SJerome Glisse 263771fe6b9SJerome Glisse /* FIXME: check this out */ 264771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 265771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 266771fe6b9SJerome Glisse } else { 267771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 268771fe6b9SJerome Glisse } 269724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 270771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 271771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 272724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 273771fe6b9SJerome Glisse } 274771fe6b9SJerome Glisse } 275771fe6b9SJerome Glisse 2760c195119SAlex Deucher /** 2770c195119SAlex Deucher * radeon_scratch_get - Allocate a scratch register 2780c195119SAlex Deucher * 2790c195119SAlex Deucher * @rdev: radeon_device pointer 2800c195119SAlex Deucher * @reg: scratch register mmio offset 2810c195119SAlex Deucher * 2820c195119SAlex Deucher * Allocate a CP scratch register for use by the driver (all asics). 2830c195119SAlex Deucher * Returns 0 on success or -EINVAL on failure. 2840c195119SAlex Deucher */ 285771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 286771fe6b9SJerome Glisse { 287771fe6b9SJerome Glisse int i; 288771fe6b9SJerome Glisse 289771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 290771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 291771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 292771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 293771fe6b9SJerome Glisse return 0; 294771fe6b9SJerome Glisse } 295771fe6b9SJerome Glisse } 296771fe6b9SJerome Glisse return -EINVAL; 297771fe6b9SJerome Glisse } 298771fe6b9SJerome Glisse 2990c195119SAlex Deucher /** 3000c195119SAlex Deucher * radeon_scratch_free - Free a scratch register 3010c195119SAlex Deucher * 3020c195119SAlex Deucher * @rdev: radeon_device pointer 3030c195119SAlex Deucher * @reg: scratch register mmio offset 3040c195119SAlex Deucher * 3050c195119SAlex Deucher * Free a CP scratch register allocated for use by the driver (all asics) 3060c195119SAlex Deucher */ 307771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 308771fe6b9SJerome Glisse { 309771fe6b9SJerome Glisse int i; 310771fe6b9SJerome Glisse 311771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 312771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 313771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 314771fe6b9SJerome Glisse return; 315771fe6b9SJerome Glisse } 316771fe6b9SJerome Glisse } 317771fe6b9SJerome Glisse } 318771fe6b9SJerome Glisse 3190c195119SAlex Deucher /* 32075efdee1SAlex Deucher * GPU doorbell aperture helpers function. 32175efdee1SAlex Deucher */ 32275efdee1SAlex Deucher /** 32375efdee1SAlex Deucher * radeon_doorbell_init - Init doorbell driver information. 32475efdee1SAlex Deucher * 32575efdee1SAlex Deucher * @rdev: radeon_device pointer 32675efdee1SAlex Deucher * 32775efdee1SAlex Deucher * Init doorbell driver information (CIK) 32875efdee1SAlex Deucher * Returns 0 on success, error on failure. 32975efdee1SAlex Deucher */ 33028f5a6cdSRashika Kheria static int radeon_doorbell_init(struct radeon_device *rdev) 33175efdee1SAlex Deucher { 33275efdee1SAlex Deucher /* doorbell bar mapping */ 33375efdee1SAlex Deucher rdev->doorbell.base = pci_resource_start(rdev->pdev, 2); 33475efdee1SAlex Deucher rdev->doorbell.size = pci_resource_len(rdev->pdev, 2); 33575efdee1SAlex Deucher 336d5754ab8SAndrew Lewycky rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS); 337d5754ab8SAndrew Lewycky if (rdev->doorbell.num_doorbells == 0) 338d5754ab8SAndrew Lewycky return -EINVAL; 33975efdee1SAlex Deucher 340d5754ab8SAndrew Lewycky rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32)); 34175efdee1SAlex Deucher if (rdev->doorbell.ptr == NULL) { 34275efdee1SAlex Deucher return -ENOMEM; 34375efdee1SAlex Deucher } 34475efdee1SAlex Deucher DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base); 34575efdee1SAlex Deucher DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size); 34675efdee1SAlex Deucher 347d5754ab8SAndrew Lewycky memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used)); 34875efdee1SAlex Deucher 34975efdee1SAlex Deucher return 0; 35075efdee1SAlex Deucher } 35175efdee1SAlex Deucher 35275efdee1SAlex Deucher /** 35375efdee1SAlex Deucher * radeon_doorbell_fini - Tear down doorbell driver information. 35475efdee1SAlex Deucher * 35575efdee1SAlex Deucher * @rdev: radeon_device pointer 35675efdee1SAlex Deucher * 35775efdee1SAlex Deucher * Tear down doorbell driver information (CIK) 35875efdee1SAlex Deucher */ 35928f5a6cdSRashika Kheria static void radeon_doorbell_fini(struct radeon_device *rdev) 36075efdee1SAlex Deucher { 36175efdee1SAlex Deucher iounmap(rdev->doorbell.ptr); 36275efdee1SAlex Deucher rdev->doorbell.ptr = NULL; 36375efdee1SAlex Deucher } 36475efdee1SAlex Deucher 36575efdee1SAlex Deucher /** 366d5754ab8SAndrew Lewycky * radeon_doorbell_get - Allocate a doorbell entry 36775efdee1SAlex Deucher * 36875efdee1SAlex Deucher * @rdev: radeon_device pointer 369d5754ab8SAndrew Lewycky * @doorbell: doorbell index 37075efdee1SAlex Deucher * 371d5754ab8SAndrew Lewycky * Allocate a doorbell for use by the driver (all asics). 37275efdee1SAlex Deucher * Returns 0 on success or -EINVAL on failure. 37375efdee1SAlex Deucher */ 37475efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell) 37575efdee1SAlex Deucher { 376d5754ab8SAndrew Lewycky unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells); 377d5754ab8SAndrew Lewycky if (offset < rdev->doorbell.num_doorbells) { 378d5754ab8SAndrew Lewycky __set_bit(offset, rdev->doorbell.used); 379d5754ab8SAndrew Lewycky *doorbell = offset; 38075efdee1SAlex Deucher return 0; 381d5754ab8SAndrew Lewycky } else { 38275efdee1SAlex Deucher return -EINVAL; 38375efdee1SAlex Deucher } 384d5754ab8SAndrew Lewycky } 38575efdee1SAlex Deucher 38675efdee1SAlex Deucher /** 387d5754ab8SAndrew Lewycky * radeon_doorbell_free - Free a doorbell entry 38875efdee1SAlex Deucher * 38975efdee1SAlex Deucher * @rdev: radeon_device pointer 390d5754ab8SAndrew Lewycky * @doorbell: doorbell index 39175efdee1SAlex Deucher * 392d5754ab8SAndrew Lewycky * Free a doorbell allocated for use by the driver (all asics) 39375efdee1SAlex Deucher */ 39475efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell) 39575efdee1SAlex Deucher { 396d5754ab8SAndrew Lewycky if (doorbell < rdev->doorbell.num_doorbells) 397d5754ab8SAndrew Lewycky __clear_bit(doorbell, rdev->doorbell.used); 39875efdee1SAlex Deucher } 39975efdee1SAlex Deucher 40075efdee1SAlex Deucher /* 4010c195119SAlex Deucher * radeon_wb_*() 4020c195119SAlex Deucher * Writeback is the the method by which the the GPU updates special pages 4030c195119SAlex Deucher * in memory with the status of certain GPU events (fences, ring pointers, 4040c195119SAlex Deucher * etc.). 4050c195119SAlex Deucher */ 4060c195119SAlex Deucher 4070c195119SAlex Deucher /** 4080c195119SAlex Deucher * radeon_wb_disable - Disable Writeback 4090c195119SAlex Deucher * 4100c195119SAlex Deucher * @rdev: radeon_device pointer 4110c195119SAlex Deucher * 4120c195119SAlex Deucher * Disables Writeback (all asics). Used for suspend. 4130c195119SAlex Deucher */ 414724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 415724c80e1SAlex Deucher { 416724c80e1SAlex Deucher rdev->wb.enabled = false; 417724c80e1SAlex Deucher } 418724c80e1SAlex Deucher 4190c195119SAlex Deucher /** 4200c195119SAlex Deucher * radeon_wb_fini - Disable Writeback and free memory 4210c195119SAlex Deucher * 4220c195119SAlex Deucher * @rdev: radeon_device pointer 4230c195119SAlex Deucher * 4240c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 4250c195119SAlex Deucher * Used at driver shutdown. 4260c195119SAlex Deucher */ 427724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 428724c80e1SAlex Deucher { 429724c80e1SAlex Deucher radeon_wb_disable(rdev); 430724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 431089920f2SJerome Glisse if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) { 432089920f2SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 433089920f2SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 434089920f2SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 435089920f2SJerome Glisse } 436724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 437724c80e1SAlex Deucher rdev->wb.wb = NULL; 438724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 439724c80e1SAlex Deucher } 440724c80e1SAlex Deucher } 441724c80e1SAlex Deucher 4420c195119SAlex Deucher /** 4430c195119SAlex Deucher * radeon_wb_init- Init Writeback driver info and allocate memory 4440c195119SAlex Deucher * 4450c195119SAlex Deucher * @rdev: radeon_device pointer 4460c195119SAlex Deucher * 4470c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 4480c195119SAlex Deucher * Used at driver startup. 4490c195119SAlex Deucher * Returns 0 on success or an -error on failure. 4500c195119SAlex Deucher */ 451724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 452724c80e1SAlex Deucher { 453724c80e1SAlex Deucher int r; 454724c80e1SAlex Deucher 455724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 456441921d5SDaniel Vetter r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 457831b6966SMaarten Lankhorst RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL, 45802376d82SMichel Dänzer &rdev->wb.wb_obj); 459724c80e1SAlex Deucher if (r) { 460724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 461724c80e1SAlex Deucher return r; 462724c80e1SAlex Deucher } 463724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 464724c80e1SAlex Deucher if (unlikely(r != 0)) { 465724c80e1SAlex Deucher radeon_wb_fini(rdev); 466724c80e1SAlex Deucher return r; 467724c80e1SAlex Deucher } 468724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 469724c80e1SAlex Deucher &rdev->wb.gpu_addr); 470724c80e1SAlex Deucher if (r) { 471724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 472724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 473724c80e1SAlex Deucher radeon_wb_fini(rdev); 474724c80e1SAlex Deucher return r; 475724c80e1SAlex Deucher } 476724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 477724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 478724c80e1SAlex Deucher if (r) { 479724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 480724c80e1SAlex Deucher radeon_wb_fini(rdev); 481724c80e1SAlex Deucher return r; 482724c80e1SAlex Deucher } 483089920f2SJerome Glisse } 484724c80e1SAlex Deucher 485e6ba7599SAlex Deucher /* clear wb memory */ 486e6ba7599SAlex Deucher memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); 487d0f8a854SAlex Deucher /* disable event_write fences */ 488d0f8a854SAlex Deucher rdev->wb.use_event = false; 489724c80e1SAlex Deucher /* disabled via module param */ 4903b7a2b24SJerome Glisse if (radeon_no_wb == 1) { 491724c80e1SAlex Deucher rdev->wb.enabled = false; 4923b7a2b24SJerome Glisse } else { 493724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 49428eebb70SAlex Deucher /* often unreliable on AGP */ 49528eebb70SAlex Deucher rdev->wb.enabled = false; 49628eebb70SAlex Deucher } else if (rdev->family < CHIP_R300) { 49728eebb70SAlex Deucher /* often unreliable on pre-r300 */ 498724c80e1SAlex Deucher rdev->wb.enabled = false; 499d0f8a854SAlex Deucher } else { 500724c80e1SAlex Deucher rdev->wb.enabled = true; 501d0f8a854SAlex Deucher /* event_write fences are only available on r600+ */ 5023b7a2b24SJerome Glisse if (rdev->family >= CHIP_R600) { 503d0f8a854SAlex Deucher rdev->wb.use_event = true; 504d0f8a854SAlex Deucher } 505724c80e1SAlex Deucher } 5063b7a2b24SJerome Glisse } 507c994ead6SAlex Deucher /* always use writeback/events on NI, APUs */ 508c994ead6SAlex Deucher if (rdev->family >= CHIP_PALM) { 5097d52785dSAlex Deucher rdev->wb.enabled = true; 5107d52785dSAlex Deucher rdev->wb.use_event = true; 5117d52785dSAlex Deucher } 512724c80e1SAlex Deucher 513724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 514724c80e1SAlex Deucher 515724c80e1SAlex Deucher return 0; 516724c80e1SAlex Deucher } 517724c80e1SAlex Deucher 518d594e46aSJerome Glisse /** 519d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 520d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 521d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 522d594e46aSJerome Glisse * @base: base address at which to put VRAM 523d594e46aSJerome Glisse * 524d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 525d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 526d594e46aSJerome Glisse * for IGP TOM base address). 527d594e46aSJerome Glisse * 528d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 529d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 530d594e46aSJerome Glisse * 531d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 532d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 533d594e46aSJerome Glisse * size and print a warning. 534d594e46aSJerome Glisse * 535d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 536d594e46aSJerome Glisse * 537d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 538d594e46aSJerome Glisse * function on AGP platform. 539d594e46aSJerome Glisse * 54025985edcSLucas De Marchi * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, 541d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 542d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 543d594e46aSJerome Glisse * not IGP. 544d594e46aSJerome Glisse * 545d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 546d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 547d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 548d594e46aSJerome Glisse * 549d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 550d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 551d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 552d594e46aSJerome Glisse * ones) 553d594e46aSJerome Glisse * 554d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 555d594e46aSJerome Glisse * explicitly check for that thought. 556d594e46aSJerome Glisse * 557d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 558771fe6b9SJerome Glisse */ 559d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 560771fe6b9SJerome Glisse { 5611bcb04f7SChristian König uint64_t limit = (uint64_t)radeon_vram_limit << 20; 5621bcb04f7SChristian König 563d594e46aSJerome Glisse mc->vram_start = base; 5649ed8b1f9SAlex Deucher if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) { 565d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 566d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 567d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 568771fe6b9SJerome Glisse } 569d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5702cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 571d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 572d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 573d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 574771fe6b9SJerome Glisse } 575d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5761bcb04f7SChristian König if (limit && limit < mc->real_vram_size) 5771bcb04f7SChristian König mc->real_vram_size = limit; 578dd7cc55aSAlex Deucher dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 579d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 580d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 581771fe6b9SJerome Glisse } 582771fe6b9SJerome Glisse 583d594e46aSJerome Glisse /** 584d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 585d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 586d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 587d594e46aSJerome Glisse * 588d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 589d594e46aSJerome Glisse * 590d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 591d594e46aSJerome Glisse * Thus function will never fails. 592d594e46aSJerome Glisse * 593d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 594d594e46aSJerome Glisse */ 595d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 596d594e46aSJerome Glisse { 597d594e46aSJerome Glisse u64 size_af, size_bf; 598d594e46aSJerome Glisse 5999ed8b1f9SAlex Deucher size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 6008d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 601d594e46aSJerome Glisse if (size_bf > size_af) { 602d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 603d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 604d594e46aSJerome Glisse mc->gtt_size = size_bf; 605d594e46aSJerome Glisse } 6068d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 607d594e46aSJerome Glisse } else { 608d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 609d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 610d594e46aSJerome Glisse mc->gtt_size = size_af; 611d594e46aSJerome Glisse } 6128d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 613d594e46aSJerome Glisse } 614d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 615dd7cc55aSAlex Deucher dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 616d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 617d594e46aSJerome Glisse } 618771fe6b9SJerome Glisse 619771fe6b9SJerome Glisse /* 620771fe6b9SJerome Glisse * GPU helpers function. 621771fe6b9SJerome Glisse */ 62205082b8bSAlex Deucher 62305082b8bSAlex Deucher /** 62405082b8bSAlex Deucher * radeon_device_is_virtual - check if we are running is a virtual environment 62505082b8bSAlex Deucher * 62605082b8bSAlex Deucher * Check if the asic has been passed through to a VM (all asics). 62705082b8bSAlex Deucher * Used at driver startup. 62805082b8bSAlex Deucher * Returns true if virtual or false if not. 62905082b8bSAlex Deucher */ 630a801abe4SAlex Deucher bool radeon_device_is_virtual(void) 63105082b8bSAlex Deucher { 63205082b8bSAlex Deucher #ifdef CONFIG_X86 63305082b8bSAlex Deucher return boot_cpu_has(X86_FEATURE_HYPERVISOR); 63405082b8bSAlex Deucher #else 63505082b8bSAlex Deucher return false; 63605082b8bSAlex Deucher #endif 63705082b8bSAlex Deucher } 63805082b8bSAlex Deucher 6390c195119SAlex Deucher /** 6400c195119SAlex Deucher * radeon_card_posted - check if the hw has already been initialized 6410c195119SAlex Deucher * 6420c195119SAlex Deucher * @rdev: radeon_device pointer 6430c195119SAlex Deucher * 6440c195119SAlex Deucher * Check if the asic has been initialized (all asics). 6450c195119SAlex Deucher * Used at driver startup. 6460c195119SAlex Deucher * Returns true if initialized or false if not. 6470c195119SAlex Deucher */ 6489f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 649771fe6b9SJerome Glisse { 650771fe6b9SJerome Glisse uint32_t reg; 651771fe6b9SJerome Glisse 652884031f0SAlex Deucher /* for pass through, always force asic_init for CI */ 653884031f0SAlex Deucher if (rdev->family >= CHIP_BONAIRE && 654884031f0SAlex Deucher radeon_device_is_virtual()) 65505082b8bSAlex Deucher return false; 65605082b8bSAlex Deucher 65750a583f6SAlex Deucher /* required for EFI mode on macbook2,1 which uses an r5xx asic */ 65883e68189SMatt Fleming if (efi_enabled(EFI_BOOT) && 65950a583f6SAlex Deucher (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) && 66050a583f6SAlex Deucher (rdev->family < CHIP_R600)) 661bcc65fd8SMatthew Garrett return false; 662bcc65fd8SMatthew Garrett 6632cf3a4fcSAlex Deucher if (ASIC_IS_NODCE(rdev)) 6642cf3a4fcSAlex Deucher goto check_memsize; 6652cf3a4fcSAlex Deucher 666771fe6b9SJerome Glisse /* first check CRTCs */ 66709fb8bd1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 66818007401SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 66918007401SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 67009fb8bd1SAlex Deucher if (rdev->num_crtc >= 4) { 67109fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 67209fb8bd1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET); 67309fb8bd1SAlex Deucher } 67409fb8bd1SAlex Deucher if (rdev->num_crtc >= 6) { 67509fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 676bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 67709fb8bd1SAlex Deucher } 678bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 679bcc1c2a1SAlex Deucher return true; 680bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 681771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 682771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 683771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 684771fe6b9SJerome Glisse return true; 685771fe6b9SJerome Glisse } 686771fe6b9SJerome Glisse } else { 687771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 688771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 689771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 690771fe6b9SJerome Glisse return true; 691771fe6b9SJerome Glisse } 692771fe6b9SJerome Glisse } 693771fe6b9SJerome Glisse 6942cf3a4fcSAlex Deucher check_memsize: 695771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 696771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 697771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 698771fe6b9SJerome Glisse else 699771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 700771fe6b9SJerome Glisse 701771fe6b9SJerome Glisse if (reg) 702771fe6b9SJerome Glisse return true; 703771fe6b9SJerome Glisse 704771fe6b9SJerome Glisse return false; 705771fe6b9SJerome Glisse 706771fe6b9SJerome Glisse } 707771fe6b9SJerome Glisse 7080c195119SAlex Deucher /** 7090c195119SAlex Deucher * radeon_update_bandwidth_info - update display bandwidth params 7100c195119SAlex Deucher * 7110c195119SAlex Deucher * @rdev: radeon_device pointer 7120c195119SAlex Deucher * 7130c195119SAlex Deucher * Used when sclk/mclk are switched or display modes are set. 7140c195119SAlex Deucher * params are used to calculate display watermarks (all asics) 7150c195119SAlex Deucher */ 716f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 717f47299c5SAlex Deucher { 718f47299c5SAlex Deucher fixed20_12 a; 7198807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 7208807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 721f47299c5SAlex Deucher 7228807286eSAlex Deucher /* sclk/mclk in Mhz */ 72368adac5eSBen Skeggs a.full = dfixed_const(100); 72468adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 72568adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 72668adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 72768adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 728f47299c5SAlex Deucher 7298807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 73068adac5eSBen Skeggs a.full = dfixed_const(16); 731f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 73268adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 733f47299c5SAlex Deucher } 734f47299c5SAlex Deucher } 735f47299c5SAlex Deucher 7360c195119SAlex Deucher /** 7370c195119SAlex Deucher * radeon_boot_test_post_card - check and possibly initialize the hw 7380c195119SAlex Deucher * 7390c195119SAlex Deucher * @rdev: radeon_device pointer 7400c195119SAlex Deucher * 7410c195119SAlex Deucher * Check if the asic is initialized and if not, attempt to initialize 7420c195119SAlex Deucher * it (all asics). 7430c195119SAlex Deucher * Returns true if initialized or false if not. 7440c195119SAlex Deucher */ 74572542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 74672542d77SDave Airlie { 74772542d77SDave Airlie if (radeon_card_posted(rdev)) 74872542d77SDave Airlie return true; 74972542d77SDave Airlie 75072542d77SDave Airlie if (rdev->bios) { 75172542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 75272542d77SDave Airlie if (rdev->is_atom_bios) 75372542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 75472542d77SDave Airlie else 75572542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 75672542d77SDave Airlie return true; 75772542d77SDave Airlie } else { 75872542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 75972542d77SDave Airlie return false; 76072542d77SDave Airlie } 76172542d77SDave Airlie } 76272542d77SDave Airlie 7630c195119SAlex Deucher /** 7640c195119SAlex Deucher * radeon_dummy_page_init - init dummy page used by the driver 7650c195119SAlex Deucher * 7660c195119SAlex Deucher * @rdev: radeon_device pointer 7670c195119SAlex Deucher * 7680c195119SAlex Deucher * Allocate the dummy page used by the driver (all asics). 7690c195119SAlex Deucher * This dummy page is used by the driver as a filler for gart entries 7700c195119SAlex Deucher * when pages are taken out of the GART 7710c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 7720c195119SAlex Deucher */ 7733ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 7743ce0a23dSJerome Glisse { 77582568565SDave Airlie if (rdev->dummy_page.page) 77682568565SDave Airlie return 0; 7773ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 7783ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 7793ce0a23dSJerome Glisse return -ENOMEM; 7803ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 7813ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 782a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 783a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 7843ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 7853ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 7863ce0a23dSJerome Glisse return -ENOMEM; 7873ce0a23dSJerome Glisse } 788cb658906SMichel Dänzer rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr, 789cb658906SMichel Dänzer RADEON_GART_PAGE_DUMMY); 7903ce0a23dSJerome Glisse return 0; 7913ce0a23dSJerome Glisse } 7923ce0a23dSJerome Glisse 7930c195119SAlex Deucher /** 7940c195119SAlex Deucher * radeon_dummy_page_fini - free dummy page used by the driver 7950c195119SAlex Deucher * 7960c195119SAlex Deucher * @rdev: radeon_device pointer 7970c195119SAlex Deucher * 7980c195119SAlex Deucher * Frees the dummy page used by the driver (all asics). 7990c195119SAlex Deucher */ 8003ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 8013ce0a23dSJerome Glisse { 8023ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 8033ce0a23dSJerome Glisse return; 8043ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 8053ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 8063ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 8073ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 8083ce0a23dSJerome Glisse } 8093ce0a23dSJerome Glisse 810771fe6b9SJerome Glisse 811771fe6b9SJerome Glisse /* ATOM accessor methods */ 8120c195119SAlex Deucher /* 8130c195119SAlex Deucher * ATOM is an interpreted byte code stored in tables in the vbios. The 8140c195119SAlex Deucher * driver registers callbacks to access registers and the interpreter 8150c195119SAlex Deucher * in the driver parses the tables and executes then to program specific 8160c195119SAlex Deucher * actions (set display modes, asic init, etc.). See radeon_atombios.c, 8170c195119SAlex Deucher * atombios.h, and atom.c 8180c195119SAlex Deucher */ 8190c195119SAlex Deucher 8200c195119SAlex Deucher /** 8210c195119SAlex Deucher * cail_pll_read - read PLL register 8220c195119SAlex Deucher * 8230c195119SAlex Deucher * @info: atom card_info pointer 8240c195119SAlex Deucher * @reg: PLL register offset 8250c195119SAlex Deucher * 8260c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 8270c195119SAlex Deucher * Returns the value of the PLL register. 8280c195119SAlex Deucher */ 829771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 830771fe6b9SJerome Glisse { 831771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 832771fe6b9SJerome Glisse uint32_t r; 833771fe6b9SJerome Glisse 834771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 835771fe6b9SJerome Glisse return r; 836771fe6b9SJerome Glisse } 837771fe6b9SJerome Glisse 8380c195119SAlex Deucher /** 8390c195119SAlex Deucher * cail_pll_write - write PLL register 8400c195119SAlex Deucher * 8410c195119SAlex Deucher * @info: atom card_info pointer 8420c195119SAlex Deucher * @reg: PLL register offset 8430c195119SAlex Deucher * @val: value to write to the pll register 8440c195119SAlex Deucher * 8450c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 8460c195119SAlex Deucher */ 847771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 848771fe6b9SJerome Glisse { 849771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 850771fe6b9SJerome Glisse 851771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 852771fe6b9SJerome Glisse } 853771fe6b9SJerome Glisse 8540c195119SAlex Deucher /** 8550c195119SAlex Deucher * cail_mc_read - read MC (Memory Controller) register 8560c195119SAlex Deucher * 8570c195119SAlex Deucher * @info: atom card_info pointer 8580c195119SAlex Deucher * @reg: MC register offset 8590c195119SAlex Deucher * 8600c195119SAlex Deucher * Provides an MC register accessor for the atom interpreter (r4xx+). 8610c195119SAlex Deucher * Returns the value of the MC register. 8620c195119SAlex Deucher */ 863771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 864771fe6b9SJerome Glisse { 865771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 866771fe6b9SJerome Glisse uint32_t r; 867771fe6b9SJerome Glisse 868771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 869771fe6b9SJerome Glisse return r; 870771fe6b9SJerome Glisse } 871771fe6b9SJerome Glisse 8720c195119SAlex Deucher /** 8730c195119SAlex Deucher * cail_mc_write - write MC (Memory Controller) register 8740c195119SAlex Deucher * 8750c195119SAlex Deucher * @info: atom card_info pointer 8760c195119SAlex Deucher * @reg: MC register offset 8770c195119SAlex Deucher * @val: value to write to the pll register 8780c195119SAlex Deucher * 8790c195119SAlex Deucher * Provides a MC register accessor for the atom interpreter (r4xx+). 8800c195119SAlex Deucher */ 881771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 882771fe6b9SJerome Glisse { 883771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 884771fe6b9SJerome Glisse 885771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 886771fe6b9SJerome Glisse } 887771fe6b9SJerome Glisse 8880c195119SAlex Deucher /** 8890c195119SAlex Deucher * cail_reg_write - write MMIO register 8900c195119SAlex Deucher * 8910c195119SAlex Deucher * @info: atom card_info pointer 8920c195119SAlex Deucher * @reg: MMIO register offset 8930c195119SAlex Deucher * @val: value to write to the pll register 8940c195119SAlex Deucher * 8950c195119SAlex Deucher * Provides a MMIO register accessor for the atom interpreter (r4xx+). 8960c195119SAlex Deucher */ 897771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 898771fe6b9SJerome Glisse { 899771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 900771fe6b9SJerome Glisse 901771fe6b9SJerome Glisse WREG32(reg*4, val); 902771fe6b9SJerome Glisse } 903771fe6b9SJerome Glisse 9040c195119SAlex Deucher /** 9050c195119SAlex Deucher * cail_reg_read - read MMIO register 9060c195119SAlex Deucher * 9070c195119SAlex Deucher * @info: atom card_info pointer 9080c195119SAlex Deucher * @reg: MMIO register offset 9090c195119SAlex Deucher * 9100c195119SAlex Deucher * Provides an MMIO register accessor for the atom interpreter (r4xx+). 9110c195119SAlex Deucher * Returns the value of the MMIO register. 9120c195119SAlex Deucher */ 913771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 914771fe6b9SJerome Glisse { 915771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 916771fe6b9SJerome Glisse uint32_t r; 917771fe6b9SJerome Glisse 918771fe6b9SJerome Glisse r = RREG32(reg*4); 919771fe6b9SJerome Glisse return r; 920771fe6b9SJerome Glisse } 921771fe6b9SJerome Glisse 9220c195119SAlex Deucher /** 9230c195119SAlex Deucher * cail_ioreg_write - write IO register 9240c195119SAlex Deucher * 9250c195119SAlex Deucher * @info: atom card_info pointer 9260c195119SAlex Deucher * @reg: IO register offset 9270c195119SAlex Deucher * @val: value to write to the pll register 9280c195119SAlex Deucher * 9290c195119SAlex Deucher * Provides a IO register accessor for the atom interpreter (r4xx+). 9300c195119SAlex Deucher */ 931351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 932351a52a2SAlex Deucher { 933351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 934351a52a2SAlex Deucher 935351a52a2SAlex Deucher WREG32_IO(reg*4, val); 936351a52a2SAlex Deucher } 937351a52a2SAlex Deucher 9380c195119SAlex Deucher /** 9390c195119SAlex Deucher * cail_ioreg_read - read IO register 9400c195119SAlex Deucher * 9410c195119SAlex Deucher * @info: atom card_info pointer 9420c195119SAlex Deucher * @reg: IO register offset 9430c195119SAlex Deucher * 9440c195119SAlex Deucher * Provides an IO register accessor for the atom interpreter (r4xx+). 9450c195119SAlex Deucher * Returns the value of the IO register. 9460c195119SAlex Deucher */ 947351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 948351a52a2SAlex Deucher { 949351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 950351a52a2SAlex Deucher uint32_t r; 951351a52a2SAlex Deucher 952351a52a2SAlex Deucher r = RREG32_IO(reg*4); 953351a52a2SAlex Deucher return r; 954351a52a2SAlex Deucher } 955351a52a2SAlex Deucher 9560c195119SAlex Deucher /** 9570c195119SAlex Deucher * radeon_atombios_init - init the driver info and callbacks for atombios 9580c195119SAlex Deucher * 9590c195119SAlex Deucher * @rdev: radeon_device pointer 9600c195119SAlex Deucher * 9610c195119SAlex Deucher * Initializes the driver info and register access callbacks for the 9620c195119SAlex Deucher * ATOM interpreter (r4xx+). 9630c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 9640c195119SAlex Deucher * Called at driver startup. 9650c195119SAlex Deucher */ 966771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 967771fe6b9SJerome Glisse { 96861c4b24bSMathias Fröhlich struct card_info *atom_card_info = 96961c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 97061c4b24bSMathias Fröhlich 97161c4b24bSMathias Fröhlich if (!atom_card_info) 97261c4b24bSMathias Fröhlich return -ENOMEM; 97361c4b24bSMathias Fröhlich 97461c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 97561c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 97661c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 97761c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 978351a52a2SAlex Deucher /* needed for iio ops */ 979351a52a2SAlex Deucher if (rdev->rio_mem) { 980351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 981351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 982351a52a2SAlex Deucher } else { 983351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 984351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 985351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 986351a52a2SAlex Deucher } 98761c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 98861c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 98961c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 99061c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 99161c4b24bSMathias Fröhlich 99261c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 9930e34d094STim Gardner if (!rdev->mode_info.atom_context) { 9940e34d094STim Gardner radeon_atombios_fini(rdev); 9950e34d094STim Gardner return -ENOMEM; 9960e34d094STim Gardner } 9970e34d094STim Gardner 998c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 9991c949842SDave Airlie mutex_init(&rdev->mode_info.atom_context->scratch_mutex); 1000771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 1001d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 1002771fe6b9SJerome Glisse return 0; 1003771fe6b9SJerome Glisse } 1004771fe6b9SJerome Glisse 10050c195119SAlex Deucher /** 10060c195119SAlex Deucher * radeon_atombios_fini - free the driver info and callbacks for atombios 10070c195119SAlex Deucher * 10080c195119SAlex Deucher * @rdev: radeon_device pointer 10090c195119SAlex Deucher * 10100c195119SAlex Deucher * Frees the driver info and register access callbacks for the ATOM 10110c195119SAlex Deucher * interpreter (r4xx+). 10120c195119SAlex Deucher * Called at driver shutdown. 10130c195119SAlex Deucher */ 1014771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 1015771fe6b9SJerome Glisse { 10164a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 1017d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 10184a04a844SJerome Glisse } 10190e34d094STim Gardner kfree(rdev->mode_info.atom_context); 10200e34d094STim Gardner rdev->mode_info.atom_context = NULL; 102161c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 10220e34d094STim Gardner rdev->mode_info.atom_card_info = NULL; 1023771fe6b9SJerome Glisse } 1024771fe6b9SJerome Glisse 10250c195119SAlex Deucher /* COMBIOS */ 10260c195119SAlex Deucher /* 10270c195119SAlex Deucher * COMBIOS is the bios format prior to ATOM. It provides 10280c195119SAlex Deucher * command tables similar to ATOM, but doesn't have a unified 10290c195119SAlex Deucher * parser. See radeon_combios.c 10300c195119SAlex Deucher */ 10310c195119SAlex Deucher 10320c195119SAlex Deucher /** 10330c195119SAlex Deucher * radeon_combios_init - init the driver info for combios 10340c195119SAlex Deucher * 10350c195119SAlex Deucher * @rdev: radeon_device pointer 10360c195119SAlex Deucher * 10370c195119SAlex Deucher * Initializes the driver info for combios (r1xx-r3xx). 10380c195119SAlex Deucher * Returns 0 on sucess. 10390c195119SAlex Deucher * Called at driver startup. 10400c195119SAlex Deucher */ 1041771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 1042771fe6b9SJerome Glisse { 1043771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 1044771fe6b9SJerome Glisse return 0; 1045771fe6b9SJerome Glisse } 1046771fe6b9SJerome Glisse 10470c195119SAlex Deucher /** 10480c195119SAlex Deucher * radeon_combios_fini - free the driver info for combios 10490c195119SAlex Deucher * 10500c195119SAlex Deucher * @rdev: radeon_device pointer 10510c195119SAlex Deucher * 10520c195119SAlex Deucher * Frees the driver info for combios (r1xx-r3xx). 10530c195119SAlex Deucher * Called at driver shutdown. 10540c195119SAlex Deucher */ 1055771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 1056771fe6b9SJerome Glisse { 1057771fe6b9SJerome Glisse } 1058771fe6b9SJerome Glisse 10590c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */ 10600c195119SAlex Deucher /** 10610c195119SAlex Deucher * radeon_vga_set_decode - enable/disable vga decode 10620c195119SAlex Deucher * 10630c195119SAlex Deucher * @cookie: radeon_device pointer 10640c195119SAlex Deucher * @state: enable/disable vga decode 10650c195119SAlex Deucher * 10660c195119SAlex Deucher * Enable/disable vga decode (all asics). 10670c195119SAlex Deucher * Returns VGA resource flags. 10680c195119SAlex Deucher */ 106928d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 107028d52043SDave Airlie { 107128d52043SDave Airlie struct radeon_device *rdev = cookie; 107228d52043SDave Airlie radeon_vga_set_state(rdev, state); 107328d52043SDave Airlie if (state) 107428d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 107528d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 107628d52043SDave Airlie else 107728d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 107828d52043SDave Airlie } 1079c1176d6fSDave Airlie 10800c195119SAlex Deucher /** 10811bcb04f7SChristian König * radeon_check_pot_argument - check that argument is a power of two 10821bcb04f7SChristian König * 10831bcb04f7SChristian König * @arg: value to check 10841bcb04f7SChristian König * 10851bcb04f7SChristian König * Validates that a certain argument is a power of two (all asics). 10861bcb04f7SChristian König * Returns true if argument is valid. 10871bcb04f7SChristian König */ 10881bcb04f7SChristian König static bool radeon_check_pot_argument(int arg) 10891bcb04f7SChristian König { 10901bcb04f7SChristian König return (arg & (arg - 1)) == 0; 10911bcb04f7SChristian König } 10921bcb04f7SChristian König 10931bcb04f7SChristian König /** 10945e3c4f90SGrigori Goronzy * Determine a sensible default GART size according to ASIC family. 10955e3c4f90SGrigori Goronzy * 10965e3c4f90SGrigori Goronzy * @family ASIC family name 10975e3c4f90SGrigori Goronzy */ 10985e3c4f90SGrigori Goronzy static int radeon_gart_size_auto(enum radeon_family family) 10995e3c4f90SGrigori Goronzy { 11005e3c4f90SGrigori Goronzy /* default to a larger gart size on newer asics */ 11015e3c4f90SGrigori Goronzy if (family >= CHIP_TAHITI) 11025e3c4f90SGrigori Goronzy return 2048; 11035e3c4f90SGrigori Goronzy else if (family >= CHIP_RV770) 11045e3c4f90SGrigori Goronzy return 1024; 11055e3c4f90SGrigori Goronzy else 11065e3c4f90SGrigori Goronzy return 512; 11075e3c4f90SGrigori Goronzy } 11085e3c4f90SGrigori Goronzy 11095e3c4f90SGrigori Goronzy /** 11100c195119SAlex Deucher * radeon_check_arguments - validate module params 11110c195119SAlex Deucher * 11120c195119SAlex Deucher * @rdev: radeon_device pointer 11130c195119SAlex Deucher * 11140c195119SAlex Deucher * Validates certain module parameters and updates 11150c195119SAlex Deucher * the associated values used by the driver (all asics). 11160c195119SAlex Deucher */ 11171109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev) 111836421338SJerome Glisse { 111936421338SJerome Glisse /* vramlimit must be a power of two */ 11201bcb04f7SChristian König if (!radeon_check_pot_argument(radeon_vram_limit)) { 112136421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 112236421338SJerome Glisse radeon_vram_limit); 112336421338SJerome Glisse radeon_vram_limit = 0; 112436421338SJerome Glisse } 11251bcb04f7SChristian König 1126edcd26e8SAlex Deucher if (radeon_gart_size == -1) { 11275e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 1128edcd26e8SAlex Deucher } 112936421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 11301bcb04f7SChristian König if (radeon_gart_size < 32) { 1131edcd26e8SAlex Deucher dev_warn(rdev->dev, "gart size (%d) too small\n", 113236421338SJerome Glisse radeon_gart_size); 11335e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 11341bcb04f7SChristian König } else if (!radeon_check_pot_argument(radeon_gart_size)) { 113536421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 113636421338SJerome Glisse radeon_gart_size); 11375e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 113836421338SJerome Glisse } 11391bcb04f7SChristian König rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20; 11401bcb04f7SChristian König 114136421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 114236421338SJerome Glisse switch (radeon_agpmode) { 114336421338SJerome Glisse case -1: 114436421338SJerome Glisse case 0: 114536421338SJerome Glisse case 1: 114636421338SJerome Glisse case 2: 114736421338SJerome Glisse case 4: 114836421338SJerome Glisse case 8: 114936421338SJerome Glisse break; 115036421338SJerome Glisse default: 115136421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 115236421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 115336421338SJerome Glisse radeon_agpmode = 0; 115436421338SJerome Glisse break; 115536421338SJerome Glisse } 1156c1c44132SChristian König 1157c1c44132SChristian König if (!radeon_check_pot_argument(radeon_vm_size)) { 1158c1c44132SChristian König dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n", 1159c1c44132SChristian König radeon_vm_size); 116020b2656dSChristian König radeon_vm_size = 4; 1161c1c44132SChristian König } 1162c1c44132SChristian König 116320b2656dSChristian König if (radeon_vm_size < 1) { 116413c240efSAlexandre Demers dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n", 1165c1c44132SChristian König radeon_vm_size); 116620b2656dSChristian König radeon_vm_size = 4; 1167c1c44132SChristian König } 1168c1c44132SChristian König 1169c1c44132SChristian König /* 1170c1c44132SChristian König * Max GPUVM size for Cayman, SI and CI are 40 bits. 1171c1c44132SChristian König */ 117220b2656dSChristian König if (radeon_vm_size > 1024) { 117320b2656dSChristian König dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n", 1174c1c44132SChristian König radeon_vm_size); 117520b2656dSChristian König radeon_vm_size = 4; 1176c1c44132SChristian König } 11774510fb98SChristian König 11784510fb98SChristian König /* defines number of bits in page table versus page directory, 11794510fb98SChristian König * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 11804510fb98SChristian König * page table and the remaining bits are in the page directory */ 1181dfc230f9SChristian König if (radeon_vm_block_size == -1) { 1182dfc230f9SChristian König 1183dfc230f9SChristian König /* Total bits covered by PD + PTs */ 11848e66e134SAlex Deucher unsigned bits = ilog2(radeon_vm_size) + 18; 1185dfc230f9SChristian König 1186dfc230f9SChristian König /* Make sure the PD is 4K in size up to 8GB address space. 1187dfc230f9SChristian König Above that split equal between PD and PTs */ 1188dfc230f9SChristian König if (radeon_vm_size <= 8) 1189dfc230f9SChristian König radeon_vm_block_size = bits - 9; 1190dfc230f9SChristian König else 1191dfc230f9SChristian König radeon_vm_block_size = (bits + 3) / 2; 1192dfc230f9SChristian König 1193dfc230f9SChristian König } else if (radeon_vm_block_size < 9) { 119420b2656dSChristian König dev_warn(rdev->dev, "VM page table size (%d) too small\n", 11954510fb98SChristian König radeon_vm_block_size); 11964510fb98SChristian König radeon_vm_block_size = 9; 11974510fb98SChristian König } 11984510fb98SChristian König 11994510fb98SChristian König if (radeon_vm_block_size > 24 || 120020b2656dSChristian König (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) { 120120b2656dSChristian König dev_warn(rdev->dev, "VM page table size (%d) too large\n", 12024510fb98SChristian König radeon_vm_block_size); 12034510fb98SChristian König radeon_vm_block_size = 9; 12044510fb98SChristian König } 120536421338SJerome Glisse } 120636421338SJerome Glisse 12070c195119SAlex Deucher /** 12080c195119SAlex Deucher * radeon_switcheroo_set_state - set switcheroo state 12090c195119SAlex Deucher * 12100c195119SAlex Deucher * @pdev: pci dev pointer 12118e5de1d8SLukas Wunner * @state: vga_switcheroo state 12120c195119SAlex Deucher * 12130c195119SAlex Deucher * Callback for the switcheroo driver. Suspends or resumes the 12140c195119SAlex Deucher * the asics before or after it is powered up using ACPI methods. 12150c195119SAlex Deucher */ 12166a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 12176a9ee8afSDave Airlie { 12186a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 121910ebc0bcSDave Airlie 122090c4cde9SAlex Deucher if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF) 122110ebc0bcSDave Airlie return; 122210ebc0bcSDave Airlie 12236a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 12247ca85295SJoe Perches pr_info("radeon: switched on\n"); 12256a9ee8afSDave Airlie /* don't suspend or resume card normally */ 12265bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1227d1f9809eSMaarten Lankhorst 122810ebc0bcSDave Airlie radeon_resume_kms(dev, true, true); 1229d1f9809eSMaarten Lankhorst 12305bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_ON; 1231fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 12326a9ee8afSDave Airlie } else { 12337ca85295SJoe Perches pr_info("radeon: switched off\n"); 1234fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 12355bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1236274ad65cSJérome Glisse radeon_suspend_kms(dev, true, true, false); 12375bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_OFF; 12386a9ee8afSDave Airlie } 12396a9ee8afSDave Airlie } 12406a9ee8afSDave Airlie 12410c195119SAlex Deucher /** 12420c195119SAlex Deucher * radeon_switcheroo_can_switch - see if switcheroo state can change 12430c195119SAlex Deucher * 12440c195119SAlex Deucher * @pdev: pci dev pointer 12450c195119SAlex Deucher * 12460c195119SAlex Deucher * Callback for the switcheroo driver. Check of the switcheroo 12470c195119SAlex Deucher * state can be changed. 12480c195119SAlex Deucher * Returns true if the state can be changed, false if not. 12490c195119SAlex Deucher */ 12506a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 12516a9ee8afSDave Airlie { 12526a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 12536a9ee8afSDave Airlie 1254fc8fd40eSDaniel Vetter /* 1255fc8fd40eSDaniel Vetter * FIXME: open_count is protected by drm_global_mutex but that would lead to 1256fc8fd40eSDaniel Vetter * locking inversion with the driver load path. And the access here is 1257fc8fd40eSDaniel Vetter * completely racy anyway. So don't bother with locking for now. 1258fc8fd40eSDaniel Vetter */ 1259fc8fd40eSDaniel Vetter return dev->open_count == 0; 12606a9ee8afSDave Airlie } 12616a9ee8afSDave Airlie 126226ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { 126326ec685fSTakashi Iwai .set_gpu_state = radeon_switcheroo_set_state, 126426ec685fSTakashi Iwai .reprobe = NULL, 126526ec685fSTakashi Iwai .can_switch = radeon_switcheroo_can_switch, 126626ec685fSTakashi Iwai }; 12676a9ee8afSDave Airlie 12680c195119SAlex Deucher /** 12690c195119SAlex Deucher * radeon_device_init - initialize the driver 12700c195119SAlex Deucher * 12710c195119SAlex Deucher * @rdev: radeon_device pointer 12720c195119SAlex Deucher * @pdev: drm dev pointer 12730c195119SAlex Deucher * @pdev: pci dev pointer 12740c195119SAlex Deucher * @flags: driver flags 12750c195119SAlex Deucher * 12760c195119SAlex Deucher * Initializes the driver info and hw (all asics). 12770c195119SAlex Deucher * Returns 0 for success or an error on failure. 12780c195119SAlex Deucher * Called at driver startup. 12790c195119SAlex Deucher */ 1280771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 1281771fe6b9SJerome Glisse struct drm_device *ddev, 1282771fe6b9SJerome Glisse struct pci_dev *pdev, 1283771fe6b9SJerome Glisse uint32_t flags) 1284771fe6b9SJerome Glisse { 1285351a52a2SAlex Deucher int r, i; 1286ad49f501SDave Airlie int dma_bits; 128710ebc0bcSDave Airlie bool runtime = false; 1288771fe6b9SJerome Glisse 1289771fe6b9SJerome Glisse rdev->shutdown = false; 12909f022ddfSJerome Glisse rdev->dev = &pdev->dev; 1291771fe6b9SJerome Glisse rdev->ddev = ddev; 1292771fe6b9SJerome Glisse rdev->pdev = pdev; 1293771fe6b9SJerome Glisse rdev->flags = flags; 1294771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 1295771fe6b9SJerome Glisse rdev->is_atom_bios = false; 1296771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 1297edcd26e8SAlex Deucher rdev->mc.gtt_size = 512 * 1024 * 1024; 1298733289c2SJerome Glisse rdev->accel_working = false; 12998b25ed34SAlex Deucher /* set up ring ids */ 13008b25ed34SAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 13018b25ed34SAlex Deucher rdev->ring[i].idx = i; 13028b25ed34SAlex Deucher } 1303f54d1867SChris Wilson rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS); 13041b5331d9SJerome Glisse 1305fe0d36e0SAlex Deucher DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 1306d522d9ccSThomas Reim radeon_family_name[rdev->family], pdev->vendor, pdev->device, 1307fe0d36e0SAlex Deucher pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 13081b5331d9SJerome Glisse 1309771fe6b9SJerome Glisse /* mutex initialization are all done here so we 1310771fe6b9SJerome Glisse * can recall function without having locking issues */ 1311d6999bc7SChristian König mutex_init(&rdev->ring_lock); 131240bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 1313c20dc369SChristian Koenig atomic_set(&rdev->ih.lock, 0); 13144c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 1315c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 13166759a0a7SMarek Olšák mutex_init(&rdev->gpu_clock_mutex); 1317f61d5b46SAlex Deucher mutex_init(&rdev->srbm_mutex); 1318db7fce39SChristian König init_rwsem(&rdev->pm.mclk_lock); 1319dee53e7fSJerome Glisse init_rwsem(&rdev->exclusive_lock); 132073a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 1321341cb9e4SChristian König mutex_init(&rdev->mn_lock); 1322341cb9e4SChristian König hash_init(rdev->mn_hash); 13231b9c3dd0SAlex Deucher r = radeon_gem_init(rdev); 13241b9c3dd0SAlex Deucher if (r) 13251b9c3dd0SAlex Deucher return r; 1326529364e0SChristian König 1327c1c44132SChristian König radeon_check_arguments(rdev); 132823d4f1f2SAlex Deucher /* Adjust VM size here. 1329c1c44132SChristian König * Max GPUVM size for cayman+ is 40 bits. 133023d4f1f2SAlex Deucher */ 133120b2656dSChristian König rdev->vm_manager.max_pfn = radeon_vm_size << 18; 1332771fe6b9SJerome Glisse 13334aac0473SJerome Glisse /* Set asic functions */ 13344aac0473SJerome Glisse r = radeon_asic_init(rdev); 133536421338SJerome Glisse if (r) 13364aac0473SJerome Glisse return r; 13374aac0473SJerome Glisse 1338f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 1339f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 1340f95df9caSAlex Deucher */ 1341f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 1342f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 1343f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 1344f95df9caSAlex Deucher } 1345f95df9caSAlex Deucher 134630256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 1347b574f251SJerome Glisse radeon_agp_disable(rdev); 1348771fe6b9SJerome Glisse } 1349771fe6b9SJerome Glisse 13509ed8b1f9SAlex Deucher /* Set the internal MC address mask 13519ed8b1f9SAlex Deucher * This is the max address of the GPU's 13529ed8b1f9SAlex Deucher * internal address space. 13539ed8b1f9SAlex Deucher */ 13549ed8b1f9SAlex Deucher if (rdev->family >= CHIP_CAYMAN) 13559ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */ 13569ed8b1f9SAlex Deucher else if (rdev->family >= CHIP_CEDAR) 13579ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */ 13589ed8b1f9SAlex Deucher else 13599ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */ 13609ed8b1f9SAlex Deucher 1361ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 1362ad49f501SDave Airlie * PCIE - can handle 40-bits. 1363005a83f1SAlex Deucher * IGP - can handle 40-bits 1364ad49f501SDave Airlie * AGP - generally dma32 is safest 1365005a83f1SAlex Deucher * PCI - dma32 for legacy pci gart, 40 bits on newer asics 1366ad49f501SDave Airlie */ 1367ad49f501SDave Airlie rdev->need_dma32 = false; 1368ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 1369ad49f501SDave Airlie rdev->need_dma32 = true; 1370005a83f1SAlex Deucher if ((rdev->flags & RADEON_IS_PCI) && 13714a2b6662SJerome Glisse (rdev->family <= CHIP_RS740)) 1372ad49f501SDave Airlie rdev->need_dma32 = true; 1373bcb0b981SBen Crocker #ifdef CONFIG_PPC64 1374bcb0b981SBen Crocker if (rdev->family == CHIP_CEDAR) 1375bcb0b981SBen Crocker rdev->need_dma32 = true; 1376bcb0b981SBen Crocker #endif 1377ad49f501SDave Airlie 1378ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 1379ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1380771fe6b9SJerome Glisse if (r) { 138162fff811SDaniel Haid rdev->need_dma32 = true; 1382c52494f6SKonrad Rzeszutek Wilk dma_bits = 32; 13837ca85295SJoe Perches pr_warn("radeon: No suitable DMA available\n"); 1384771fe6b9SJerome Glisse } 1385c52494f6SKonrad Rzeszutek Wilk r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1386c52494f6SKonrad Rzeszutek Wilk if (r) { 1387c52494f6SKonrad Rzeszutek Wilk pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32)); 13887ca85295SJoe Perches pr_warn("radeon: No coherent DMA available\n"); 1389c52494f6SKonrad Rzeszutek Wilk } 13901bc3d3ccSChunming Zhou rdev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits); 1391771fe6b9SJerome Glisse 1392771fe6b9SJerome Glisse /* Registers mapping */ 1393771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 13942c385151SDaniel Vetter spin_lock_init(&rdev->mmio_idx_lock); 1395fe78118cSAlex Deucher spin_lock_init(&rdev->smc_idx_lock); 13960a5b7b0bSAlex Deucher spin_lock_init(&rdev->pll_idx_lock); 13970a5b7b0bSAlex Deucher spin_lock_init(&rdev->mc_idx_lock); 13980a5b7b0bSAlex Deucher spin_lock_init(&rdev->pcie_idx_lock); 13990a5b7b0bSAlex Deucher spin_lock_init(&rdev->pciep_idx_lock); 14000a5b7b0bSAlex Deucher spin_lock_init(&rdev->pif_idx_lock); 14010a5b7b0bSAlex Deucher spin_lock_init(&rdev->cg_idx_lock); 14020a5b7b0bSAlex Deucher spin_lock_init(&rdev->uvd_idx_lock); 14030a5b7b0bSAlex Deucher spin_lock_init(&rdev->rcu_idx_lock); 14040a5b7b0bSAlex Deucher spin_lock_init(&rdev->didt_idx_lock); 14050a5b7b0bSAlex Deucher spin_lock_init(&rdev->end_idx_lock); 1406efad86dbSAlex Deucher if (rdev->family >= CHIP_BONAIRE) { 1407efad86dbSAlex Deucher rdev->rmmio_base = pci_resource_start(rdev->pdev, 5); 1408efad86dbSAlex Deucher rdev->rmmio_size = pci_resource_len(rdev->pdev, 5); 1409efad86dbSAlex Deucher } else { 141001d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 141101d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 1412efad86dbSAlex Deucher } 1413771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 1414a33c1a82SAndy Shevchenko if (rdev->rmmio == NULL) 1415771fe6b9SJerome Glisse return -ENOMEM; 1416771fe6b9SJerome Glisse 141775efdee1SAlex Deucher /* doorbell bar mapping */ 141875efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 141975efdee1SAlex Deucher radeon_doorbell_init(rdev); 142075efdee1SAlex Deucher 1421351a52a2SAlex Deucher /* io port mapping */ 1422351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1423351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 1424351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 1425351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 1426351a52a2SAlex Deucher break; 1427351a52a2SAlex Deucher } 1428351a52a2SAlex Deucher } 1429351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 1430351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 1431351a52a2SAlex Deucher 14324807c5a8SAlex Deucher if (rdev->flags & RADEON_IS_PX) 14334807c5a8SAlex Deucher radeon_device_handle_px_quirks(rdev); 14344807c5a8SAlex Deucher 143528d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 143693239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 143793239ea1SDave Airlie * ignore it */ 143893239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 143910ebc0bcSDave Airlie 1440bfaddd9fSAlex Deucher if (rdev->flags & RADEON_IS_PX) 144110ebc0bcSDave Airlie runtime = true; 14427ffb0ce3SLukas Wunner if (!pci_is_thunderbolt_attached(rdev->pdev)) 14437ffb0ce3SLukas Wunner vga_switcheroo_register_client(rdev->pdev, 14447ffb0ce3SLukas Wunner &radeon_switcheroo_ops, runtime); 144510ebc0bcSDave Airlie if (runtime) 144610ebc0bcSDave Airlie vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain); 144728d52043SDave Airlie 14483ce0a23dSJerome Glisse r = radeon_init(rdev); 1449b574f251SJerome Glisse if (r) 14502e97140dSAlex Deucher goto failed; 1451b1e3a6d1SMichel Dänzer 1452409851f4SJerome Glisse r = radeon_gem_debugfs_init(rdev); 1453409851f4SJerome Glisse if (r) { 1454409851f4SJerome Glisse DRM_ERROR("registering gem debugfs failed (%d).\n", r); 1455409851f4SJerome Glisse } 1456409851f4SJerome Glisse 14579843ead0SDave Airlie r = radeon_mst_debugfs_init(rdev); 14589843ead0SDave Airlie if (r) { 14599843ead0SDave Airlie DRM_ERROR("registering mst debugfs failed (%d).\n", r); 14609843ead0SDave Airlie } 14619843ead0SDave Airlie 1462b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 1463b574f251SJerome Glisse /* Acceleration not working on AGP card try again 1464b574f251SJerome Glisse * with fallback to PCI or PCIE GART 1465b574f251SJerome Glisse */ 1466a2d07b74SJerome Glisse radeon_asic_reset(rdev); 1467b574f251SJerome Glisse radeon_fini(rdev); 1468b574f251SJerome Glisse radeon_agp_disable(rdev); 1469b574f251SJerome Glisse r = radeon_init(rdev); 14704aac0473SJerome Glisse if (r) 14712e97140dSAlex Deucher goto failed; 14723ce0a23dSJerome Glisse } 14736c7bcceaSAlex Deucher 147413a7d299SChristian König r = radeon_ib_ring_tests(rdev); 147513a7d299SChristian König if (r) 147613a7d299SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 147713a7d299SChristian König 14786dfd1972SJérôme Glisse /* 14796dfd1972SJérôme Glisse * Turks/Thames GPU will freeze whole laptop if DPM is not restarted 14806dfd1972SJérôme Glisse * after the CP ring have chew one packet at least. Hence here we stop 14816dfd1972SJérôme Glisse * and restart DPM after the radeon_ib_ring_tests(). 14826dfd1972SJérôme Glisse */ 14836dfd1972SJérôme Glisse if (rdev->pm.dpm_enabled && 14846dfd1972SJérôme Glisse (rdev->pm.pm_method == PM_METHOD_DPM) && 14856dfd1972SJérôme Glisse (rdev->family == CHIP_TURKS) && 14866dfd1972SJérôme Glisse (rdev->flags & RADEON_IS_MOBILITY)) { 14876dfd1972SJérôme Glisse mutex_lock(&rdev->pm.mutex); 14886dfd1972SJérôme Glisse radeon_dpm_disable(rdev); 14896dfd1972SJérôme Glisse radeon_dpm_enable(rdev); 14906dfd1972SJérôme Glisse mutex_unlock(&rdev->pm.mutex); 14916dfd1972SJérôme Glisse } 14926dfd1972SJérôme Glisse 149360a7e396SChristian König if ((radeon_testing & 1)) { 14944a1132a0SAlex Deucher if (rdev->accel_working) 1495ecc0b326SMichel Dänzer radeon_test_moves(rdev); 14964a1132a0SAlex Deucher else 14974a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping move tests\n"); 1498ecc0b326SMichel Dänzer } 149960a7e396SChristian König if ((radeon_testing & 2)) { 15004a1132a0SAlex Deucher if (rdev->accel_working) 150160a7e396SChristian König radeon_test_syncing(rdev); 15024a1132a0SAlex Deucher else 15034a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping sync tests\n"); 150460a7e396SChristian König } 1505771fe6b9SJerome Glisse if (radeon_benchmarking) { 15064a1132a0SAlex Deucher if (rdev->accel_working) 1507638dd7dbSIlija Hadzic radeon_benchmark(rdev, radeon_benchmarking); 15084a1132a0SAlex Deucher else 15094a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n"); 1510771fe6b9SJerome Glisse } 15116cf8a3f5SJerome Glisse return 0; 15122e97140dSAlex Deucher 15132e97140dSAlex Deucher failed: 1514b8751946SLukas Wunner /* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */ 1515b8751946SLukas Wunner if (radeon_is_px(ddev)) 1516b8751946SLukas Wunner pm_runtime_put_noidle(ddev->dev); 15172e97140dSAlex Deucher if (runtime) 15182e97140dSAlex Deucher vga_switcheroo_fini_domain_pm_ops(rdev->dev); 15192e97140dSAlex Deucher return r; 1520771fe6b9SJerome Glisse } 1521771fe6b9SJerome Glisse 15220c195119SAlex Deucher /** 15230c195119SAlex Deucher * radeon_device_fini - tear down the driver 15240c195119SAlex Deucher * 15250c195119SAlex Deucher * @rdev: radeon_device pointer 15260c195119SAlex Deucher * 15270c195119SAlex Deucher * Tear down the driver info (all asics). 15280c195119SAlex Deucher * Called at driver shutdown. 15290c195119SAlex Deucher */ 1530771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 1531771fe6b9SJerome Glisse { 1532771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 1533771fe6b9SJerome Glisse rdev->shutdown = true; 153490aca4d2SJerome Glisse /* evict vram memory */ 153590aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 15363ce0a23dSJerome Glisse radeon_fini(rdev); 15377ffb0ce3SLukas Wunner if (!pci_is_thunderbolt_attached(rdev->pdev)) 15386a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 15392e97140dSAlex Deucher if (rdev->flags & RADEON_IS_PX) 15402e97140dSAlex Deucher vga_switcheroo_fini_domain_pm_ops(rdev->dev); 1541c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 1542e0a2ca73SAlex Deucher if (rdev->rio_mem) 1543351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 1544351a52a2SAlex Deucher rdev->rio_mem = NULL; 1545771fe6b9SJerome Glisse iounmap(rdev->rmmio); 1546771fe6b9SJerome Glisse rdev->rmmio = NULL; 154775efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 154875efdee1SAlex Deucher radeon_doorbell_fini(rdev); 1549771fe6b9SJerome Glisse } 1550771fe6b9SJerome Glisse 1551771fe6b9SJerome Glisse 1552771fe6b9SJerome Glisse /* 1553771fe6b9SJerome Glisse * Suspend & resume. 1554771fe6b9SJerome Glisse */ 15550c195119SAlex Deucher /** 15560c195119SAlex Deucher * radeon_suspend_kms - initiate device suspend 15570c195119SAlex Deucher * 15580c195119SAlex Deucher * @pdev: drm dev pointer 15590c195119SAlex Deucher * @state: suspend state 15600c195119SAlex Deucher * 15610c195119SAlex Deucher * Puts the hw in the suspend state (all asics). 15620c195119SAlex Deucher * Returns 0 for success or an error on failure. 15630c195119SAlex Deucher * Called at driver suspend. 15640c195119SAlex Deucher */ 1565274ad65cSJérome Glisse int radeon_suspend_kms(struct drm_device *dev, bool suspend, 1566274ad65cSJérome Glisse bool fbcon, bool freeze) 1567771fe6b9SJerome Glisse { 1568875c1866SDarren Jenkins struct radeon_device *rdev; 1569771fe6b9SJerome Glisse struct drm_crtc *crtc; 1570d8dcaa1dSAlex Deucher struct drm_connector *connector; 15717465280cSAlex Deucher int i, r; 1572771fe6b9SJerome Glisse 1573875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 1574771fe6b9SJerome Glisse return -ENODEV; 1575771fe6b9SJerome Glisse } 15767473e830SDave Airlie 1577875c1866SDarren Jenkins rdev = dev->dev_private; 1578875c1866SDarren Jenkins 1579f2aba352SAlex Deucher if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 15806a9ee8afSDave Airlie return 0; 1581d8dcaa1dSAlex Deucher 158286698c20SSeth Forshee drm_kms_helper_poll_disable(dev); 158386698c20SSeth Forshee 15846adaed5bSDaniel Vetter drm_modeset_lock_all(dev); 1585d8dcaa1dSAlex Deucher /* turn off display hw */ 1586d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1587d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 1588d8dcaa1dSAlex Deucher } 15896adaed5bSDaniel Vetter drm_modeset_unlock_all(dev); 1590d8dcaa1dSAlex Deucher 1591f3cbb17bSGrigori Goronzy /* unpin the front buffers and cursors */ 1592771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1593f3cbb17bSGrigori Goronzy struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 15949a0f0c9dSDaniel Stone struct drm_framebuffer *fb = crtc->primary->fb; 15954c788679SJerome Glisse struct radeon_bo *robj; 1596771fe6b9SJerome Glisse 1597f3cbb17bSGrigori Goronzy if (radeon_crtc->cursor_bo) { 1598f3cbb17bSGrigori Goronzy struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo); 1599f3cbb17bSGrigori Goronzy r = radeon_bo_reserve(robj, false); 1600f3cbb17bSGrigori Goronzy if (r == 0) { 1601f3cbb17bSGrigori Goronzy radeon_bo_unpin(robj); 1602f3cbb17bSGrigori Goronzy radeon_bo_unreserve(robj); 1603f3cbb17bSGrigori Goronzy } 1604f3cbb17bSGrigori Goronzy } 1605f3cbb17bSGrigori Goronzy 16069a0f0c9dSDaniel Stone if (fb == NULL || fb->obj[0] == NULL) { 1607771fe6b9SJerome Glisse continue; 1608771fe6b9SJerome Glisse } 16099a0f0c9dSDaniel Stone robj = gem_to_radeon_bo(fb->obj[0]); 161038651674SDave Airlie /* don't unpin kernel fb objects */ 161138651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 16124c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 161338651674SDave Airlie if (r == 0) { 16144c788679SJerome Glisse radeon_bo_unpin(robj); 16154c788679SJerome Glisse radeon_bo_unreserve(robj); 16164c788679SJerome Glisse } 1617771fe6b9SJerome Glisse } 1618771fe6b9SJerome Glisse } 1619771fe6b9SJerome Glisse /* evict vram memory */ 16204c788679SJerome Glisse radeon_bo_evict_vram(rdev); 16218a47cc9eSChristian König 1622771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 16235f8f635eSJerome Glisse for (i = 0; i < RADEON_NUM_RINGS; i++) { 162437615527SChristian König r = radeon_fence_wait_empty(rdev, i); 16255f8f635eSJerome Glisse if (r) { 16265f8f635eSJerome Glisse /* delay GPU reset to resume */ 1627eb98c709SChristian König radeon_fence_driver_force_completion(rdev, i); 16285f8f635eSJerome Glisse } 16295f8f635eSJerome Glisse } 1630771fe6b9SJerome Glisse 1631f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 1632f657c2a7SYang Zhao 16333ce0a23dSJerome Glisse radeon_suspend(rdev); 1634d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 1635ec9aaaffSAlex Deucher /* evict remaining vram memory 1636ec9aaaffSAlex Deucher * This second call to evict vram is to evict the gart page table 1637ec9aaaffSAlex Deucher * using the CPU. 1638ec9aaaffSAlex Deucher */ 16394c788679SJerome Glisse radeon_bo_evict_vram(rdev); 1640771fe6b9SJerome Glisse 164110b06122SJerome Glisse radeon_agp_suspend(rdev); 164210b06122SJerome Glisse 1643771fe6b9SJerome Glisse pci_save_state(dev->pdev); 164482060854SAlex Deucher if (freeze && rdev->family >= CHIP_CEDAR && !(rdev->flags & RADEON_IS_IGP)) { 1645274ad65cSJérome Glisse rdev->asic->asic_reset(rdev, true); 1646274ad65cSJérome Glisse pci_restore_state(dev->pdev); 1647274ad65cSJérome Glisse } else if (suspend) { 1648771fe6b9SJerome Glisse /* Shut down the device */ 1649771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 1650771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 1651771fe6b9SJerome Glisse } 165210ebc0bcSDave Airlie 165310ebc0bcSDave Airlie if (fbcon) { 1654ac751efaSTorben Hohn console_lock(); 165538651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 1656ac751efaSTorben Hohn console_unlock(); 165710ebc0bcSDave Airlie } 1658771fe6b9SJerome Glisse return 0; 1659771fe6b9SJerome Glisse } 1660771fe6b9SJerome Glisse 16610c195119SAlex Deucher /** 16620c195119SAlex Deucher * radeon_resume_kms - initiate device resume 16630c195119SAlex Deucher * 16640c195119SAlex Deucher * @pdev: drm dev pointer 16650c195119SAlex Deucher * 16660c195119SAlex Deucher * Bring the hw back to operating state (all asics). 16670c195119SAlex Deucher * Returns 0 for success or an error on failure. 16680c195119SAlex Deucher * Called at driver resume. 16690c195119SAlex Deucher */ 167010ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon) 1671771fe6b9SJerome Glisse { 167209bdf591SCedric Godin struct drm_connector *connector; 1673771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1674f3cbb17bSGrigori Goronzy struct drm_crtc *crtc; 167504eb2206SChristian König int r; 1676771fe6b9SJerome Glisse 1677f2aba352SAlex Deucher if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 16786a9ee8afSDave Airlie return 0; 16796a9ee8afSDave Airlie 168010ebc0bcSDave Airlie if (fbcon) { 1681ac751efaSTorben Hohn console_lock(); 168210ebc0bcSDave Airlie } 16837473e830SDave Airlie if (resume) { 1684771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 1685771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 1686771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 168710ebc0bcSDave Airlie if (fbcon) 1688ac751efaSTorben Hohn console_unlock(); 1689771fe6b9SJerome Glisse return -1; 1690771fe6b9SJerome Glisse } 16917473e830SDave Airlie } 16920ebf1717SDave Airlie /* resume AGP if in use */ 16930ebf1717SDave Airlie radeon_agp_resume(rdev); 16943ce0a23dSJerome Glisse radeon_resume(rdev); 169504eb2206SChristian König 169604eb2206SChristian König r = radeon_ib_ring_tests(rdev); 169704eb2206SChristian König if (r) 169804eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 169904eb2206SChristian König 1700bc6a6295SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 17016c7bcceaSAlex Deucher /* do dpm late init */ 17026c7bcceaSAlex Deucher r = radeon_pm_late_init(rdev); 17036c7bcceaSAlex Deucher if (r) { 17046c7bcceaSAlex Deucher rdev->pm.dpm_enabled = false; 17056c7bcceaSAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 17066c7bcceaSAlex Deucher } 1707bc6a6295SAlex Deucher } else { 1708bc6a6295SAlex Deucher /* resume old pm late */ 1709bc6a6295SAlex Deucher radeon_pm_resume(rdev); 17106c7bcceaSAlex Deucher } 17116c7bcceaSAlex Deucher 1712f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 171309bdf591SCedric Godin 1714f3cbb17bSGrigori Goronzy /* pin cursors */ 1715f3cbb17bSGrigori Goronzy list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1716f3cbb17bSGrigori Goronzy struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 1717f3cbb17bSGrigori Goronzy 1718f3cbb17bSGrigori Goronzy if (radeon_crtc->cursor_bo) { 1719f3cbb17bSGrigori Goronzy struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo); 1720f3cbb17bSGrigori Goronzy r = radeon_bo_reserve(robj, false); 1721f3cbb17bSGrigori Goronzy if (r == 0) { 1722f3cbb17bSGrigori Goronzy /* Only 27 bit offset for legacy cursor */ 1723f3cbb17bSGrigori Goronzy r = radeon_bo_pin_restricted(robj, 1724f3cbb17bSGrigori Goronzy RADEON_GEM_DOMAIN_VRAM, 1725f3cbb17bSGrigori Goronzy ASIC_IS_AVIVO(rdev) ? 1726f3cbb17bSGrigori Goronzy 0 : 1 << 27, 1727f3cbb17bSGrigori Goronzy &radeon_crtc->cursor_addr); 1728f3cbb17bSGrigori Goronzy if (r != 0) 1729f3cbb17bSGrigori Goronzy DRM_ERROR("Failed to pin cursor BO (%d)\n", r); 1730f3cbb17bSGrigori Goronzy radeon_bo_unreserve(robj); 1731f3cbb17bSGrigori Goronzy } 1732f3cbb17bSGrigori Goronzy } 1733f3cbb17bSGrigori Goronzy } 1734f3cbb17bSGrigori Goronzy 17353fa47d9eSAlex Deucher /* init dig PHYs, disp eng pll */ 17363fa47d9eSAlex Deucher if (rdev->is_atom_bios) { 1737ac89af1eSAlex Deucher radeon_atom_encoder_init(rdev); 1738f3f1f03eSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 1739bced76f2SAlex Deucher /* turn on the BL */ 1740bced76f2SAlex Deucher if (rdev->mode_info.bl_encoder) { 1741bced76f2SAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 1742bced76f2SAlex Deucher rdev->mode_info.bl_encoder); 1743bced76f2SAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 1744bced76f2SAlex Deucher bl_level); 1745bced76f2SAlex Deucher } 17463fa47d9eSAlex Deucher } 1747d4877cf2SAlex Deucher /* reset hpd state */ 1748d4877cf2SAlex Deucher radeon_hpd_init(rdev); 1749771fe6b9SJerome Glisse /* blat the mode back in */ 1750ec9954fcSDave Airlie if (fbcon) { 1751771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 1752a93f344dSAlex Deucher /* turn on display hw */ 17536adaed5bSDaniel Vetter drm_modeset_lock_all(dev); 1754a93f344dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1755a93f344dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 1756a93f344dSAlex Deucher } 17576adaed5bSDaniel Vetter drm_modeset_unlock_all(dev); 1758ec9954fcSDave Airlie } 175986698c20SSeth Forshee 176086698c20SSeth Forshee drm_kms_helper_poll_enable(dev); 176118ee37a4SDaniel Vetter 17623640da2fSAlex Deucher /* set the power state here in case we are a PX system or headless */ 17633640da2fSAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 17643640da2fSAlex Deucher radeon_pm_compute_clocks(rdev); 17653640da2fSAlex Deucher 176618ee37a4SDaniel Vetter if (fbcon) { 176718ee37a4SDaniel Vetter radeon_fbdev_set_suspend(rdev, 0); 176818ee37a4SDaniel Vetter console_unlock(); 176918ee37a4SDaniel Vetter } 177018ee37a4SDaniel Vetter 1771771fe6b9SJerome Glisse return 0; 1772771fe6b9SJerome Glisse } 1773771fe6b9SJerome Glisse 17740c195119SAlex Deucher /** 17750c195119SAlex Deucher * radeon_gpu_reset - reset the asic 17760c195119SAlex Deucher * 17770c195119SAlex Deucher * @rdev: radeon device pointer 17780c195119SAlex Deucher * 17790c195119SAlex Deucher * Attempt the reset the GPU if it has hung (all asics). 17800c195119SAlex Deucher * Returns 0 for success or an error on failure. 17810c195119SAlex Deucher */ 178290aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 178390aca4d2SJerome Glisse { 178455d7c221SChristian König unsigned ring_sizes[RADEON_NUM_RINGS]; 178555d7c221SChristian König uint32_t *ring_data[RADEON_NUM_RINGS]; 178655d7c221SChristian König 178755d7c221SChristian König bool saved = false; 178855d7c221SChristian König 178955d7c221SChristian König int i, r; 17908fd1b84cSDave Airlie int resched; 179190aca4d2SJerome Glisse 1792dee53e7fSJerome Glisse down_write(&rdev->exclusive_lock); 1793f9eaf9aeSChristian König 1794f9eaf9aeSChristian König if (!rdev->needs_reset) { 1795f9eaf9aeSChristian König up_write(&rdev->exclusive_lock); 1796f9eaf9aeSChristian König return 0; 1797f9eaf9aeSChristian König } 1798f9eaf9aeSChristian König 179972b9076bSMarek Olšák atomic_inc(&rdev->gpu_reset_counter); 180072b9076bSMarek Olšák 180190aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 18028fd1b84cSDave Airlie /* block TTM */ 18038fd1b84cSDave Airlie resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 180490aca4d2SJerome Glisse radeon_suspend(rdev); 180573ef0e0dSAlex Deucher radeon_hpd_fini(rdev); 180690aca4d2SJerome Glisse 180755d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 180855d7c221SChristian König ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], 180955d7c221SChristian König &ring_data[i]); 181055d7c221SChristian König if (ring_sizes[i]) { 181155d7c221SChristian König saved = true; 181255d7c221SChristian König dev_info(rdev->dev, "Saved %d dwords of commands " 181355d7c221SChristian König "on ring %d.\n", ring_sizes[i], i); 181455d7c221SChristian König } 181555d7c221SChristian König } 181655d7c221SChristian König 181790aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 181890aca4d2SJerome Glisse if (!r) { 181955d7c221SChristian König dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); 182090aca4d2SJerome Glisse radeon_resume(rdev); 182155d7c221SChristian König } 182204eb2206SChristian König 182390aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 182455d7c221SChristian König 182555d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 18269bb39ff4SMaarten Lankhorst if (!r && ring_data[i]) { 182755d7c221SChristian König radeon_ring_restore(rdev, &rdev->ring[i], 182855d7c221SChristian König ring_sizes[i], ring_data[i]); 182955d7c221SChristian König } else { 1830eb98c709SChristian König radeon_fence_driver_force_completion(rdev, i); 183155d7c221SChristian König kfree(ring_data[i]); 183255d7c221SChristian König } 183355d7c221SChristian König } 183455d7c221SChristian König 1835c940b447SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 1836c940b447SAlex Deucher /* do dpm late init */ 1837c940b447SAlex Deucher r = radeon_pm_late_init(rdev); 1838c940b447SAlex Deucher if (r) { 1839c940b447SAlex Deucher rdev->pm.dpm_enabled = false; 1840c940b447SAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 1841c940b447SAlex Deucher } 1842c940b447SAlex Deucher } else { 1843c940b447SAlex Deucher /* resume old pm late */ 184495f59509SAlex Deucher radeon_pm_resume(rdev); 1845c940b447SAlex Deucher } 1846c940b447SAlex Deucher 184773ef0e0dSAlex Deucher /* init dig PHYs, disp eng pll */ 184873ef0e0dSAlex Deucher if (rdev->is_atom_bios) { 184973ef0e0dSAlex Deucher radeon_atom_encoder_init(rdev); 185073ef0e0dSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 185173ef0e0dSAlex Deucher /* turn on the BL */ 185273ef0e0dSAlex Deucher if (rdev->mode_info.bl_encoder) { 185373ef0e0dSAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 185473ef0e0dSAlex Deucher rdev->mode_info.bl_encoder); 185573ef0e0dSAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 185673ef0e0dSAlex Deucher bl_level); 185773ef0e0dSAlex Deucher } 185873ef0e0dSAlex Deucher } 185973ef0e0dSAlex Deucher /* reset hpd state */ 186073ef0e0dSAlex Deucher radeon_hpd_init(rdev); 186173ef0e0dSAlex Deucher 18629bb39ff4SMaarten Lankhorst ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 18633c036389SChristian König 18643c036389SChristian König rdev->in_reset = true; 18653c036389SChristian König rdev->needs_reset = false; 18663c036389SChristian König 18679bb39ff4SMaarten Lankhorst downgrade_write(&rdev->exclusive_lock); 18689bb39ff4SMaarten Lankhorst 1869d3493574SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 1870d3493574SJerome Glisse 1871c940b447SAlex Deucher /* set the power state here in case we are a PX system or headless */ 1872c940b447SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 1873c940b447SAlex Deucher radeon_pm_compute_clocks(rdev); 1874c940b447SAlex Deucher 18759bb39ff4SMaarten Lankhorst if (!r) { 18769bb39ff4SMaarten Lankhorst r = radeon_ib_ring_tests(rdev); 18779bb39ff4SMaarten Lankhorst if (r && saved) 18789bb39ff4SMaarten Lankhorst r = -EAGAIN; 18799bb39ff4SMaarten Lankhorst } else { 188090aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 188190aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 18827a1619b9SMichel Dänzer } 18837a1619b9SMichel Dänzer 18849bb39ff4SMaarten Lankhorst rdev->needs_reset = r == -EAGAIN; 18859bb39ff4SMaarten Lankhorst rdev->in_reset = false; 18869bb39ff4SMaarten Lankhorst 18879bb39ff4SMaarten Lankhorst up_read(&rdev->exclusive_lock); 188890aca4d2SJerome Glisse return r; 188990aca4d2SJerome Glisse } 189090aca4d2SJerome Glisse 1891771fe6b9SJerome Glisse 1892771fe6b9SJerome Glisse /* 1893771fe6b9SJerome Glisse * Debugfs 1894771fe6b9SJerome Glisse */ 1895771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 1896771fe6b9SJerome Glisse struct drm_info_list *files, 1897771fe6b9SJerome Glisse unsigned nfiles) 1898771fe6b9SJerome Glisse { 1899771fe6b9SJerome Glisse unsigned i; 1900771fe6b9SJerome Glisse 19014d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 19024d8bf9aeSChristian König if (rdev->debugfs[i].files == files) { 1903771fe6b9SJerome Glisse /* Already registered */ 1904771fe6b9SJerome Glisse return 0; 1905771fe6b9SJerome Glisse } 1906771fe6b9SJerome Glisse } 1907c245cb9eSMichael Witten 19084d8bf9aeSChristian König i = rdev->debugfs_count + 1; 1909c245cb9eSMichael Witten if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { 1910c245cb9eSMichael Witten DRM_ERROR("Reached maximum number of debugfs components.\n"); 1911c245cb9eSMichael Witten DRM_ERROR("Report so we increase " 1912c245cb9eSMichael Witten "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); 1913771fe6b9SJerome Glisse return -EINVAL; 1914771fe6b9SJerome Glisse } 19154d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].files = files; 19164d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].num_files = nfiles; 19174d8bf9aeSChristian König rdev->debugfs_count = i; 1918771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1919771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1920771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 1921771fe6b9SJerome Glisse rdev->ddev->primary); 1922771fe6b9SJerome Glisse #endif 1923771fe6b9SJerome Glisse return 0; 1924771fe6b9SJerome Glisse } 1925