1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 29771fe6b9SJerome Glisse #include <drm/drmP.h> 30771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 31771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3228d52043SDave Airlie #include <linux/vgaarb.h> 33771fe6b9SJerome Glisse #include "radeon_reg.h" 34771fe6b9SJerome Glisse #include "radeon.h" 35771fe6b9SJerome Glisse #include "radeon_asic.h" 36771fe6b9SJerome Glisse #include "atom.h" 37771fe6b9SJerome Glisse 38771fe6b9SJerome Glisse /* 39b1e3a6d1SMichel Dänzer * Clear GPU surface registers. 40b1e3a6d1SMichel Dänzer */ 413ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 42b1e3a6d1SMichel Dänzer { 43b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 44b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 45b1e3a6d1SMichel Dänzer int i; 46b1e3a6d1SMichel Dänzer 47550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 48550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 49550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 50550e2d92SDave Airlie else 51550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 52b1e3a6d1SMichel Dänzer } 53e024e110SDave Airlie /* enable surfaces */ 54e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 55b1e3a6d1SMichel Dänzer } 56b1e3a6d1SMichel Dänzer } 57b1e3a6d1SMichel Dänzer 58b1e3a6d1SMichel Dänzer /* 59771fe6b9SJerome Glisse * GPU scratch registers helpers function. 60771fe6b9SJerome Glisse */ 613ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 62771fe6b9SJerome Glisse { 63771fe6b9SJerome Glisse int i; 64771fe6b9SJerome Glisse 65771fe6b9SJerome Glisse /* FIXME: check this out */ 66771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 67771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 68771fe6b9SJerome Glisse } else { 69771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 70771fe6b9SJerome Glisse } 71771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 72771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 73771fe6b9SJerome Glisse rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4); 74771fe6b9SJerome Glisse } 75771fe6b9SJerome Glisse } 76771fe6b9SJerome Glisse 77771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 78771fe6b9SJerome Glisse { 79771fe6b9SJerome Glisse int i; 80771fe6b9SJerome Glisse 81771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 82771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 83771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 84771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 85771fe6b9SJerome Glisse return 0; 86771fe6b9SJerome Glisse } 87771fe6b9SJerome Glisse } 88771fe6b9SJerome Glisse return -EINVAL; 89771fe6b9SJerome Glisse } 90771fe6b9SJerome Glisse 91771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 92771fe6b9SJerome Glisse { 93771fe6b9SJerome Glisse int i; 94771fe6b9SJerome Glisse 95771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 96771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 97771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 98771fe6b9SJerome Glisse return; 99771fe6b9SJerome Glisse } 100771fe6b9SJerome Glisse } 101771fe6b9SJerome Glisse } 102771fe6b9SJerome Glisse 103771fe6b9SJerome Glisse /* 104771fe6b9SJerome Glisse * MC common functions 105771fe6b9SJerome Glisse */ 106771fe6b9SJerome Glisse int radeon_mc_setup(struct radeon_device *rdev) 107771fe6b9SJerome Glisse { 108771fe6b9SJerome Glisse uint32_t tmp; 109771fe6b9SJerome Glisse 110771fe6b9SJerome Glisse /* Some chips have an "issue" with the memory controller, the 111771fe6b9SJerome Glisse * location must be aligned to the size. We just align it down, 112771fe6b9SJerome Glisse * too bad if we walk over the top of system memory, we don't 113771fe6b9SJerome Glisse * use DMA without a remapped anyway. 114771fe6b9SJerome Glisse * Affected chips are rv280, all r3xx, and all r4xx, but not IGP 115771fe6b9SJerome Glisse */ 116771fe6b9SJerome Glisse /* FGLRX seems to setup like this, VRAM a 0, then GART. 117771fe6b9SJerome Glisse */ 118771fe6b9SJerome Glisse /* 119771fe6b9SJerome Glisse * Note: from R6xx the address space is 40bits but here we only 120771fe6b9SJerome Glisse * use 32bits (still have to see a card which would exhaust 4G 121771fe6b9SJerome Glisse * address space). 122771fe6b9SJerome Glisse */ 123771fe6b9SJerome Glisse if (rdev->mc.vram_location != 0xFFFFFFFFUL) { 124771fe6b9SJerome Glisse /* vram location was already setup try to put gtt after 125771fe6b9SJerome Glisse * if it fits */ 1267a50f01aSDave Airlie tmp = rdev->mc.vram_location + rdev->mc.mc_vram_size; 127771fe6b9SJerome Glisse tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1); 128771fe6b9SJerome Glisse if ((0xFFFFFFFFUL - tmp) >= rdev->mc.gtt_size) { 129771fe6b9SJerome Glisse rdev->mc.gtt_location = tmp; 130771fe6b9SJerome Glisse } else { 131771fe6b9SJerome Glisse if (rdev->mc.gtt_size >= rdev->mc.vram_location) { 132771fe6b9SJerome Glisse printk(KERN_ERR "[drm] GTT too big to fit " 133771fe6b9SJerome Glisse "before or after vram location.\n"); 134771fe6b9SJerome Glisse return -EINVAL; 135771fe6b9SJerome Glisse } 136771fe6b9SJerome Glisse rdev->mc.gtt_location = 0; 137771fe6b9SJerome Glisse } 138771fe6b9SJerome Glisse } else if (rdev->mc.gtt_location != 0xFFFFFFFFUL) { 139771fe6b9SJerome Glisse /* gtt location was already setup try to put vram before 140771fe6b9SJerome Glisse * if it fits */ 1417a50f01aSDave Airlie if (rdev->mc.mc_vram_size < rdev->mc.gtt_location) { 142771fe6b9SJerome Glisse rdev->mc.vram_location = 0; 143771fe6b9SJerome Glisse } else { 144771fe6b9SJerome Glisse tmp = rdev->mc.gtt_location + rdev->mc.gtt_size; 1457a50f01aSDave Airlie tmp += (rdev->mc.mc_vram_size - 1); 1467a50f01aSDave Airlie tmp &= ~(rdev->mc.mc_vram_size - 1); 1477a50f01aSDave Airlie if ((0xFFFFFFFFUL - tmp) >= rdev->mc.mc_vram_size) { 148771fe6b9SJerome Glisse rdev->mc.vram_location = tmp; 149771fe6b9SJerome Glisse } else { 150771fe6b9SJerome Glisse printk(KERN_ERR "[drm] vram too big to fit " 151771fe6b9SJerome Glisse "before or after GTT location.\n"); 152771fe6b9SJerome Glisse return -EINVAL; 153771fe6b9SJerome Glisse } 154771fe6b9SJerome Glisse } 155771fe6b9SJerome Glisse } else { 156771fe6b9SJerome Glisse rdev->mc.vram_location = 0; 15717332925SDave Airlie tmp = rdev->mc.mc_vram_size; 15817332925SDave Airlie tmp = (tmp + rdev->mc.gtt_size - 1) & ~(rdev->mc.gtt_size - 1); 15917332925SDave Airlie rdev->mc.gtt_location = tmp; 160771fe6b9SJerome Glisse } 1619f022ddfSJerome Glisse rdev->mc.vram_start = rdev->mc.vram_location; 1629f022ddfSJerome Glisse rdev->mc.vram_end = rdev->mc.vram_location + rdev->mc.mc_vram_size - 1; 1639f022ddfSJerome Glisse rdev->mc.gtt_start = rdev->mc.gtt_location; 1649f022ddfSJerome Glisse rdev->mc.gtt_end = rdev->mc.gtt_location + rdev->mc.gtt_size - 1; 1653ce0a23dSJerome Glisse DRM_INFO("radeon: VRAM %uM\n", (unsigned)(rdev->mc.mc_vram_size >> 20)); 166771fe6b9SJerome Glisse DRM_INFO("radeon: VRAM from 0x%08X to 0x%08X\n", 1673ce0a23dSJerome Glisse (unsigned)rdev->mc.vram_location, 1683ce0a23dSJerome Glisse (unsigned)(rdev->mc.vram_location + rdev->mc.mc_vram_size - 1)); 1693ce0a23dSJerome Glisse DRM_INFO("radeon: GTT %uM\n", (unsigned)(rdev->mc.gtt_size >> 20)); 170771fe6b9SJerome Glisse DRM_INFO("radeon: GTT from 0x%08X to 0x%08X\n", 1713ce0a23dSJerome Glisse (unsigned)rdev->mc.gtt_location, 1723ce0a23dSJerome Glisse (unsigned)(rdev->mc.gtt_location + rdev->mc.gtt_size - 1)); 173771fe6b9SJerome Glisse return 0; 174771fe6b9SJerome Glisse } 175771fe6b9SJerome Glisse 176771fe6b9SJerome Glisse 177771fe6b9SJerome Glisse /* 178771fe6b9SJerome Glisse * GPU helpers function. 179771fe6b9SJerome Glisse */ 1809f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 181771fe6b9SJerome Glisse { 182771fe6b9SJerome Glisse uint32_t reg; 183771fe6b9SJerome Glisse 184771fe6b9SJerome Glisse /* first check CRTCs */ 185bcc1c2a1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 186bcc1c2a1SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 187bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) | 188bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 189bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) | 190bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 191bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 192bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 193bcc1c2a1SAlex Deucher return true; 194bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 195771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 196771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 197771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 198771fe6b9SJerome Glisse return true; 199771fe6b9SJerome Glisse } 200771fe6b9SJerome Glisse } else { 201771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 202771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 203771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 204771fe6b9SJerome Glisse return true; 205771fe6b9SJerome Glisse } 206771fe6b9SJerome Glisse } 207771fe6b9SJerome Glisse 208771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 209771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 210771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 211771fe6b9SJerome Glisse else 212771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 213771fe6b9SJerome Glisse 214771fe6b9SJerome Glisse if (reg) 215771fe6b9SJerome Glisse return true; 216771fe6b9SJerome Glisse 217771fe6b9SJerome Glisse return false; 218771fe6b9SJerome Glisse 219771fe6b9SJerome Glisse } 220771fe6b9SJerome Glisse 22172542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 22272542d77SDave Airlie { 22372542d77SDave Airlie if (radeon_card_posted(rdev)) 22472542d77SDave Airlie return true; 22572542d77SDave Airlie 22672542d77SDave Airlie if (rdev->bios) { 22772542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 22872542d77SDave Airlie if (rdev->is_atom_bios) 22972542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 23072542d77SDave Airlie else 23172542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 23272542d77SDave Airlie return true; 23372542d77SDave Airlie } else { 23472542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 23572542d77SDave Airlie return false; 23672542d77SDave Airlie } 23772542d77SDave Airlie } 23872542d77SDave Airlie 2393ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 2403ce0a23dSJerome Glisse { 24182568565SDave Airlie if (rdev->dummy_page.page) 24282568565SDave Airlie return 0; 2433ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 2443ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 2453ce0a23dSJerome Glisse return -ENOMEM; 2463ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 2473ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 2483ce0a23dSJerome Glisse if (!rdev->dummy_page.addr) { 2493ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 2503ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 2513ce0a23dSJerome Glisse return -ENOMEM; 2523ce0a23dSJerome Glisse } 2533ce0a23dSJerome Glisse return 0; 2543ce0a23dSJerome Glisse } 2553ce0a23dSJerome Glisse 2563ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 2573ce0a23dSJerome Glisse { 2583ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 2593ce0a23dSJerome Glisse return; 2603ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 2613ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 2623ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 2633ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 2643ce0a23dSJerome Glisse } 2653ce0a23dSJerome Glisse 266771fe6b9SJerome Glisse 267771fe6b9SJerome Glisse /* 268771fe6b9SJerome Glisse * Registers accessors functions. 269771fe6b9SJerome Glisse */ 270771fe6b9SJerome Glisse uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg) 271771fe6b9SJerome Glisse { 272771fe6b9SJerome Glisse DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); 273771fe6b9SJerome Glisse BUG_ON(1); 274771fe6b9SJerome Glisse return 0; 275771fe6b9SJerome Glisse } 276771fe6b9SJerome Glisse 277771fe6b9SJerome Glisse void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 278771fe6b9SJerome Glisse { 279771fe6b9SJerome Glisse DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", 280771fe6b9SJerome Glisse reg, v); 281771fe6b9SJerome Glisse BUG_ON(1); 282771fe6b9SJerome Glisse } 283771fe6b9SJerome Glisse 284771fe6b9SJerome Glisse void radeon_register_accessor_init(struct radeon_device *rdev) 285771fe6b9SJerome Glisse { 286771fe6b9SJerome Glisse rdev->mc_rreg = &radeon_invalid_rreg; 287771fe6b9SJerome Glisse rdev->mc_wreg = &radeon_invalid_wreg; 288771fe6b9SJerome Glisse rdev->pll_rreg = &radeon_invalid_rreg; 289771fe6b9SJerome Glisse rdev->pll_wreg = &radeon_invalid_wreg; 290771fe6b9SJerome Glisse rdev->pciep_rreg = &radeon_invalid_rreg; 291771fe6b9SJerome Glisse rdev->pciep_wreg = &radeon_invalid_wreg; 292771fe6b9SJerome Glisse 293771fe6b9SJerome Glisse /* Don't change order as we are overridding accessor. */ 294771fe6b9SJerome Glisse if (rdev->family < CHIP_RV515) { 295de1b2898SDave Airlie rdev->pcie_reg_mask = 0xff; 296de1b2898SDave Airlie } else { 297de1b2898SDave Airlie rdev->pcie_reg_mask = 0x7ff; 298771fe6b9SJerome Glisse } 299771fe6b9SJerome Glisse /* FIXME: not sure here */ 300771fe6b9SJerome Glisse if (rdev->family <= CHIP_R580) { 301771fe6b9SJerome Glisse rdev->pll_rreg = &r100_pll_rreg; 302771fe6b9SJerome Glisse rdev->pll_wreg = &r100_pll_wreg; 303771fe6b9SJerome Glisse } 304905b6822SJerome Glisse if (rdev->family >= CHIP_R420) { 305905b6822SJerome Glisse rdev->mc_rreg = &r420_mc_rreg; 306905b6822SJerome Glisse rdev->mc_wreg = &r420_mc_wreg; 307905b6822SJerome Glisse } 308771fe6b9SJerome Glisse if (rdev->family >= CHIP_RV515) { 309771fe6b9SJerome Glisse rdev->mc_rreg = &rv515_mc_rreg; 310771fe6b9SJerome Glisse rdev->mc_wreg = &rv515_mc_wreg; 311771fe6b9SJerome Glisse } 312771fe6b9SJerome Glisse if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) { 313771fe6b9SJerome Glisse rdev->mc_rreg = &rs400_mc_rreg; 314771fe6b9SJerome Glisse rdev->mc_wreg = &rs400_mc_wreg; 315771fe6b9SJerome Glisse } 316771fe6b9SJerome Glisse if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) { 317771fe6b9SJerome Glisse rdev->mc_rreg = &rs690_mc_rreg; 318771fe6b9SJerome Glisse rdev->mc_wreg = &rs690_mc_wreg; 319771fe6b9SJerome Glisse } 320771fe6b9SJerome Glisse if (rdev->family == CHIP_RS600) { 321771fe6b9SJerome Glisse rdev->mc_rreg = &rs600_mc_rreg; 322771fe6b9SJerome Glisse rdev->mc_wreg = &rs600_mc_wreg; 323771fe6b9SJerome Glisse } 324bcc1c2a1SAlex Deucher if ((rdev->family >= CHIP_R600) && (rdev->family <= CHIP_RV740)) { 325771fe6b9SJerome Glisse rdev->pciep_rreg = &r600_pciep_rreg; 326771fe6b9SJerome Glisse rdev->pciep_wreg = &r600_pciep_wreg; 327771fe6b9SJerome Glisse } 328771fe6b9SJerome Glisse } 329771fe6b9SJerome Glisse 330771fe6b9SJerome Glisse 331771fe6b9SJerome Glisse /* 332771fe6b9SJerome Glisse * ASIC 333771fe6b9SJerome Glisse */ 334771fe6b9SJerome Glisse int radeon_asic_init(struct radeon_device *rdev) 335771fe6b9SJerome Glisse { 336771fe6b9SJerome Glisse radeon_register_accessor_init(rdev); 337771fe6b9SJerome Glisse switch (rdev->family) { 338771fe6b9SJerome Glisse case CHIP_R100: 339771fe6b9SJerome Glisse case CHIP_RV100: 340771fe6b9SJerome Glisse case CHIP_RS100: 341771fe6b9SJerome Glisse case CHIP_RV200: 342771fe6b9SJerome Glisse case CHIP_RS200: 343771fe6b9SJerome Glisse case CHIP_R200: 344771fe6b9SJerome Glisse case CHIP_RV250: 345771fe6b9SJerome Glisse case CHIP_RS300: 346771fe6b9SJerome Glisse case CHIP_RV280: 347771fe6b9SJerome Glisse rdev->asic = &r100_asic; 348771fe6b9SJerome Glisse break; 349771fe6b9SJerome Glisse case CHIP_R300: 350771fe6b9SJerome Glisse case CHIP_R350: 351771fe6b9SJerome Glisse case CHIP_RV350: 352771fe6b9SJerome Glisse case CHIP_RV380: 353*d80eeb0fSPauli Nieminen if (rdev->flags & RADEON_IS_PCIE) 354*d80eeb0fSPauli Nieminen rdev->asic = &r300_asic_pcie; 355*d80eeb0fSPauli Nieminen else 356771fe6b9SJerome Glisse rdev->asic = &r300_asic; 357771fe6b9SJerome Glisse break; 358771fe6b9SJerome Glisse case CHIP_R420: 359771fe6b9SJerome Glisse case CHIP_R423: 360771fe6b9SJerome Glisse case CHIP_RV410: 361771fe6b9SJerome Glisse rdev->asic = &r420_asic; 362771fe6b9SJerome Glisse break; 363771fe6b9SJerome Glisse case CHIP_RS400: 364771fe6b9SJerome Glisse case CHIP_RS480: 365771fe6b9SJerome Glisse rdev->asic = &rs400_asic; 366771fe6b9SJerome Glisse break; 367771fe6b9SJerome Glisse case CHIP_RS600: 368771fe6b9SJerome Glisse rdev->asic = &rs600_asic; 369771fe6b9SJerome Glisse break; 370771fe6b9SJerome Glisse case CHIP_RS690: 371771fe6b9SJerome Glisse case CHIP_RS740: 372771fe6b9SJerome Glisse rdev->asic = &rs690_asic; 373771fe6b9SJerome Glisse break; 374771fe6b9SJerome Glisse case CHIP_RV515: 375771fe6b9SJerome Glisse rdev->asic = &rv515_asic; 376771fe6b9SJerome Glisse break; 377771fe6b9SJerome Glisse case CHIP_R520: 378771fe6b9SJerome Glisse case CHIP_RV530: 379771fe6b9SJerome Glisse case CHIP_RV560: 380771fe6b9SJerome Glisse case CHIP_RV570: 381771fe6b9SJerome Glisse case CHIP_R580: 382771fe6b9SJerome Glisse rdev->asic = &r520_asic; 383771fe6b9SJerome Glisse break; 384771fe6b9SJerome Glisse case CHIP_R600: 385771fe6b9SJerome Glisse case CHIP_RV610: 386771fe6b9SJerome Glisse case CHIP_RV630: 387771fe6b9SJerome Glisse case CHIP_RV620: 388771fe6b9SJerome Glisse case CHIP_RV635: 389771fe6b9SJerome Glisse case CHIP_RV670: 390771fe6b9SJerome Glisse case CHIP_RS780: 3913ce0a23dSJerome Glisse case CHIP_RS880: 3923ce0a23dSJerome Glisse rdev->asic = &r600_asic; 3933ce0a23dSJerome Glisse break; 394771fe6b9SJerome Glisse case CHIP_RV770: 395771fe6b9SJerome Glisse case CHIP_RV730: 396771fe6b9SJerome Glisse case CHIP_RV710: 3973ce0a23dSJerome Glisse case CHIP_RV740: 3983ce0a23dSJerome Glisse rdev->asic = &rv770_asic; 3993ce0a23dSJerome Glisse break; 400bcc1c2a1SAlex Deucher case CHIP_CEDAR: 401bcc1c2a1SAlex Deucher case CHIP_REDWOOD: 402bcc1c2a1SAlex Deucher case CHIP_JUNIPER: 403bcc1c2a1SAlex Deucher case CHIP_CYPRESS: 404bcc1c2a1SAlex Deucher case CHIP_HEMLOCK: 405bcc1c2a1SAlex Deucher rdev->asic = &evergreen_asic; 406bcc1c2a1SAlex Deucher break; 407771fe6b9SJerome Glisse default: 408771fe6b9SJerome Glisse /* FIXME: not supported yet */ 409771fe6b9SJerome Glisse return -EINVAL; 410771fe6b9SJerome Glisse } 4115ea597f3SRafał Miłecki 4125ea597f3SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) { 4135ea597f3SRafał Miłecki rdev->asic->get_memory_clock = NULL; 4145ea597f3SRafał Miłecki rdev->asic->set_memory_clock = NULL; 4155ea597f3SRafał Miłecki } 4165ea597f3SRafał Miłecki 417771fe6b9SJerome Glisse return 0; 418771fe6b9SJerome Glisse } 419771fe6b9SJerome Glisse 420771fe6b9SJerome Glisse 421771fe6b9SJerome Glisse /* 422771fe6b9SJerome Glisse * Wrapper around modesetting bits. 423771fe6b9SJerome Glisse */ 424771fe6b9SJerome Glisse int radeon_clocks_init(struct radeon_device *rdev) 425771fe6b9SJerome Glisse { 426771fe6b9SJerome Glisse int r; 427771fe6b9SJerome Glisse 428771fe6b9SJerome Glisse r = radeon_static_clocks_init(rdev->ddev); 429771fe6b9SJerome Glisse if (r) { 430771fe6b9SJerome Glisse return r; 431771fe6b9SJerome Glisse } 432771fe6b9SJerome Glisse DRM_INFO("Clocks initialized !\n"); 433771fe6b9SJerome Glisse return 0; 434771fe6b9SJerome Glisse } 435771fe6b9SJerome Glisse 436771fe6b9SJerome Glisse void radeon_clocks_fini(struct radeon_device *rdev) 437771fe6b9SJerome Glisse { 438771fe6b9SJerome Glisse } 439771fe6b9SJerome Glisse 440771fe6b9SJerome Glisse /* ATOM accessor methods */ 441771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 442771fe6b9SJerome Glisse { 443771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 444771fe6b9SJerome Glisse uint32_t r; 445771fe6b9SJerome Glisse 446771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 447771fe6b9SJerome Glisse return r; 448771fe6b9SJerome Glisse } 449771fe6b9SJerome Glisse 450771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 451771fe6b9SJerome Glisse { 452771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 453771fe6b9SJerome Glisse 454771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 455771fe6b9SJerome Glisse } 456771fe6b9SJerome Glisse 457771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 458771fe6b9SJerome Glisse { 459771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 460771fe6b9SJerome Glisse uint32_t r; 461771fe6b9SJerome Glisse 462771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 463771fe6b9SJerome Glisse return r; 464771fe6b9SJerome Glisse } 465771fe6b9SJerome Glisse 466771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 467771fe6b9SJerome Glisse { 468771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 469771fe6b9SJerome Glisse 470771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 471771fe6b9SJerome Glisse } 472771fe6b9SJerome Glisse 473771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 474771fe6b9SJerome Glisse { 475771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 476771fe6b9SJerome Glisse 477771fe6b9SJerome Glisse WREG32(reg*4, val); 478771fe6b9SJerome Glisse } 479771fe6b9SJerome Glisse 480771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 481771fe6b9SJerome Glisse { 482771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 483771fe6b9SJerome Glisse uint32_t r; 484771fe6b9SJerome Glisse 485771fe6b9SJerome Glisse r = RREG32(reg*4); 486771fe6b9SJerome Glisse return r; 487771fe6b9SJerome Glisse } 488771fe6b9SJerome Glisse 489771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 490771fe6b9SJerome Glisse { 49161c4b24bSMathias Fröhlich struct card_info *atom_card_info = 49261c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 49361c4b24bSMathias Fröhlich 49461c4b24bSMathias Fröhlich if (!atom_card_info) 49561c4b24bSMathias Fröhlich return -ENOMEM; 49661c4b24bSMathias Fröhlich 49761c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 49861c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 49961c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 50061c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 50161c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 50261c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 50361c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 50461c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 50561c4b24bSMathias Fröhlich 50661c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 507c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 508771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 509d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 510771fe6b9SJerome Glisse return 0; 511771fe6b9SJerome Glisse } 512771fe6b9SJerome Glisse 513771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 514771fe6b9SJerome Glisse { 5154a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 516d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 517771fe6b9SJerome Glisse kfree(rdev->mode_info.atom_context); 5184a04a844SJerome Glisse } 51961c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 520771fe6b9SJerome Glisse } 521771fe6b9SJerome Glisse 522771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 523771fe6b9SJerome Glisse { 524771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 525771fe6b9SJerome Glisse return 0; 526771fe6b9SJerome Glisse } 527771fe6b9SJerome Glisse 528771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 529771fe6b9SJerome Glisse { 530771fe6b9SJerome Glisse } 531771fe6b9SJerome Glisse 53228d52043SDave Airlie /* if we get transitioned to only one device, tak VGA back */ 53328d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 53428d52043SDave Airlie { 53528d52043SDave Airlie struct radeon_device *rdev = cookie; 53628d52043SDave Airlie radeon_vga_set_state(rdev, state); 53728d52043SDave Airlie if (state) 53828d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 53928d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 54028d52043SDave Airlie else 54128d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 54228d52043SDave Airlie } 543c1176d6fSDave Airlie 544b574f251SJerome Glisse void radeon_agp_disable(struct radeon_device *rdev) 545b574f251SJerome Glisse { 546b574f251SJerome Glisse rdev->flags &= ~RADEON_IS_AGP; 547b574f251SJerome Glisse if (rdev->family >= CHIP_R600) { 548b574f251SJerome Glisse DRM_INFO("Forcing AGP to PCIE mode\n"); 549b574f251SJerome Glisse rdev->flags |= RADEON_IS_PCIE; 550b574f251SJerome Glisse } else if (rdev->family >= CHIP_RV515 || 551b574f251SJerome Glisse rdev->family == CHIP_RV380 || 552b574f251SJerome Glisse rdev->family == CHIP_RV410 || 553b574f251SJerome Glisse rdev->family == CHIP_R423) { 554b574f251SJerome Glisse DRM_INFO("Forcing AGP to PCIE mode\n"); 555b574f251SJerome Glisse rdev->flags |= RADEON_IS_PCIE; 556b574f251SJerome Glisse rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush; 557b574f251SJerome Glisse rdev->asic->gart_set_page = &rv370_pcie_gart_set_page; 558b574f251SJerome Glisse } else { 559b574f251SJerome Glisse DRM_INFO("Forcing AGP to PCI mode\n"); 560b574f251SJerome Glisse rdev->flags |= RADEON_IS_PCI; 561b574f251SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 562b574f251SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 563b574f251SJerome Glisse } 564700a0cc0SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 565b574f251SJerome Glisse } 566771fe6b9SJerome Glisse 56736421338SJerome Glisse void radeon_check_arguments(struct radeon_device *rdev) 56836421338SJerome Glisse { 56936421338SJerome Glisse /* vramlimit must be a power of two */ 57036421338SJerome Glisse switch (radeon_vram_limit) { 57136421338SJerome Glisse case 0: 57236421338SJerome Glisse case 4: 57336421338SJerome Glisse case 8: 57436421338SJerome Glisse case 16: 57536421338SJerome Glisse case 32: 57636421338SJerome Glisse case 64: 57736421338SJerome Glisse case 128: 57836421338SJerome Glisse case 256: 57936421338SJerome Glisse case 512: 58036421338SJerome Glisse case 1024: 58136421338SJerome Glisse case 2048: 58236421338SJerome Glisse case 4096: 58336421338SJerome Glisse break; 58436421338SJerome Glisse default: 58536421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 58636421338SJerome Glisse radeon_vram_limit); 58736421338SJerome Glisse radeon_vram_limit = 0; 58836421338SJerome Glisse break; 58936421338SJerome Glisse } 59036421338SJerome Glisse radeon_vram_limit = radeon_vram_limit << 20; 59136421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 59236421338SJerome Glisse switch (radeon_gart_size) { 59336421338SJerome Glisse case 4: 59436421338SJerome Glisse case 8: 59536421338SJerome Glisse case 16: 59636421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n", 59736421338SJerome Glisse radeon_gart_size); 59836421338SJerome Glisse radeon_gart_size = 512; 59936421338SJerome Glisse break; 60036421338SJerome Glisse case 32: 60136421338SJerome Glisse case 64: 60236421338SJerome Glisse case 128: 60336421338SJerome Glisse case 256: 60436421338SJerome Glisse case 512: 60536421338SJerome Glisse case 1024: 60636421338SJerome Glisse case 2048: 60736421338SJerome Glisse case 4096: 60836421338SJerome Glisse break; 60936421338SJerome Glisse default: 61036421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 61136421338SJerome Glisse radeon_gart_size); 61236421338SJerome Glisse radeon_gart_size = 512; 61336421338SJerome Glisse break; 61436421338SJerome Glisse } 61536421338SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 61636421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 61736421338SJerome Glisse switch (radeon_agpmode) { 61836421338SJerome Glisse case -1: 61936421338SJerome Glisse case 0: 62036421338SJerome Glisse case 1: 62136421338SJerome Glisse case 2: 62236421338SJerome Glisse case 4: 62336421338SJerome Glisse case 8: 62436421338SJerome Glisse break; 62536421338SJerome Glisse default: 62636421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 62736421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 62836421338SJerome Glisse radeon_agpmode = 0; 62936421338SJerome Glisse break; 63036421338SJerome Glisse } 63136421338SJerome Glisse } 63236421338SJerome Glisse 633771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 634771fe6b9SJerome Glisse struct drm_device *ddev, 635771fe6b9SJerome Glisse struct pci_dev *pdev, 636771fe6b9SJerome Glisse uint32_t flags) 637771fe6b9SJerome Glisse { 6386cf8a3f5SJerome Glisse int r; 639ad49f501SDave Airlie int dma_bits; 640771fe6b9SJerome Glisse 641771fe6b9SJerome Glisse DRM_INFO("radeon: Initializing kernel modesetting.\n"); 642771fe6b9SJerome Glisse rdev->shutdown = false; 6439f022ddfSJerome Glisse rdev->dev = &pdev->dev; 644771fe6b9SJerome Glisse rdev->ddev = ddev; 645771fe6b9SJerome Glisse rdev->pdev = pdev; 646771fe6b9SJerome Glisse rdev->flags = flags; 647771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 648771fe6b9SJerome Glisse rdev->is_atom_bios = false; 649771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 650771fe6b9SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 651771fe6b9SJerome Glisse rdev->gpu_lockup = false; 652733289c2SJerome Glisse rdev->accel_working = false; 653771fe6b9SJerome Glisse /* mutex initialization are all done here so we 654771fe6b9SJerome Glisse * can recall function without having locking issues */ 655771fe6b9SJerome Glisse mutex_init(&rdev->cs_mutex); 656771fe6b9SJerome Glisse mutex_init(&rdev->ib_pool.mutex); 657771fe6b9SJerome Glisse mutex_init(&rdev->cp.mutex); 65840bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 659d8f60cfcSAlex Deucher if (rdev->family >= CHIP_R600) 660d8f60cfcSAlex Deucher spin_lock_init(&rdev->ih.lock); 6614c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 662c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 663771fe6b9SJerome Glisse rwlock_init(&rdev->fence_drv.lock); 6649f022ddfSJerome Glisse INIT_LIST_HEAD(&rdev->gem.objects); 66573a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 666771fe6b9SJerome Glisse 667d4877cf2SAlex Deucher /* setup workqueue */ 668d4877cf2SAlex Deucher rdev->wq = create_workqueue("radeon"); 669d4877cf2SAlex Deucher if (rdev->wq == NULL) 670d4877cf2SAlex Deucher return -ENOMEM; 671d4877cf2SAlex Deucher 6724aac0473SJerome Glisse /* Set asic functions */ 6734aac0473SJerome Glisse r = radeon_asic_init(rdev); 67436421338SJerome Glisse if (r) 6754aac0473SJerome Glisse return r; 67636421338SJerome Glisse radeon_check_arguments(rdev); 6774aac0473SJerome Glisse 67830256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 679b574f251SJerome Glisse radeon_agp_disable(rdev); 680771fe6b9SJerome Glisse } 681771fe6b9SJerome Glisse 682ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 683ad49f501SDave Airlie * PCIE - can handle 40-bits. 684ad49f501SDave Airlie * IGP - can handle 40-bits (in theory) 685ad49f501SDave Airlie * AGP - generally dma32 is safest 686ad49f501SDave Airlie * PCI - only dma32 687ad49f501SDave Airlie */ 688ad49f501SDave Airlie rdev->need_dma32 = false; 689ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 690ad49f501SDave Airlie rdev->need_dma32 = true; 691ad49f501SDave Airlie if (rdev->flags & RADEON_IS_PCI) 692ad49f501SDave Airlie rdev->need_dma32 = true; 693ad49f501SDave Airlie 694ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 695ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 696771fe6b9SJerome Glisse if (r) { 697771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 698771fe6b9SJerome Glisse } 699771fe6b9SJerome Glisse 700771fe6b9SJerome Glisse /* Registers mapping */ 701771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 702771fe6b9SJerome Glisse rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2); 703771fe6b9SJerome Glisse rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2); 704771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 705771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 706771fe6b9SJerome Glisse return -ENOMEM; 707771fe6b9SJerome Glisse } 708771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 709771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 710771fe6b9SJerome Glisse 71128d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 71293239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 71393239ea1SDave Airlie * ignore it */ 71493239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 71528d52043SDave Airlie 7163ce0a23dSJerome Glisse r = radeon_init(rdev); 717b574f251SJerome Glisse if (r) 718b574f251SJerome Glisse return r; 719b1e3a6d1SMichel Dänzer 720b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 721b574f251SJerome Glisse /* Acceleration not working on AGP card try again 722b574f251SJerome Glisse * with fallback to PCI or PCIE GART 723b574f251SJerome Glisse */ 7241a029b76SJerome Glisse radeon_gpu_reset(rdev); 725b574f251SJerome Glisse radeon_fini(rdev); 726b574f251SJerome Glisse radeon_agp_disable(rdev); 727b574f251SJerome Glisse r = radeon_init(rdev); 7284aac0473SJerome Glisse if (r) 7294aac0473SJerome Glisse return r; 7303ce0a23dSJerome Glisse } 731ecc0b326SMichel Dänzer if (radeon_testing) { 732ecc0b326SMichel Dänzer radeon_test_moves(rdev); 733ecc0b326SMichel Dänzer } 734771fe6b9SJerome Glisse if (radeon_benchmarking) { 735771fe6b9SJerome Glisse radeon_benchmark(rdev); 736771fe6b9SJerome Glisse } 7376cf8a3f5SJerome Glisse return 0; 738771fe6b9SJerome Glisse } 739771fe6b9SJerome Glisse 740771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 741771fe6b9SJerome Glisse { 742771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 743771fe6b9SJerome Glisse rdev->shutdown = true; 7443ce0a23dSJerome Glisse radeon_fini(rdev); 745d4877cf2SAlex Deucher destroy_workqueue(rdev->wq); 746c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 747771fe6b9SJerome Glisse iounmap(rdev->rmmio); 748771fe6b9SJerome Glisse rdev->rmmio = NULL; 749771fe6b9SJerome Glisse } 750771fe6b9SJerome Glisse 751771fe6b9SJerome Glisse 752771fe6b9SJerome Glisse /* 753771fe6b9SJerome Glisse * Suspend & resume. 754771fe6b9SJerome Glisse */ 755771fe6b9SJerome Glisse int radeon_suspend_kms(struct drm_device *dev, pm_message_t state) 756771fe6b9SJerome Glisse { 757875c1866SDarren Jenkins struct radeon_device *rdev; 758771fe6b9SJerome Glisse struct drm_crtc *crtc; 7594c788679SJerome Glisse int r; 760771fe6b9SJerome Glisse 761875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 762771fe6b9SJerome Glisse return -ENODEV; 763771fe6b9SJerome Glisse } 764771fe6b9SJerome Glisse if (state.event == PM_EVENT_PRETHAW) { 765771fe6b9SJerome Glisse return 0; 766771fe6b9SJerome Glisse } 767875c1866SDarren Jenkins rdev = dev->dev_private; 768875c1866SDarren Jenkins 769771fe6b9SJerome Glisse /* unpin the front buffers */ 770771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 771771fe6b9SJerome Glisse struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 7724c788679SJerome Glisse struct radeon_bo *robj; 773771fe6b9SJerome Glisse 774771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 775771fe6b9SJerome Glisse continue; 776771fe6b9SJerome Glisse } 777771fe6b9SJerome Glisse robj = rfb->obj->driver_private; 7784c788679SJerome Glisse if (robj != rdev->fbdev_rbo) { 7794c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 7804c788679SJerome Glisse if (unlikely(r == 0)) { 7814c788679SJerome Glisse radeon_bo_unpin(robj); 7824c788679SJerome Glisse radeon_bo_unreserve(robj); 7834c788679SJerome Glisse } 784771fe6b9SJerome Glisse } 785771fe6b9SJerome Glisse } 786771fe6b9SJerome Glisse /* evict vram memory */ 7874c788679SJerome Glisse radeon_bo_evict_vram(rdev); 788771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 789771fe6b9SJerome Glisse radeon_fence_wait_last(rdev); 790771fe6b9SJerome Glisse 791f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 792f657c2a7SYang Zhao 7933ce0a23dSJerome Glisse radeon_suspend(rdev); 794d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 795771fe6b9SJerome Glisse /* evict remaining vram memory */ 7964c788679SJerome Glisse radeon_bo_evict_vram(rdev); 797771fe6b9SJerome Glisse 798771fe6b9SJerome Glisse pci_save_state(dev->pdev); 799771fe6b9SJerome Glisse if (state.event == PM_EVENT_SUSPEND) { 800771fe6b9SJerome Glisse /* Shut down the device */ 801771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 802771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 803771fe6b9SJerome Glisse } 804771fe6b9SJerome Glisse acquire_console_sem(); 805771fe6b9SJerome Glisse fb_set_suspend(rdev->fbdev_info, 1); 806771fe6b9SJerome Glisse release_console_sem(); 807771fe6b9SJerome Glisse return 0; 808771fe6b9SJerome Glisse } 809771fe6b9SJerome Glisse 810771fe6b9SJerome Glisse int radeon_resume_kms(struct drm_device *dev) 811771fe6b9SJerome Glisse { 812771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 813771fe6b9SJerome Glisse 814771fe6b9SJerome Glisse acquire_console_sem(); 815771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 816771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 817771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 818771fe6b9SJerome Glisse release_console_sem(); 819771fe6b9SJerome Glisse return -1; 820771fe6b9SJerome Glisse } 821771fe6b9SJerome Glisse pci_set_master(dev->pdev); 8220ebf1717SDave Airlie /* resume AGP if in use */ 8230ebf1717SDave Airlie radeon_agp_resume(rdev); 8243ce0a23dSJerome Glisse radeon_resume(rdev); 825f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 826771fe6b9SJerome Glisse fb_set_suspend(rdev->fbdev_info, 0); 827771fe6b9SJerome Glisse release_console_sem(); 828771fe6b9SJerome Glisse 829d4877cf2SAlex Deucher /* reset hpd state */ 830d4877cf2SAlex Deucher radeon_hpd_init(rdev); 831771fe6b9SJerome Glisse /* blat the mode back in */ 832771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 833771fe6b9SJerome Glisse return 0; 834771fe6b9SJerome Glisse } 835771fe6b9SJerome Glisse 836771fe6b9SJerome Glisse 837771fe6b9SJerome Glisse /* 838771fe6b9SJerome Glisse * Debugfs 839771fe6b9SJerome Glisse */ 840771fe6b9SJerome Glisse struct radeon_debugfs { 841771fe6b9SJerome Glisse struct drm_info_list *files; 842771fe6b9SJerome Glisse unsigned num_files; 843771fe6b9SJerome Glisse }; 844771fe6b9SJerome Glisse static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES]; 845771fe6b9SJerome Glisse static unsigned _radeon_debugfs_count = 0; 846771fe6b9SJerome Glisse 847771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 848771fe6b9SJerome Glisse struct drm_info_list *files, 849771fe6b9SJerome Glisse unsigned nfiles) 850771fe6b9SJerome Glisse { 851771fe6b9SJerome Glisse unsigned i; 852771fe6b9SJerome Glisse 853771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 854771fe6b9SJerome Glisse if (_radeon_debugfs[i].files == files) { 855771fe6b9SJerome Glisse /* Already registered */ 856771fe6b9SJerome Glisse return 0; 857771fe6b9SJerome Glisse } 858771fe6b9SJerome Glisse } 859771fe6b9SJerome Glisse if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) { 860771fe6b9SJerome Glisse DRM_ERROR("Reached maximum number of debugfs files.\n"); 861771fe6b9SJerome Glisse DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n"); 862771fe6b9SJerome Glisse return -EINVAL; 863771fe6b9SJerome Glisse } 864771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].files = files; 865771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles; 866771fe6b9SJerome Glisse _radeon_debugfs_count++; 867771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 868771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 869771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 870771fe6b9SJerome Glisse rdev->ddev->control); 871771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 872771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 873771fe6b9SJerome Glisse rdev->ddev->primary); 874771fe6b9SJerome Glisse #endif 875771fe6b9SJerome Glisse return 0; 876771fe6b9SJerome Glisse } 877771fe6b9SJerome Glisse 878771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 879771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 880771fe6b9SJerome Glisse { 881771fe6b9SJerome Glisse return 0; 882771fe6b9SJerome Glisse } 883771fe6b9SJerome Glisse 884771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 885771fe6b9SJerome Glisse { 886771fe6b9SJerome Glisse unsigned i; 887771fe6b9SJerome Glisse 888771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 889771fe6b9SJerome Glisse drm_debugfs_remove_files(_radeon_debugfs[i].files, 890771fe6b9SJerome Glisse _radeon_debugfs[i].num_files, minor); 891771fe6b9SJerome Glisse } 892771fe6b9SJerome Glisse } 893771fe6b9SJerome Glisse #endif 894