1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3328d52043SDave Airlie #include <linux/vgaarb.h> 346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 35bcc65fd8SMatthew Garrett #include <linux/efi.h> 36771fe6b9SJerome Glisse #include "radeon_reg.h" 37771fe6b9SJerome Glisse #include "radeon.h" 38771fe6b9SJerome Glisse #include "atom.h" 39771fe6b9SJerome Glisse 401b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 411b5331d9SJerome Glisse "R100", 421b5331d9SJerome Glisse "RV100", 431b5331d9SJerome Glisse "RS100", 441b5331d9SJerome Glisse "RV200", 451b5331d9SJerome Glisse "RS200", 461b5331d9SJerome Glisse "R200", 471b5331d9SJerome Glisse "RV250", 481b5331d9SJerome Glisse "RS300", 491b5331d9SJerome Glisse "RV280", 501b5331d9SJerome Glisse "R300", 511b5331d9SJerome Glisse "R350", 521b5331d9SJerome Glisse "RV350", 531b5331d9SJerome Glisse "RV380", 541b5331d9SJerome Glisse "R420", 551b5331d9SJerome Glisse "R423", 561b5331d9SJerome Glisse "RV410", 571b5331d9SJerome Glisse "RS400", 581b5331d9SJerome Glisse "RS480", 591b5331d9SJerome Glisse "RS600", 601b5331d9SJerome Glisse "RS690", 611b5331d9SJerome Glisse "RS740", 621b5331d9SJerome Glisse "RV515", 631b5331d9SJerome Glisse "R520", 641b5331d9SJerome Glisse "RV530", 651b5331d9SJerome Glisse "RV560", 661b5331d9SJerome Glisse "RV570", 671b5331d9SJerome Glisse "R580", 681b5331d9SJerome Glisse "R600", 691b5331d9SJerome Glisse "RV610", 701b5331d9SJerome Glisse "RV630", 711b5331d9SJerome Glisse "RV670", 721b5331d9SJerome Glisse "RV620", 731b5331d9SJerome Glisse "RV635", 741b5331d9SJerome Glisse "RS780", 751b5331d9SJerome Glisse "RS880", 761b5331d9SJerome Glisse "RV770", 771b5331d9SJerome Glisse "RV730", 781b5331d9SJerome Glisse "RV710", 791b5331d9SJerome Glisse "RV740", 801b5331d9SJerome Glisse "CEDAR", 811b5331d9SJerome Glisse "REDWOOD", 821b5331d9SJerome Glisse "JUNIPER", 831b5331d9SJerome Glisse "CYPRESS", 841b5331d9SJerome Glisse "HEMLOCK", 85b08ebe7eSAlex Deucher "PALM", 864df64e65SAlex Deucher "SUMO", 874df64e65SAlex Deucher "SUMO2", 881fe18305SAlex Deucher "BARTS", 891fe18305SAlex Deucher "TURKS", 901fe18305SAlex Deucher "CAICOS", 91b7cfc9feSAlex Deucher "CAYMAN", 928848f759SAlex Deucher "ARUBA", 93cb28bb34SAlex Deucher "TAHITI", 94cb28bb34SAlex Deucher "PITCAIRN", 95cb28bb34SAlex Deucher "VERDE", 96624d3524SAlex Deucher "OLAND", 97b5d9d726SAlex Deucher "HAINAN", 986eac752eSAlex Deucher "BONAIRE", 996eac752eSAlex Deucher "KAVERI", 1006eac752eSAlex Deucher "KABINI", 1013bf599e8SAlex Deucher "HAWAII", 1021b5331d9SJerome Glisse "LAST", 1031b5331d9SJerome Glisse }; 1041b5331d9SJerome Glisse 10510ebc0bcSDave Airlie #if defined(CONFIG_VGA_SWITCHEROO) 10610ebc0bcSDave Airlie bool radeon_is_px(void); 10710ebc0bcSDave Airlie #else 10810ebc0bcSDave Airlie static inline bool radeon_is_px(void) { return false; } 10910ebc0bcSDave Airlie #endif 11010ebc0bcSDave Airlie 1110c195119SAlex Deucher /** 1122e1b65f9SAlex Deucher * radeon_program_register_sequence - program an array of registers. 1132e1b65f9SAlex Deucher * 1142e1b65f9SAlex Deucher * @rdev: radeon_device pointer 1152e1b65f9SAlex Deucher * @registers: pointer to the register array 1162e1b65f9SAlex Deucher * @array_size: size of the register array 1172e1b65f9SAlex Deucher * 1182e1b65f9SAlex Deucher * Programs an array or registers with and and or masks. 1192e1b65f9SAlex Deucher * This is a helper for setting golden registers. 1202e1b65f9SAlex Deucher */ 1212e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev, 1222e1b65f9SAlex Deucher const u32 *registers, 1232e1b65f9SAlex Deucher const u32 array_size) 1242e1b65f9SAlex Deucher { 1252e1b65f9SAlex Deucher u32 tmp, reg, and_mask, or_mask; 1262e1b65f9SAlex Deucher int i; 1272e1b65f9SAlex Deucher 1282e1b65f9SAlex Deucher if (array_size % 3) 1292e1b65f9SAlex Deucher return; 1302e1b65f9SAlex Deucher 1312e1b65f9SAlex Deucher for (i = 0; i < array_size; i +=3) { 1322e1b65f9SAlex Deucher reg = registers[i + 0]; 1332e1b65f9SAlex Deucher and_mask = registers[i + 1]; 1342e1b65f9SAlex Deucher or_mask = registers[i + 2]; 1352e1b65f9SAlex Deucher 1362e1b65f9SAlex Deucher if (and_mask == 0xffffffff) { 1372e1b65f9SAlex Deucher tmp = or_mask; 1382e1b65f9SAlex Deucher } else { 1392e1b65f9SAlex Deucher tmp = RREG32(reg); 1402e1b65f9SAlex Deucher tmp &= ~and_mask; 1412e1b65f9SAlex Deucher tmp |= or_mask; 1422e1b65f9SAlex Deucher } 1432e1b65f9SAlex Deucher WREG32(reg, tmp); 1442e1b65f9SAlex Deucher } 1452e1b65f9SAlex Deucher } 1462e1b65f9SAlex Deucher 1472e1b65f9SAlex Deucher /** 1480c195119SAlex Deucher * radeon_surface_init - Clear GPU surface registers. 1490c195119SAlex Deucher * 1500c195119SAlex Deucher * @rdev: radeon_device pointer 1510c195119SAlex Deucher * 1520c195119SAlex Deucher * Clear GPU surface registers (r1xx-r5xx). 153b1e3a6d1SMichel Dänzer */ 1543ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 155b1e3a6d1SMichel Dänzer { 156b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 157b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 158b1e3a6d1SMichel Dänzer int i; 159b1e3a6d1SMichel Dänzer 160550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 161550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 162550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 163550e2d92SDave Airlie else 164550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 165b1e3a6d1SMichel Dänzer } 166e024e110SDave Airlie /* enable surfaces */ 167e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 168b1e3a6d1SMichel Dänzer } 169b1e3a6d1SMichel Dänzer } 170b1e3a6d1SMichel Dänzer 171b1e3a6d1SMichel Dänzer /* 172771fe6b9SJerome Glisse * GPU scratch registers helpers function. 173771fe6b9SJerome Glisse */ 1740c195119SAlex Deucher /** 1750c195119SAlex Deucher * radeon_scratch_init - Init scratch register driver information. 1760c195119SAlex Deucher * 1770c195119SAlex Deucher * @rdev: radeon_device pointer 1780c195119SAlex Deucher * 1790c195119SAlex Deucher * Init CP scratch register driver information (r1xx-r5xx) 1800c195119SAlex Deucher */ 1813ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 182771fe6b9SJerome Glisse { 183771fe6b9SJerome Glisse int i; 184771fe6b9SJerome Glisse 185771fe6b9SJerome Glisse /* FIXME: check this out */ 186771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 187771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 188771fe6b9SJerome Glisse } else { 189771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 190771fe6b9SJerome Glisse } 191724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 192771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 193771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 194724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 195771fe6b9SJerome Glisse } 196771fe6b9SJerome Glisse } 197771fe6b9SJerome Glisse 1980c195119SAlex Deucher /** 1990c195119SAlex Deucher * radeon_scratch_get - Allocate a scratch register 2000c195119SAlex Deucher * 2010c195119SAlex Deucher * @rdev: radeon_device pointer 2020c195119SAlex Deucher * @reg: scratch register mmio offset 2030c195119SAlex Deucher * 2040c195119SAlex Deucher * Allocate a CP scratch register for use by the driver (all asics). 2050c195119SAlex Deucher * Returns 0 on success or -EINVAL on failure. 2060c195119SAlex Deucher */ 207771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 208771fe6b9SJerome Glisse { 209771fe6b9SJerome Glisse int i; 210771fe6b9SJerome Glisse 211771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 212771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 213771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 214771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 215771fe6b9SJerome Glisse return 0; 216771fe6b9SJerome Glisse } 217771fe6b9SJerome Glisse } 218771fe6b9SJerome Glisse return -EINVAL; 219771fe6b9SJerome Glisse } 220771fe6b9SJerome Glisse 2210c195119SAlex Deucher /** 2220c195119SAlex Deucher * radeon_scratch_free - Free a scratch register 2230c195119SAlex Deucher * 2240c195119SAlex Deucher * @rdev: radeon_device pointer 2250c195119SAlex Deucher * @reg: scratch register mmio offset 2260c195119SAlex Deucher * 2270c195119SAlex Deucher * Free a CP scratch register allocated for use by the driver (all asics) 2280c195119SAlex Deucher */ 229771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 230771fe6b9SJerome Glisse { 231771fe6b9SJerome Glisse int i; 232771fe6b9SJerome Glisse 233771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 234771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 235771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 236771fe6b9SJerome Glisse return; 237771fe6b9SJerome Glisse } 238771fe6b9SJerome Glisse } 239771fe6b9SJerome Glisse } 240771fe6b9SJerome Glisse 2410c195119SAlex Deucher /* 24275efdee1SAlex Deucher * GPU doorbell aperture helpers function. 24375efdee1SAlex Deucher */ 24475efdee1SAlex Deucher /** 24575efdee1SAlex Deucher * radeon_doorbell_init - Init doorbell driver information. 24675efdee1SAlex Deucher * 24775efdee1SAlex Deucher * @rdev: radeon_device pointer 24875efdee1SAlex Deucher * 24975efdee1SAlex Deucher * Init doorbell driver information (CIK) 25075efdee1SAlex Deucher * Returns 0 on success, error on failure. 25175efdee1SAlex Deucher */ 25275efdee1SAlex Deucher int radeon_doorbell_init(struct radeon_device *rdev) 25375efdee1SAlex Deucher { 25475efdee1SAlex Deucher /* doorbell bar mapping */ 25575efdee1SAlex Deucher rdev->doorbell.base = pci_resource_start(rdev->pdev, 2); 25675efdee1SAlex Deucher rdev->doorbell.size = pci_resource_len(rdev->pdev, 2); 25775efdee1SAlex Deucher 258*d5754ab8SAndrew Lewycky rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS); 259*d5754ab8SAndrew Lewycky if (rdev->doorbell.num_doorbells == 0) 260*d5754ab8SAndrew Lewycky return -EINVAL; 26175efdee1SAlex Deucher 262*d5754ab8SAndrew Lewycky rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32)); 26375efdee1SAlex Deucher if (rdev->doorbell.ptr == NULL) { 26475efdee1SAlex Deucher return -ENOMEM; 26575efdee1SAlex Deucher } 26675efdee1SAlex Deucher DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base); 26775efdee1SAlex Deucher DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size); 26875efdee1SAlex Deucher 269*d5754ab8SAndrew Lewycky memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used)); 27075efdee1SAlex Deucher 27175efdee1SAlex Deucher return 0; 27275efdee1SAlex Deucher } 27375efdee1SAlex Deucher 27475efdee1SAlex Deucher /** 27575efdee1SAlex Deucher * radeon_doorbell_fini - Tear down doorbell driver information. 27675efdee1SAlex Deucher * 27775efdee1SAlex Deucher * @rdev: radeon_device pointer 27875efdee1SAlex Deucher * 27975efdee1SAlex Deucher * Tear down doorbell driver information (CIK) 28075efdee1SAlex Deucher */ 28175efdee1SAlex Deucher void radeon_doorbell_fini(struct radeon_device *rdev) 28275efdee1SAlex Deucher { 28375efdee1SAlex Deucher iounmap(rdev->doorbell.ptr); 28475efdee1SAlex Deucher rdev->doorbell.ptr = NULL; 28575efdee1SAlex Deucher } 28675efdee1SAlex Deucher 28775efdee1SAlex Deucher /** 288*d5754ab8SAndrew Lewycky * radeon_doorbell_get - Allocate a doorbell entry 28975efdee1SAlex Deucher * 29075efdee1SAlex Deucher * @rdev: radeon_device pointer 291*d5754ab8SAndrew Lewycky * @doorbell: doorbell index 29275efdee1SAlex Deucher * 293*d5754ab8SAndrew Lewycky * Allocate a doorbell for use by the driver (all asics). 29475efdee1SAlex Deucher * Returns 0 on success or -EINVAL on failure. 29575efdee1SAlex Deucher */ 29675efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell) 29775efdee1SAlex Deucher { 298*d5754ab8SAndrew Lewycky unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells); 299*d5754ab8SAndrew Lewycky if (offset < rdev->doorbell.num_doorbells) { 300*d5754ab8SAndrew Lewycky __set_bit(offset, rdev->doorbell.used); 301*d5754ab8SAndrew Lewycky *doorbell = offset; 30275efdee1SAlex Deucher return 0; 303*d5754ab8SAndrew Lewycky } else { 30475efdee1SAlex Deucher return -EINVAL; 30575efdee1SAlex Deucher } 306*d5754ab8SAndrew Lewycky } 30775efdee1SAlex Deucher 30875efdee1SAlex Deucher /** 309*d5754ab8SAndrew Lewycky * radeon_doorbell_free - Free a doorbell entry 31075efdee1SAlex Deucher * 31175efdee1SAlex Deucher * @rdev: radeon_device pointer 312*d5754ab8SAndrew Lewycky * @doorbell: doorbell index 31375efdee1SAlex Deucher * 314*d5754ab8SAndrew Lewycky * Free a doorbell allocated for use by the driver (all asics) 31575efdee1SAlex Deucher */ 31675efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell) 31775efdee1SAlex Deucher { 318*d5754ab8SAndrew Lewycky if (doorbell < rdev->doorbell.num_doorbells) 319*d5754ab8SAndrew Lewycky __clear_bit(doorbell, rdev->doorbell.used); 32075efdee1SAlex Deucher } 32175efdee1SAlex Deucher 32275efdee1SAlex Deucher /* 3230c195119SAlex Deucher * radeon_wb_*() 3240c195119SAlex Deucher * Writeback is the the method by which the the GPU updates special pages 3250c195119SAlex Deucher * in memory with the status of certain GPU events (fences, ring pointers, 3260c195119SAlex Deucher * etc.). 3270c195119SAlex Deucher */ 3280c195119SAlex Deucher 3290c195119SAlex Deucher /** 3300c195119SAlex Deucher * radeon_wb_disable - Disable Writeback 3310c195119SAlex Deucher * 3320c195119SAlex Deucher * @rdev: radeon_device pointer 3330c195119SAlex Deucher * 3340c195119SAlex Deucher * Disables Writeback (all asics). Used for suspend. 3350c195119SAlex Deucher */ 336724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 337724c80e1SAlex Deucher { 338724c80e1SAlex Deucher rdev->wb.enabled = false; 339724c80e1SAlex Deucher } 340724c80e1SAlex Deucher 3410c195119SAlex Deucher /** 3420c195119SAlex Deucher * radeon_wb_fini - Disable Writeback and free memory 3430c195119SAlex Deucher * 3440c195119SAlex Deucher * @rdev: radeon_device pointer 3450c195119SAlex Deucher * 3460c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 3470c195119SAlex Deucher * Used at driver shutdown. 3480c195119SAlex Deucher */ 349724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 350724c80e1SAlex Deucher { 351724c80e1SAlex Deucher radeon_wb_disable(rdev); 352724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 353089920f2SJerome Glisse if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) { 354089920f2SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 355089920f2SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 356089920f2SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 357089920f2SJerome Glisse } 358724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 359724c80e1SAlex Deucher rdev->wb.wb = NULL; 360724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 361724c80e1SAlex Deucher } 362724c80e1SAlex Deucher } 363724c80e1SAlex Deucher 3640c195119SAlex Deucher /** 3650c195119SAlex Deucher * radeon_wb_init- Init Writeback driver info and allocate memory 3660c195119SAlex Deucher * 3670c195119SAlex Deucher * @rdev: radeon_device pointer 3680c195119SAlex Deucher * 3690c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 3700c195119SAlex Deucher * Used at driver startup. 3710c195119SAlex Deucher * Returns 0 on success or an -error on failure. 3720c195119SAlex Deucher */ 373724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 374724c80e1SAlex Deucher { 375724c80e1SAlex Deucher int r; 376724c80e1SAlex Deucher 377724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 378441921d5SDaniel Vetter r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 37940f5cf99SAlex Deucher RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj); 380724c80e1SAlex Deucher if (r) { 381724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 382724c80e1SAlex Deucher return r; 383724c80e1SAlex Deucher } 384724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 385724c80e1SAlex Deucher if (unlikely(r != 0)) { 386724c80e1SAlex Deucher radeon_wb_fini(rdev); 387724c80e1SAlex Deucher return r; 388724c80e1SAlex Deucher } 389724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 390724c80e1SAlex Deucher &rdev->wb.gpu_addr); 391724c80e1SAlex Deucher if (r) { 392724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 393724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 394724c80e1SAlex Deucher radeon_wb_fini(rdev); 395724c80e1SAlex Deucher return r; 396724c80e1SAlex Deucher } 397724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 398724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 399724c80e1SAlex Deucher if (r) { 400724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 401724c80e1SAlex Deucher radeon_wb_fini(rdev); 402724c80e1SAlex Deucher return r; 403724c80e1SAlex Deucher } 404089920f2SJerome Glisse } 405724c80e1SAlex Deucher 406e6ba7599SAlex Deucher /* clear wb memory */ 407e6ba7599SAlex Deucher memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); 408d0f8a854SAlex Deucher /* disable event_write fences */ 409d0f8a854SAlex Deucher rdev->wb.use_event = false; 410724c80e1SAlex Deucher /* disabled via module param */ 4113b7a2b24SJerome Glisse if (radeon_no_wb == 1) { 412724c80e1SAlex Deucher rdev->wb.enabled = false; 4133b7a2b24SJerome Glisse } else { 414724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 41528eebb70SAlex Deucher /* often unreliable on AGP */ 41628eebb70SAlex Deucher rdev->wb.enabled = false; 41728eebb70SAlex Deucher } else if (rdev->family < CHIP_R300) { 41828eebb70SAlex Deucher /* often unreliable on pre-r300 */ 419724c80e1SAlex Deucher rdev->wb.enabled = false; 420d0f8a854SAlex Deucher } else { 421724c80e1SAlex Deucher rdev->wb.enabled = true; 422d0f8a854SAlex Deucher /* event_write fences are only available on r600+ */ 4233b7a2b24SJerome Glisse if (rdev->family >= CHIP_R600) { 424d0f8a854SAlex Deucher rdev->wb.use_event = true; 425d0f8a854SAlex Deucher } 426724c80e1SAlex Deucher } 4273b7a2b24SJerome Glisse } 428c994ead6SAlex Deucher /* always use writeback/events on NI, APUs */ 429c994ead6SAlex Deucher if (rdev->family >= CHIP_PALM) { 4307d52785dSAlex Deucher rdev->wb.enabled = true; 4317d52785dSAlex Deucher rdev->wb.use_event = true; 4327d52785dSAlex Deucher } 433724c80e1SAlex Deucher 434724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 435724c80e1SAlex Deucher 436724c80e1SAlex Deucher return 0; 437724c80e1SAlex Deucher } 438724c80e1SAlex Deucher 439d594e46aSJerome Glisse /** 440d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 441d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 442d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 443d594e46aSJerome Glisse * @base: base address at which to put VRAM 444d594e46aSJerome Glisse * 445d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 446d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 447d594e46aSJerome Glisse * for IGP TOM base address). 448d594e46aSJerome Glisse * 449d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 450d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 451d594e46aSJerome Glisse * 452d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 453d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 454d594e46aSJerome Glisse * size and print a warning. 455d594e46aSJerome Glisse * 456d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 457d594e46aSJerome Glisse * 458d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 459d594e46aSJerome Glisse * function on AGP platform. 460d594e46aSJerome Glisse * 46125985edcSLucas De Marchi * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, 462d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 463d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 464d594e46aSJerome Glisse * not IGP. 465d594e46aSJerome Glisse * 466d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 467d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 468d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 469d594e46aSJerome Glisse * 470d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 471d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 472d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 473d594e46aSJerome Glisse * ones) 474d594e46aSJerome Glisse * 475d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 476d594e46aSJerome Glisse * explicitly check for that thought. 477d594e46aSJerome Glisse * 478d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 479771fe6b9SJerome Glisse */ 480d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 481771fe6b9SJerome Glisse { 4821bcb04f7SChristian König uint64_t limit = (uint64_t)radeon_vram_limit << 20; 4831bcb04f7SChristian König 484d594e46aSJerome Glisse mc->vram_start = base; 4859ed8b1f9SAlex Deucher if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) { 486d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 487d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 488d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 489771fe6b9SJerome Glisse } 490d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 4912cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 492d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 493d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 494d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 495771fe6b9SJerome Glisse } 496d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 4971bcb04f7SChristian König if (limit && limit < mc->real_vram_size) 4981bcb04f7SChristian König mc->real_vram_size = limit; 499dd7cc55aSAlex Deucher dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 500d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 501d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 502771fe6b9SJerome Glisse } 503771fe6b9SJerome Glisse 504d594e46aSJerome Glisse /** 505d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 506d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 507d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 508d594e46aSJerome Glisse * 509d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 510d594e46aSJerome Glisse * 511d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 512d594e46aSJerome Glisse * Thus function will never fails. 513d594e46aSJerome Glisse * 514d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 515d594e46aSJerome Glisse */ 516d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 517d594e46aSJerome Glisse { 518d594e46aSJerome Glisse u64 size_af, size_bf; 519d594e46aSJerome Glisse 5209ed8b1f9SAlex Deucher size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 5218d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 522d594e46aSJerome Glisse if (size_bf > size_af) { 523d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 524d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 525d594e46aSJerome Glisse mc->gtt_size = size_bf; 526d594e46aSJerome Glisse } 5278d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 528d594e46aSJerome Glisse } else { 529d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 530d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 531d594e46aSJerome Glisse mc->gtt_size = size_af; 532d594e46aSJerome Glisse } 5338d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 534d594e46aSJerome Glisse } 535d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 536dd7cc55aSAlex Deucher dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 537d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 538d594e46aSJerome Glisse } 539771fe6b9SJerome Glisse 540771fe6b9SJerome Glisse /* 541771fe6b9SJerome Glisse * GPU helpers function. 542771fe6b9SJerome Glisse */ 5430c195119SAlex Deucher /** 5440c195119SAlex Deucher * radeon_card_posted - check if the hw has already been initialized 5450c195119SAlex Deucher * 5460c195119SAlex Deucher * @rdev: radeon_device pointer 5470c195119SAlex Deucher * 5480c195119SAlex Deucher * Check if the asic has been initialized (all asics). 5490c195119SAlex Deucher * Used at driver startup. 5500c195119SAlex Deucher * Returns true if initialized or false if not. 5510c195119SAlex Deucher */ 5529f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 553771fe6b9SJerome Glisse { 554771fe6b9SJerome Glisse uint32_t reg; 555771fe6b9SJerome Glisse 55650a583f6SAlex Deucher /* required for EFI mode on macbook2,1 which uses an r5xx asic */ 55783e68189SMatt Fleming if (efi_enabled(EFI_BOOT) && 55850a583f6SAlex Deucher (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) && 55950a583f6SAlex Deucher (rdev->family < CHIP_R600)) 560bcc65fd8SMatthew Garrett return false; 561bcc65fd8SMatthew Garrett 5622cf3a4fcSAlex Deucher if (ASIC_IS_NODCE(rdev)) 5632cf3a4fcSAlex Deucher goto check_memsize; 5642cf3a4fcSAlex Deucher 565771fe6b9SJerome Glisse /* first check CRTCs */ 56609fb8bd1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 56718007401SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 56818007401SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 56909fb8bd1SAlex Deucher if (rdev->num_crtc >= 4) { 57009fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 57109fb8bd1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET); 57209fb8bd1SAlex Deucher } 57309fb8bd1SAlex Deucher if (rdev->num_crtc >= 6) { 57409fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 575bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 57609fb8bd1SAlex Deucher } 577bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 578bcc1c2a1SAlex Deucher return true; 579bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 580771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 581771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 582771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 583771fe6b9SJerome Glisse return true; 584771fe6b9SJerome Glisse } 585771fe6b9SJerome Glisse } else { 586771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 587771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 588771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 589771fe6b9SJerome Glisse return true; 590771fe6b9SJerome Glisse } 591771fe6b9SJerome Glisse } 592771fe6b9SJerome Glisse 5932cf3a4fcSAlex Deucher check_memsize: 594771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 595771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 596771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 597771fe6b9SJerome Glisse else 598771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 599771fe6b9SJerome Glisse 600771fe6b9SJerome Glisse if (reg) 601771fe6b9SJerome Glisse return true; 602771fe6b9SJerome Glisse 603771fe6b9SJerome Glisse return false; 604771fe6b9SJerome Glisse 605771fe6b9SJerome Glisse } 606771fe6b9SJerome Glisse 6070c195119SAlex Deucher /** 6080c195119SAlex Deucher * radeon_update_bandwidth_info - update display bandwidth params 6090c195119SAlex Deucher * 6100c195119SAlex Deucher * @rdev: radeon_device pointer 6110c195119SAlex Deucher * 6120c195119SAlex Deucher * Used when sclk/mclk are switched or display modes are set. 6130c195119SAlex Deucher * params are used to calculate display watermarks (all asics) 6140c195119SAlex Deucher */ 615f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 616f47299c5SAlex Deucher { 617f47299c5SAlex Deucher fixed20_12 a; 6188807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 6198807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 620f47299c5SAlex Deucher 6218807286eSAlex Deucher /* sclk/mclk in Mhz */ 62268adac5eSBen Skeggs a.full = dfixed_const(100); 62368adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 62468adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 62568adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 62668adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 627f47299c5SAlex Deucher 6288807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 62968adac5eSBen Skeggs a.full = dfixed_const(16); 630f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 63168adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 632f47299c5SAlex Deucher } 633f47299c5SAlex Deucher } 634f47299c5SAlex Deucher 6350c195119SAlex Deucher /** 6360c195119SAlex Deucher * radeon_boot_test_post_card - check and possibly initialize the hw 6370c195119SAlex Deucher * 6380c195119SAlex Deucher * @rdev: radeon_device pointer 6390c195119SAlex Deucher * 6400c195119SAlex Deucher * Check if the asic is initialized and if not, attempt to initialize 6410c195119SAlex Deucher * it (all asics). 6420c195119SAlex Deucher * Returns true if initialized or false if not. 6430c195119SAlex Deucher */ 64472542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 64572542d77SDave Airlie { 64672542d77SDave Airlie if (radeon_card_posted(rdev)) 64772542d77SDave Airlie return true; 64872542d77SDave Airlie 64972542d77SDave Airlie if (rdev->bios) { 65072542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 65172542d77SDave Airlie if (rdev->is_atom_bios) 65272542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 65372542d77SDave Airlie else 65472542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 65572542d77SDave Airlie return true; 65672542d77SDave Airlie } else { 65772542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 65872542d77SDave Airlie return false; 65972542d77SDave Airlie } 66072542d77SDave Airlie } 66172542d77SDave Airlie 6620c195119SAlex Deucher /** 6630c195119SAlex Deucher * radeon_dummy_page_init - init dummy page used by the driver 6640c195119SAlex Deucher * 6650c195119SAlex Deucher * @rdev: radeon_device pointer 6660c195119SAlex Deucher * 6670c195119SAlex Deucher * Allocate the dummy page used by the driver (all asics). 6680c195119SAlex Deucher * This dummy page is used by the driver as a filler for gart entries 6690c195119SAlex Deucher * when pages are taken out of the GART 6700c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 6710c195119SAlex Deucher */ 6723ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 6733ce0a23dSJerome Glisse { 67482568565SDave Airlie if (rdev->dummy_page.page) 67582568565SDave Airlie return 0; 6763ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 6773ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 6783ce0a23dSJerome Glisse return -ENOMEM; 6793ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 6803ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 681a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 682a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 6833ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 6843ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 6853ce0a23dSJerome Glisse return -ENOMEM; 6863ce0a23dSJerome Glisse } 6873ce0a23dSJerome Glisse return 0; 6883ce0a23dSJerome Glisse } 6893ce0a23dSJerome Glisse 6900c195119SAlex Deucher /** 6910c195119SAlex Deucher * radeon_dummy_page_fini - free dummy page used by the driver 6920c195119SAlex Deucher * 6930c195119SAlex Deucher * @rdev: radeon_device pointer 6940c195119SAlex Deucher * 6950c195119SAlex Deucher * Frees the dummy page used by the driver (all asics). 6960c195119SAlex Deucher */ 6973ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 6983ce0a23dSJerome Glisse { 6993ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 7003ce0a23dSJerome Glisse return; 7013ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 7023ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 7033ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 7043ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 7053ce0a23dSJerome Glisse } 7063ce0a23dSJerome Glisse 707771fe6b9SJerome Glisse 708771fe6b9SJerome Glisse /* ATOM accessor methods */ 7090c195119SAlex Deucher /* 7100c195119SAlex Deucher * ATOM is an interpreted byte code stored in tables in the vbios. The 7110c195119SAlex Deucher * driver registers callbacks to access registers and the interpreter 7120c195119SAlex Deucher * in the driver parses the tables and executes then to program specific 7130c195119SAlex Deucher * actions (set display modes, asic init, etc.). See radeon_atombios.c, 7140c195119SAlex Deucher * atombios.h, and atom.c 7150c195119SAlex Deucher */ 7160c195119SAlex Deucher 7170c195119SAlex Deucher /** 7180c195119SAlex Deucher * cail_pll_read - read PLL register 7190c195119SAlex Deucher * 7200c195119SAlex Deucher * @info: atom card_info pointer 7210c195119SAlex Deucher * @reg: PLL register offset 7220c195119SAlex Deucher * 7230c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 7240c195119SAlex Deucher * Returns the value of the PLL register. 7250c195119SAlex Deucher */ 726771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 727771fe6b9SJerome Glisse { 728771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 729771fe6b9SJerome Glisse uint32_t r; 730771fe6b9SJerome Glisse 731771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 732771fe6b9SJerome Glisse return r; 733771fe6b9SJerome Glisse } 734771fe6b9SJerome Glisse 7350c195119SAlex Deucher /** 7360c195119SAlex Deucher * cail_pll_write - write PLL register 7370c195119SAlex Deucher * 7380c195119SAlex Deucher * @info: atom card_info pointer 7390c195119SAlex Deucher * @reg: PLL register offset 7400c195119SAlex Deucher * @val: value to write to the pll register 7410c195119SAlex Deucher * 7420c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 7430c195119SAlex Deucher */ 744771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 745771fe6b9SJerome Glisse { 746771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 747771fe6b9SJerome Glisse 748771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 749771fe6b9SJerome Glisse } 750771fe6b9SJerome Glisse 7510c195119SAlex Deucher /** 7520c195119SAlex Deucher * cail_mc_read - read MC (Memory Controller) register 7530c195119SAlex Deucher * 7540c195119SAlex Deucher * @info: atom card_info pointer 7550c195119SAlex Deucher * @reg: MC register offset 7560c195119SAlex Deucher * 7570c195119SAlex Deucher * Provides an MC register accessor for the atom interpreter (r4xx+). 7580c195119SAlex Deucher * Returns the value of the MC register. 7590c195119SAlex Deucher */ 760771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 761771fe6b9SJerome Glisse { 762771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 763771fe6b9SJerome Glisse uint32_t r; 764771fe6b9SJerome Glisse 765771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 766771fe6b9SJerome Glisse return r; 767771fe6b9SJerome Glisse } 768771fe6b9SJerome Glisse 7690c195119SAlex Deucher /** 7700c195119SAlex Deucher * cail_mc_write - write MC (Memory Controller) register 7710c195119SAlex Deucher * 7720c195119SAlex Deucher * @info: atom card_info pointer 7730c195119SAlex Deucher * @reg: MC register offset 7740c195119SAlex Deucher * @val: value to write to the pll register 7750c195119SAlex Deucher * 7760c195119SAlex Deucher * Provides a MC register accessor for the atom interpreter (r4xx+). 7770c195119SAlex Deucher */ 778771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 779771fe6b9SJerome Glisse { 780771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 781771fe6b9SJerome Glisse 782771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 783771fe6b9SJerome Glisse } 784771fe6b9SJerome Glisse 7850c195119SAlex Deucher /** 7860c195119SAlex Deucher * cail_reg_write - write MMIO register 7870c195119SAlex Deucher * 7880c195119SAlex Deucher * @info: atom card_info pointer 7890c195119SAlex Deucher * @reg: MMIO register offset 7900c195119SAlex Deucher * @val: value to write to the pll register 7910c195119SAlex Deucher * 7920c195119SAlex Deucher * Provides a MMIO register accessor for the atom interpreter (r4xx+). 7930c195119SAlex Deucher */ 794771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 795771fe6b9SJerome Glisse { 796771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 797771fe6b9SJerome Glisse 798771fe6b9SJerome Glisse WREG32(reg*4, val); 799771fe6b9SJerome Glisse } 800771fe6b9SJerome Glisse 8010c195119SAlex Deucher /** 8020c195119SAlex Deucher * cail_reg_read - read MMIO register 8030c195119SAlex Deucher * 8040c195119SAlex Deucher * @info: atom card_info pointer 8050c195119SAlex Deucher * @reg: MMIO register offset 8060c195119SAlex Deucher * 8070c195119SAlex Deucher * Provides an MMIO register accessor for the atom interpreter (r4xx+). 8080c195119SAlex Deucher * Returns the value of the MMIO register. 8090c195119SAlex Deucher */ 810771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 811771fe6b9SJerome Glisse { 812771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 813771fe6b9SJerome Glisse uint32_t r; 814771fe6b9SJerome Glisse 815771fe6b9SJerome Glisse r = RREG32(reg*4); 816771fe6b9SJerome Glisse return r; 817771fe6b9SJerome Glisse } 818771fe6b9SJerome Glisse 8190c195119SAlex Deucher /** 8200c195119SAlex Deucher * cail_ioreg_write - write IO register 8210c195119SAlex Deucher * 8220c195119SAlex Deucher * @info: atom card_info pointer 8230c195119SAlex Deucher * @reg: IO register offset 8240c195119SAlex Deucher * @val: value to write to the pll register 8250c195119SAlex Deucher * 8260c195119SAlex Deucher * Provides a IO register accessor for the atom interpreter (r4xx+). 8270c195119SAlex Deucher */ 828351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 829351a52a2SAlex Deucher { 830351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 831351a52a2SAlex Deucher 832351a52a2SAlex Deucher WREG32_IO(reg*4, val); 833351a52a2SAlex Deucher } 834351a52a2SAlex Deucher 8350c195119SAlex Deucher /** 8360c195119SAlex Deucher * cail_ioreg_read - read IO register 8370c195119SAlex Deucher * 8380c195119SAlex Deucher * @info: atom card_info pointer 8390c195119SAlex Deucher * @reg: IO register offset 8400c195119SAlex Deucher * 8410c195119SAlex Deucher * Provides an IO register accessor for the atom interpreter (r4xx+). 8420c195119SAlex Deucher * Returns the value of the IO register. 8430c195119SAlex Deucher */ 844351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 845351a52a2SAlex Deucher { 846351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 847351a52a2SAlex Deucher uint32_t r; 848351a52a2SAlex Deucher 849351a52a2SAlex Deucher r = RREG32_IO(reg*4); 850351a52a2SAlex Deucher return r; 851351a52a2SAlex Deucher } 852351a52a2SAlex Deucher 8530c195119SAlex Deucher /** 8540c195119SAlex Deucher * radeon_atombios_init - init the driver info and callbacks for atombios 8550c195119SAlex Deucher * 8560c195119SAlex Deucher * @rdev: radeon_device pointer 8570c195119SAlex Deucher * 8580c195119SAlex Deucher * Initializes the driver info and register access callbacks for the 8590c195119SAlex Deucher * ATOM interpreter (r4xx+). 8600c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 8610c195119SAlex Deucher * Called at driver startup. 8620c195119SAlex Deucher */ 863771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 864771fe6b9SJerome Glisse { 86561c4b24bSMathias Fröhlich struct card_info *atom_card_info = 86661c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 86761c4b24bSMathias Fröhlich 86861c4b24bSMathias Fröhlich if (!atom_card_info) 86961c4b24bSMathias Fröhlich return -ENOMEM; 87061c4b24bSMathias Fröhlich 87161c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 87261c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 87361c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 87461c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 875351a52a2SAlex Deucher /* needed for iio ops */ 876351a52a2SAlex Deucher if (rdev->rio_mem) { 877351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 878351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 879351a52a2SAlex Deucher } else { 880351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 881351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 882351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 883351a52a2SAlex Deucher } 88461c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 88561c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 88661c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 88761c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 88861c4b24bSMathias Fröhlich 88961c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 8900e34d094STim Gardner if (!rdev->mode_info.atom_context) { 8910e34d094STim Gardner radeon_atombios_fini(rdev); 8920e34d094STim Gardner return -ENOMEM; 8930e34d094STim Gardner } 8940e34d094STim Gardner 895c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 896771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 897d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 898771fe6b9SJerome Glisse return 0; 899771fe6b9SJerome Glisse } 900771fe6b9SJerome Glisse 9010c195119SAlex Deucher /** 9020c195119SAlex Deucher * radeon_atombios_fini - free the driver info and callbacks for atombios 9030c195119SAlex Deucher * 9040c195119SAlex Deucher * @rdev: radeon_device pointer 9050c195119SAlex Deucher * 9060c195119SAlex Deucher * Frees the driver info and register access callbacks for the ATOM 9070c195119SAlex Deucher * interpreter (r4xx+). 9080c195119SAlex Deucher * Called at driver shutdown. 9090c195119SAlex Deucher */ 910771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 911771fe6b9SJerome Glisse { 9124a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 913d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 9144a04a844SJerome Glisse } 9150e34d094STim Gardner kfree(rdev->mode_info.atom_context); 9160e34d094STim Gardner rdev->mode_info.atom_context = NULL; 91761c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 9180e34d094STim Gardner rdev->mode_info.atom_card_info = NULL; 919771fe6b9SJerome Glisse } 920771fe6b9SJerome Glisse 9210c195119SAlex Deucher /* COMBIOS */ 9220c195119SAlex Deucher /* 9230c195119SAlex Deucher * COMBIOS is the bios format prior to ATOM. It provides 9240c195119SAlex Deucher * command tables similar to ATOM, but doesn't have a unified 9250c195119SAlex Deucher * parser. See radeon_combios.c 9260c195119SAlex Deucher */ 9270c195119SAlex Deucher 9280c195119SAlex Deucher /** 9290c195119SAlex Deucher * radeon_combios_init - init the driver info for combios 9300c195119SAlex Deucher * 9310c195119SAlex Deucher * @rdev: radeon_device pointer 9320c195119SAlex Deucher * 9330c195119SAlex Deucher * Initializes the driver info for combios (r1xx-r3xx). 9340c195119SAlex Deucher * Returns 0 on sucess. 9350c195119SAlex Deucher * Called at driver startup. 9360c195119SAlex Deucher */ 937771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 938771fe6b9SJerome Glisse { 939771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 940771fe6b9SJerome Glisse return 0; 941771fe6b9SJerome Glisse } 942771fe6b9SJerome Glisse 9430c195119SAlex Deucher /** 9440c195119SAlex Deucher * radeon_combios_fini - free the driver info for combios 9450c195119SAlex Deucher * 9460c195119SAlex Deucher * @rdev: radeon_device pointer 9470c195119SAlex Deucher * 9480c195119SAlex Deucher * Frees the driver info for combios (r1xx-r3xx). 9490c195119SAlex Deucher * Called at driver shutdown. 9500c195119SAlex Deucher */ 951771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 952771fe6b9SJerome Glisse { 953771fe6b9SJerome Glisse } 954771fe6b9SJerome Glisse 9550c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */ 9560c195119SAlex Deucher /** 9570c195119SAlex Deucher * radeon_vga_set_decode - enable/disable vga decode 9580c195119SAlex Deucher * 9590c195119SAlex Deucher * @cookie: radeon_device pointer 9600c195119SAlex Deucher * @state: enable/disable vga decode 9610c195119SAlex Deucher * 9620c195119SAlex Deucher * Enable/disable vga decode (all asics). 9630c195119SAlex Deucher * Returns VGA resource flags. 9640c195119SAlex Deucher */ 96528d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 96628d52043SDave Airlie { 96728d52043SDave Airlie struct radeon_device *rdev = cookie; 96828d52043SDave Airlie radeon_vga_set_state(rdev, state); 96928d52043SDave Airlie if (state) 97028d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 97128d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 97228d52043SDave Airlie else 97328d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 97428d52043SDave Airlie } 975c1176d6fSDave Airlie 9760c195119SAlex Deucher /** 9771bcb04f7SChristian König * radeon_check_pot_argument - check that argument is a power of two 9781bcb04f7SChristian König * 9791bcb04f7SChristian König * @arg: value to check 9801bcb04f7SChristian König * 9811bcb04f7SChristian König * Validates that a certain argument is a power of two (all asics). 9821bcb04f7SChristian König * Returns true if argument is valid. 9831bcb04f7SChristian König */ 9841bcb04f7SChristian König static bool radeon_check_pot_argument(int arg) 9851bcb04f7SChristian König { 9861bcb04f7SChristian König return (arg & (arg - 1)) == 0; 9871bcb04f7SChristian König } 9881bcb04f7SChristian König 9891bcb04f7SChristian König /** 9900c195119SAlex Deucher * radeon_check_arguments - validate module params 9910c195119SAlex Deucher * 9920c195119SAlex Deucher * @rdev: radeon_device pointer 9930c195119SAlex Deucher * 9940c195119SAlex Deucher * Validates certain module parameters and updates 9950c195119SAlex Deucher * the associated values used by the driver (all asics). 9960c195119SAlex Deucher */ 9971109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev) 99836421338SJerome Glisse { 99936421338SJerome Glisse /* vramlimit must be a power of two */ 10001bcb04f7SChristian König if (!radeon_check_pot_argument(radeon_vram_limit)) { 100136421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 100236421338SJerome Glisse radeon_vram_limit); 100336421338SJerome Glisse radeon_vram_limit = 0; 100436421338SJerome Glisse } 10051bcb04f7SChristian König 1006edcd26e8SAlex Deucher if (radeon_gart_size == -1) { 1007edcd26e8SAlex Deucher /* default to a larger gart size on newer asics */ 1008edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1009edcd26e8SAlex Deucher radeon_gart_size = 1024; 1010edcd26e8SAlex Deucher else 1011edcd26e8SAlex Deucher radeon_gart_size = 512; 1012edcd26e8SAlex Deucher } 101336421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 10141bcb04f7SChristian König if (radeon_gart_size < 32) { 1015edcd26e8SAlex Deucher dev_warn(rdev->dev, "gart size (%d) too small\n", 101636421338SJerome Glisse radeon_gart_size); 1017edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1018edcd26e8SAlex Deucher radeon_gart_size = 1024; 1019edcd26e8SAlex Deucher else 102036421338SJerome Glisse radeon_gart_size = 512; 10211bcb04f7SChristian König } else if (!radeon_check_pot_argument(radeon_gart_size)) { 102236421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 102336421338SJerome Glisse radeon_gart_size); 1024edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1025edcd26e8SAlex Deucher radeon_gart_size = 1024; 1026edcd26e8SAlex Deucher else 102736421338SJerome Glisse radeon_gart_size = 512; 102836421338SJerome Glisse } 10291bcb04f7SChristian König rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20; 10301bcb04f7SChristian König 103136421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 103236421338SJerome Glisse switch (radeon_agpmode) { 103336421338SJerome Glisse case -1: 103436421338SJerome Glisse case 0: 103536421338SJerome Glisse case 1: 103636421338SJerome Glisse case 2: 103736421338SJerome Glisse case 4: 103836421338SJerome Glisse case 8: 103936421338SJerome Glisse break; 104036421338SJerome Glisse default: 104136421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 104236421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 104336421338SJerome Glisse radeon_agpmode = 0; 104436421338SJerome Glisse break; 104536421338SJerome Glisse } 104636421338SJerome Glisse } 104736421338SJerome Glisse 10480c195119SAlex Deucher /** 1049d1f9809eSMaarten Lankhorst * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is 1050d1f9809eSMaarten Lankhorst * needed for waking up. 1051d1f9809eSMaarten Lankhorst * 1052d1f9809eSMaarten Lankhorst * @pdev: pci dev pointer 1053d1f9809eSMaarten Lankhorst */ 1054d1f9809eSMaarten Lankhorst static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev) 1055d1f9809eSMaarten Lankhorst { 1056d1f9809eSMaarten Lankhorst 1057d1f9809eSMaarten Lankhorst /* 6600m in a macbook pro */ 1058d1f9809eSMaarten Lankhorst if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE && 1059d1f9809eSMaarten Lankhorst pdev->subsystem_device == 0x00e2) { 1060d1f9809eSMaarten Lankhorst printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n"); 1061d1f9809eSMaarten Lankhorst return true; 1062d1f9809eSMaarten Lankhorst } 1063d1f9809eSMaarten Lankhorst 1064d1f9809eSMaarten Lankhorst return false; 1065d1f9809eSMaarten Lankhorst } 1066d1f9809eSMaarten Lankhorst 1067d1f9809eSMaarten Lankhorst /** 10680c195119SAlex Deucher * radeon_switcheroo_set_state - set switcheroo state 10690c195119SAlex Deucher * 10700c195119SAlex Deucher * @pdev: pci dev pointer 10710c195119SAlex Deucher * @state: vga switcheroo state 10720c195119SAlex Deucher * 10730c195119SAlex Deucher * Callback for the switcheroo driver. Suspends or resumes the 10740c195119SAlex Deucher * the asics before or after it is powered up using ACPI methods. 10750c195119SAlex Deucher */ 10766a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 10776a9ee8afSDave Airlie { 10786a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 107910ebc0bcSDave Airlie 108010ebc0bcSDave Airlie if (radeon_is_px() && state == VGA_SWITCHEROO_OFF) 108110ebc0bcSDave Airlie return; 108210ebc0bcSDave Airlie 10836a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 1084d1f9809eSMaarten Lankhorst unsigned d3_delay = dev->pdev->d3_delay; 1085d1f9809eSMaarten Lankhorst 10866a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched on\n"); 10876a9ee8afSDave Airlie /* don't suspend or resume card normally */ 10885bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1089d1f9809eSMaarten Lankhorst 1090d1f9809eSMaarten Lankhorst if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev)) 1091d1f9809eSMaarten Lankhorst dev->pdev->d3_delay = 20; 1092d1f9809eSMaarten Lankhorst 109310ebc0bcSDave Airlie radeon_resume_kms(dev, true, true); 1094d1f9809eSMaarten Lankhorst 1095d1f9809eSMaarten Lankhorst dev->pdev->d3_delay = d3_delay; 1096d1f9809eSMaarten Lankhorst 10975bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_ON; 1098fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 10996a9ee8afSDave Airlie } else { 11006a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched off\n"); 1101fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 11025bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 110310ebc0bcSDave Airlie radeon_suspend_kms(dev, true, true); 11045bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_OFF; 11056a9ee8afSDave Airlie } 11066a9ee8afSDave Airlie } 11076a9ee8afSDave Airlie 11080c195119SAlex Deucher /** 11090c195119SAlex Deucher * radeon_switcheroo_can_switch - see if switcheroo state can change 11100c195119SAlex Deucher * 11110c195119SAlex Deucher * @pdev: pci dev pointer 11120c195119SAlex Deucher * 11130c195119SAlex Deucher * Callback for the switcheroo driver. Check of the switcheroo 11140c195119SAlex Deucher * state can be changed. 11150c195119SAlex Deucher * Returns true if the state can be changed, false if not. 11160c195119SAlex Deucher */ 11176a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 11186a9ee8afSDave Airlie { 11196a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 11206a9ee8afSDave Airlie bool can_switch; 11216a9ee8afSDave Airlie 11226a9ee8afSDave Airlie spin_lock(&dev->count_lock); 11236a9ee8afSDave Airlie can_switch = (dev->open_count == 0); 11246a9ee8afSDave Airlie spin_unlock(&dev->count_lock); 11256a9ee8afSDave Airlie return can_switch; 11266a9ee8afSDave Airlie } 11276a9ee8afSDave Airlie 112826ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { 112926ec685fSTakashi Iwai .set_gpu_state = radeon_switcheroo_set_state, 113026ec685fSTakashi Iwai .reprobe = NULL, 113126ec685fSTakashi Iwai .can_switch = radeon_switcheroo_can_switch, 113226ec685fSTakashi Iwai }; 11336a9ee8afSDave Airlie 11340c195119SAlex Deucher /** 11350c195119SAlex Deucher * radeon_device_init - initialize the driver 11360c195119SAlex Deucher * 11370c195119SAlex Deucher * @rdev: radeon_device pointer 11380c195119SAlex Deucher * @pdev: drm dev pointer 11390c195119SAlex Deucher * @pdev: pci dev pointer 11400c195119SAlex Deucher * @flags: driver flags 11410c195119SAlex Deucher * 11420c195119SAlex Deucher * Initializes the driver info and hw (all asics). 11430c195119SAlex Deucher * Returns 0 for success or an error on failure. 11440c195119SAlex Deucher * Called at driver startup. 11450c195119SAlex Deucher */ 1146771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 1147771fe6b9SJerome Glisse struct drm_device *ddev, 1148771fe6b9SJerome Glisse struct pci_dev *pdev, 1149771fe6b9SJerome Glisse uint32_t flags) 1150771fe6b9SJerome Glisse { 1151351a52a2SAlex Deucher int r, i; 1152ad49f501SDave Airlie int dma_bits; 115310ebc0bcSDave Airlie bool runtime = false; 1154771fe6b9SJerome Glisse 1155771fe6b9SJerome Glisse rdev->shutdown = false; 11569f022ddfSJerome Glisse rdev->dev = &pdev->dev; 1157771fe6b9SJerome Glisse rdev->ddev = ddev; 1158771fe6b9SJerome Glisse rdev->pdev = pdev; 1159771fe6b9SJerome Glisse rdev->flags = flags; 1160771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 1161771fe6b9SJerome Glisse rdev->is_atom_bios = false; 1162771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 1163edcd26e8SAlex Deucher rdev->mc.gtt_size = 512 * 1024 * 1024; 1164733289c2SJerome Glisse rdev->accel_working = false; 11658b25ed34SAlex Deucher /* set up ring ids */ 11668b25ed34SAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 11678b25ed34SAlex Deucher rdev->ring[i].idx = i; 11688b25ed34SAlex Deucher } 11691b5331d9SJerome Glisse 1170d522d9ccSThomas Reim DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n", 1171d522d9ccSThomas Reim radeon_family_name[rdev->family], pdev->vendor, pdev->device, 1172d522d9ccSThomas Reim pdev->subsystem_vendor, pdev->subsystem_device); 11731b5331d9SJerome Glisse 1174771fe6b9SJerome Glisse /* mutex initialization are all done here so we 1175771fe6b9SJerome Glisse * can recall function without having locking issues */ 1176d6999bc7SChristian König mutex_init(&rdev->ring_lock); 117740bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 1178c20dc369SChristian Koenig atomic_set(&rdev->ih.lock, 0); 11794c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 1180c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 11816759a0a7SMarek Olšák mutex_init(&rdev->gpu_clock_mutex); 1182f61d5b46SAlex Deucher mutex_init(&rdev->srbm_mutex); 1183db7fce39SChristian König init_rwsem(&rdev->pm.mclk_lock); 1184dee53e7fSJerome Glisse init_rwsem(&rdev->exclusive_lock); 118573a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 11861b9c3dd0SAlex Deucher r = radeon_gem_init(rdev); 11871b9c3dd0SAlex Deucher if (r) 11881b9c3dd0SAlex Deucher return r; 1189721604a1SJerome Glisse /* initialize vm here */ 119036ff39c4SChristian König mutex_init(&rdev->vm_manager.lock); 119123d4f1f2SAlex Deucher /* Adjust VM size here. 119223d4f1f2SAlex Deucher * Currently set to 4GB ((1 << 20) 4k pages). 119323d4f1f2SAlex Deucher * Max GPUVM size for cayman and SI is 40 bits. 119423d4f1f2SAlex Deucher */ 1195721604a1SJerome Glisse rdev->vm_manager.max_pfn = 1 << 20; 1196721604a1SJerome Glisse INIT_LIST_HEAD(&rdev->vm_manager.lru_vm); 1197771fe6b9SJerome Glisse 11984aac0473SJerome Glisse /* Set asic functions */ 11994aac0473SJerome Glisse r = radeon_asic_init(rdev); 120036421338SJerome Glisse if (r) 12014aac0473SJerome Glisse return r; 120236421338SJerome Glisse radeon_check_arguments(rdev); 12034aac0473SJerome Glisse 1204f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 1205f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 1206f95df9caSAlex Deucher */ 1207f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 1208f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 1209f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 1210f95df9caSAlex Deucher } 1211f95df9caSAlex Deucher 121230256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 1213b574f251SJerome Glisse radeon_agp_disable(rdev); 1214771fe6b9SJerome Glisse } 1215771fe6b9SJerome Glisse 12169ed8b1f9SAlex Deucher /* Set the internal MC address mask 12179ed8b1f9SAlex Deucher * This is the max address of the GPU's 12189ed8b1f9SAlex Deucher * internal address space. 12199ed8b1f9SAlex Deucher */ 12209ed8b1f9SAlex Deucher if (rdev->family >= CHIP_CAYMAN) 12219ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */ 12229ed8b1f9SAlex Deucher else if (rdev->family >= CHIP_CEDAR) 12239ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */ 12249ed8b1f9SAlex Deucher else 12259ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */ 12269ed8b1f9SAlex Deucher 1227ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 1228ad49f501SDave Airlie * PCIE - can handle 40-bits. 1229005a83f1SAlex Deucher * IGP - can handle 40-bits 1230ad49f501SDave Airlie * AGP - generally dma32 is safest 1231005a83f1SAlex Deucher * PCI - dma32 for legacy pci gart, 40 bits on newer asics 1232ad49f501SDave Airlie */ 1233ad49f501SDave Airlie rdev->need_dma32 = false; 1234ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 1235ad49f501SDave Airlie rdev->need_dma32 = true; 1236005a83f1SAlex Deucher if ((rdev->flags & RADEON_IS_PCI) && 12374a2b6662SJerome Glisse (rdev->family <= CHIP_RS740)) 1238ad49f501SDave Airlie rdev->need_dma32 = true; 1239ad49f501SDave Airlie 1240ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 1241ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1242771fe6b9SJerome Glisse if (r) { 124362fff811SDaniel Haid rdev->need_dma32 = true; 1244c52494f6SKonrad Rzeszutek Wilk dma_bits = 32; 1245771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 1246771fe6b9SJerome Glisse } 1247c52494f6SKonrad Rzeszutek Wilk r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1248c52494f6SKonrad Rzeszutek Wilk if (r) { 1249c52494f6SKonrad Rzeszutek Wilk pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32)); 1250c52494f6SKonrad Rzeszutek Wilk printk(KERN_WARNING "radeon: No coherent DMA available.\n"); 1251c52494f6SKonrad Rzeszutek Wilk } 1252771fe6b9SJerome Glisse 1253771fe6b9SJerome Glisse /* Registers mapping */ 1254771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 12552c385151SDaniel Vetter spin_lock_init(&rdev->mmio_idx_lock); 1256fe78118cSAlex Deucher spin_lock_init(&rdev->smc_idx_lock); 12570a5b7b0bSAlex Deucher spin_lock_init(&rdev->pll_idx_lock); 12580a5b7b0bSAlex Deucher spin_lock_init(&rdev->mc_idx_lock); 12590a5b7b0bSAlex Deucher spin_lock_init(&rdev->pcie_idx_lock); 12600a5b7b0bSAlex Deucher spin_lock_init(&rdev->pciep_idx_lock); 12610a5b7b0bSAlex Deucher spin_lock_init(&rdev->pif_idx_lock); 12620a5b7b0bSAlex Deucher spin_lock_init(&rdev->cg_idx_lock); 12630a5b7b0bSAlex Deucher spin_lock_init(&rdev->uvd_idx_lock); 12640a5b7b0bSAlex Deucher spin_lock_init(&rdev->rcu_idx_lock); 12650a5b7b0bSAlex Deucher spin_lock_init(&rdev->didt_idx_lock); 12660a5b7b0bSAlex Deucher spin_lock_init(&rdev->end_idx_lock); 1267efad86dbSAlex Deucher if (rdev->family >= CHIP_BONAIRE) { 1268efad86dbSAlex Deucher rdev->rmmio_base = pci_resource_start(rdev->pdev, 5); 1269efad86dbSAlex Deucher rdev->rmmio_size = pci_resource_len(rdev->pdev, 5); 1270efad86dbSAlex Deucher } else { 127101d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 127201d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 1273efad86dbSAlex Deucher } 1274771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 1275771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 1276771fe6b9SJerome Glisse return -ENOMEM; 1277771fe6b9SJerome Glisse } 1278771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 1279771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 1280771fe6b9SJerome Glisse 128175efdee1SAlex Deucher /* doorbell bar mapping */ 128275efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 128375efdee1SAlex Deucher radeon_doorbell_init(rdev); 128475efdee1SAlex Deucher 1285351a52a2SAlex Deucher /* io port mapping */ 1286351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1287351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 1288351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 1289351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 1290351a52a2SAlex Deucher break; 1291351a52a2SAlex Deucher } 1292351a52a2SAlex Deucher } 1293351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 1294351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 1295351a52a2SAlex Deucher 129628d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 129793239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 129893239ea1SDave Airlie * ignore it */ 129993239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 130010ebc0bcSDave Airlie 130110ebc0bcSDave Airlie if (radeon_runtime_pm == 1) 130210ebc0bcSDave Airlie runtime = true; 130310ebc0bcSDave Airlie if ((radeon_runtime_pm == -1) && radeon_is_px()) 130410ebc0bcSDave Airlie runtime = true; 130510ebc0bcSDave Airlie vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime); 130610ebc0bcSDave Airlie if (runtime) 130710ebc0bcSDave Airlie vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain); 130828d52043SDave Airlie 13093ce0a23dSJerome Glisse r = radeon_init(rdev); 1310b574f251SJerome Glisse if (r) 1311b574f251SJerome Glisse return r; 1312b1e3a6d1SMichel Dänzer 131304eb2206SChristian König r = radeon_ib_ring_tests(rdev); 131404eb2206SChristian König if (r) 131504eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 131604eb2206SChristian König 1317409851f4SJerome Glisse r = radeon_gem_debugfs_init(rdev); 1318409851f4SJerome Glisse if (r) { 1319409851f4SJerome Glisse DRM_ERROR("registering gem debugfs failed (%d).\n", r); 1320409851f4SJerome Glisse } 1321409851f4SJerome Glisse 1322b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 1323b574f251SJerome Glisse /* Acceleration not working on AGP card try again 1324b574f251SJerome Glisse * with fallback to PCI or PCIE GART 1325b574f251SJerome Glisse */ 1326a2d07b74SJerome Glisse radeon_asic_reset(rdev); 1327b574f251SJerome Glisse radeon_fini(rdev); 1328b574f251SJerome Glisse radeon_agp_disable(rdev); 1329b574f251SJerome Glisse r = radeon_init(rdev); 13304aac0473SJerome Glisse if (r) 13314aac0473SJerome Glisse return r; 13323ce0a23dSJerome Glisse } 133360a7e396SChristian König if ((radeon_testing & 1)) { 13344a1132a0SAlex Deucher if (rdev->accel_working) 1335ecc0b326SMichel Dänzer radeon_test_moves(rdev); 13364a1132a0SAlex Deucher else 13374a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping move tests\n"); 1338ecc0b326SMichel Dänzer } 133960a7e396SChristian König if ((radeon_testing & 2)) { 13404a1132a0SAlex Deucher if (rdev->accel_working) 134160a7e396SChristian König radeon_test_syncing(rdev); 13424a1132a0SAlex Deucher else 13434a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping sync tests\n"); 134460a7e396SChristian König } 1345771fe6b9SJerome Glisse if (radeon_benchmarking) { 13464a1132a0SAlex Deucher if (rdev->accel_working) 1347638dd7dbSIlija Hadzic radeon_benchmark(rdev, radeon_benchmarking); 13484a1132a0SAlex Deucher else 13494a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n"); 1350771fe6b9SJerome Glisse } 13516cf8a3f5SJerome Glisse return 0; 1352771fe6b9SJerome Glisse } 1353771fe6b9SJerome Glisse 13544d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev); 13554d8bf9aeSChristian König 13560c195119SAlex Deucher /** 13570c195119SAlex Deucher * radeon_device_fini - tear down the driver 13580c195119SAlex Deucher * 13590c195119SAlex Deucher * @rdev: radeon_device pointer 13600c195119SAlex Deucher * 13610c195119SAlex Deucher * Tear down the driver info (all asics). 13620c195119SAlex Deucher * Called at driver shutdown. 13630c195119SAlex Deucher */ 1364771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 1365771fe6b9SJerome Glisse { 1366771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 1367771fe6b9SJerome Glisse rdev->shutdown = true; 136890aca4d2SJerome Glisse /* evict vram memory */ 136990aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 13703ce0a23dSJerome Glisse radeon_fini(rdev); 13716a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 1372c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 1373e0a2ca73SAlex Deucher if (rdev->rio_mem) 1374351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 1375351a52a2SAlex Deucher rdev->rio_mem = NULL; 1376771fe6b9SJerome Glisse iounmap(rdev->rmmio); 1377771fe6b9SJerome Glisse rdev->rmmio = NULL; 137875efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 137975efdee1SAlex Deucher radeon_doorbell_fini(rdev); 13804d8bf9aeSChristian König radeon_debugfs_remove_files(rdev); 1381771fe6b9SJerome Glisse } 1382771fe6b9SJerome Glisse 1383771fe6b9SJerome Glisse 1384771fe6b9SJerome Glisse /* 1385771fe6b9SJerome Glisse * Suspend & resume. 1386771fe6b9SJerome Glisse */ 13870c195119SAlex Deucher /** 13880c195119SAlex Deucher * radeon_suspend_kms - initiate device suspend 13890c195119SAlex Deucher * 13900c195119SAlex Deucher * @pdev: drm dev pointer 13910c195119SAlex Deucher * @state: suspend state 13920c195119SAlex Deucher * 13930c195119SAlex Deucher * Puts the hw in the suspend state (all asics). 13940c195119SAlex Deucher * Returns 0 for success or an error on failure. 13950c195119SAlex Deucher * Called at driver suspend. 13960c195119SAlex Deucher */ 139710ebc0bcSDave Airlie int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon) 1398771fe6b9SJerome Glisse { 1399875c1866SDarren Jenkins struct radeon_device *rdev; 1400771fe6b9SJerome Glisse struct drm_crtc *crtc; 1401d8dcaa1dSAlex Deucher struct drm_connector *connector; 14027465280cSAlex Deucher int i, r; 14035f8f635eSJerome Glisse bool force_completion = false; 1404771fe6b9SJerome Glisse 1405875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 1406771fe6b9SJerome Glisse return -ENODEV; 1407771fe6b9SJerome Glisse } 14087473e830SDave Airlie 1409875c1866SDarren Jenkins rdev = dev->dev_private; 1410875c1866SDarren Jenkins 14115bcf719bSDave Airlie if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 14126a9ee8afSDave Airlie return 0; 1413d8dcaa1dSAlex Deucher 141486698c20SSeth Forshee drm_kms_helper_poll_disable(dev); 141586698c20SSeth Forshee 1416d8dcaa1dSAlex Deucher /* turn off display hw */ 1417d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1418d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 1419d8dcaa1dSAlex Deucher } 1420d8dcaa1dSAlex Deucher 1421771fe6b9SJerome Glisse /* unpin the front buffers */ 1422771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1423771fe6b9SJerome Glisse struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 14244c788679SJerome Glisse struct radeon_bo *robj; 1425771fe6b9SJerome Glisse 1426771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 1427771fe6b9SJerome Glisse continue; 1428771fe6b9SJerome Glisse } 14297e4d15d9SDaniel Vetter robj = gem_to_radeon_bo(rfb->obj); 143038651674SDave Airlie /* don't unpin kernel fb objects */ 143138651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 14324c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 143338651674SDave Airlie if (r == 0) { 14344c788679SJerome Glisse radeon_bo_unpin(robj); 14354c788679SJerome Glisse radeon_bo_unreserve(robj); 14364c788679SJerome Glisse } 1437771fe6b9SJerome Glisse } 1438771fe6b9SJerome Glisse } 1439771fe6b9SJerome Glisse /* evict vram memory */ 14404c788679SJerome Glisse radeon_bo_evict_vram(rdev); 14418a47cc9eSChristian König 14428a47cc9eSChristian König mutex_lock(&rdev->ring_lock); 1443771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 14445f8f635eSJerome Glisse for (i = 0; i < RADEON_NUM_RINGS; i++) { 14455f8f635eSJerome Glisse r = radeon_fence_wait_empty_locked(rdev, i); 14465f8f635eSJerome Glisse if (r) { 14475f8f635eSJerome Glisse /* delay GPU reset to resume */ 14485f8f635eSJerome Glisse force_completion = true; 14495f8f635eSJerome Glisse } 14505f8f635eSJerome Glisse } 14515f8f635eSJerome Glisse if (force_completion) { 14525f8f635eSJerome Glisse radeon_fence_driver_force_completion(rdev); 14535f8f635eSJerome Glisse } 14548a47cc9eSChristian König mutex_unlock(&rdev->ring_lock); 1455771fe6b9SJerome Glisse 1456f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 1457f657c2a7SYang Zhao 1458ce8f5370SAlex Deucher radeon_pm_suspend(rdev); 14593ce0a23dSJerome Glisse radeon_suspend(rdev); 1460d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 1461771fe6b9SJerome Glisse /* evict remaining vram memory */ 14624c788679SJerome Glisse radeon_bo_evict_vram(rdev); 1463771fe6b9SJerome Glisse 146410b06122SJerome Glisse radeon_agp_suspend(rdev); 146510b06122SJerome Glisse 1466771fe6b9SJerome Glisse pci_save_state(dev->pdev); 14677473e830SDave Airlie if (suspend) { 1468771fe6b9SJerome Glisse /* Shut down the device */ 1469771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 1470771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 1471771fe6b9SJerome Glisse } 147210ebc0bcSDave Airlie 147310ebc0bcSDave Airlie if (fbcon) { 1474ac751efaSTorben Hohn console_lock(); 147538651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 1476ac751efaSTorben Hohn console_unlock(); 147710ebc0bcSDave Airlie } 1478771fe6b9SJerome Glisse return 0; 1479771fe6b9SJerome Glisse } 1480771fe6b9SJerome Glisse 14810c195119SAlex Deucher /** 14820c195119SAlex Deucher * radeon_resume_kms - initiate device resume 14830c195119SAlex Deucher * 14840c195119SAlex Deucher * @pdev: drm dev pointer 14850c195119SAlex Deucher * 14860c195119SAlex Deucher * Bring the hw back to operating state (all asics). 14870c195119SAlex Deucher * Returns 0 for success or an error on failure. 14880c195119SAlex Deucher * Called at driver resume. 14890c195119SAlex Deucher */ 149010ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon) 1491771fe6b9SJerome Glisse { 149209bdf591SCedric Godin struct drm_connector *connector; 1493771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 149404eb2206SChristian König int r; 1495771fe6b9SJerome Glisse 14965bcf719bSDave Airlie if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 14976a9ee8afSDave Airlie return 0; 14986a9ee8afSDave Airlie 149910ebc0bcSDave Airlie if (fbcon) { 1500ac751efaSTorben Hohn console_lock(); 150110ebc0bcSDave Airlie } 15027473e830SDave Airlie if (resume) { 1503771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 1504771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 1505771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 150610ebc0bcSDave Airlie if (fbcon) 1507ac751efaSTorben Hohn console_unlock(); 1508771fe6b9SJerome Glisse return -1; 1509771fe6b9SJerome Glisse } 15107473e830SDave Airlie } 15110ebf1717SDave Airlie /* resume AGP if in use */ 15120ebf1717SDave Airlie radeon_agp_resume(rdev); 15133ce0a23dSJerome Glisse radeon_resume(rdev); 151404eb2206SChristian König 151504eb2206SChristian König r = radeon_ib_ring_tests(rdev); 151604eb2206SChristian König if (r) 151704eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 151804eb2206SChristian König 1519ce8f5370SAlex Deucher radeon_pm_resume(rdev); 1520f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 152109bdf591SCedric Godin 152210ebc0bcSDave Airlie if (fbcon) { 152338651674SDave Airlie radeon_fbdev_set_suspend(rdev, 0); 1524ac751efaSTorben Hohn console_unlock(); 152510ebc0bcSDave Airlie } 1526771fe6b9SJerome Glisse 15273fa47d9eSAlex Deucher /* init dig PHYs, disp eng pll */ 15283fa47d9eSAlex Deucher if (rdev->is_atom_bios) { 1529ac89af1eSAlex Deucher radeon_atom_encoder_init(rdev); 1530f3f1f03eSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 1531bced76f2SAlex Deucher /* turn on the BL */ 1532bced76f2SAlex Deucher if (rdev->mode_info.bl_encoder) { 1533bced76f2SAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 1534bced76f2SAlex Deucher rdev->mode_info.bl_encoder); 1535bced76f2SAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 1536bced76f2SAlex Deucher bl_level); 1537bced76f2SAlex Deucher } 15383fa47d9eSAlex Deucher } 1539d4877cf2SAlex Deucher /* reset hpd state */ 1540d4877cf2SAlex Deucher radeon_hpd_init(rdev); 1541771fe6b9SJerome Glisse /* blat the mode back in */ 1542771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 1543a93f344dSAlex Deucher /* turn on display hw */ 1544a93f344dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1545a93f344dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 1546a93f344dSAlex Deucher } 154786698c20SSeth Forshee 154886698c20SSeth Forshee drm_kms_helper_poll_enable(dev); 1549771fe6b9SJerome Glisse return 0; 1550771fe6b9SJerome Glisse } 1551771fe6b9SJerome Glisse 15520c195119SAlex Deucher /** 15530c195119SAlex Deucher * radeon_gpu_reset - reset the asic 15540c195119SAlex Deucher * 15550c195119SAlex Deucher * @rdev: radeon device pointer 15560c195119SAlex Deucher * 15570c195119SAlex Deucher * Attempt the reset the GPU if it has hung (all asics). 15580c195119SAlex Deucher * Returns 0 for success or an error on failure. 15590c195119SAlex Deucher */ 156090aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 156190aca4d2SJerome Glisse { 156255d7c221SChristian König unsigned ring_sizes[RADEON_NUM_RINGS]; 156355d7c221SChristian König uint32_t *ring_data[RADEON_NUM_RINGS]; 156455d7c221SChristian König 156555d7c221SChristian König bool saved = false; 156655d7c221SChristian König 156755d7c221SChristian König int i, r; 15688fd1b84cSDave Airlie int resched; 156990aca4d2SJerome Glisse 1570dee53e7fSJerome Glisse down_write(&rdev->exclusive_lock); 1571f9eaf9aeSChristian König 1572f9eaf9aeSChristian König if (!rdev->needs_reset) { 1573f9eaf9aeSChristian König up_write(&rdev->exclusive_lock); 1574f9eaf9aeSChristian König return 0; 1575f9eaf9aeSChristian König } 1576f9eaf9aeSChristian König 1577f9eaf9aeSChristian König rdev->needs_reset = false; 1578f9eaf9aeSChristian König 157990aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 15808fd1b84cSDave Airlie /* block TTM */ 15818fd1b84cSDave Airlie resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 158295f59509SAlex Deucher radeon_pm_suspend(rdev); 158390aca4d2SJerome Glisse radeon_suspend(rdev); 158490aca4d2SJerome Glisse 158555d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 158655d7c221SChristian König ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], 158755d7c221SChristian König &ring_data[i]); 158855d7c221SChristian König if (ring_sizes[i]) { 158955d7c221SChristian König saved = true; 159055d7c221SChristian König dev_info(rdev->dev, "Saved %d dwords of commands " 159155d7c221SChristian König "on ring %d.\n", ring_sizes[i], i); 159255d7c221SChristian König } 159355d7c221SChristian König } 159455d7c221SChristian König 159555d7c221SChristian König retry: 159690aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 159790aca4d2SJerome Glisse if (!r) { 159855d7c221SChristian König dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); 159990aca4d2SJerome Glisse radeon_resume(rdev); 160055d7c221SChristian König } 160104eb2206SChristian König 160290aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 160355d7c221SChristian König 160455d7c221SChristian König if (!r) { 160555d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 160655d7c221SChristian König radeon_ring_restore(rdev, &rdev->ring[i], 160755d7c221SChristian König ring_sizes[i], ring_data[i]); 1608f54b350dSChristian König ring_sizes[i] = 0; 1609f54b350dSChristian König ring_data[i] = NULL; 161090aca4d2SJerome Glisse } 16117a1619b9SMichel Dänzer 161255d7c221SChristian König r = radeon_ib_ring_tests(rdev); 161355d7c221SChristian König if (r) { 161455d7c221SChristian König dev_err(rdev->dev, "ib ring test failed (%d).\n", r); 161555d7c221SChristian König if (saved) { 1616f54b350dSChristian König saved = false; 161755d7c221SChristian König radeon_suspend(rdev); 161855d7c221SChristian König goto retry; 161955d7c221SChristian König } 162055d7c221SChristian König } 162155d7c221SChristian König } else { 162276903b96SJerome Glisse radeon_fence_driver_force_completion(rdev); 162355d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 162455d7c221SChristian König kfree(ring_data[i]); 162555d7c221SChristian König } 162655d7c221SChristian König } 162755d7c221SChristian König 162895f59509SAlex Deucher radeon_pm_resume(rdev); 1629d3493574SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 1630d3493574SJerome Glisse 163155d7c221SChristian König ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 16327a1619b9SMichel Dänzer if (r) { 163390aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 163490aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 16357a1619b9SMichel Dänzer } 16367a1619b9SMichel Dänzer 1637dee53e7fSJerome Glisse up_write(&rdev->exclusive_lock); 163890aca4d2SJerome Glisse return r; 163990aca4d2SJerome Glisse } 164090aca4d2SJerome Glisse 1641771fe6b9SJerome Glisse 1642771fe6b9SJerome Glisse /* 1643771fe6b9SJerome Glisse * Debugfs 1644771fe6b9SJerome Glisse */ 1645771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 1646771fe6b9SJerome Glisse struct drm_info_list *files, 1647771fe6b9SJerome Glisse unsigned nfiles) 1648771fe6b9SJerome Glisse { 1649771fe6b9SJerome Glisse unsigned i; 1650771fe6b9SJerome Glisse 16514d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 16524d8bf9aeSChristian König if (rdev->debugfs[i].files == files) { 1653771fe6b9SJerome Glisse /* Already registered */ 1654771fe6b9SJerome Glisse return 0; 1655771fe6b9SJerome Glisse } 1656771fe6b9SJerome Glisse } 1657c245cb9eSMichael Witten 16584d8bf9aeSChristian König i = rdev->debugfs_count + 1; 1659c245cb9eSMichael Witten if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { 1660c245cb9eSMichael Witten DRM_ERROR("Reached maximum number of debugfs components.\n"); 1661c245cb9eSMichael Witten DRM_ERROR("Report so we increase " 1662c245cb9eSMichael Witten "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); 1663771fe6b9SJerome Glisse return -EINVAL; 1664771fe6b9SJerome Glisse } 16654d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].files = files; 16664d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].num_files = nfiles; 16674d8bf9aeSChristian König rdev->debugfs_count = i; 1668771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1669771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1670771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 1671771fe6b9SJerome Glisse rdev->ddev->control); 1672771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1673771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 1674771fe6b9SJerome Glisse rdev->ddev->primary); 1675771fe6b9SJerome Glisse #endif 1676771fe6b9SJerome Glisse return 0; 1677771fe6b9SJerome Glisse } 1678771fe6b9SJerome Glisse 16794d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev) 16804d8bf9aeSChristian König { 16814d8bf9aeSChristian König #if defined(CONFIG_DEBUG_FS) 16824d8bf9aeSChristian König unsigned i; 16834d8bf9aeSChristian König 16844d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 16854d8bf9aeSChristian König drm_debugfs_remove_files(rdev->debugfs[i].files, 16864d8bf9aeSChristian König rdev->debugfs[i].num_files, 16874d8bf9aeSChristian König rdev->ddev->control); 16884d8bf9aeSChristian König drm_debugfs_remove_files(rdev->debugfs[i].files, 16894d8bf9aeSChristian König rdev->debugfs[i].num_files, 16904d8bf9aeSChristian König rdev->ddev->primary); 16914d8bf9aeSChristian König } 16924d8bf9aeSChristian König #endif 16934d8bf9aeSChristian König } 16944d8bf9aeSChristian König 1695771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1696771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 1697771fe6b9SJerome Glisse { 1698771fe6b9SJerome Glisse return 0; 1699771fe6b9SJerome Glisse } 1700771fe6b9SJerome Glisse 1701771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 1702771fe6b9SJerome Glisse { 1703771fe6b9SJerome Glisse } 1704771fe6b9SJerome Glisse #endif 1705