xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_device.c (revision bcb0b981c5571744ac446a6c906aa05a28d21446)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/console.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include <drm/drmP.h>
31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h>
321bc3d3ccSChunming Zhou #include <drm/drm_cache.h>
33771fe6b9SJerome Glisse #include <drm/radeon_drm.h>
34b8751946SLukas Wunner #include <linux/pm_runtime.h>
3528d52043SDave Airlie #include <linux/vgaarb.h>
366a9ee8afSDave Airlie #include <linux/vga_switcheroo.h>
37bcc65fd8SMatthew Garrett #include <linux/efi.h>
38771fe6b9SJerome Glisse #include "radeon_reg.h"
39771fe6b9SJerome Glisse #include "radeon.h"
40771fe6b9SJerome Glisse #include "atom.h"
41771fe6b9SJerome Glisse 
421b5331d9SJerome Glisse static const char radeon_family_name[][16] = {
431b5331d9SJerome Glisse 	"R100",
441b5331d9SJerome Glisse 	"RV100",
451b5331d9SJerome Glisse 	"RS100",
461b5331d9SJerome Glisse 	"RV200",
471b5331d9SJerome Glisse 	"RS200",
481b5331d9SJerome Glisse 	"R200",
491b5331d9SJerome Glisse 	"RV250",
501b5331d9SJerome Glisse 	"RS300",
511b5331d9SJerome Glisse 	"RV280",
521b5331d9SJerome Glisse 	"R300",
531b5331d9SJerome Glisse 	"R350",
541b5331d9SJerome Glisse 	"RV350",
551b5331d9SJerome Glisse 	"RV380",
561b5331d9SJerome Glisse 	"R420",
571b5331d9SJerome Glisse 	"R423",
581b5331d9SJerome Glisse 	"RV410",
591b5331d9SJerome Glisse 	"RS400",
601b5331d9SJerome Glisse 	"RS480",
611b5331d9SJerome Glisse 	"RS600",
621b5331d9SJerome Glisse 	"RS690",
631b5331d9SJerome Glisse 	"RS740",
641b5331d9SJerome Glisse 	"RV515",
651b5331d9SJerome Glisse 	"R520",
661b5331d9SJerome Glisse 	"RV530",
671b5331d9SJerome Glisse 	"RV560",
681b5331d9SJerome Glisse 	"RV570",
691b5331d9SJerome Glisse 	"R580",
701b5331d9SJerome Glisse 	"R600",
711b5331d9SJerome Glisse 	"RV610",
721b5331d9SJerome Glisse 	"RV630",
731b5331d9SJerome Glisse 	"RV670",
741b5331d9SJerome Glisse 	"RV620",
751b5331d9SJerome Glisse 	"RV635",
761b5331d9SJerome Glisse 	"RS780",
771b5331d9SJerome Glisse 	"RS880",
781b5331d9SJerome Glisse 	"RV770",
791b5331d9SJerome Glisse 	"RV730",
801b5331d9SJerome Glisse 	"RV710",
811b5331d9SJerome Glisse 	"RV740",
821b5331d9SJerome Glisse 	"CEDAR",
831b5331d9SJerome Glisse 	"REDWOOD",
841b5331d9SJerome Glisse 	"JUNIPER",
851b5331d9SJerome Glisse 	"CYPRESS",
861b5331d9SJerome Glisse 	"HEMLOCK",
87b08ebe7eSAlex Deucher 	"PALM",
884df64e65SAlex Deucher 	"SUMO",
894df64e65SAlex Deucher 	"SUMO2",
901fe18305SAlex Deucher 	"BARTS",
911fe18305SAlex Deucher 	"TURKS",
921fe18305SAlex Deucher 	"CAICOS",
93b7cfc9feSAlex Deucher 	"CAYMAN",
948848f759SAlex Deucher 	"ARUBA",
95cb28bb34SAlex Deucher 	"TAHITI",
96cb28bb34SAlex Deucher 	"PITCAIRN",
97cb28bb34SAlex Deucher 	"VERDE",
98624d3524SAlex Deucher 	"OLAND",
99b5d9d726SAlex Deucher 	"HAINAN",
1006eac752eSAlex Deucher 	"BONAIRE",
1016eac752eSAlex Deucher 	"KAVERI",
1026eac752eSAlex Deucher 	"KABINI",
1033bf599e8SAlex Deucher 	"HAWAII",
104b0a9f22aSSamuel Li 	"MULLINS",
1051b5331d9SJerome Glisse 	"LAST",
1061b5331d9SJerome Glisse };
1071b5331d9SJerome Glisse 
108066f1f0bSAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO)
109066f1f0bSAlex Deucher bool radeon_has_atpx_dgpu_power_cntl(void);
110066f1f0bSAlex Deucher bool radeon_is_atpx_hybrid(void);
111066f1f0bSAlex Deucher #else
112066f1f0bSAlex Deucher static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; }
113066f1f0bSAlex Deucher static inline bool radeon_is_atpx_hybrid(void) { return false; }
114066f1f0bSAlex Deucher #endif
115066f1f0bSAlex Deucher 
1164807c5a8SAlex Deucher #define RADEON_PX_QUIRK_DISABLE_PX  (1 << 0)
1174807c5a8SAlex Deucher 
1184807c5a8SAlex Deucher struct radeon_px_quirk {
1194807c5a8SAlex Deucher 	u32 chip_vendor;
1204807c5a8SAlex Deucher 	u32 chip_device;
1214807c5a8SAlex Deucher 	u32 subsys_vendor;
1224807c5a8SAlex Deucher 	u32 subsys_device;
1234807c5a8SAlex Deucher 	u32 px_quirk_flags;
1244807c5a8SAlex Deucher };
1254807c5a8SAlex Deucher 
1264807c5a8SAlex Deucher static struct radeon_px_quirk radeon_px_quirk_list[] = {
1274807c5a8SAlex Deucher 	/* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
1284807c5a8SAlex Deucher 	 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
1294807c5a8SAlex Deucher 	 */
1304807c5a8SAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
1314807c5a8SAlex Deucher 	/* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
1324807c5a8SAlex Deucher 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
1334807c5a8SAlex Deucher 	 */
1344807c5a8SAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
135ff1b1294SAlex Deucher 	/* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
136ff1b1294SAlex Deucher 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
137ff1b1294SAlex Deucher 	 */
138ff1b1294SAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
1394eb59793SAlex Deucher 	/* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
1404eb59793SAlex Deucher 	 * https://bugs.freedesktop.org/show_bug.cgi?id=101491
1414eb59793SAlex Deucher 	 */
1424eb59793SAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
1434807c5a8SAlex Deucher 	{ 0, 0, 0, 0, 0 },
1444807c5a8SAlex Deucher };
1454807c5a8SAlex Deucher 
14690c4cde9SAlex Deucher bool radeon_is_px(struct drm_device *dev)
14790c4cde9SAlex Deucher {
14890c4cde9SAlex Deucher 	struct radeon_device *rdev = dev->dev_private;
14990c4cde9SAlex Deucher 
15090c4cde9SAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
15190c4cde9SAlex Deucher 		return true;
15290c4cde9SAlex Deucher 	return false;
15390c4cde9SAlex Deucher }
15410ebc0bcSDave Airlie 
1554807c5a8SAlex Deucher static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
1564807c5a8SAlex Deucher {
1574807c5a8SAlex Deucher 	struct radeon_px_quirk *p = radeon_px_quirk_list;
1584807c5a8SAlex Deucher 
1594807c5a8SAlex Deucher 	/* Apply PX quirks */
1604807c5a8SAlex Deucher 	while (p && p->chip_device != 0) {
1614807c5a8SAlex Deucher 		if (rdev->pdev->vendor == p->chip_vendor &&
1624807c5a8SAlex Deucher 		    rdev->pdev->device == p->chip_device &&
1634807c5a8SAlex Deucher 		    rdev->pdev->subsystem_vendor == p->subsys_vendor &&
1644807c5a8SAlex Deucher 		    rdev->pdev->subsystem_device == p->subsys_device) {
1654807c5a8SAlex Deucher 			rdev->px_quirk_flags = p->px_quirk_flags;
1664807c5a8SAlex Deucher 			break;
1674807c5a8SAlex Deucher 		}
1684807c5a8SAlex Deucher 		++p;
1694807c5a8SAlex Deucher 	}
1704807c5a8SAlex Deucher 
1714807c5a8SAlex Deucher 	if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
1724807c5a8SAlex Deucher 		rdev->flags &= ~RADEON_IS_PX;
173066f1f0bSAlex Deucher 
174066f1f0bSAlex Deucher 	/* disable PX is the system doesn't support dGPU power control or hybrid gfx */
175066f1f0bSAlex Deucher 	if (!radeon_is_atpx_hybrid() &&
176066f1f0bSAlex Deucher 	    !radeon_has_atpx_dgpu_power_cntl())
177066f1f0bSAlex Deucher 		rdev->flags &= ~RADEON_IS_PX;
1784807c5a8SAlex Deucher }
1794807c5a8SAlex Deucher 
1800c195119SAlex Deucher /**
1812e1b65f9SAlex Deucher  * radeon_program_register_sequence - program an array of registers.
1822e1b65f9SAlex Deucher  *
1832e1b65f9SAlex Deucher  * @rdev: radeon_device pointer
1842e1b65f9SAlex Deucher  * @registers: pointer to the register array
1852e1b65f9SAlex Deucher  * @array_size: size of the register array
1862e1b65f9SAlex Deucher  *
1872e1b65f9SAlex Deucher  * Programs an array or registers with and and or masks.
1882e1b65f9SAlex Deucher  * This is a helper for setting golden registers.
1892e1b65f9SAlex Deucher  */
1902e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev,
1912e1b65f9SAlex Deucher 				      const u32 *registers,
1922e1b65f9SAlex Deucher 				      const u32 array_size)
1932e1b65f9SAlex Deucher {
1942e1b65f9SAlex Deucher 	u32 tmp, reg, and_mask, or_mask;
1952e1b65f9SAlex Deucher 	int i;
1962e1b65f9SAlex Deucher 
1972e1b65f9SAlex Deucher 	if (array_size % 3)
1982e1b65f9SAlex Deucher 		return;
1992e1b65f9SAlex Deucher 
2002e1b65f9SAlex Deucher 	for (i = 0; i < array_size; i +=3) {
2012e1b65f9SAlex Deucher 		reg = registers[i + 0];
2022e1b65f9SAlex Deucher 		and_mask = registers[i + 1];
2032e1b65f9SAlex Deucher 		or_mask = registers[i + 2];
2042e1b65f9SAlex Deucher 
2052e1b65f9SAlex Deucher 		if (and_mask == 0xffffffff) {
2062e1b65f9SAlex Deucher 			tmp = or_mask;
2072e1b65f9SAlex Deucher 		} else {
2082e1b65f9SAlex Deucher 			tmp = RREG32(reg);
2092e1b65f9SAlex Deucher 			tmp &= ~and_mask;
2102e1b65f9SAlex Deucher 			tmp |= or_mask;
2112e1b65f9SAlex Deucher 		}
2122e1b65f9SAlex Deucher 		WREG32(reg, tmp);
2132e1b65f9SAlex Deucher 	}
2142e1b65f9SAlex Deucher }
2152e1b65f9SAlex Deucher 
2161a0041b8SAlex Deucher void radeon_pci_config_reset(struct radeon_device *rdev)
2171a0041b8SAlex Deucher {
2181a0041b8SAlex Deucher 	pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
2191a0041b8SAlex Deucher }
2201a0041b8SAlex Deucher 
2212e1b65f9SAlex Deucher /**
2220c195119SAlex Deucher  * radeon_surface_init - Clear GPU surface registers.
2230c195119SAlex Deucher  *
2240c195119SAlex Deucher  * @rdev: radeon_device pointer
2250c195119SAlex Deucher  *
2260c195119SAlex Deucher  * Clear GPU surface registers (r1xx-r5xx).
227b1e3a6d1SMichel Dänzer  */
2283ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev)
229b1e3a6d1SMichel Dänzer {
230b1e3a6d1SMichel Dänzer 	/* FIXME: check this out */
231b1e3a6d1SMichel Dänzer 	if (rdev->family < CHIP_R600) {
232b1e3a6d1SMichel Dänzer 		int i;
233b1e3a6d1SMichel Dänzer 
234550e2d92SDave Airlie 		for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
235550e2d92SDave Airlie 			if (rdev->surface_regs[i].bo)
236550e2d92SDave Airlie 				radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
237550e2d92SDave Airlie 			else
238550e2d92SDave Airlie 				radeon_clear_surface_reg(rdev, i);
239b1e3a6d1SMichel Dänzer 		}
240e024e110SDave Airlie 		/* enable surfaces */
241e024e110SDave Airlie 		WREG32(RADEON_SURFACE_CNTL, 0);
242b1e3a6d1SMichel Dänzer 	}
243b1e3a6d1SMichel Dänzer }
244b1e3a6d1SMichel Dänzer 
245b1e3a6d1SMichel Dänzer /*
246771fe6b9SJerome Glisse  * GPU scratch registers helpers function.
247771fe6b9SJerome Glisse  */
2480c195119SAlex Deucher /**
2490c195119SAlex Deucher  * radeon_scratch_init - Init scratch register driver information.
2500c195119SAlex Deucher  *
2510c195119SAlex Deucher  * @rdev: radeon_device pointer
2520c195119SAlex Deucher  *
2530c195119SAlex Deucher  * Init CP scratch register driver information (r1xx-r5xx)
2540c195119SAlex Deucher  */
2553ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev)
256771fe6b9SJerome Glisse {
257771fe6b9SJerome Glisse 	int i;
258771fe6b9SJerome Glisse 
259771fe6b9SJerome Glisse 	/* FIXME: check this out */
260771fe6b9SJerome Glisse 	if (rdev->family < CHIP_R300) {
261771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 5;
262771fe6b9SJerome Glisse 	} else {
263771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 7;
264771fe6b9SJerome Glisse 	}
265724c80e1SAlex Deucher 	rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
266771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
267771fe6b9SJerome Glisse 		rdev->scratch.free[i] = true;
268724c80e1SAlex Deucher 		rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
269771fe6b9SJerome Glisse 	}
270771fe6b9SJerome Glisse }
271771fe6b9SJerome Glisse 
2720c195119SAlex Deucher /**
2730c195119SAlex Deucher  * radeon_scratch_get - Allocate a scratch register
2740c195119SAlex Deucher  *
2750c195119SAlex Deucher  * @rdev: radeon_device pointer
2760c195119SAlex Deucher  * @reg: scratch register mmio offset
2770c195119SAlex Deucher  *
2780c195119SAlex Deucher  * Allocate a CP scratch register for use by the driver (all asics).
2790c195119SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
2800c195119SAlex Deucher  */
281771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
282771fe6b9SJerome Glisse {
283771fe6b9SJerome Glisse 	int i;
284771fe6b9SJerome Glisse 
285771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
286771fe6b9SJerome Glisse 		if (rdev->scratch.free[i]) {
287771fe6b9SJerome Glisse 			rdev->scratch.free[i] = false;
288771fe6b9SJerome Glisse 			*reg = rdev->scratch.reg[i];
289771fe6b9SJerome Glisse 			return 0;
290771fe6b9SJerome Glisse 		}
291771fe6b9SJerome Glisse 	}
292771fe6b9SJerome Glisse 	return -EINVAL;
293771fe6b9SJerome Glisse }
294771fe6b9SJerome Glisse 
2950c195119SAlex Deucher /**
2960c195119SAlex Deucher  * radeon_scratch_free - Free a scratch register
2970c195119SAlex Deucher  *
2980c195119SAlex Deucher  * @rdev: radeon_device pointer
2990c195119SAlex Deucher  * @reg: scratch register mmio offset
3000c195119SAlex Deucher  *
3010c195119SAlex Deucher  * Free a CP scratch register allocated for use by the driver (all asics)
3020c195119SAlex Deucher  */
303771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
304771fe6b9SJerome Glisse {
305771fe6b9SJerome Glisse 	int i;
306771fe6b9SJerome Glisse 
307771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
308771fe6b9SJerome Glisse 		if (rdev->scratch.reg[i] == reg) {
309771fe6b9SJerome Glisse 			rdev->scratch.free[i] = true;
310771fe6b9SJerome Glisse 			return;
311771fe6b9SJerome Glisse 		}
312771fe6b9SJerome Glisse 	}
313771fe6b9SJerome Glisse }
314771fe6b9SJerome Glisse 
3150c195119SAlex Deucher /*
31675efdee1SAlex Deucher  * GPU doorbell aperture helpers function.
31775efdee1SAlex Deucher  */
31875efdee1SAlex Deucher /**
31975efdee1SAlex Deucher  * radeon_doorbell_init - Init doorbell driver information.
32075efdee1SAlex Deucher  *
32175efdee1SAlex Deucher  * @rdev: radeon_device pointer
32275efdee1SAlex Deucher  *
32375efdee1SAlex Deucher  * Init doorbell driver information (CIK)
32475efdee1SAlex Deucher  * Returns 0 on success, error on failure.
32575efdee1SAlex Deucher  */
32628f5a6cdSRashika Kheria static int radeon_doorbell_init(struct radeon_device *rdev)
32775efdee1SAlex Deucher {
32875efdee1SAlex Deucher 	/* doorbell bar mapping */
32975efdee1SAlex Deucher 	rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
33075efdee1SAlex Deucher 	rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
33175efdee1SAlex Deucher 
332d5754ab8SAndrew Lewycky 	rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
333d5754ab8SAndrew Lewycky 	if (rdev->doorbell.num_doorbells == 0)
334d5754ab8SAndrew Lewycky 		return -EINVAL;
33575efdee1SAlex Deucher 
336d5754ab8SAndrew Lewycky 	rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
33775efdee1SAlex Deucher 	if (rdev->doorbell.ptr == NULL) {
33875efdee1SAlex Deucher 		return -ENOMEM;
33975efdee1SAlex Deucher 	}
34075efdee1SAlex Deucher 	DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
34175efdee1SAlex Deucher 	DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
34275efdee1SAlex Deucher 
343d5754ab8SAndrew Lewycky 	memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
34475efdee1SAlex Deucher 
34575efdee1SAlex Deucher 	return 0;
34675efdee1SAlex Deucher }
34775efdee1SAlex Deucher 
34875efdee1SAlex Deucher /**
34975efdee1SAlex Deucher  * radeon_doorbell_fini - Tear down doorbell driver information.
35075efdee1SAlex Deucher  *
35175efdee1SAlex Deucher  * @rdev: radeon_device pointer
35275efdee1SAlex Deucher  *
35375efdee1SAlex Deucher  * Tear down doorbell driver information (CIK)
35475efdee1SAlex Deucher  */
35528f5a6cdSRashika Kheria static void radeon_doorbell_fini(struct radeon_device *rdev)
35675efdee1SAlex Deucher {
35775efdee1SAlex Deucher 	iounmap(rdev->doorbell.ptr);
35875efdee1SAlex Deucher 	rdev->doorbell.ptr = NULL;
35975efdee1SAlex Deucher }
36075efdee1SAlex Deucher 
36175efdee1SAlex Deucher /**
362d5754ab8SAndrew Lewycky  * radeon_doorbell_get - Allocate a doorbell entry
36375efdee1SAlex Deucher  *
36475efdee1SAlex Deucher  * @rdev: radeon_device pointer
365d5754ab8SAndrew Lewycky  * @doorbell: doorbell index
36675efdee1SAlex Deucher  *
367d5754ab8SAndrew Lewycky  * Allocate a doorbell for use by the driver (all asics).
36875efdee1SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
36975efdee1SAlex Deucher  */
37075efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
37175efdee1SAlex Deucher {
372d5754ab8SAndrew Lewycky 	unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
373d5754ab8SAndrew Lewycky 	if (offset < rdev->doorbell.num_doorbells) {
374d5754ab8SAndrew Lewycky 		__set_bit(offset, rdev->doorbell.used);
375d5754ab8SAndrew Lewycky 		*doorbell = offset;
37675efdee1SAlex Deucher 		return 0;
377d5754ab8SAndrew Lewycky 	} else {
37875efdee1SAlex Deucher 		return -EINVAL;
37975efdee1SAlex Deucher 	}
380d5754ab8SAndrew Lewycky }
38175efdee1SAlex Deucher 
38275efdee1SAlex Deucher /**
383d5754ab8SAndrew Lewycky  * radeon_doorbell_free - Free a doorbell entry
38475efdee1SAlex Deucher  *
38575efdee1SAlex Deucher  * @rdev: radeon_device pointer
386d5754ab8SAndrew Lewycky  * @doorbell: doorbell index
38775efdee1SAlex Deucher  *
388d5754ab8SAndrew Lewycky  * Free a doorbell allocated for use by the driver (all asics)
38975efdee1SAlex Deucher  */
39075efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
39175efdee1SAlex Deucher {
392d5754ab8SAndrew Lewycky 	if (doorbell < rdev->doorbell.num_doorbells)
393d5754ab8SAndrew Lewycky 		__clear_bit(doorbell, rdev->doorbell.used);
39475efdee1SAlex Deucher }
39575efdee1SAlex Deucher 
39675efdee1SAlex Deucher /*
3970c195119SAlex Deucher  * radeon_wb_*()
3980c195119SAlex Deucher  * Writeback is the the method by which the the GPU updates special pages
3990c195119SAlex Deucher  * in memory with the status of certain GPU events (fences, ring pointers,
4000c195119SAlex Deucher  * etc.).
4010c195119SAlex Deucher  */
4020c195119SAlex Deucher 
4030c195119SAlex Deucher /**
4040c195119SAlex Deucher  * radeon_wb_disable - Disable Writeback
4050c195119SAlex Deucher  *
4060c195119SAlex Deucher  * @rdev: radeon_device pointer
4070c195119SAlex Deucher  *
4080c195119SAlex Deucher  * Disables Writeback (all asics).  Used for suspend.
4090c195119SAlex Deucher  */
410724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev)
411724c80e1SAlex Deucher {
412724c80e1SAlex Deucher 	rdev->wb.enabled = false;
413724c80e1SAlex Deucher }
414724c80e1SAlex Deucher 
4150c195119SAlex Deucher /**
4160c195119SAlex Deucher  * radeon_wb_fini - Disable Writeback and free memory
4170c195119SAlex Deucher  *
4180c195119SAlex Deucher  * @rdev: radeon_device pointer
4190c195119SAlex Deucher  *
4200c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
4210c195119SAlex Deucher  * Used at driver shutdown.
4220c195119SAlex Deucher  */
423724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev)
424724c80e1SAlex Deucher {
425724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
426724c80e1SAlex Deucher 	if (rdev->wb.wb_obj) {
427089920f2SJerome Glisse 		if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
428089920f2SJerome Glisse 			radeon_bo_kunmap(rdev->wb.wb_obj);
429089920f2SJerome Glisse 			radeon_bo_unpin(rdev->wb.wb_obj);
430089920f2SJerome Glisse 			radeon_bo_unreserve(rdev->wb.wb_obj);
431089920f2SJerome Glisse 		}
432724c80e1SAlex Deucher 		radeon_bo_unref(&rdev->wb.wb_obj);
433724c80e1SAlex Deucher 		rdev->wb.wb = NULL;
434724c80e1SAlex Deucher 		rdev->wb.wb_obj = NULL;
435724c80e1SAlex Deucher 	}
436724c80e1SAlex Deucher }
437724c80e1SAlex Deucher 
4380c195119SAlex Deucher /**
4390c195119SAlex Deucher  * radeon_wb_init- Init Writeback driver info and allocate memory
4400c195119SAlex Deucher  *
4410c195119SAlex Deucher  * @rdev: radeon_device pointer
4420c195119SAlex Deucher  *
4430c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
4440c195119SAlex Deucher  * Used at driver startup.
4450c195119SAlex Deucher  * Returns 0 on success or an -error on failure.
4460c195119SAlex Deucher  */
447724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev)
448724c80e1SAlex Deucher {
449724c80e1SAlex Deucher 	int r;
450724c80e1SAlex Deucher 
451724c80e1SAlex Deucher 	if (rdev->wb.wb_obj == NULL) {
452441921d5SDaniel Vetter 		r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
453831b6966SMaarten Lankhorst 				     RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
45402376d82SMichel Dänzer 				     &rdev->wb.wb_obj);
455724c80e1SAlex Deucher 		if (r) {
456724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
457724c80e1SAlex Deucher 			return r;
458724c80e1SAlex Deucher 		}
459724c80e1SAlex Deucher 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
460724c80e1SAlex Deucher 		if (unlikely(r != 0)) {
461724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
462724c80e1SAlex Deucher 			return r;
463724c80e1SAlex Deucher 		}
464724c80e1SAlex Deucher 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
465724c80e1SAlex Deucher 				&rdev->wb.gpu_addr);
466724c80e1SAlex Deucher 		if (r) {
467724c80e1SAlex Deucher 			radeon_bo_unreserve(rdev->wb.wb_obj);
468724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
469724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
470724c80e1SAlex Deucher 			return r;
471724c80e1SAlex Deucher 		}
472724c80e1SAlex Deucher 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
473724c80e1SAlex Deucher 		radeon_bo_unreserve(rdev->wb.wb_obj);
474724c80e1SAlex Deucher 		if (r) {
475724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
476724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
477724c80e1SAlex Deucher 			return r;
478724c80e1SAlex Deucher 		}
479089920f2SJerome Glisse 	}
480724c80e1SAlex Deucher 
481e6ba7599SAlex Deucher 	/* clear wb memory */
482e6ba7599SAlex Deucher 	memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
483d0f8a854SAlex Deucher 	/* disable event_write fences */
484d0f8a854SAlex Deucher 	rdev->wb.use_event = false;
485724c80e1SAlex Deucher 	/* disabled via module param */
4863b7a2b24SJerome Glisse 	if (radeon_no_wb == 1) {
487724c80e1SAlex Deucher 		rdev->wb.enabled = false;
4883b7a2b24SJerome Glisse 	} else {
489724c80e1SAlex Deucher 		if (rdev->flags & RADEON_IS_AGP) {
49028eebb70SAlex Deucher 			/* often unreliable on AGP */
49128eebb70SAlex Deucher 			rdev->wb.enabled = false;
49228eebb70SAlex Deucher 		} else if (rdev->family < CHIP_R300) {
49328eebb70SAlex Deucher 			/* often unreliable on pre-r300 */
494724c80e1SAlex Deucher 			rdev->wb.enabled = false;
495d0f8a854SAlex Deucher 		} else {
496724c80e1SAlex Deucher 			rdev->wb.enabled = true;
497d0f8a854SAlex Deucher 			/* event_write fences are only available on r600+ */
4983b7a2b24SJerome Glisse 			if (rdev->family >= CHIP_R600) {
499d0f8a854SAlex Deucher 				rdev->wb.use_event = true;
500d0f8a854SAlex Deucher 			}
501724c80e1SAlex Deucher 		}
5023b7a2b24SJerome Glisse 	}
503c994ead6SAlex Deucher 	/* always use writeback/events on NI, APUs */
504c994ead6SAlex Deucher 	if (rdev->family >= CHIP_PALM) {
5057d52785dSAlex Deucher 		rdev->wb.enabled = true;
5067d52785dSAlex Deucher 		rdev->wb.use_event = true;
5077d52785dSAlex Deucher 	}
508724c80e1SAlex Deucher 
509724c80e1SAlex Deucher 	dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
510724c80e1SAlex Deucher 
511724c80e1SAlex Deucher 	return 0;
512724c80e1SAlex Deucher }
513724c80e1SAlex Deucher 
514d594e46aSJerome Glisse /**
515d594e46aSJerome Glisse  * radeon_vram_location - try to find VRAM location
516d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
517d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
518d594e46aSJerome Glisse  * @base: base address at which to put VRAM
519d594e46aSJerome Glisse  *
520d594e46aSJerome Glisse  * Function will place try to place VRAM at base address provided
521d594e46aSJerome Glisse  * as parameter (which is so far either PCI aperture address or
522d594e46aSJerome Glisse  * for IGP TOM base address).
523d594e46aSJerome Glisse  *
524d594e46aSJerome Glisse  * If there is not enough space to fit the unvisible VRAM in the 32bits
525d594e46aSJerome Glisse  * address space then we limit the VRAM size to the aperture.
526d594e46aSJerome Glisse  *
527d594e46aSJerome Glisse  * If we are using AGP and if the AGP aperture doesn't allow us to have
528d594e46aSJerome Glisse  * room for all the VRAM than we restrict the VRAM to the PCI aperture
529d594e46aSJerome Glisse  * size and print a warning.
530d594e46aSJerome Glisse  *
531d594e46aSJerome Glisse  * This function will never fails, worst case are limiting VRAM.
532d594e46aSJerome Glisse  *
533d594e46aSJerome Glisse  * Note: GTT start, end, size should be initialized before calling this
534d594e46aSJerome Glisse  * function on AGP platform.
535d594e46aSJerome Glisse  *
53625985edcSLucas De Marchi  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
537d594e46aSJerome Glisse  * this shouldn't be a problem as we are using the PCI aperture as a reference.
538d594e46aSJerome Glisse  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
539d594e46aSJerome Glisse  * not IGP.
540d594e46aSJerome Glisse  *
541d594e46aSJerome Glisse  * Note: we use mc_vram_size as on some board we need to program the mc to
542d594e46aSJerome Glisse  * cover the whole aperture even if VRAM size is inferior to aperture size
543d594e46aSJerome Glisse  * Novell bug 204882 + along with lots of ubuntu ones
544d594e46aSJerome Glisse  *
545d594e46aSJerome Glisse  * Note: when limiting vram it's safe to overwritte real_vram_size because
546d594e46aSJerome Glisse  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
547d594e46aSJerome Glisse  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
548d594e46aSJerome Glisse  * ones)
549d594e46aSJerome Glisse  *
550d594e46aSJerome Glisse  * Note: IGP TOM addr should be the same as the aperture addr, we don't
551d594e46aSJerome Glisse  * explicitly check for that thought.
552d594e46aSJerome Glisse  *
553d594e46aSJerome Glisse  * FIXME: when reducing VRAM size align new size on power of 2.
554771fe6b9SJerome Glisse  */
555d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
556771fe6b9SJerome Glisse {
5571bcb04f7SChristian König 	uint64_t limit = (uint64_t)radeon_vram_limit << 20;
5581bcb04f7SChristian König 
559d594e46aSJerome Glisse 	mc->vram_start = base;
5609ed8b1f9SAlex Deucher 	if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
561d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
562d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
563d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
564771fe6b9SJerome Glisse 	}
565d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
5662cbeb4efSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
567d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
568d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
569d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
570771fe6b9SJerome Glisse 	}
571d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
5721bcb04f7SChristian König 	if (limit && limit < mc->real_vram_size)
5731bcb04f7SChristian König 		mc->real_vram_size = limit;
574dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
575d594e46aSJerome Glisse 			mc->mc_vram_size >> 20, mc->vram_start,
576d594e46aSJerome Glisse 			mc->vram_end, mc->real_vram_size >> 20);
577771fe6b9SJerome Glisse }
578771fe6b9SJerome Glisse 
579d594e46aSJerome Glisse /**
580d594e46aSJerome Glisse  * radeon_gtt_location - try to find GTT location
581d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
582d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
583d594e46aSJerome Glisse  *
584d594e46aSJerome Glisse  * Function will place try to place GTT before or after VRAM.
585d594e46aSJerome Glisse  *
586d594e46aSJerome Glisse  * If GTT size is bigger than space left then we ajust GTT size.
587d594e46aSJerome Glisse  * Thus function will never fails.
588d594e46aSJerome Glisse  *
589d594e46aSJerome Glisse  * FIXME: when reducing GTT size align new size on power of 2.
590d594e46aSJerome Glisse  */
591d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
592d594e46aSJerome Glisse {
593d594e46aSJerome Glisse 	u64 size_af, size_bf;
594d594e46aSJerome Glisse 
5959ed8b1f9SAlex Deucher 	size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
5968d369bb1SAlex Deucher 	size_bf = mc->vram_start & ~mc->gtt_base_align;
597d594e46aSJerome Glisse 	if (size_bf > size_af) {
598d594e46aSJerome Glisse 		if (mc->gtt_size > size_bf) {
599d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
600d594e46aSJerome Glisse 			mc->gtt_size = size_bf;
601d594e46aSJerome Glisse 		}
6028d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
603d594e46aSJerome Glisse 	} else {
604d594e46aSJerome Glisse 		if (mc->gtt_size > size_af) {
605d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
606d594e46aSJerome Glisse 			mc->gtt_size = size_af;
607d594e46aSJerome Glisse 		}
6088d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
609d594e46aSJerome Glisse 	}
610d594e46aSJerome Glisse 	mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
611dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
612d594e46aSJerome Glisse 			mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
613d594e46aSJerome Glisse }
614771fe6b9SJerome Glisse 
615771fe6b9SJerome Glisse /*
616771fe6b9SJerome Glisse  * GPU helpers function.
617771fe6b9SJerome Glisse  */
61805082b8bSAlex Deucher 
61905082b8bSAlex Deucher /**
62005082b8bSAlex Deucher  * radeon_device_is_virtual - check if we are running is a virtual environment
62105082b8bSAlex Deucher  *
62205082b8bSAlex Deucher  * Check if the asic has been passed through to a VM (all asics).
62305082b8bSAlex Deucher  * Used at driver startup.
62405082b8bSAlex Deucher  * Returns true if virtual or false if not.
62505082b8bSAlex Deucher  */
626a801abe4SAlex Deucher bool radeon_device_is_virtual(void)
62705082b8bSAlex Deucher {
62805082b8bSAlex Deucher #ifdef CONFIG_X86
62905082b8bSAlex Deucher 	return boot_cpu_has(X86_FEATURE_HYPERVISOR);
63005082b8bSAlex Deucher #else
63105082b8bSAlex Deucher 	return false;
63205082b8bSAlex Deucher #endif
63305082b8bSAlex Deucher }
63405082b8bSAlex Deucher 
6350c195119SAlex Deucher /**
6360c195119SAlex Deucher  * radeon_card_posted - check if the hw has already been initialized
6370c195119SAlex Deucher  *
6380c195119SAlex Deucher  * @rdev: radeon_device pointer
6390c195119SAlex Deucher  *
6400c195119SAlex Deucher  * Check if the asic has been initialized (all asics).
6410c195119SAlex Deucher  * Used at driver startup.
6420c195119SAlex Deucher  * Returns true if initialized or false if not.
6430c195119SAlex Deucher  */
6449f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev)
645771fe6b9SJerome Glisse {
646771fe6b9SJerome Glisse 	uint32_t reg;
647771fe6b9SJerome Glisse 
648884031f0SAlex Deucher 	/* for pass through, always force asic_init for CI */
649884031f0SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE &&
650884031f0SAlex Deucher 	    radeon_device_is_virtual())
65105082b8bSAlex Deucher 		return false;
65205082b8bSAlex Deucher 
65350a583f6SAlex Deucher 	/* required for EFI mode on macbook2,1 which uses an r5xx asic */
65483e68189SMatt Fleming 	if (efi_enabled(EFI_BOOT) &&
65550a583f6SAlex Deucher 	    (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
65650a583f6SAlex Deucher 	    (rdev->family < CHIP_R600))
657bcc65fd8SMatthew Garrett 		return false;
658bcc65fd8SMatthew Garrett 
6592cf3a4fcSAlex Deucher 	if (ASIC_IS_NODCE(rdev))
6602cf3a4fcSAlex Deucher 		goto check_memsize;
6612cf3a4fcSAlex Deucher 
662771fe6b9SJerome Glisse 	/* first check CRTCs */
66309fb8bd1SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
66418007401SAlex Deucher 		reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
66518007401SAlex Deucher 			RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
66609fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 4) {
66709fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
66809fb8bd1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
66909fb8bd1SAlex Deucher 			}
67009fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 6) {
67109fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
672bcc1c2a1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
67309fb8bd1SAlex Deucher 			}
674bcc1c2a1SAlex Deucher 		if (reg & EVERGREEN_CRTC_MASTER_EN)
675bcc1c2a1SAlex Deucher 			return true;
676bcc1c2a1SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
677771fe6b9SJerome Glisse 		reg = RREG32(AVIVO_D1CRTC_CONTROL) |
678771fe6b9SJerome Glisse 		      RREG32(AVIVO_D2CRTC_CONTROL);
679771fe6b9SJerome Glisse 		if (reg & AVIVO_CRTC_EN) {
680771fe6b9SJerome Glisse 			return true;
681771fe6b9SJerome Glisse 		}
682771fe6b9SJerome Glisse 	} else {
683771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CRTC_GEN_CNTL) |
684771fe6b9SJerome Glisse 		      RREG32(RADEON_CRTC2_GEN_CNTL);
685771fe6b9SJerome Glisse 		if (reg & RADEON_CRTC_EN) {
686771fe6b9SJerome Glisse 			return true;
687771fe6b9SJerome Glisse 		}
688771fe6b9SJerome Glisse 	}
689771fe6b9SJerome Glisse 
6902cf3a4fcSAlex Deucher check_memsize:
691771fe6b9SJerome Glisse 	/* then check MEM_SIZE, in case the crtcs are off */
692771fe6b9SJerome Glisse 	if (rdev->family >= CHIP_R600)
693771fe6b9SJerome Glisse 		reg = RREG32(R600_CONFIG_MEMSIZE);
694771fe6b9SJerome Glisse 	else
695771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CONFIG_MEMSIZE);
696771fe6b9SJerome Glisse 
697771fe6b9SJerome Glisse 	if (reg)
698771fe6b9SJerome Glisse 		return true;
699771fe6b9SJerome Glisse 
700771fe6b9SJerome Glisse 	return false;
701771fe6b9SJerome Glisse 
702771fe6b9SJerome Glisse }
703771fe6b9SJerome Glisse 
7040c195119SAlex Deucher /**
7050c195119SAlex Deucher  * radeon_update_bandwidth_info - update display bandwidth params
7060c195119SAlex Deucher  *
7070c195119SAlex Deucher  * @rdev: radeon_device pointer
7080c195119SAlex Deucher  *
7090c195119SAlex Deucher  * Used when sclk/mclk are switched or display modes are set.
7100c195119SAlex Deucher  * params are used to calculate display watermarks (all asics)
7110c195119SAlex Deucher  */
712f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev)
713f47299c5SAlex Deucher {
714f47299c5SAlex Deucher 	fixed20_12 a;
7158807286eSAlex Deucher 	u32 sclk = rdev->pm.current_sclk;
7168807286eSAlex Deucher 	u32 mclk = rdev->pm.current_mclk;
717f47299c5SAlex Deucher 
7188807286eSAlex Deucher 	/* sclk/mclk in Mhz */
71968adac5eSBen Skeggs 	a.full = dfixed_const(100);
72068adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_const(sclk);
72168adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
72268adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_const(mclk);
72368adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
724f47299c5SAlex Deucher 
7258807286eSAlex Deucher 	if (rdev->flags & RADEON_IS_IGP) {
72668adac5eSBen Skeggs 		a.full = dfixed_const(16);
727f47299c5SAlex Deucher 		/* core_bandwidth = sclk(Mhz) * 16 */
72868adac5eSBen Skeggs 		rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
729f47299c5SAlex Deucher 	}
730f47299c5SAlex Deucher }
731f47299c5SAlex Deucher 
7320c195119SAlex Deucher /**
7330c195119SAlex Deucher  * radeon_boot_test_post_card - check and possibly initialize the hw
7340c195119SAlex Deucher  *
7350c195119SAlex Deucher  * @rdev: radeon_device pointer
7360c195119SAlex Deucher  *
7370c195119SAlex Deucher  * Check if the asic is initialized and if not, attempt to initialize
7380c195119SAlex Deucher  * it (all asics).
7390c195119SAlex Deucher  * Returns true if initialized or false if not.
7400c195119SAlex Deucher  */
74172542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev)
74272542d77SDave Airlie {
74372542d77SDave Airlie 	if (radeon_card_posted(rdev))
74472542d77SDave Airlie 		return true;
74572542d77SDave Airlie 
74672542d77SDave Airlie 	if (rdev->bios) {
74772542d77SDave Airlie 		DRM_INFO("GPU not posted. posting now...\n");
74872542d77SDave Airlie 		if (rdev->is_atom_bios)
74972542d77SDave Airlie 			atom_asic_init(rdev->mode_info.atom_context);
75072542d77SDave Airlie 		else
75172542d77SDave Airlie 			radeon_combios_asic_init(rdev->ddev);
75272542d77SDave Airlie 		return true;
75372542d77SDave Airlie 	} else {
75472542d77SDave Airlie 		dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
75572542d77SDave Airlie 		return false;
75672542d77SDave Airlie 	}
75772542d77SDave Airlie }
75872542d77SDave Airlie 
7590c195119SAlex Deucher /**
7600c195119SAlex Deucher  * radeon_dummy_page_init - init dummy page used by the driver
7610c195119SAlex Deucher  *
7620c195119SAlex Deucher  * @rdev: radeon_device pointer
7630c195119SAlex Deucher  *
7640c195119SAlex Deucher  * Allocate the dummy page used by the driver (all asics).
7650c195119SAlex Deucher  * This dummy page is used by the driver as a filler for gart entries
7660c195119SAlex Deucher  * when pages are taken out of the GART
7670c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
7680c195119SAlex Deucher  */
7693ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev)
7703ce0a23dSJerome Glisse {
77182568565SDave Airlie 	if (rdev->dummy_page.page)
77282568565SDave Airlie 		return 0;
7733ce0a23dSJerome Glisse 	rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
7743ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
7753ce0a23dSJerome Glisse 		return -ENOMEM;
7763ce0a23dSJerome Glisse 	rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
7773ce0a23dSJerome Glisse 					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
778a30f6fb7SBenjamin Herrenschmidt 	if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
779a30f6fb7SBenjamin Herrenschmidt 		dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
7803ce0a23dSJerome Glisse 		__free_page(rdev->dummy_page.page);
7813ce0a23dSJerome Glisse 		rdev->dummy_page.page = NULL;
7823ce0a23dSJerome Glisse 		return -ENOMEM;
7833ce0a23dSJerome Glisse 	}
784cb658906SMichel Dänzer 	rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
785cb658906SMichel Dänzer 							    RADEON_GART_PAGE_DUMMY);
7863ce0a23dSJerome Glisse 	return 0;
7873ce0a23dSJerome Glisse }
7883ce0a23dSJerome Glisse 
7890c195119SAlex Deucher /**
7900c195119SAlex Deucher  * radeon_dummy_page_fini - free dummy page used by the driver
7910c195119SAlex Deucher  *
7920c195119SAlex Deucher  * @rdev: radeon_device pointer
7930c195119SAlex Deucher  *
7940c195119SAlex Deucher  * Frees the dummy page used by the driver (all asics).
7950c195119SAlex Deucher  */
7963ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev)
7973ce0a23dSJerome Glisse {
7983ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
7993ce0a23dSJerome Glisse 		return;
8003ce0a23dSJerome Glisse 	pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
8013ce0a23dSJerome Glisse 			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
8023ce0a23dSJerome Glisse 	__free_page(rdev->dummy_page.page);
8033ce0a23dSJerome Glisse 	rdev->dummy_page.page = NULL;
8043ce0a23dSJerome Glisse }
8053ce0a23dSJerome Glisse 
806771fe6b9SJerome Glisse 
807771fe6b9SJerome Glisse /* ATOM accessor methods */
8080c195119SAlex Deucher /*
8090c195119SAlex Deucher  * ATOM is an interpreted byte code stored in tables in the vbios.  The
8100c195119SAlex Deucher  * driver registers callbacks to access registers and the interpreter
8110c195119SAlex Deucher  * in the driver parses the tables and executes then to program specific
8120c195119SAlex Deucher  * actions (set display modes, asic init, etc.).  See radeon_atombios.c,
8130c195119SAlex Deucher  * atombios.h, and atom.c
8140c195119SAlex Deucher  */
8150c195119SAlex Deucher 
8160c195119SAlex Deucher /**
8170c195119SAlex Deucher  * cail_pll_read - read PLL register
8180c195119SAlex Deucher  *
8190c195119SAlex Deucher  * @info: atom card_info pointer
8200c195119SAlex Deucher  * @reg: PLL register offset
8210c195119SAlex Deucher  *
8220c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
8230c195119SAlex Deucher  * Returns the value of the PLL register.
8240c195119SAlex Deucher  */
825771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
826771fe6b9SJerome Glisse {
827771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
828771fe6b9SJerome Glisse 	uint32_t r;
829771fe6b9SJerome Glisse 
830771fe6b9SJerome Glisse 	r = rdev->pll_rreg(rdev, reg);
831771fe6b9SJerome Glisse 	return r;
832771fe6b9SJerome Glisse }
833771fe6b9SJerome Glisse 
8340c195119SAlex Deucher /**
8350c195119SAlex Deucher  * cail_pll_write - write PLL register
8360c195119SAlex Deucher  *
8370c195119SAlex Deucher  * @info: atom card_info pointer
8380c195119SAlex Deucher  * @reg: PLL register offset
8390c195119SAlex Deucher  * @val: value to write to the pll register
8400c195119SAlex Deucher  *
8410c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
8420c195119SAlex Deucher  */
843771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
844771fe6b9SJerome Glisse {
845771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
846771fe6b9SJerome Glisse 
847771fe6b9SJerome Glisse 	rdev->pll_wreg(rdev, reg, val);
848771fe6b9SJerome Glisse }
849771fe6b9SJerome Glisse 
8500c195119SAlex Deucher /**
8510c195119SAlex Deucher  * cail_mc_read - read MC (Memory Controller) register
8520c195119SAlex Deucher  *
8530c195119SAlex Deucher  * @info: atom card_info pointer
8540c195119SAlex Deucher  * @reg: MC register offset
8550c195119SAlex Deucher  *
8560c195119SAlex Deucher  * Provides an MC register accessor for the atom interpreter (r4xx+).
8570c195119SAlex Deucher  * Returns the value of the MC register.
8580c195119SAlex Deucher  */
859771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
860771fe6b9SJerome Glisse {
861771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
862771fe6b9SJerome Glisse 	uint32_t r;
863771fe6b9SJerome Glisse 
864771fe6b9SJerome Glisse 	r = rdev->mc_rreg(rdev, reg);
865771fe6b9SJerome Glisse 	return r;
866771fe6b9SJerome Glisse }
867771fe6b9SJerome Glisse 
8680c195119SAlex Deucher /**
8690c195119SAlex Deucher  * cail_mc_write - write MC (Memory Controller) register
8700c195119SAlex Deucher  *
8710c195119SAlex Deucher  * @info: atom card_info pointer
8720c195119SAlex Deucher  * @reg: MC register offset
8730c195119SAlex Deucher  * @val: value to write to the pll register
8740c195119SAlex Deucher  *
8750c195119SAlex Deucher  * Provides a MC register accessor for the atom interpreter (r4xx+).
8760c195119SAlex Deucher  */
877771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
878771fe6b9SJerome Glisse {
879771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
880771fe6b9SJerome Glisse 
881771fe6b9SJerome Glisse 	rdev->mc_wreg(rdev, reg, val);
882771fe6b9SJerome Glisse }
883771fe6b9SJerome Glisse 
8840c195119SAlex Deucher /**
8850c195119SAlex Deucher  * cail_reg_write - write MMIO register
8860c195119SAlex Deucher  *
8870c195119SAlex Deucher  * @info: atom card_info pointer
8880c195119SAlex Deucher  * @reg: MMIO register offset
8890c195119SAlex Deucher  * @val: value to write to the pll register
8900c195119SAlex Deucher  *
8910c195119SAlex Deucher  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
8920c195119SAlex Deucher  */
893771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
894771fe6b9SJerome Glisse {
895771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
896771fe6b9SJerome Glisse 
897771fe6b9SJerome Glisse 	WREG32(reg*4, val);
898771fe6b9SJerome Glisse }
899771fe6b9SJerome Glisse 
9000c195119SAlex Deucher /**
9010c195119SAlex Deucher  * cail_reg_read - read MMIO register
9020c195119SAlex Deucher  *
9030c195119SAlex Deucher  * @info: atom card_info pointer
9040c195119SAlex Deucher  * @reg: MMIO register offset
9050c195119SAlex Deucher  *
9060c195119SAlex Deucher  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
9070c195119SAlex Deucher  * Returns the value of the MMIO register.
9080c195119SAlex Deucher  */
909771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
910771fe6b9SJerome Glisse {
911771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
912771fe6b9SJerome Glisse 	uint32_t r;
913771fe6b9SJerome Glisse 
914771fe6b9SJerome Glisse 	r = RREG32(reg*4);
915771fe6b9SJerome Glisse 	return r;
916771fe6b9SJerome Glisse }
917771fe6b9SJerome Glisse 
9180c195119SAlex Deucher /**
9190c195119SAlex Deucher  * cail_ioreg_write - write IO register
9200c195119SAlex Deucher  *
9210c195119SAlex Deucher  * @info: atom card_info pointer
9220c195119SAlex Deucher  * @reg: IO register offset
9230c195119SAlex Deucher  * @val: value to write to the pll register
9240c195119SAlex Deucher  *
9250c195119SAlex Deucher  * Provides a IO register accessor for the atom interpreter (r4xx+).
9260c195119SAlex Deucher  */
927351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
928351a52a2SAlex Deucher {
929351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
930351a52a2SAlex Deucher 
931351a52a2SAlex Deucher 	WREG32_IO(reg*4, val);
932351a52a2SAlex Deucher }
933351a52a2SAlex Deucher 
9340c195119SAlex Deucher /**
9350c195119SAlex Deucher  * cail_ioreg_read - read IO register
9360c195119SAlex Deucher  *
9370c195119SAlex Deucher  * @info: atom card_info pointer
9380c195119SAlex Deucher  * @reg: IO register offset
9390c195119SAlex Deucher  *
9400c195119SAlex Deucher  * Provides an IO register accessor for the atom interpreter (r4xx+).
9410c195119SAlex Deucher  * Returns the value of the IO register.
9420c195119SAlex Deucher  */
943351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
944351a52a2SAlex Deucher {
945351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
946351a52a2SAlex Deucher 	uint32_t r;
947351a52a2SAlex Deucher 
948351a52a2SAlex Deucher 	r = RREG32_IO(reg*4);
949351a52a2SAlex Deucher 	return r;
950351a52a2SAlex Deucher }
951351a52a2SAlex Deucher 
9520c195119SAlex Deucher /**
9530c195119SAlex Deucher  * radeon_atombios_init - init the driver info and callbacks for atombios
9540c195119SAlex Deucher  *
9550c195119SAlex Deucher  * @rdev: radeon_device pointer
9560c195119SAlex Deucher  *
9570c195119SAlex Deucher  * Initializes the driver info and register access callbacks for the
9580c195119SAlex Deucher  * ATOM interpreter (r4xx+).
9590c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
9600c195119SAlex Deucher  * Called at driver startup.
9610c195119SAlex Deucher  */
962771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev)
963771fe6b9SJerome Glisse {
96461c4b24bSMathias Fröhlich 	struct card_info *atom_card_info =
96561c4b24bSMathias Fröhlich 	    kzalloc(sizeof(struct card_info), GFP_KERNEL);
96661c4b24bSMathias Fröhlich 
96761c4b24bSMathias Fröhlich 	if (!atom_card_info)
96861c4b24bSMathias Fröhlich 		return -ENOMEM;
96961c4b24bSMathias Fröhlich 
97061c4b24bSMathias Fröhlich 	rdev->mode_info.atom_card_info = atom_card_info;
97161c4b24bSMathias Fröhlich 	atom_card_info->dev = rdev->ddev;
97261c4b24bSMathias Fröhlich 	atom_card_info->reg_read = cail_reg_read;
97361c4b24bSMathias Fröhlich 	atom_card_info->reg_write = cail_reg_write;
974351a52a2SAlex Deucher 	/* needed for iio ops */
975351a52a2SAlex Deucher 	if (rdev->rio_mem) {
976351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_ioreg_read;
977351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_ioreg_write;
978351a52a2SAlex Deucher 	} else {
979351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
980351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_reg_read;
981351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_reg_write;
982351a52a2SAlex Deucher 	}
98361c4b24bSMathias Fröhlich 	atom_card_info->mc_read = cail_mc_read;
98461c4b24bSMathias Fröhlich 	atom_card_info->mc_write = cail_mc_write;
98561c4b24bSMathias Fröhlich 	atom_card_info->pll_read = cail_pll_read;
98661c4b24bSMathias Fröhlich 	atom_card_info->pll_write = cail_pll_write;
98761c4b24bSMathias Fröhlich 
98861c4b24bSMathias Fröhlich 	rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
9890e34d094STim Gardner 	if (!rdev->mode_info.atom_context) {
9900e34d094STim Gardner 		radeon_atombios_fini(rdev);
9910e34d094STim Gardner 		return -ENOMEM;
9920e34d094STim Gardner 	}
9930e34d094STim Gardner 
994c31ad97fSRafał Miłecki 	mutex_init(&rdev->mode_info.atom_context->mutex);
9951c949842SDave Airlie 	mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
996771fe6b9SJerome Glisse 	radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
997d904ef9bSDave Airlie 	atom_allocate_fb_scratch(rdev->mode_info.atom_context);
998771fe6b9SJerome Glisse 	return 0;
999771fe6b9SJerome Glisse }
1000771fe6b9SJerome Glisse 
10010c195119SAlex Deucher /**
10020c195119SAlex Deucher  * radeon_atombios_fini - free the driver info and callbacks for atombios
10030c195119SAlex Deucher  *
10040c195119SAlex Deucher  * @rdev: radeon_device pointer
10050c195119SAlex Deucher  *
10060c195119SAlex Deucher  * Frees the driver info and register access callbacks for the ATOM
10070c195119SAlex Deucher  * interpreter (r4xx+).
10080c195119SAlex Deucher  * Called at driver shutdown.
10090c195119SAlex Deucher  */
1010771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev)
1011771fe6b9SJerome Glisse {
10124a04a844SJerome Glisse 	if (rdev->mode_info.atom_context) {
1013d904ef9bSDave Airlie 		kfree(rdev->mode_info.atom_context->scratch);
10144a04a844SJerome Glisse 	}
10150e34d094STim Gardner 	kfree(rdev->mode_info.atom_context);
10160e34d094STim Gardner 	rdev->mode_info.atom_context = NULL;
101761c4b24bSMathias Fröhlich 	kfree(rdev->mode_info.atom_card_info);
10180e34d094STim Gardner 	rdev->mode_info.atom_card_info = NULL;
1019771fe6b9SJerome Glisse }
1020771fe6b9SJerome Glisse 
10210c195119SAlex Deucher /* COMBIOS */
10220c195119SAlex Deucher /*
10230c195119SAlex Deucher  * COMBIOS is the bios format prior to ATOM. It provides
10240c195119SAlex Deucher  * command tables similar to ATOM, but doesn't have a unified
10250c195119SAlex Deucher  * parser.  See radeon_combios.c
10260c195119SAlex Deucher  */
10270c195119SAlex Deucher 
10280c195119SAlex Deucher /**
10290c195119SAlex Deucher  * radeon_combios_init - init the driver info for combios
10300c195119SAlex Deucher  *
10310c195119SAlex Deucher  * @rdev: radeon_device pointer
10320c195119SAlex Deucher  *
10330c195119SAlex Deucher  * Initializes the driver info for combios (r1xx-r3xx).
10340c195119SAlex Deucher  * Returns 0 on sucess.
10350c195119SAlex Deucher  * Called at driver startup.
10360c195119SAlex Deucher  */
1037771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev)
1038771fe6b9SJerome Glisse {
1039771fe6b9SJerome Glisse 	radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1040771fe6b9SJerome Glisse 	return 0;
1041771fe6b9SJerome Glisse }
1042771fe6b9SJerome Glisse 
10430c195119SAlex Deucher /**
10440c195119SAlex Deucher  * radeon_combios_fini - free the driver info for combios
10450c195119SAlex Deucher  *
10460c195119SAlex Deucher  * @rdev: radeon_device pointer
10470c195119SAlex Deucher  *
10480c195119SAlex Deucher  * Frees the driver info for combios (r1xx-r3xx).
10490c195119SAlex Deucher  * Called at driver shutdown.
10500c195119SAlex Deucher  */
1051771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev)
1052771fe6b9SJerome Glisse {
1053771fe6b9SJerome Glisse }
1054771fe6b9SJerome Glisse 
10550c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */
10560c195119SAlex Deucher /**
10570c195119SAlex Deucher  * radeon_vga_set_decode - enable/disable vga decode
10580c195119SAlex Deucher  *
10590c195119SAlex Deucher  * @cookie: radeon_device pointer
10600c195119SAlex Deucher  * @state: enable/disable vga decode
10610c195119SAlex Deucher  *
10620c195119SAlex Deucher  * Enable/disable vga decode (all asics).
10630c195119SAlex Deucher  * Returns VGA resource flags.
10640c195119SAlex Deucher  */
106528d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state)
106628d52043SDave Airlie {
106728d52043SDave Airlie 	struct radeon_device *rdev = cookie;
106828d52043SDave Airlie 	radeon_vga_set_state(rdev, state);
106928d52043SDave Airlie 	if (state)
107028d52043SDave Airlie 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
107128d52043SDave Airlie 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
107228d52043SDave Airlie 	else
107328d52043SDave Airlie 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
107428d52043SDave Airlie }
1075c1176d6fSDave Airlie 
10760c195119SAlex Deucher /**
10771bcb04f7SChristian König  * radeon_check_pot_argument - check that argument is a power of two
10781bcb04f7SChristian König  *
10791bcb04f7SChristian König  * @arg: value to check
10801bcb04f7SChristian König  *
10811bcb04f7SChristian König  * Validates that a certain argument is a power of two (all asics).
10821bcb04f7SChristian König  * Returns true if argument is valid.
10831bcb04f7SChristian König  */
10841bcb04f7SChristian König static bool radeon_check_pot_argument(int arg)
10851bcb04f7SChristian König {
10861bcb04f7SChristian König 	return (arg & (arg - 1)) == 0;
10871bcb04f7SChristian König }
10881bcb04f7SChristian König 
10891bcb04f7SChristian König /**
10905e3c4f90SGrigori Goronzy  * Determine a sensible default GART size according to ASIC family.
10915e3c4f90SGrigori Goronzy  *
10925e3c4f90SGrigori Goronzy  * @family ASIC family name
10935e3c4f90SGrigori Goronzy  */
10945e3c4f90SGrigori Goronzy static int radeon_gart_size_auto(enum radeon_family family)
10955e3c4f90SGrigori Goronzy {
10965e3c4f90SGrigori Goronzy 	/* default to a larger gart size on newer asics */
10975e3c4f90SGrigori Goronzy 	if (family >= CHIP_TAHITI)
10985e3c4f90SGrigori Goronzy 		return 2048;
10995e3c4f90SGrigori Goronzy 	else if (family >= CHIP_RV770)
11005e3c4f90SGrigori Goronzy 		return 1024;
11015e3c4f90SGrigori Goronzy 	else
11025e3c4f90SGrigori Goronzy 		return 512;
11035e3c4f90SGrigori Goronzy }
11045e3c4f90SGrigori Goronzy 
11055e3c4f90SGrigori Goronzy /**
11060c195119SAlex Deucher  * radeon_check_arguments - validate module params
11070c195119SAlex Deucher  *
11080c195119SAlex Deucher  * @rdev: radeon_device pointer
11090c195119SAlex Deucher  *
11100c195119SAlex Deucher  * Validates certain module parameters and updates
11110c195119SAlex Deucher  * the associated values used by the driver (all asics).
11120c195119SAlex Deucher  */
11131109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev)
111436421338SJerome Glisse {
111536421338SJerome Glisse 	/* vramlimit must be a power of two */
11161bcb04f7SChristian König 	if (!radeon_check_pot_argument(radeon_vram_limit)) {
111736421338SJerome Glisse 		dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
111836421338SJerome Glisse 				radeon_vram_limit);
111936421338SJerome Glisse 		radeon_vram_limit = 0;
112036421338SJerome Glisse 	}
11211bcb04f7SChristian König 
1122edcd26e8SAlex Deucher 	if (radeon_gart_size == -1) {
11235e3c4f90SGrigori Goronzy 		radeon_gart_size = radeon_gart_size_auto(rdev->family);
1124edcd26e8SAlex Deucher 	}
112536421338SJerome Glisse 	/* gtt size must be power of two and greater or equal to 32M */
11261bcb04f7SChristian König 	if (radeon_gart_size < 32) {
1127edcd26e8SAlex Deucher 		dev_warn(rdev->dev, "gart size (%d) too small\n",
112836421338SJerome Glisse 				radeon_gart_size);
11295e3c4f90SGrigori Goronzy 		radeon_gart_size = radeon_gart_size_auto(rdev->family);
11301bcb04f7SChristian König 	} else if (!radeon_check_pot_argument(radeon_gart_size)) {
113136421338SJerome Glisse 		dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
113236421338SJerome Glisse 				radeon_gart_size);
11335e3c4f90SGrigori Goronzy 		radeon_gart_size = radeon_gart_size_auto(rdev->family);
113436421338SJerome Glisse 	}
11351bcb04f7SChristian König 	rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
11361bcb04f7SChristian König 
113736421338SJerome Glisse 	/* AGP mode can only be -1, 1, 2, 4, 8 */
113836421338SJerome Glisse 	switch (radeon_agpmode) {
113936421338SJerome Glisse 	case -1:
114036421338SJerome Glisse 	case 0:
114136421338SJerome Glisse 	case 1:
114236421338SJerome Glisse 	case 2:
114336421338SJerome Glisse 	case 4:
114436421338SJerome Glisse 	case 8:
114536421338SJerome Glisse 		break;
114636421338SJerome Glisse 	default:
114736421338SJerome Glisse 		dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
114836421338SJerome Glisse 				"-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
114936421338SJerome Glisse 		radeon_agpmode = 0;
115036421338SJerome Glisse 		break;
115136421338SJerome Glisse 	}
1152c1c44132SChristian König 
1153c1c44132SChristian König 	if (!radeon_check_pot_argument(radeon_vm_size)) {
1154c1c44132SChristian König 		dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1155c1c44132SChristian König 			 radeon_vm_size);
115620b2656dSChristian König 		radeon_vm_size = 4;
1157c1c44132SChristian König 	}
1158c1c44132SChristian König 
115920b2656dSChristian König 	if (radeon_vm_size < 1) {
116013c240efSAlexandre Demers 		dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n",
1161c1c44132SChristian König 			 radeon_vm_size);
116220b2656dSChristian König 		radeon_vm_size = 4;
1163c1c44132SChristian König 	}
1164c1c44132SChristian König 
1165c1c44132SChristian König 	/*
1166c1c44132SChristian König 	 * Max GPUVM size for Cayman, SI and CI are 40 bits.
1167c1c44132SChristian König 	 */
116820b2656dSChristian König 	if (radeon_vm_size > 1024) {
116920b2656dSChristian König 		dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
1170c1c44132SChristian König 			 radeon_vm_size);
117120b2656dSChristian König 		radeon_vm_size = 4;
1172c1c44132SChristian König 	}
11734510fb98SChristian König 
11744510fb98SChristian König 	/* defines number of bits in page table versus page directory,
11754510fb98SChristian König 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
11764510fb98SChristian König 	 * page table and the remaining bits are in the page directory */
1177dfc230f9SChristian König 	if (radeon_vm_block_size == -1) {
1178dfc230f9SChristian König 
1179dfc230f9SChristian König 		/* Total bits covered by PD + PTs */
11808e66e134SAlex Deucher 		unsigned bits = ilog2(radeon_vm_size) + 18;
1181dfc230f9SChristian König 
1182dfc230f9SChristian König 		/* Make sure the PD is 4K in size up to 8GB address space.
1183dfc230f9SChristian König 		   Above that split equal between PD and PTs */
1184dfc230f9SChristian König 		if (radeon_vm_size <= 8)
1185dfc230f9SChristian König 			radeon_vm_block_size = bits - 9;
1186dfc230f9SChristian König 		else
1187dfc230f9SChristian König 			radeon_vm_block_size = (bits + 3) / 2;
1188dfc230f9SChristian König 
1189dfc230f9SChristian König 	} else if (radeon_vm_block_size < 9) {
119020b2656dSChristian König 		dev_warn(rdev->dev, "VM page table size (%d) too small\n",
11914510fb98SChristian König 			 radeon_vm_block_size);
11924510fb98SChristian König 		radeon_vm_block_size = 9;
11934510fb98SChristian König 	}
11944510fb98SChristian König 
11954510fb98SChristian König 	if (radeon_vm_block_size > 24 ||
119620b2656dSChristian König 	    (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
119720b2656dSChristian König 		dev_warn(rdev->dev, "VM page table size (%d) too large\n",
11984510fb98SChristian König 			 radeon_vm_block_size);
11994510fb98SChristian König 		radeon_vm_block_size = 9;
12004510fb98SChristian König 	}
120136421338SJerome Glisse }
120236421338SJerome Glisse 
12030c195119SAlex Deucher /**
12040c195119SAlex Deucher  * radeon_switcheroo_set_state - set switcheroo state
12050c195119SAlex Deucher  *
12060c195119SAlex Deucher  * @pdev: pci dev pointer
12078e5de1d8SLukas Wunner  * @state: vga_switcheroo state
12080c195119SAlex Deucher  *
12090c195119SAlex Deucher  * Callback for the switcheroo driver.  Suspends or resumes the
12100c195119SAlex Deucher  * the asics before or after it is powered up using ACPI methods.
12110c195119SAlex Deucher  */
12126a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
12136a9ee8afSDave Airlie {
12146a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
121510ebc0bcSDave Airlie 
121690c4cde9SAlex Deucher 	if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
121710ebc0bcSDave Airlie 		return;
121810ebc0bcSDave Airlie 
12196a9ee8afSDave Airlie 	if (state == VGA_SWITCHEROO_ON) {
12207ca85295SJoe Perches 		pr_info("radeon: switched on\n");
12216a9ee8afSDave Airlie 		/* don't suspend or resume card normally */
12225bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1223d1f9809eSMaarten Lankhorst 
122410ebc0bcSDave Airlie 		radeon_resume_kms(dev, true, true);
1225d1f9809eSMaarten Lankhorst 
12265bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1227fbf81762SDave Airlie 		drm_kms_helper_poll_enable(dev);
12286a9ee8afSDave Airlie 	} else {
12297ca85295SJoe Perches 		pr_info("radeon: switched off\n");
1230fbf81762SDave Airlie 		drm_kms_helper_poll_disable(dev);
12315bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1232274ad65cSJérome Glisse 		radeon_suspend_kms(dev, true, true, false);
12335bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
12346a9ee8afSDave Airlie 	}
12356a9ee8afSDave Airlie }
12366a9ee8afSDave Airlie 
12370c195119SAlex Deucher /**
12380c195119SAlex Deucher  * radeon_switcheroo_can_switch - see if switcheroo state can change
12390c195119SAlex Deucher  *
12400c195119SAlex Deucher  * @pdev: pci dev pointer
12410c195119SAlex Deucher  *
12420c195119SAlex Deucher  * Callback for the switcheroo driver.  Check of the switcheroo
12430c195119SAlex Deucher  * state can be changed.
12440c195119SAlex Deucher  * Returns true if the state can be changed, false if not.
12450c195119SAlex Deucher  */
12466a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
12476a9ee8afSDave Airlie {
12486a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
12496a9ee8afSDave Airlie 
1250fc8fd40eSDaniel Vetter 	/*
1251fc8fd40eSDaniel Vetter 	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1252fc8fd40eSDaniel Vetter 	 * locking inversion with the driver load path. And the access here is
1253fc8fd40eSDaniel Vetter 	 * completely racy anyway. So don't bother with locking for now.
1254fc8fd40eSDaniel Vetter 	 */
1255fc8fd40eSDaniel Vetter 	return dev->open_count == 0;
12566a9ee8afSDave Airlie }
12576a9ee8afSDave Airlie 
125826ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
125926ec685fSTakashi Iwai 	.set_gpu_state = radeon_switcheroo_set_state,
126026ec685fSTakashi Iwai 	.reprobe = NULL,
126126ec685fSTakashi Iwai 	.can_switch = radeon_switcheroo_can_switch,
126226ec685fSTakashi Iwai };
12636a9ee8afSDave Airlie 
12640c195119SAlex Deucher /**
12650c195119SAlex Deucher  * radeon_device_init - initialize the driver
12660c195119SAlex Deucher  *
12670c195119SAlex Deucher  * @rdev: radeon_device pointer
12680c195119SAlex Deucher  * @pdev: drm dev pointer
12690c195119SAlex Deucher  * @pdev: pci dev pointer
12700c195119SAlex Deucher  * @flags: driver flags
12710c195119SAlex Deucher  *
12720c195119SAlex Deucher  * Initializes the driver info and hw (all asics).
12730c195119SAlex Deucher  * Returns 0 for success or an error on failure.
12740c195119SAlex Deucher  * Called at driver startup.
12750c195119SAlex Deucher  */
1276771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev,
1277771fe6b9SJerome Glisse 		       struct drm_device *ddev,
1278771fe6b9SJerome Glisse 		       struct pci_dev *pdev,
1279771fe6b9SJerome Glisse 		       uint32_t flags)
1280771fe6b9SJerome Glisse {
1281351a52a2SAlex Deucher 	int r, i;
1282ad49f501SDave Airlie 	int dma_bits;
128310ebc0bcSDave Airlie 	bool runtime = false;
1284771fe6b9SJerome Glisse 
1285771fe6b9SJerome Glisse 	rdev->shutdown = false;
12869f022ddfSJerome Glisse 	rdev->dev = &pdev->dev;
1287771fe6b9SJerome Glisse 	rdev->ddev = ddev;
1288771fe6b9SJerome Glisse 	rdev->pdev = pdev;
1289771fe6b9SJerome Glisse 	rdev->flags = flags;
1290771fe6b9SJerome Glisse 	rdev->family = flags & RADEON_FAMILY_MASK;
1291771fe6b9SJerome Glisse 	rdev->is_atom_bios = false;
1292771fe6b9SJerome Glisse 	rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1293edcd26e8SAlex Deucher 	rdev->mc.gtt_size = 512 * 1024 * 1024;
1294733289c2SJerome Glisse 	rdev->accel_working = false;
12958b25ed34SAlex Deucher 	/* set up ring ids */
12968b25ed34SAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
12978b25ed34SAlex Deucher 		rdev->ring[i].idx = i;
12988b25ed34SAlex Deucher 	}
1299f54d1867SChris Wilson 	rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS);
13001b5331d9SJerome Glisse 
1301fe0d36e0SAlex Deucher 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
1302d522d9ccSThomas Reim 		 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1303fe0d36e0SAlex Deucher 		 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
13041b5331d9SJerome Glisse 
1305771fe6b9SJerome Glisse 	/* mutex initialization are all done here so we
1306771fe6b9SJerome Glisse 	 * can recall function without having locking issues */
1307d6999bc7SChristian König 	mutex_init(&rdev->ring_lock);
130840bacf16SAlex Deucher 	mutex_init(&rdev->dc_hw_i2c_mutex);
1309c20dc369SChristian Koenig 	atomic_set(&rdev->ih.lock, 0);
13104c788679SJerome Glisse 	mutex_init(&rdev->gem.mutex);
1311c913e23aSRafał Miłecki 	mutex_init(&rdev->pm.mutex);
13126759a0a7SMarek Olšák 	mutex_init(&rdev->gpu_clock_mutex);
1313f61d5b46SAlex Deucher 	mutex_init(&rdev->srbm_mutex);
1314db7fce39SChristian König 	init_rwsem(&rdev->pm.mclk_lock);
1315dee53e7fSJerome Glisse 	init_rwsem(&rdev->exclusive_lock);
131673a6d3fcSRafał Miłecki 	init_waitqueue_head(&rdev->irq.vblank_queue);
1317341cb9e4SChristian König 	mutex_init(&rdev->mn_lock);
1318341cb9e4SChristian König 	hash_init(rdev->mn_hash);
13191b9c3dd0SAlex Deucher 	r = radeon_gem_init(rdev);
13201b9c3dd0SAlex Deucher 	if (r)
13211b9c3dd0SAlex Deucher 		return r;
1322529364e0SChristian König 
1323c1c44132SChristian König 	radeon_check_arguments(rdev);
132423d4f1f2SAlex Deucher 	/* Adjust VM size here.
1325c1c44132SChristian König 	 * Max GPUVM size for cayman+ is 40 bits.
132623d4f1f2SAlex Deucher 	 */
132720b2656dSChristian König 	rdev->vm_manager.max_pfn = radeon_vm_size << 18;
1328771fe6b9SJerome Glisse 
13294aac0473SJerome Glisse 	/* Set asic functions */
13304aac0473SJerome Glisse 	r = radeon_asic_init(rdev);
133136421338SJerome Glisse 	if (r)
13324aac0473SJerome Glisse 		return r;
13334aac0473SJerome Glisse 
1334f95df9caSAlex Deucher 	/* all of the newer IGP chips have an internal gart
1335f95df9caSAlex Deucher 	 * However some rs4xx report as AGP, so remove that here.
1336f95df9caSAlex Deucher 	 */
1337f95df9caSAlex Deucher 	if ((rdev->family >= CHIP_RS400) &&
1338f95df9caSAlex Deucher 	    (rdev->flags & RADEON_IS_IGP)) {
1339f95df9caSAlex Deucher 		rdev->flags &= ~RADEON_IS_AGP;
1340f95df9caSAlex Deucher 	}
1341f95df9caSAlex Deucher 
134230256a3fSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1343b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1344771fe6b9SJerome Glisse 	}
1345771fe6b9SJerome Glisse 
13469ed8b1f9SAlex Deucher 	/* Set the internal MC address mask
13479ed8b1f9SAlex Deucher 	 * This is the max address of the GPU's
13489ed8b1f9SAlex Deucher 	 * internal address space.
13499ed8b1f9SAlex Deucher 	 */
13509ed8b1f9SAlex Deucher 	if (rdev->family >= CHIP_CAYMAN)
13519ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
13529ed8b1f9SAlex Deucher 	else if (rdev->family >= CHIP_CEDAR)
13539ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
13549ed8b1f9SAlex Deucher 	else
13559ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
13569ed8b1f9SAlex Deucher 
1357ad49f501SDave Airlie 	/* set DMA mask + need_dma32 flags.
1358ad49f501SDave Airlie 	 * PCIE - can handle 40-bits.
1359005a83f1SAlex Deucher 	 * IGP - can handle 40-bits
1360ad49f501SDave Airlie 	 * AGP - generally dma32 is safest
1361005a83f1SAlex Deucher 	 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1362ad49f501SDave Airlie 	 */
1363ad49f501SDave Airlie 	rdev->need_dma32 = false;
1364ad49f501SDave Airlie 	if (rdev->flags & RADEON_IS_AGP)
1365ad49f501SDave Airlie 		rdev->need_dma32 = true;
1366005a83f1SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCI) &&
13674a2b6662SJerome Glisse 	    (rdev->family <= CHIP_RS740))
1368ad49f501SDave Airlie 		rdev->need_dma32 = true;
1369*bcb0b981SBen Crocker #ifdef CONFIG_PPC64
1370*bcb0b981SBen Crocker 	if (rdev->family == CHIP_CEDAR)
1371*bcb0b981SBen Crocker 		rdev->need_dma32 = true;
1372*bcb0b981SBen Crocker #endif
1373ad49f501SDave Airlie 
1374ad49f501SDave Airlie 	dma_bits = rdev->need_dma32 ? 32 : 40;
1375ad49f501SDave Airlie 	r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1376771fe6b9SJerome Glisse 	if (r) {
137762fff811SDaniel Haid 		rdev->need_dma32 = true;
1378c52494f6SKonrad Rzeszutek Wilk 		dma_bits = 32;
13797ca85295SJoe Perches 		pr_warn("radeon: No suitable DMA available\n");
1380771fe6b9SJerome Glisse 	}
1381c52494f6SKonrad Rzeszutek Wilk 	r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1382c52494f6SKonrad Rzeszutek Wilk 	if (r) {
1383c52494f6SKonrad Rzeszutek Wilk 		pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
13847ca85295SJoe Perches 		pr_warn("radeon: No coherent DMA available\n");
1385c52494f6SKonrad Rzeszutek Wilk 	}
13861bc3d3ccSChunming Zhou 	rdev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
1387771fe6b9SJerome Glisse 
1388771fe6b9SJerome Glisse 	/* Registers mapping */
1389771fe6b9SJerome Glisse 	/* TODO: block userspace mapping of io register */
13902c385151SDaniel Vetter 	spin_lock_init(&rdev->mmio_idx_lock);
1391fe78118cSAlex Deucher 	spin_lock_init(&rdev->smc_idx_lock);
13920a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pll_idx_lock);
13930a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->mc_idx_lock);
13940a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pcie_idx_lock);
13950a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pciep_idx_lock);
13960a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pif_idx_lock);
13970a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->cg_idx_lock);
13980a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->uvd_idx_lock);
13990a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->rcu_idx_lock);
14000a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->didt_idx_lock);
14010a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->end_idx_lock);
1402efad86dbSAlex Deucher 	if (rdev->family >= CHIP_BONAIRE) {
1403efad86dbSAlex Deucher 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1404efad86dbSAlex Deucher 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1405efad86dbSAlex Deucher 	} else {
140601d73a69SJordan Crouse 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
140701d73a69SJordan Crouse 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1408efad86dbSAlex Deucher 	}
1409771fe6b9SJerome Glisse 	rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1410a33c1a82SAndy Shevchenko 	if (rdev->rmmio == NULL)
1411771fe6b9SJerome Glisse 		return -ENOMEM;
1412771fe6b9SJerome Glisse 
141375efdee1SAlex Deucher 	/* doorbell bar mapping */
141475efdee1SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE)
141575efdee1SAlex Deucher 		radeon_doorbell_init(rdev);
141675efdee1SAlex Deucher 
1417351a52a2SAlex Deucher 	/* io port mapping */
1418351a52a2SAlex Deucher 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1419351a52a2SAlex Deucher 		if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1420351a52a2SAlex Deucher 			rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1421351a52a2SAlex Deucher 			rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1422351a52a2SAlex Deucher 			break;
1423351a52a2SAlex Deucher 		}
1424351a52a2SAlex Deucher 	}
1425351a52a2SAlex Deucher 	if (rdev->rio_mem == NULL)
1426351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR\n");
1427351a52a2SAlex Deucher 
14284807c5a8SAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
14294807c5a8SAlex Deucher 		radeon_device_handle_px_quirks(rdev);
14304807c5a8SAlex Deucher 
143128d52043SDave Airlie 	/* if we have > 1 VGA cards, then disable the radeon VGA resources */
143293239ea1SDave Airlie 	/* this will fail for cards that aren't VGA class devices, just
143393239ea1SDave Airlie 	 * ignore it */
143493239ea1SDave Airlie 	vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
143510ebc0bcSDave Airlie 
1436bfaddd9fSAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
143710ebc0bcSDave Airlie 		runtime = true;
14387ffb0ce3SLukas Wunner 	if (!pci_is_thunderbolt_attached(rdev->pdev))
14397ffb0ce3SLukas Wunner 		vga_switcheroo_register_client(rdev->pdev,
14407ffb0ce3SLukas Wunner 					       &radeon_switcheroo_ops, runtime);
144110ebc0bcSDave Airlie 	if (runtime)
144210ebc0bcSDave Airlie 		vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
144328d52043SDave Airlie 
14443ce0a23dSJerome Glisse 	r = radeon_init(rdev);
1445b574f251SJerome Glisse 	if (r)
14462e97140dSAlex Deucher 		goto failed;
1447b1e3a6d1SMichel Dänzer 
1448409851f4SJerome Glisse 	r = radeon_gem_debugfs_init(rdev);
1449409851f4SJerome Glisse 	if (r) {
1450409851f4SJerome Glisse 		DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1451409851f4SJerome Glisse 	}
1452409851f4SJerome Glisse 
14539843ead0SDave Airlie 	r = radeon_mst_debugfs_init(rdev);
14549843ead0SDave Airlie 	if (r) {
14559843ead0SDave Airlie 		DRM_ERROR("registering mst debugfs failed (%d).\n", r);
14569843ead0SDave Airlie 	}
14579843ead0SDave Airlie 
1458b574f251SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1459b574f251SJerome Glisse 		/* Acceleration not working on AGP card try again
1460b574f251SJerome Glisse 		 * with fallback to PCI or PCIE GART
1461b574f251SJerome Glisse 		 */
1462a2d07b74SJerome Glisse 		radeon_asic_reset(rdev);
1463b574f251SJerome Glisse 		radeon_fini(rdev);
1464b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1465b574f251SJerome Glisse 		r = radeon_init(rdev);
14664aac0473SJerome Glisse 		if (r)
14672e97140dSAlex Deucher 			goto failed;
14683ce0a23dSJerome Glisse 	}
14696c7bcceaSAlex Deucher 
147013a7d299SChristian König 	r = radeon_ib_ring_tests(rdev);
147113a7d299SChristian König 	if (r)
147213a7d299SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
147313a7d299SChristian König 
14746dfd1972SJérôme Glisse 	/*
14756dfd1972SJérôme Glisse 	 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
14766dfd1972SJérôme Glisse 	 * after the CP ring have chew one packet at least. Hence here we stop
14776dfd1972SJérôme Glisse 	 * and restart DPM after the radeon_ib_ring_tests().
14786dfd1972SJérôme Glisse 	 */
14796dfd1972SJérôme Glisse 	if (rdev->pm.dpm_enabled &&
14806dfd1972SJérôme Glisse 	    (rdev->pm.pm_method == PM_METHOD_DPM) &&
14816dfd1972SJérôme Glisse 	    (rdev->family == CHIP_TURKS) &&
14826dfd1972SJérôme Glisse 	    (rdev->flags & RADEON_IS_MOBILITY)) {
14836dfd1972SJérôme Glisse 		mutex_lock(&rdev->pm.mutex);
14846dfd1972SJérôme Glisse 		radeon_dpm_disable(rdev);
14856dfd1972SJérôme Glisse 		radeon_dpm_enable(rdev);
14866dfd1972SJérôme Glisse 		mutex_unlock(&rdev->pm.mutex);
14876dfd1972SJérôme Glisse 	}
14886dfd1972SJérôme Glisse 
148960a7e396SChristian König 	if ((radeon_testing & 1)) {
14904a1132a0SAlex Deucher 		if (rdev->accel_working)
1491ecc0b326SMichel Dänzer 			radeon_test_moves(rdev);
14924a1132a0SAlex Deucher 		else
14934a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1494ecc0b326SMichel Dänzer 	}
149560a7e396SChristian König 	if ((radeon_testing & 2)) {
14964a1132a0SAlex Deucher 		if (rdev->accel_working)
149760a7e396SChristian König 			radeon_test_syncing(rdev);
14984a1132a0SAlex Deucher 		else
14994a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
150060a7e396SChristian König 	}
1501771fe6b9SJerome Glisse 	if (radeon_benchmarking) {
15024a1132a0SAlex Deucher 		if (rdev->accel_working)
1503638dd7dbSIlija Hadzic 			radeon_benchmark(rdev, radeon_benchmarking);
15044a1132a0SAlex Deucher 		else
15054a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1506771fe6b9SJerome Glisse 	}
15076cf8a3f5SJerome Glisse 	return 0;
15082e97140dSAlex Deucher 
15092e97140dSAlex Deucher failed:
1510b8751946SLukas Wunner 	/* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */
1511b8751946SLukas Wunner 	if (radeon_is_px(ddev))
1512b8751946SLukas Wunner 		pm_runtime_put_noidle(ddev->dev);
15132e97140dSAlex Deucher 	if (runtime)
15142e97140dSAlex Deucher 		vga_switcheroo_fini_domain_pm_ops(rdev->dev);
15152e97140dSAlex Deucher 	return r;
1516771fe6b9SJerome Glisse }
1517771fe6b9SJerome Glisse 
15180c195119SAlex Deucher /**
15190c195119SAlex Deucher  * radeon_device_fini - tear down the driver
15200c195119SAlex Deucher  *
15210c195119SAlex Deucher  * @rdev: radeon_device pointer
15220c195119SAlex Deucher  *
15230c195119SAlex Deucher  * Tear down the driver info (all asics).
15240c195119SAlex Deucher  * Called at driver shutdown.
15250c195119SAlex Deucher  */
1526771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev)
1527771fe6b9SJerome Glisse {
1528771fe6b9SJerome Glisse 	DRM_INFO("radeon: finishing device.\n");
1529771fe6b9SJerome Glisse 	rdev->shutdown = true;
153090aca4d2SJerome Glisse 	/* evict vram memory */
153190aca4d2SJerome Glisse 	radeon_bo_evict_vram(rdev);
15323ce0a23dSJerome Glisse 	radeon_fini(rdev);
15337ffb0ce3SLukas Wunner 	if (!pci_is_thunderbolt_attached(rdev->pdev))
15346a9ee8afSDave Airlie 		vga_switcheroo_unregister_client(rdev->pdev);
15352e97140dSAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
15362e97140dSAlex Deucher 		vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1537c1176d6fSDave Airlie 	vga_client_register(rdev->pdev, NULL, NULL, NULL);
1538e0a2ca73SAlex Deucher 	if (rdev->rio_mem)
1539351a52a2SAlex Deucher 		pci_iounmap(rdev->pdev, rdev->rio_mem);
1540351a52a2SAlex Deucher 	rdev->rio_mem = NULL;
1541771fe6b9SJerome Glisse 	iounmap(rdev->rmmio);
1542771fe6b9SJerome Glisse 	rdev->rmmio = NULL;
154375efdee1SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE)
154475efdee1SAlex Deucher 		radeon_doorbell_fini(rdev);
1545771fe6b9SJerome Glisse }
1546771fe6b9SJerome Glisse 
1547771fe6b9SJerome Glisse 
1548771fe6b9SJerome Glisse /*
1549771fe6b9SJerome Glisse  * Suspend & resume.
1550771fe6b9SJerome Glisse  */
15510c195119SAlex Deucher /**
15520c195119SAlex Deucher  * radeon_suspend_kms - initiate device suspend
15530c195119SAlex Deucher  *
15540c195119SAlex Deucher  * @pdev: drm dev pointer
15550c195119SAlex Deucher  * @state: suspend state
15560c195119SAlex Deucher  *
15570c195119SAlex Deucher  * Puts the hw in the suspend state (all asics).
15580c195119SAlex Deucher  * Returns 0 for success or an error on failure.
15590c195119SAlex Deucher  * Called at driver suspend.
15600c195119SAlex Deucher  */
1561274ad65cSJérome Glisse int radeon_suspend_kms(struct drm_device *dev, bool suspend,
1562274ad65cSJérome Glisse 		       bool fbcon, bool freeze)
1563771fe6b9SJerome Glisse {
1564875c1866SDarren Jenkins 	struct radeon_device *rdev;
1565771fe6b9SJerome Glisse 	struct drm_crtc *crtc;
1566d8dcaa1dSAlex Deucher 	struct drm_connector *connector;
15677465280cSAlex Deucher 	int i, r;
1568771fe6b9SJerome Glisse 
1569875c1866SDarren Jenkins 	if (dev == NULL || dev->dev_private == NULL) {
1570771fe6b9SJerome Glisse 		return -ENODEV;
1571771fe6b9SJerome Glisse 	}
15727473e830SDave Airlie 
1573875c1866SDarren Jenkins 	rdev = dev->dev_private;
1574875c1866SDarren Jenkins 
1575f2aba352SAlex Deucher 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
15766a9ee8afSDave Airlie 		return 0;
1577d8dcaa1dSAlex Deucher 
157886698c20SSeth Forshee 	drm_kms_helper_poll_disable(dev);
157986698c20SSeth Forshee 
15806adaed5bSDaniel Vetter 	drm_modeset_lock_all(dev);
1581d8dcaa1dSAlex Deucher 	/* turn off display hw */
1582d8dcaa1dSAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1583d8dcaa1dSAlex Deucher 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1584d8dcaa1dSAlex Deucher 	}
15856adaed5bSDaniel Vetter 	drm_modeset_unlock_all(dev);
1586d8dcaa1dSAlex Deucher 
1587f3cbb17bSGrigori Goronzy 	/* unpin the front buffers and cursors */
1588771fe6b9SJerome Glisse 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1589f3cbb17bSGrigori Goronzy 		struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1590f4510a27SMatt Roper 		struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
15914c788679SJerome Glisse 		struct radeon_bo *robj;
1592771fe6b9SJerome Glisse 
1593f3cbb17bSGrigori Goronzy 		if (radeon_crtc->cursor_bo) {
1594f3cbb17bSGrigori Goronzy 			struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1595f3cbb17bSGrigori Goronzy 			r = radeon_bo_reserve(robj, false);
1596f3cbb17bSGrigori Goronzy 			if (r == 0) {
1597f3cbb17bSGrigori Goronzy 				radeon_bo_unpin(robj);
1598f3cbb17bSGrigori Goronzy 				radeon_bo_unreserve(robj);
1599f3cbb17bSGrigori Goronzy 			}
1600f3cbb17bSGrigori Goronzy 		}
1601f3cbb17bSGrigori Goronzy 
1602771fe6b9SJerome Glisse 		if (rfb == NULL || rfb->obj == NULL) {
1603771fe6b9SJerome Glisse 			continue;
1604771fe6b9SJerome Glisse 		}
16057e4d15d9SDaniel Vetter 		robj = gem_to_radeon_bo(rfb->obj);
160638651674SDave Airlie 		/* don't unpin kernel fb objects */
160738651674SDave Airlie 		if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
16084c788679SJerome Glisse 			r = radeon_bo_reserve(robj, false);
160938651674SDave Airlie 			if (r == 0) {
16104c788679SJerome Glisse 				radeon_bo_unpin(robj);
16114c788679SJerome Glisse 				radeon_bo_unreserve(robj);
16124c788679SJerome Glisse 			}
1613771fe6b9SJerome Glisse 		}
1614771fe6b9SJerome Glisse 	}
1615771fe6b9SJerome Glisse 	/* evict vram memory */
16164c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
16178a47cc9eSChristian König 
1618771fe6b9SJerome Glisse 	/* wait for gpu to finish processing current batch */
16195f8f635eSJerome Glisse 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
162037615527SChristian König 		r = radeon_fence_wait_empty(rdev, i);
16215f8f635eSJerome Glisse 		if (r) {
16225f8f635eSJerome Glisse 			/* delay GPU reset to resume */
1623eb98c709SChristian König 			radeon_fence_driver_force_completion(rdev, i);
16245f8f635eSJerome Glisse 		}
16255f8f635eSJerome Glisse 	}
1626771fe6b9SJerome Glisse 
1627f657c2a7SYang Zhao 	radeon_save_bios_scratch_regs(rdev);
1628f657c2a7SYang Zhao 
16293ce0a23dSJerome Glisse 	radeon_suspend(rdev);
1630d4877cf2SAlex Deucher 	radeon_hpd_fini(rdev);
1631ec9aaaffSAlex Deucher 	/* evict remaining vram memory
1632ec9aaaffSAlex Deucher 	 * This second call to evict vram is to evict the gart page table
1633ec9aaaffSAlex Deucher 	 * using the CPU.
1634ec9aaaffSAlex Deucher 	 */
16354c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
1636771fe6b9SJerome Glisse 
163710b06122SJerome Glisse 	radeon_agp_suspend(rdev);
163810b06122SJerome Glisse 
1639771fe6b9SJerome Glisse 	pci_save_state(dev->pdev);
164082060854SAlex Deucher 	if (freeze && rdev->family >= CHIP_CEDAR && !(rdev->flags & RADEON_IS_IGP)) {
1641274ad65cSJérome Glisse 		rdev->asic->asic_reset(rdev, true);
1642274ad65cSJérome Glisse 		pci_restore_state(dev->pdev);
1643274ad65cSJérome Glisse 	} else if (suspend) {
1644771fe6b9SJerome Glisse 		/* Shut down the device */
1645771fe6b9SJerome Glisse 		pci_disable_device(dev->pdev);
1646771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D3hot);
1647771fe6b9SJerome Glisse 	}
164810ebc0bcSDave Airlie 
164910ebc0bcSDave Airlie 	if (fbcon) {
1650ac751efaSTorben Hohn 		console_lock();
165138651674SDave Airlie 		radeon_fbdev_set_suspend(rdev, 1);
1652ac751efaSTorben Hohn 		console_unlock();
165310ebc0bcSDave Airlie 	}
1654771fe6b9SJerome Glisse 	return 0;
1655771fe6b9SJerome Glisse }
1656771fe6b9SJerome Glisse 
16570c195119SAlex Deucher /**
16580c195119SAlex Deucher  * radeon_resume_kms - initiate device resume
16590c195119SAlex Deucher  *
16600c195119SAlex Deucher  * @pdev: drm dev pointer
16610c195119SAlex Deucher  *
16620c195119SAlex Deucher  * Bring the hw back to operating state (all asics).
16630c195119SAlex Deucher  * Returns 0 for success or an error on failure.
16640c195119SAlex Deucher  * Called at driver resume.
16650c195119SAlex Deucher  */
166610ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1667771fe6b9SJerome Glisse {
166809bdf591SCedric Godin 	struct drm_connector *connector;
1669771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
1670f3cbb17bSGrigori Goronzy 	struct drm_crtc *crtc;
167104eb2206SChristian König 	int r;
1672771fe6b9SJerome Glisse 
1673f2aba352SAlex Deucher 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
16746a9ee8afSDave Airlie 		return 0;
16756a9ee8afSDave Airlie 
167610ebc0bcSDave Airlie 	if (fbcon) {
1677ac751efaSTorben Hohn 		console_lock();
167810ebc0bcSDave Airlie 	}
16797473e830SDave Airlie 	if (resume) {
1680771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D0);
1681771fe6b9SJerome Glisse 		pci_restore_state(dev->pdev);
1682771fe6b9SJerome Glisse 		if (pci_enable_device(dev->pdev)) {
168310ebc0bcSDave Airlie 			if (fbcon)
1684ac751efaSTorben Hohn 				console_unlock();
1685771fe6b9SJerome Glisse 			return -1;
1686771fe6b9SJerome Glisse 		}
16877473e830SDave Airlie 	}
16880ebf1717SDave Airlie 	/* resume AGP if in use */
16890ebf1717SDave Airlie 	radeon_agp_resume(rdev);
16903ce0a23dSJerome Glisse 	radeon_resume(rdev);
169104eb2206SChristian König 
169204eb2206SChristian König 	r = radeon_ib_ring_tests(rdev);
169304eb2206SChristian König 	if (r)
169404eb2206SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
169504eb2206SChristian König 
1696bc6a6295SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
16976c7bcceaSAlex Deucher 		/* do dpm late init */
16986c7bcceaSAlex Deucher 		r = radeon_pm_late_init(rdev);
16996c7bcceaSAlex Deucher 		if (r) {
17006c7bcceaSAlex Deucher 			rdev->pm.dpm_enabled = false;
17016c7bcceaSAlex Deucher 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
17026c7bcceaSAlex Deucher 		}
1703bc6a6295SAlex Deucher 	} else {
1704bc6a6295SAlex Deucher 		/* resume old pm late */
1705bc6a6295SAlex Deucher 		radeon_pm_resume(rdev);
17066c7bcceaSAlex Deucher 	}
17076c7bcceaSAlex Deucher 
1708f657c2a7SYang Zhao 	radeon_restore_bios_scratch_regs(rdev);
170909bdf591SCedric Godin 
1710f3cbb17bSGrigori Goronzy 	/* pin cursors */
1711f3cbb17bSGrigori Goronzy 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1712f3cbb17bSGrigori Goronzy 		struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1713f3cbb17bSGrigori Goronzy 
1714f3cbb17bSGrigori Goronzy 		if (radeon_crtc->cursor_bo) {
1715f3cbb17bSGrigori Goronzy 			struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo);
1716f3cbb17bSGrigori Goronzy 			r = radeon_bo_reserve(robj, false);
1717f3cbb17bSGrigori Goronzy 			if (r == 0) {
1718f3cbb17bSGrigori Goronzy 				/* Only 27 bit offset for legacy cursor */
1719f3cbb17bSGrigori Goronzy 				r = radeon_bo_pin_restricted(robj,
1720f3cbb17bSGrigori Goronzy 							     RADEON_GEM_DOMAIN_VRAM,
1721f3cbb17bSGrigori Goronzy 							     ASIC_IS_AVIVO(rdev) ?
1722f3cbb17bSGrigori Goronzy 							     0 : 1 << 27,
1723f3cbb17bSGrigori Goronzy 							     &radeon_crtc->cursor_addr);
1724f3cbb17bSGrigori Goronzy 				if (r != 0)
1725f3cbb17bSGrigori Goronzy 					DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
1726f3cbb17bSGrigori Goronzy 				radeon_bo_unreserve(robj);
1727f3cbb17bSGrigori Goronzy 			}
1728f3cbb17bSGrigori Goronzy 		}
1729f3cbb17bSGrigori Goronzy 	}
1730f3cbb17bSGrigori Goronzy 
17313fa47d9eSAlex Deucher 	/* init dig PHYs, disp eng pll */
17323fa47d9eSAlex Deucher 	if (rdev->is_atom_bios) {
1733ac89af1eSAlex Deucher 		radeon_atom_encoder_init(rdev);
1734f3f1f03eSAlex Deucher 		radeon_atom_disp_eng_pll_init(rdev);
1735bced76f2SAlex Deucher 		/* turn on the BL */
1736bced76f2SAlex Deucher 		if (rdev->mode_info.bl_encoder) {
1737bced76f2SAlex Deucher 			u8 bl_level = radeon_get_backlight_level(rdev,
1738bced76f2SAlex Deucher 								 rdev->mode_info.bl_encoder);
1739bced76f2SAlex Deucher 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1740bced76f2SAlex Deucher 						   bl_level);
1741bced76f2SAlex Deucher 		}
17423fa47d9eSAlex Deucher 	}
1743d4877cf2SAlex Deucher 	/* reset hpd state */
1744d4877cf2SAlex Deucher 	radeon_hpd_init(rdev);
1745771fe6b9SJerome Glisse 	/* blat the mode back in */
1746ec9954fcSDave Airlie 	if (fbcon) {
1747771fe6b9SJerome Glisse 		drm_helper_resume_force_mode(dev);
1748a93f344dSAlex Deucher 		/* turn on display hw */
17496adaed5bSDaniel Vetter 		drm_modeset_lock_all(dev);
1750a93f344dSAlex Deucher 		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1751a93f344dSAlex Deucher 			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1752a93f344dSAlex Deucher 		}
17536adaed5bSDaniel Vetter 		drm_modeset_unlock_all(dev);
1754ec9954fcSDave Airlie 	}
175586698c20SSeth Forshee 
175686698c20SSeth Forshee 	drm_kms_helper_poll_enable(dev);
175718ee37a4SDaniel Vetter 
17583640da2fSAlex Deucher 	/* set the power state here in case we are a PX system or headless */
17593640da2fSAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
17603640da2fSAlex Deucher 		radeon_pm_compute_clocks(rdev);
17613640da2fSAlex Deucher 
176218ee37a4SDaniel Vetter 	if (fbcon) {
176318ee37a4SDaniel Vetter 		radeon_fbdev_set_suspend(rdev, 0);
176418ee37a4SDaniel Vetter 		console_unlock();
176518ee37a4SDaniel Vetter 	}
176618ee37a4SDaniel Vetter 
1767771fe6b9SJerome Glisse 	return 0;
1768771fe6b9SJerome Glisse }
1769771fe6b9SJerome Glisse 
17700c195119SAlex Deucher /**
17710c195119SAlex Deucher  * radeon_gpu_reset - reset the asic
17720c195119SAlex Deucher  *
17730c195119SAlex Deucher  * @rdev: radeon device pointer
17740c195119SAlex Deucher  *
17750c195119SAlex Deucher  * Attempt the reset the GPU if it has hung (all asics).
17760c195119SAlex Deucher  * Returns 0 for success or an error on failure.
17770c195119SAlex Deucher  */
177890aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev)
177990aca4d2SJerome Glisse {
178055d7c221SChristian König 	unsigned ring_sizes[RADEON_NUM_RINGS];
178155d7c221SChristian König 	uint32_t *ring_data[RADEON_NUM_RINGS];
178255d7c221SChristian König 
178355d7c221SChristian König 	bool saved = false;
178455d7c221SChristian König 
178555d7c221SChristian König 	int i, r;
17868fd1b84cSDave Airlie 	int resched;
178790aca4d2SJerome Glisse 
1788dee53e7fSJerome Glisse 	down_write(&rdev->exclusive_lock);
1789f9eaf9aeSChristian König 
1790f9eaf9aeSChristian König 	if (!rdev->needs_reset) {
1791f9eaf9aeSChristian König 		up_write(&rdev->exclusive_lock);
1792f9eaf9aeSChristian König 		return 0;
1793f9eaf9aeSChristian König 	}
1794f9eaf9aeSChristian König 
179572b9076bSMarek Olšák 	atomic_inc(&rdev->gpu_reset_counter);
179672b9076bSMarek Olšák 
179790aca4d2SJerome Glisse 	radeon_save_bios_scratch_regs(rdev);
17988fd1b84cSDave Airlie 	/* block TTM */
17998fd1b84cSDave Airlie 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
180090aca4d2SJerome Glisse 	radeon_suspend(rdev);
180173ef0e0dSAlex Deucher 	radeon_hpd_fini(rdev);
180290aca4d2SJerome Glisse 
180355d7c221SChristian König 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
180455d7c221SChristian König 		ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
180555d7c221SChristian König 						   &ring_data[i]);
180655d7c221SChristian König 		if (ring_sizes[i]) {
180755d7c221SChristian König 			saved = true;
180855d7c221SChristian König 			dev_info(rdev->dev, "Saved %d dwords of commands "
180955d7c221SChristian König 				 "on ring %d.\n", ring_sizes[i], i);
181055d7c221SChristian König 		}
181155d7c221SChristian König 	}
181255d7c221SChristian König 
181390aca4d2SJerome Glisse 	r = radeon_asic_reset(rdev);
181490aca4d2SJerome Glisse 	if (!r) {
181555d7c221SChristian König 		dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
181690aca4d2SJerome Glisse 		radeon_resume(rdev);
181755d7c221SChristian König 	}
181804eb2206SChristian König 
181990aca4d2SJerome Glisse 	radeon_restore_bios_scratch_regs(rdev);
182055d7c221SChristian König 
182155d7c221SChristian König 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
18229bb39ff4SMaarten Lankhorst 		if (!r && ring_data[i]) {
182355d7c221SChristian König 			radeon_ring_restore(rdev, &rdev->ring[i],
182455d7c221SChristian König 					    ring_sizes[i], ring_data[i]);
182555d7c221SChristian König 		} else {
1826eb98c709SChristian König 			radeon_fence_driver_force_completion(rdev, i);
182755d7c221SChristian König 			kfree(ring_data[i]);
182855d7c221SChristian König 		}
182955d7c221SChristian König 	}
183055d7c221SChristian König 
1831c940b447SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1832c940b447SAlex Deucher 		/* do dpm late init */
1833c940b447SAlex Deucher 		r = radeon_pm_late_init(rdev);
1834c940b447SAlex Deucher 		if (r) {
1835c940b447SAlex Deucher 			rdev->pm.dpm_enabled = false;
1836c940b447SAlex Deucher 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1837c940b447SAlex Deucher 		}
1838c940b447SAlex Deucher 	} else {
1839c940b447SAlex Deucher 		/* resume old pm late */
184095f59509SAlex Deucher 		radeon_pm_resume(rdev);
1841c940b447SAlex Deucher 	}
1842c940b447SAlex Deucher 
184373ef0e0dSAlex Deucher 	/* init dig PHYs, disp eng pll */
184473ef0e0dSAlex Deucher 	if (rdev->is_atom_bios) {
184573ef0e0dSAlex Deucher 		radeon_atom_encoder_init(rdev);
184673ef0e0dSAlex Deucher 		radeon_atom_disp_eng_pll_init(rdev);
184773ef0e0dSAlex Deucher 		/* turn on the BL */
184873ef0e0dSAlex Deucher 		if (rdev->mode_info.bl_encoder) {
184973ef0e0dSAlex Deucher 			u8 bl_level = radeon_get_backlight_level(rdev,
185073ef0e0dSAlex Deucher 								 rdev->mode_info.bl_encoder);
185173ef0e0dSAlex Deucher 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
185273ef0e0dSAlex Deucher 						   bl_level);
185373ef0e0dSAlex Deucher 		}
185473ef0e0dSAlex Deucher 	}
185573ef0e0dSAlex Deucher 	/* reset hpd state */
185673ef0e0dSAlex Deucher 	radeon_hpd_init(rdev);
185773ef0e0dSAlex Deucher 
18589bb39ff4SMaarten Lankhorst 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
18593c036389SChristian König 
18603c036389SChristian König 	rdev->in_reset = true;
18613c036389SChristian König 	rdev->needs_reset = false;
18623c036389SChristian König 
18639bb39ff4SMaarten Lankhorst 	downgrade_write(&rdev->exclusive_lock);
18649bb39ff4SMaarten Lankhorst 
1865d3493574SJerome Glisse 	drm_helper_resume_force_mode(rdev->ddev);
1866d3493574SJerome Glisse 
1867c940b447SAlex Deucher 	/* set the power state here in case we are a PX system or headless */
1868c940b447SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1869c940b447SAlex Deucher 		radeon_pm_compute_clocks(rdev);
1870c940b447SAlex Deucher 
18719bb39ff4SMaarten Lankhorst 	if (!r) {
18729bb39ff4SMaarten Lankhorst 		r = radeon_ib_ring_tests(rdev);
18739bb39ff4SMaarten Lankhorst 		if (r && saved)
18749bb39ff4SMaarten Lankhorst 			r = -EAGAIN;
18759bb39ff4SMaarten Lankhorst 	} else {
187690aca4d2SJerome Glisse 		/* bad news, how to tell it to userspace ? */
187790aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset failed\n");
18787a1619b9SMichel Dänzer 	}
18797a1619b9SMichel Dänzer 
18809bb39ff4SMaarten Lankhorst 	rdev->needs_reset = r == -EAGAIN;
18819bb39ff4SMaarten Lankhorst 	rdev->in_reset = false;
18829bb39ff4SMaarten Lankhorst 
18839bb39ff4SMaarten Lankhorst 	up_read(&rdev->exclusive_lock);
188490aca4d2SJerome Glisse 	return r;
188590aca4d2SJerome Glisse }
188690aca4d2SJerome Glisse 
1887771fe6b9SJerome Glisse 
1888771fe6b9SJerome Glisse /*
1889771fe6b9SJerome Glisse  * Debugfs
1890771fe6b9SJerome Glisse  */
1891771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev,
1892771fe6b9SJerome Glisse 			     struct drm_info_list *files,
1893771fe6b9SJerome Glisse 			     unsigned nfiles)
1894771fe6b9SJerome Glisse {
1895771fe6b9SJerome Glisse 	unsigned i;
1896771fe6b9SJerome Glisse 
18974d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
18984d8bf9aeSChristian König 		if (rdev->debugfs[i].files == files) {
1899771fe6b9SJerome Glisse 			/* Already registered */
1900771fe6b9SJerome Glisse 			return 0;
1901771fe6b9SJerome Glisse 		}
1902771fe6b9SJerome Glisse 	}
1903c245cb9eSMichael Witten 
19044d8bf9aeSChristian König 	i = rdev->debugfs_count + 1;
1905c245cb9eSMichael Witten 	if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1906c245cb9eSMichael Witten 		DRM_ERROR("Reached maximum number of debugfs components.\n");
1907c245cb9eSMichael Witten 		DRM_ERROR("Report so we increase "
1908c245cb9eSMichael Witten 			  "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1909771fe6b9SJerome Glisse 		return -EINVAL;
1910771fe6b9SJerome Glisse 	}
19114d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].files = files;
19124d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
19134d8bf9aeSChristian König 	rdev->debugfs_count = i;
1914771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1915771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1916771fe6b9SJerome Glisse 				 rdev->ddev->primary->debugfs_root,
1917771fe6b9SJerome Glisse 				 rdev->ddev->primary);
1918771fe6b9SJerome Glisse #endif
1919771fe6b9SJerome Glisse 	return 0;
1920771fe6b9SJerome Glisse }
1921