1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3328d52043SDave Airlie #include <linux/vgaarb.h> 346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 35771fe6b9SJerome Glisse #include "radeon_reg.h" 36771fe6b9SJerome Glisse #include "radeon.h" 37771fe6b9SJerome Glisse #include "atom.h" 38771fe6b9SJerome Glisse 391b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 401b5331d9SJerome Glisse "R100", 411b5331d9SJerome Glisse "RV100", 421b5331d9SJerome Glisse "RS100", 431b5331d9SJerome Glisse "RV200", 441b5331d9SJerome Glisse "RS200", 451b5331d9SJerome Glisse "R200", 461b5331d9SJerome Glisse "RV250", 471b5331d9SJerome Glisse "RS300", 481b5331d9SJerome Glisse "RV280", 491b5331d9SJerome Glisse "R300", 501b5331d9SJerome Glisse "R350", 511b5331d9SJerome Glisse "RV350", 521b5331d9SJerome Glisse "RV380", 531b5331d9SJerome Glisse "R420", 541b5331d9SJerome Glisse "R423", 551b5331d9SJerome Glisse "RV410", 561b5331d9SJerome Glisse "RS400", 571b5331d9SJerome Glisse "RS480", 581b5331d9SJerome Glisse "RS600", 591b5331d9SJerome Glisse "RS690", 601b5331d9SJerome Glisse "RS740", 611b5331d9SJerome Glisse "RV515", 621b5331d9SJerome Glisse "R520", 631b5331d9SJerome Glisse "RV530", 641b5331d9SJerome Glisse "RV560", 651b5331d9SJerome Glisse "RV570", 661b5331d9SJerome Glisse "R580", 671b5331d9SJerome Glisse "R600", 681b5331d9SJerome Glisse "RV610", 691b5331d9SJerome Glisse "RV630", 701b5331d9SJerome Glisse "RV670", 711b5331d9SJerome Glisse "RV620", 721b5331d9SJerome Glisse "RV635", 731b5331d9SJerome Glisse "RS780", 741b5331d9SJerome Glisse "RS880", 751b5331d9SJerome Glisse "RV770", 761b5331d9SJerome Glisse "RV730", 771b5331d9SJerome Glisse "RV710", 781b5331d9SJerome Glisse "RV740", 791b5331d9SJerome Glisse "CEDAR", 801b5331d9SJerome Glisse "REDWOOD", 811b5331d9SJerome Glisse "JUNIPER", 821b5331d9SJerome Glisse "CYPRESS", 831b5331d9SJerome Glisse "HEMLOCK", 84*b08ebe7eSAlex Deucher "PALM", 851b5331d9SJerome Glisse "LAST", 861b5331d9SJerome Glisse }; 871b5331d9SJerome Glisse 88771fe6b9SJerome Glisse /* 89b1e3a6d1SMichel Dänzer * Clear GPU surface registers. 90b1e3a6d1SMichel Dänzer */ 913ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 92b1e3a6d1SMichel Dänzer { 93b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 94b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 95b1e3a6d1SMichel Dänzer int i; 96b1e3a6d1SMichel Dänzer 97550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 98550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 99550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 100550e2d92SDave Airlie else 101550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 102b1e3a6d1SMichel Dänzer } 103e024e110SDave Airlie /* enable surfaces */ 104e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 105b1e3a6d1SMichel Dänzer } 106b1e3a6d1SMichel Dänzer } 107b1e3a6d1SMichel Dänzer 108b1e3a6d1SMichel Dänzer /* 109771fe6b9SJerome Glisse * GPU scratch registers helpers function. 110771fe6b9SJerome Glisse */ 1113ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 112771fe6b9SJerome Glisse { 113771fe6b9SJerome Glisse int i; 114771fe6b9SJerome Glisse 115771fe6b9SJerome Glisse /* FIXME: check this out */ 116771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 117771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 118771fe6b9SJerome Glisse } else { 119771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 120771fe6b9SJerome Glisse } 121724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 122771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 123771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 124724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 125771fe6b9SJerome Glisse } 126771fe6b9SJerome Glisse } 127771fe6b9SJerome Glisse 128771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 129771fe6b9SJerome Glisse { 130771fe6b9SJerome Glisse int i; 131771fe6b9SJerome Glisse 132771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 133771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 134771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 135771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 136771fe6b9SJerome Glisse return 0; 137771fe6b9SJerome Glisse } 138771fe6b9SJerome Glisse } 139771fe6b9SJerome Glisse return -EINVAL; 140771fe6b9SJerome Glisse } 141771fe6b9SJerome Glisse 142771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 143771fe6b9SJerome Glisse { 144771fe6b9SJerome Glisse int i; 145771fe6b9SJerome Glisse 146771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 147771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 148771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 149771fe6b9SJerome Glisse return; 150771fe6b9SJerome Glisse } 151771fe6b9SJerome Glisse } 152771fe6b9SJerome Glisse } 153771fe6b9SJerome Glisse 154724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 155724c80e1SAlex Deucher { 156724c80e1SAlex Deucher int r; 157724c80e1SAlex Deucher 158724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 159724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 160724c80e1SAlex Deucher if (unlikely(r != 0)) 161724c80e1SAlex Deucher return; 162724c80e1SAlex Deucher radeon_bo_kunmap(rdev->wb.wb_obj); 163724c80e1SAlex Deucher radeon_bo_unpin(rdev->wb.wb_obj); 164724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 165724c80e1SAlex Deucher } 166724c80e1SAlex Deucher rdev->wb.enabled = false; 167724c80e1SAlex Deucher } 168724c80e1SAlex Deucher 169724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 170724c80e1SAlex Deucher { 171724c80e1SAlex Deucher radeon_wb_disable(rdev); 172724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 173724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 174724c80e1SAlex Deucher rdev->wb.wb = NULL; 175724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 176724c80e1SAlex Deucher } 177724c80e1SAlex Deucher } 178724c80e1SAlex Deucher 179724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 180724c80e1SAlex Deucher { 181724c80e1SAlex Deucher int r; 182724c80e1SAlex Deucher 183724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 184268b2510SAlex Deucher r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 185724c80e1SAlex Deucher RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj); 186724c80e1SAlex Deucher if (r) { 187724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 188724c80e1SAlex Deucher return r; 189724c80e1SAlex Deucher } 190724c80e1SAlex Deucher } 191724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 192724c80e1SAlex Deucher if (unlikely(r != 0)) { 193724c80e1SAlex Deucher radeon_wb_fini(rdev); 194724c80e1SAlex Deucher return r; 195724c80e1SAlex Deucher } 196724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 197724c80e1SAlex Deucher &rdev->wb.gpu_addr); 198724c80e1SAlex Deucher if (r) { 199724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 200724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 201724c80e1SAlex Deucher radeon_wb_fini(rdev); 202724c80e1SAlex Deucher return r; 203724c80e1SAlex Deucher } 204724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 205724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 206724c80e1SAlex Deucher if (r) { 207724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 208724c80e1SAlex Deucher radeon_wb_fini(rdev); 209724c80e1SAlex Deucher return r; 210724c80e1SAlex Deucher } 211724c80e1SAlex Deucher 212d0f8a854SAlex Deucher /* disable event_write fences */ 213d0f8a854SAlex Deucher rdev->wb.use_event = false; 214724c80e1SAlex Deucher /* disabled via module param */ 215724c80e1SAlex Deucher if (radeon_no_wb == 1) 216724c80e1SAlex Deucher rdev->wb.enabled = false; 217724c80e1SAlex Deucher else { 218724c80e1SAlex Deucher /* often unreliable on AGP */ 219724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 220724c80e1SAlex Deucher rdev->wb.enabled = false; 221d0f8a854SAlex Deucher } else { 222724c80e1SAlex Deucher rdev->wb.enabled = true; 223d0f8a854SAlex Deucher /* event_write fences are only available on r600+ */ 224d0f8a854SAlex Deucher if (rdev->family >= CHIP_R600) 225d0f8a854SAlex Deucher rdev->wb.use_event = true; 226d0f8a854SAlex Deucher } 227724c80e1SAlex Deucher } 228724c80e1SAlex Deucher 229724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 230724c80e1SAlex Deucher 231724c80e1SAlex Deucher return 0; 232724c80e1SAlex Deucher } 233724c80e1SAlex Deucher 234d594e46aSJerome Glisse /** 235d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 236d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 237d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 238d594e46aSJerome Glisse * @base: base address at which to put VRAM 239d594e46aSJerome Glisse * 240d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 241d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 242d594e46aSJerome Glisse * for IGP TOM base address). 243d594e46aSJerome Glisse * 244d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 245d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 246d594e46aSJerome Glisse * 247d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 248d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 249d594e46aSJerome Glisse * size and print a warning. 250d594e46aSJerome Glisse * 251d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 252d594e46aSJerome Glisse * 253d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 254d594e46aSJerome Glisse * function on AGP platform. 255d594e46aSJerome Glisse * 256d594e46aSJerome Glisse * Note: We don't explictly enforce VRAM start to be aligned on VRAM size, 257d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 258d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 259d594e46aSJerome Glisse * not IGP. 260d594e46aSJerome Glisse * 261d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 262d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 263d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 264d594e46aSJerome Glisse * 265d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 266d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 267d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 268d594e46aSJerome Glisse * ones) 269d594e46aSJerome Glisse * 270d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 271d594e46aSJerome Glisse * explicitly check for that thought. 272d594e46aSJerome Glisse * 273d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 274771fe6b9SJerome Glisse */ 275d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 276771fe6b9SJerome Glisse { 277d594e46aSJerome Glisse mc->vram_start = base; 278d594e46aSJerome Glisse if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) { 279d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 280d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 281d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 282771fe6b9SJerome Glisse } 283d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 2842cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 285d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 286d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 287d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 288771fe6b9SJerome Glisse } 289d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 290d594e46aSJerome Glisse dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n", 291d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 292d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 293771fe6b9SJerome Glisse } 294771fe6b9SJerome Glisse 295d594e46aSJerome Glisse /** 296d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 297d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 298d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 299d594e46aSJerome Glisse * 300d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 301d594e46aSJerome Glisse * 302d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 303d594e46aSJerome Glisse * Thus function will never fails. 304d594e46aSJerome Glisse * 305d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 306d594e46aSJerome Glisse */ 307d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 308d594e46aSJerome Glisse { 309d594e46aSJerome Glisse u64 size_af, size_bf; 310d594e46aSJerome Glisse 3118d369bb1SAlex Deucher size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 3128d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 313d594e46aSJerome Glisse if (size_bf > size_af) { 314d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 315d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 316d594e46aSJerome Glisse mc->gtt_size = size_bf; 317d594e46aSJerome Glisse } 3188d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 319d594e46aSJerome Glisse } else { 320d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 321d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 322d594e46aSJerome Glisse mc->gtt_size = size_af; 323d594e46aSJerome Glisse } 3248d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 325d594e46aSJerome Glisse } 326d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 327d594e46aSJerome Glisse dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n", 328d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 329d594e46aSJerome Glisse } 330771fe6b9SJerome Glisse 331771fe6b9SJerome Glisse /* 332771fe6b9SJerome Glisse * GPU helpers function. 333771fe6b9SJerome Glisse */ 3349f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 335771fe6b9SJerome Glisse { 336771fe6b9SJerome Glisse uint32_t reg; 337771fe6b9SJerome Glisse 338771fe6b9SJerome Glisse /* first check CRTCs */ 33918007401SAlex Deucher if (ASIC_IS_DCE41(rdev)) { 34018007401SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 34118007401SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 34218007401SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 34318007401SAlex Deucher return true; 34418007401SAlex Deucher } else if (ASIC_IS_DCE4(rdev)) { 345bcc1c2a1SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 346bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) | 347bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 348bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) | 349bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 350bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 351bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 352bcc1c2a1SAlex Deucher return true; 353bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 354771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 355771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 356771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 357771fe6b9SJerome Glisse return true; 358771fe6b9SJerome Glisse } 359771fe6b9SJerome Glisse } else { 360771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 361771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 362771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 363771fe6b9SJerome Glisse return true; 364771fe6b9SJerome Glisse } 365771fe6b9SJerome Glisse } 366771fe6b9SJerome Glisse 367771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 368771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 369771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 370771fe6b9SJerome Glisse else 371771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 372771fe6b9SJerome Glisse 373771fe6b9SJerome Glisse if (reg) 374771fe6b9SJerome Glisse return true; 375771fe6b9SJerome Glisse 376771fe6b9SJerome Glisse return false; 377771fe6b9SJerome Glisse 378771fe6b9SJerome Glisse } 379771fe6b9SJerome Glisse 380f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 381f47299c5SAlex Deucher { 382f47299c5SAlex Deucher fixed20_12 a; 3838807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 3848807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 385f47299c5SAlex Deucher 3868807286eSAlex Deucher /* sclk/mclk in Mhz */ 38768adac5eSBen Skeggs a.full = dfixed_const(100); 38868adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 38968adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 39068adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 39168adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 392f47299c5SAlex Deucher 3938807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 39468adac5eSBen Skeggs a.full = dfixed_const(16); 395f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 39668adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 397f47299c5SAlex Deucher } 398f47299c5SAlex Deucher } 399f47299c5SAlex Deucher 40072542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 40172542d77SDave Airlie { 40272542d77SDave Airlie if (radeon_card_posted(rdev)) 40372542d77SDave Airlie return true; 40472542d77SDave Airlie 40572542d77SDave Airlie if (rdev->bios) { 40672542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 40772542d77SDave Airlie if (rdev->is_atom_bios) 40872542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 40972542d77SDave Airlie else 41072542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 41172542d77SDave Airlie return true; 41272542d77SDave Airlie } else { 41372542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 41472542d77SDave Airlie return false; 41572542d77SDave Airlie } 41672542d77SDave Airlie } 41772542d77SDave Airlie 4183ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 4193ce0a23dSJerome Glisse { 42082568565SDave Airlie if (rdev->dummy_page.page) 42182568565SDave Airlie return 0; 4223ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 4233ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 4243ce0a23dSJerome Glisse return -ENOMEM; 4253ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 4263ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 427a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 428a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 4293ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 4303ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 4313ce0a23dSJerome Glisse return -ENOMEM; 4323ce0a23dSJerome Glisse } 4333ce0a23dSJerome Glisse return 0; 4343ce0a23dSJerome Glisse } 4353ce0a23dSJerome Glisse 4363ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 4373ce0a23dSJerome Glisse { 4383ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 4393ce0a23dSJerome Glisse return; 4403ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 4413ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 4423ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 4433ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 4443ce0a23dSJerome Glisse } 4453ce0a23dSJerome Glisse 446771fe6b9SJerome Glisse 447771fe6b9SJerome Glisse /* ATOM accessor methods */ 448771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 449771fe6b9SJerome Glisse { 450771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 451771fe6b9SJerome Glisse uint32_t r; 452771fe6b9SJerome Glisse 453771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 454771fe6b9SJerome Glisse return r; 455771fe6b9SJerome Glisse } 456771fe6b9SJerome Glisse 457771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 458771fe6b9SJerome Glisse { 459771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 460771fe6b9SJerome Glisse 461771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 462771fe6b9SJerome Glisse } 463771fe6b9SJerome Glisse 464771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 465771fe6b9SJerome Glisse { 466771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 467771fe6b9SJerome Glisse uint32_t r; 468771fe6b9SJerome Glisse 469771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 470771fe6b9SJerome Glisse return r; 471771fe6b9SJerome Glisse } 472771fe6b9SJerome Glisse 473771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 474771fe6b9SJerome Glisse { 475771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 476771fe6b9SJerome Glisse 477771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 478771fe6b9SJerome Glisse } 479771fe6b9SJerome Glisse 480771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 481771fe6b9SJerome Glisse { 482771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 483771fe6b9SJerome Glisse 484771fe6b9SJerome Glisse WREG32(reg*4, val); 485771fe6b9SJerome Glisse } 486771fe6b9SJerome Glisse 487771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 488771fe6b9SJerome Glisse { 489771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 490771fe6b9SJerome Glisse uint32_t r; 491771fe6b9SJerome Glisse 492771fe6b9SJerome Glisse r = RREG32(reg*4); 493771fe6b9SJerome Glisse return r; 494771fe6b9SJerome Glisse } 495771fe6b9SJerome Glisse 496351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 497351a52a2SAlex Deucher { 498351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 499351a52a2SAlex Deucher 500351a52a2SAlex Deucher WREG32_IO(reg*4, val); 501351a52a2SAlex Deucher } 502351a52a2SAlex Deucher 503351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 504351a52a2SAlex Deucher { 505351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 506351a52a2SAlex Deucher uint32_t r; 507351a52a2SAlex Deucher 508351a52a2SAlex Deucher r = RREG32_IO(reg*4); 509351a52a2SAlex Deucher return r; 510351a52a2SAlex Deucher } 511351a52a2SAlex Deucher 512771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 513771fe6b9SJerome Glisse { 51461c4b24bSMathias Fröhlich struct card_info *atom_card_info = 51561c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 51661c4b24bSMathias Fröhlich 51761c4b24bSMathias Fröhlich if (!atom_card_info) 51861c4b24bSMathias Fröhlich return -ENOMEM; 51961c4b24bSMathias Fröhlich 52061c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 52161c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 52261c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 52361c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 524351a52a2SAlex Deucher /* needed for iio ops */ 525351a52a2SAlex Deucher if (rdev->rio_mem) { 526351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 527351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 528351a52a2SAlex Deucher } else { 529351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 530351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 531351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 532351a52a2SAlex Deucher } 53361c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 53461c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 53561c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 53661c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 53761c4b24bSMathias Fröhlich 53861c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 539c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 540771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 541d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 542771fe6b9SJerome Glisse return 0; 543771fe6b9SJerome Glisse } 544771fe6b9SJerome Glisse 545771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 546771fe6b9SJerome Glisse { 5474a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 548d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 549771fe6b9SJerome Glisse kfree(rdev->mode_info.atom_context); 5504a04a844SJerome Glisse } 55161c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 552771fe6b9SJerome Glisse } 553771fe6b9SJerome Glisse 554771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 555771fe6b9SJerome Glisse { 556771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 557771fe6b9SJerome Glisse return 0; 558771fe6b9SJerome Glisse } 559771fe6b9SJerome Glisse 560771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 561771fe6b9SJerome Glisse { 562771fe6b9SJerome Glisse } 563771fe6b9SJerome Glisse 56428d52043SDave Airlie /* if we get transitioned to only one device, tak VGA back */ 56528d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 56628d52043SDave Airlie { 56728d52043SDave Airlie struct radeon_device *rdev = cookie; 56828d52043SDave Airlie radeon_vga_set_state(rdev, state); 56928d52043SDave Airlie if (state) 57028d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 57128d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 57228d52043SDave Airlie else 57328d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 57428d52043SDave Airlie } 575c1176d6fSDave Airlie 57636421338SJerome Glisse void radeon_check_arguments(struct radeon_device *rdev) 57736421338SJerome Glisse { 57836421338SJerome Glisse /* vramlimit must be a power of two */ 57936421338SJerome Glisse switch (radeon_vram_limit) { 58036421338SJerome Glisse case 0: 58136421338SJerome Glisse case 4: 58236421338SJerome Glisse case 8: 58336421338SJerome Glisse case 16: 58436421338SJerome Glisse case 32: 58536421338SJerome Glisse case 64: 58636421338SJerome Glisse case 128: 58736421338SJerome Glisse case 256: 58836421338SJerome Glisse case 512: 58936421338SJerome Glisse case 1024: 59036421338SJerome Glisse case 2048: 59136421338SJerome Glisse case 4096: 59236421338SJerome Glisse break; 59336421338SJerome Glisse default: 59436421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 59536421338SJerome Glisse radeon_vram_limit); 59636421338SJerome Glisse radeon_vram_limit = 0; 59736421338SJerome Glisse break; 59836421338SJerome Glisse } 59936421338SJerome Glisse radeon_vram_limit = radeon_vram_limit << 20; 60036421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 60136421338SJerome Glisse switch (radeon_gart_size) { 60236421338SJerome Glisse case 4: 60336421338SJerome Glisse case 8: 60436421338SJerome Glisse case 16: 60536421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n", 60636421338SJerome Glisse radeon_gart_size); 60736421338SJerome Glisse radeon_gart_size = 512; 60836421338SJerome Glisse break; 60936421338SJerome Glisse case 32: 61036421338SJerome Glisse case 64: 61136421338SJerome Glisse case 128: 61236421338SJerome Glisse case 256: 61336421338SJerome Glisse case 512: 61436421338SJerome Glisse case 1024: 61536421338SJerome Glisse case 2048: 61636421338SJerome Glisse case 4096: 61736421338SJerome Glisse break; 61836421338SJerome Glisse default: 61936421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 62036421338SJerome Glisse radeon_gart_size); 62136421338SJerome Glisse radeon_gart_size = 512; 62236421338SJerome Glisse break; 62336421338SJerome Glisse } 62436421338SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 62536421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 62636421338SJerome Glisse switch (radeon_agpmode) { 62736421338SJerome Glisse case -1: 62836421338SJerome Glisse case 0: 62936421338SJerome Glisse case 1: 63036421338SJerome Glisse case 2: 63136421338SJerome Glisse case 4: 63236421338SJerome Glisse case 8: 63336421338SJerome Glisse break; 63436421338SJerome Glisse default: 63536421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 63636421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 63736421338SJerome Glisse radeon_agpmode = 0; 63836421338SJerome Glisse break; 63936421338SJerome Glisse } 64036421338SJerome Glisse } 64136421338SJerome Glisse 6426a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 6436a9ee8afSDave Airlie { 6446a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 6456a9ee8afSDave Airlie struct radeon_device *rdev = dev->dev_private; 6466a9ee8afSDave Airlie pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; 6476a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 6486a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched on\n"); 6496a9ee8afSDave Airlie /* don't suspend or resume card normally */ 6506a9ee8afSDave Airlie rdev->powered_down = false; 6516a9ee8afSDave Airlie radeon_resume_kms(dev); 652fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 6536a9ee8afSDave Airlie } else { 6546a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched off\n"); 655fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 6566a9ee8afSDave Airlie radeon_suspend_kms(dev, pmm); 6576a9ee8afSDave Airlie /* don't suspend or resume card normally */ 6586a9ee8afSDave Airlie rdev->powered_down = true; 6596a9ee8afSDave Airlie } 6606a9ee8afSDave Airlie } 6616a9ee8afSDave Airlie 6626a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 6636a9ee8afSDave Airlie { 6646a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 6656a9ee8afSDave Airlie bool can_switch; 6666a9ee8afSDave Airlie 6676a9ee8afSDave Airlie spin_lock(&dev->count_lock); 6686a9ee8afSDave Airlie can_switch = (dev->open_count == 0); 6696a9ee8afSDave Airlie spin_unlock(&dev->count_lock); 6706a9ee8afSDave Airlie return can_switch; 6716a9ee8afSDave Airlie } 6726a9ee8afSDave Airlie 6736a9ee8afSDave Airlie 674771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 675771fe6b9SJerome Glisse struct drm_device *ddev, 676771fe6b9SJerome Glisse struct pci_dev *pdev, 677771fe6b9SJerome Glisse uint32_t flags) 678771fe6b9SJerome Glisse { 679351a52a2SAlex Deucher int r, i; 680ad49f501SDave Airlie int dma_bits; 681771fe6b9SJerome Glisse 682771fe6b9SJerome Glisse rdev->shutdown = false; 6839f022ddfSJerome Glisse rdev->dev = &pdev->dev; 684771fe6b9SJerome Glisse rdev->ddev = ddev; 685771fe6b9SJerome Glisse rdev->pdev = pdev; 686771fe6b9SJerome Glisse rdev->flags = flags; 687771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 688771fe6b9SJerome Glisse rdev->is_atom_bios = false; 689771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 690771fe6b9SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 691771fe6b9SJerome Glisse rdev->gpu_lockup = false; 692733289c2SJerome Glisse rdev->accel_working = false; 6931b5331d9SJerome Glisse 6941b5331d9SJerome Glisse DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X).\n", 6951b5331d9SJerome Glisse radeon_family_name[rdev->family], pdev->vendor, pdev->device); 6961b5331d9SJerome Glisse 697771fe6b9SJerome Glisse /* mutex initialization are all done here so we 698771fe6b9SJerome Glisse * can recall function without having locking issues */ 699771fe6b9SJerome Glisse mutex_init(&rdev->cs_mutex); 700771fe6b9SJerome Glisse mutex_init(&rdev->ib_pool.mutex); 701771fe6b9SJerome Glisse mutex_init(&rdev->cp.mutex); 70240bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 703d8f60cfcSAlex Deucher if (rdev->family >= CHIP_R600) 704d8f60cfcSAlex Deucher spin_lock_init(&rdev->ih.lock); 7054c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 706c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 7075876dd24SMatthew Garrett mutex_init(&rdev->vram_mutex); 708771fe6b9SJerome Glisse rwlock_init(&rdev->fence_drv.lock); 7099f022ddfSJerome Glisse INIT_LIST_HEAD(&rdev->gem.objects); 71073a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 7112031f77cSAlex Deucher init_waitqueue_head(&rdev->irq.idle_queue); 712771fe6b9SJerome Glisse 713d4877cf2SAlex Deucher /* setup workqueue */ 714d4877cf2SAlex Deucher rdev->wq = create_workqueue("radeon"); 715d4877cf2SAlex Deucher if (rdev->wq == NULL) 716d4877cf2SAlex Deucher return -ENOMEM; 717d4877cf2SAlex Deucher 7184aac0473SJerome Glisse /* Set asic functions */ 7194aac0473SJerome Glisse r = radeon_asic_init(rdev); 72036421338SJerome Glisse if (r) 7214aac0473SJerome Glisse return r; 72236421338SJerome Glisse radeon_check_arguments(rdev); 7234aac0473SJerome Glisse 724f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 725f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 726f95df9caSAlex Deucher */ 727f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 728f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 729f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 730f95df9caSAlex Deucher } 731f95df9caSAlex Deucher 73230256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 733b574f251SJerome Glisse radeon_agp_disable(rdev); 734771fe6b9SJerome Glisse } 735771fe6b9SJerome Glisse 736ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 737ad49f501SDave Airlie * PCIE - can handle 40-bits. 738ad49f501SDave Airlie * IGP - can handle 40-bits (in theory) 739ad49f501SDave Airlie * AGP - generally dma32 is safest 740ad49f501SDave Airlie * PCI - only dma32 741ad49f501SDave Airlie */ 742ad49f501SDave Airlie rdev->need_dma32 = false; 743ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 744ad49f501SDave Airlie rdev->need_dma32 = true; 745ad49f501SDave Airlie if (rdev->flags & RADEON_IS_PCI) 746ad49f501SDave Airlie rdev->need_dma32 = true; 747ad49f501SDave Airlie 748ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 749ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 750771fe6b9SJerome Glisse if (r) { 751771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 752771fe6b9SJerome Glisse } 753771fe6b9SJerome Glisse 754771fe6b9SJerome Glisse /* Registers mapping */ 755771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 75601d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 75701d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 758771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 759771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 760771fe6b9SJerome Glisse return -ENOMEM; 761771fe6b9SJerome Glisse } 762771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 763771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 764771fe6b9SJerome Glisse 765351a52a2SAlex Deucher /* io port mapping */ 766351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 767351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 768351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 769351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 770351a52a2SAlex Deucher break; 771351a52a2SAlex Deucher } 772351a52a2SAlex Deucher } 773351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 774351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 775351a52a2SAlex Deucher 77628d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 77793239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 77893239ea1SDave Airlie * ignore it */ 77993239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 7806a9ee8afSDave Airlie vga_switcheroo_register_client(rdev->pdev, 7816a9ee8afSDave Airlie radeon_switcheroo_set_state, 7826a9ee8afSDave Airlie radeon_switcheroo_can_switch); 78328d52043SDave Airlie 7843ce0a23dSJerome Glisse r = radeon_init(rdev); 785b574f251SJerome Glisse if (r) 786b574f251SJerome Glisse return r; 787b1e3a6d1SMichel Dänzer 788b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 789b574f251SJerome Glisse /* Acceleration not working on AGP card try again 790b574f251SJerome Glisse * with fallback to PCI or PCIE GART 791b574f251SJerome Glisse */ 792a2d07b74SJerome Glisse radeon_asic_reset(rdev); 793b574f251SJerome Glisse radeon_fini(rdev); 794b574f251SJerome Glisse radeon_agp_disable(rdev); 795b574f251SJerome Glisse r = radeon_init(rdev); 7964aac0473SJerome Glisse if (r) 7974aac0473SJerome Glisse return r; 7983ce0a23dSJerome Glisse } 799ecc0b326SMichel Dänzer if (radeon_testing) { 800ecc0b326SMichel Dänzer radeon_test_moves(rdev); 801ecc0b326SMichel Dänzer } 802771fe6b9SJerome Glisse if (radeon_benchmarking) { 803771fe6b9SJerome Glisse radeon_benchmark(rdev); 804771fe6b9SJerome Glisse } 8056cf8a3f5SJerome Glisse return 0; 806771fe6b9SJerome Glisse } 807771fe6b9SJerome Glisse 808771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 809771fe6b9SJerome Glisse { 810771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 811771fe6b9SJerome Glisse rdev->shutdown = true; 81290aca4d2SJerome Glisse /* evict vram memory */ 81390aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 8143ce0a23dSJerome Glisse radeon_fini(rdev); 815d4877cf2SAlex Deucher destroy_workqueue(rdev->wq); 8166a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 817c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 818e0a2ca73SAlex Deucher if (rdev->rio_mem) 819351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 820351a52a2SAlex Deucher rdev->rio_mem = NULL; 821771fe6b9SJerome Glisse iounmap(rdev->rmmio); 822771fe6b9SJerome Glisse rdev->rmmio = NULL; 823771fe6b9SJerome Glisse } 824771fe6b9SJerome Glisse 825771fe6b9SJerome Glisse 826771fe6b9SJerome Glisse /* 827771fe6b9SJerome Glisse * Suspend & resume. 828771fe6b9SJerome Glisse */ 829771fe6b9SJerome Glisse int radeon_suspend_kms(struct drm_device *dev, pm_message_t state) 830771fe6b9SJerome Glisse { 831875c1866SDarren Jenkins struct radeon_device *rdev; 832771fe6b9SJerome Glisse struct drm_crtc *crtc; 833d8dcaa1dSAlex Deucher struct drm_connector *connector; 8344c788679SJerome Glisse int r; 835771fe6b9SJerome Glisse 836875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 837771fe6b9SJerome Glisse return -ENODEV; 838771fe6b9SJerome Glisse } 839771fe6b9SJerome Glisse if (state.event == PM_EVENT_PRETHAW) { 840771fe6b9SJerome Glisse return 0; 841771fe6b9SJerome Glisse } 842875c1866SDarren Jenkins rdev = dev->dev_private; 843875c1866SDarren Jenkins 8446a9ee8afSDave Airlie if (rdev->powered_down) 8456a9ee8afSDave Airlie return 0; 846d8dcaa1dSAlex Deucher 847d8dcaa1dSAlex Deucher /* turn off display hw */ 848d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 849d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 850d8dcaa1dSAlex Deucher } 851d8dcaa1dSAlex Deucher 852771fe6b9SJerome Glisse /* unpin the front buffers */ 853771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 854771fe6b9SJerome Glisse struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 8554c788679SJerome Glisse struct radeon_bo *robj; 856771fe6b9SJerome Glisse 857771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 858771fe6b9SJerome Glisse continue; 859771fe6b9SJerome Glisse } 860771fe6b9SJerome Glisse robj = rfb->obj->driver_private; 86138651674SDave Airlie /* don't unpin kernel fb objects */ 86238651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 8634c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 86438651674SDave Airlie if (r == 0) { 8654c788679SJerome Glisse radeon_bo_unpin(robj); 8664c788679SJerome Glisse radeon_bo_unreserve(robj); 8674c788679SJerome Glisse } 868771fe6b9SJerome Glisse } 869771fe6b9SJerome Glisse } 870771fe6b9SJerome Glisse /* evict vram memory */ 8714c788679SJerome Glisse radeon_bo_evict_vram(rdev); 872771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 873771fe6b9SJerome Glisse radeon_fence_wait_last(rdev); 874771fe6b9SJerome Glisse 875f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 876f657c2a7SYang Zhao 877ce8f5370SAlex Deucher radeon_pm_suspend(rdev); 8783ce0a23dSJerome Glisse radeon_suspend(rdev); 879d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 880771fe6b9SJerome Glisse /* evict remaining vram memory */ 8814c788679SJerome Glisse radeon_bo_evict_vram(rdev); 882771fe6b9SJerome Glisse 88310b06122SJerome Glisse radeon_agp_suspend(rdev); 88410b06122SJerome Glisse 885771fe6b9SJerome Glisse pci_save_state(dev->pdev); 886771fe6b9SJerome Glisse if (state.event == PM_EVENT_SUSPEND) { 887771fe6b9SJerome Glisse /* Shut down the device */ 888771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 889771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 890771fe6b9SJerome Glisse } 891771fe6b9SJerome Glisse acquire_console_sem(); 89238651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 893771fe6b9SJerome Glisse release_console_sem(); 894771fe6b9SJerome Glisse return 0; 895771fe6b9SJerome Glisse } 896771fe6b9SJerome Glisse 897771fe6b9SJerome Glisse int radeon_resume_kms(struct drm_device *dev) 898771fe6b9SJerome Glisse { 89909bdf591SCedric Godin struct drm_connector *connector; 900771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 901771fe6b9SJerome Glisse 9026a9ee8afSDave Airlie if (rdev->powered_down) 9036a9ee8afSDave Airlie return 0; 9046a9ee8afSDave Airlie 905771fe6b9SJerome Glisse acquire_console_sem(); 906771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 907771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 908771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 909771fe6b9SJerome Glisse release_console_sem(); 910771fe6b9SJerome Glisse return -1; 911771fe6b9SJerome Glisse } 912771fe6b9SJerome Glisse pci_set_master(dev->pdev); 9130ebf1717SDave Airlie /* resume AGP if in use */ 9140ebf1717SDave Airlie radeon_agp_resume(rdev); 9153ce0a23dSJerome Glisse radeon_resume(rdev); 916ce8f5370SAlex Deucher radeon_pm_resume(rdev); 917f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 91809bdf591SCedric Godin 91909bdf591SCedric Godin /* turn on display hw */ 92009bdf591SCedric Godin list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 92109bdf591SCedric Godin drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 92209bdf591SCedric Godin } 92309bdf591SCedric Godin 92438651674SDave Airlie radeon_fbdev_set_suspend(rdev, 0); 925771fe6b9SJerome Glisse release_console_sem(); 926771fe6b9SJerome Glisse 927d4877cf2SAlex Deucher /* reset hpd state */ 928d4877cf2SAlex Deucher radeon_hpd_init(rdev); 929771fe6b9SJerome Glisse /* blat the mode back in */ 930771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 931771fe6b9SJerome Glisse return 0; 932771fe6b9SJerome Glisse } 933771fe6b9SJerome Glisse 93490aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 93590aca4d2SJerome Glisse { 93690aca4d2SJerome Glisse int r; 93790aca4d2SJerome Glisse 93890aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 93990aca4d2SJerome Glisse radeon_suspend(rdev); 94090aca4d2SJerome Glisse 94190aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 94290aca4d2SJerome Glisse if (!r) { 94390aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 94490aca4d2SJerome Glisse radeon_resume(rdev); 94590aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 94690aca4d2SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 94790aca4d2SJerome Glisse return 0; 94890aca4d2SJerome Glisse } 94990aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 95090aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 95190aca4d2SJerome Glisse return r; 95290aca4d2SJerome Glisse } 95390aca4d2SJerome Glisse 954771fe6b9SJerome Glisse 955771fe6b9SJerome Glisse /* 956771fe6b9SJerome Glisse * Debugfs 957771fe6b9SJerome Glisse */ 958771fe6b9SJerome Glisse struct radeon_debugfs { 959771fe6b9SJerome Glisse struct drm_info_list *files; 960771fe6b9SJerome Glisse unsigned num_files; 961771fe6b9SJerome Glisse }; 962771fe6b9SJerome Glisse static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES]; 963771fe6b9SJerome Glisse static unsigned _radeon_debugfs_count = 0; 964771fe6b9SJerome Glisse 965771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 966771fe6b9SJerome Glisse struct drm_info_list *files, 967771fe6b9SJerome Glisse unsigned nfiles) 968771fe6b9SJerome Glisse { 969771fe6b9SJerome Glisse unsigned i; 970771fe6b9SJerome Glisse 971771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 972771fe6b9SJerome Glisse if (_radeon_debugfs[i].files == files) { 973771fe6b9SJerome Glisse /* Already registered */ 974771fe6b9SJerome Glisse return 0; 975771fe6b9SJerome Glisse } 976771fe6b9SJerome Glisse } 977771fe6b9SJerome Glisse if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) { 978771fe6b9SJerome Glisse DRM_ERROR("Reached maximum number of debugfs files.\n"); 979771fe6b9SJerome Glisse DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n"); 980771fe6b9SJerome Glisse return -EINVAL; 981771fe6b9SJerome Glisse } 982771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].files = files; 983771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles; 984771fe6b9SJerome Glisse _radeon_debugfs_count++; 985771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 986771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 987771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 988771fe6b9SJerome Glisse rdev->ddev->control); 989771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 990771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 991771fe6b9SJerome Glisse rdev->ddev->primary); 992771fe6b9SJerome Glisse #endif 993771fe6b9SJerome Glisse return 0; 994771fe6b9SJerome Glisse } 995771fe6b9SJerome Glisse 996771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 997771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 998771fe6b9SJerome Glisse { 999771fe6b9SJerome Glisse return 0; 1000771fe6b9SJerome Glisse } 1001771fe6b9SJerome Glisse 1002771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 1003771fe6b9SJerome Glisse { 1004771fe6b9SJerome Glisse unsigned i; 1005771fe6b9SJerome Glisse 1006771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 1007771fe6b9SJerome Glisse drm_debugfs_remove_files(_radeon_debugfs[i].files, 1008771fe6b9SJerome Glisse _radeon_debugfs[i].num_files, minor); 1009771fe6b9SJerome Glisse } 1010771fe6b9SJerome Glisse } 1011771fe6b9SJerome Glisse #endif 1012