1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 29771fe6b9SJerome Glisse #include <drm/drmP.h> 30771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 31771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3228d52043SDave Airlie #include <linux/vgaarb.h> 336a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 34771fe6b9SJerome Glisse #include "radeon_reg.h" 35771fe6b9SJerome Glisse #include "radeon.h" 36771fe6b9SJerome Glisse #include "atom.h" 37771fe6b9SJerome Glisse 38771fe6b9SJerome Glisse /* 39b1e3a6d1SMichel Dänzer * Clear GPU surface registers. 40b1e3a6d1SMichel Dänzer */ 413ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 42b1e3a6d1SMichel Dänzer { 43b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 44b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 45b1e3a6d1SMichel Dänzer int i; 46b1e3a6d1SMichel Dänzer 47550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 48550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 49550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 50550e2d92SDave Airlie else 51550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 52b1e3a6d1SMichel Dänzer } 53e024e110SDave Airlie /* enable surfaces */ 54e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 55b1e3a6d1SMichel Dänzer } 56b1e3a6d1SMichel Dänzer } 57b1e3a6d1SMichel Dänzer 58b1e3a6d1SMichel Dänzer /* 59771fe6b9SJerome Glisse * GPU scratch registers helpers function. 60771fe6b9SJerome Glisse */ 613ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 62771fe6b9SJerome Glisse { 63771fe6b9SJerome Glisse int i; 64771fe6b9SJerome Glisse 65771fe6b9SJerome Glisse /* FIXME: check this out */ 66771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 67771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 68771fe6b9SJerome Glisse } else { 69771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 70771fe6b9SJerome Glisse } 71771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 72771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 73771fe6b9SJerome Glisse rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4); 74771fe6b9SJerome Glisse } 75771fe6b9SJerome Glisse } 76771fe6b9SJerome Glisse 77771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 78771fe6b9SJerome Glisse { 79771fe6b9SJerome Glisse int i; 80771fe6b9SJerome Glisse 81771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 82771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 83771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 84771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 85771fe6b9SJerome Glisse return 0; 86771fe6b9SJerome Glisse } 87771fe6b9SJerome Glisse } 88771fe6b9SJerome Glisse return -EINVAL; 89771fe6b9SJerome Glisse } 90771fe6b9SJerome Glisse 91771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 92771fe6b9SJerome Glisse { 93771fe6b9SJerome Glisse int i; 94771fe6b9SJerome Glisse 95771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 96771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 97771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 98771fe6b9SJerome Glisse return; 99771fe6b9SJerome Glisse } 100771fe6b9SJerome Glisse } 101771fe6b9SJerome Glisse } 102771fe6b9SJerome Glisse 103d594e46aSJerome Glisse /** 104d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 105d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 106d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 107d594e46aSJerome Glisse * @base: base address at which to put VRAM 108d594e46aSJerome Glisse * 109d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 110d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 111d594e46aSJerome Glisse * for IGP TOM base address). 112d594e46aSJerome Glisse * 113d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 114d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 115d594e46aSJerome Glisse * 116d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 117d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 118d594e46aSJerome Glisse * size and print a warning. 119d594e46aSJerome Glisse * 120d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 121d594e46aSJerome Glisse * 122d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 123d594e46aSJerome Glisse * function on AGP platform. 124d594e46aSJerome Glisse * 125d594e46aSJerome Glisse * Note: We don't explictly enforce VRAM start to be aligned on VRAM size, 126d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 127d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 128d594e46aSJerome Glisse * not IGP. 129d594e46aSJerome Glisse * 130d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 131d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 132d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 133d594e46aSJerome Glisse * 134d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 135d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 136d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 137d594e46aSJerome Glisse * ones) 138d594e46aSJerome Glisse * 139d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 140d594e46aSJerome Glisse * explicitly check for that thought. 141d594e46aSJerome Glisse * 142d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 143771fe6b9SJerome Glisse */ 144d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 145771fe6b9SJerome Glisse { 146d594e46aSJerome Glisse mc->vram_start = base; 147d594e46aSJerome Glisse if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) { 148d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 149d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 150d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 151771fe6b9SJerome Glisse } 152d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 153d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_end <= mc->gtt_end) { 154d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 155d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 156d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 157771fe6b9SJerome Glisse } 158d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 159d594e46aSJerome Glisse dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n", 160d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 161d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 162771fe6b9SJerome Glisse } 163771fe6b9SJerome Glisse 164d594e46aSJerome Glisse /** 165d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 166d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 167d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 168d594e46aSJerome Glisse * 169d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 170d594e46aSJerome Glisse * 171d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 172d594e46aSJerome Glisse * Thus function will never fails. 173d594e46aSJerome Glisse * 174d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 175d594e46aSJerome Glisse */ 176d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 177d594e46aSJerome Glisse { 178d594e46aSJerome Glisse u64 size_af, size_bf; 179d594e46aSJerome Glisse 180d594e46aSJerome Glisse size_af = 0xFFFFFFFF - mc->vram_end; 181d594e46aSJerome Glisse size_bf = mc->vram_start; 182d594e46aSJerome Glisse if (size_bf > size_af) { 183d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 184d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 185d594e46aSJerome Glisse mc->gtt_size = size_bf; 186d594e46aSJerome Glisse } 187d594e46aSJerome Glisse mc->gtt_start = mc->vram_start - mc->gtt_size; 188d594e46aSJerome Glisse } else { 189d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 190d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 191d594e46aSJerome Glisse mc->gtt_size = size_af; 192d594e46aSJerome Glisse } 193d594e46aSJerome Glisse mc->gtt_start = mc->vram_end + 1; 194d594e46aSJerome Glisse } 195d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 196d594e46aSJerome Glisse dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n", 197d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 198d594e46aSJerome Glisse } 199771fe6b9SJerome Glisse 200771fe6b9SJerome Glisse /* 201771fe6b9SJerome Glisse * GPU helpers function. 202771fe6b9SJerome Glisse */ 2039f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 204771fe6b9SJerome Glisse { 205771fe6b9SJerome Glisse uint32_t reg; 206771fe6b9SJerome Glisse 207771fe6b9SJerome Glisse /* first check CRTCs */ 208bcc1c2a1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 209bcc1c2a1SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 210bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) | 211bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 212bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) | 213bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 214bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 215bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 216bcc1c2a1SAlex Deucher return true; 217bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 218771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 219771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 220771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 221771fe6b9SJerome Glisse return true; 222771fe6b9SJerome Glisse } 223771fe6b9SJerome Glisse } else { 224771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 225771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 226771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 227771fe6b9SJerome Glisse return true; 228771fe6b9SJerome Glisse } 229771fe6b9SJerome Glisse } 230771fe6b9SJerome Glisse 231771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 232771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 233771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 234771fe6b9SJerome Glisse else 235771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 236771fe6b9SJerome Glisse 237771fe6b9SJerome Glisse if (reg) 238771fe6b9SJerome Glisse return true; 239771fe6b9SJerome Glisse 240771fe6b9SJerome Glisse return false; 241771fe6b9SJerome Glisse 242771fe6b9SJerome Glisse } 243771fe6b9SJerome Glisse 244f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 245f47299c5SAlex Deucher { 246f47299c5SAlex Deucher fixed20_12 a; 247f47299c5SAlex Deucher u32 sclk, mclk; 248f47299c5SAlex Deucher 249f47299c5SAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 250f47299c5SAlex Deucher sclk = radeon_get_engine_clock(rdev); 251f47299c5SAlex Deucher mclk = rdev->clock.default_mclk; 252f47299c5SAlex Deucher 253f47299c5SAlex Deucher a.full = rfixed_const(100); 254f47299c5SAlex Deucher rdev->pm.sclk.full = rfixed_const(sclk); 255f47299c5SAlex Deucher rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a); 256f47299c5SAlex Deucher rdev->pm.mclk.full = rfixed_const(mclk); 257f47299c5SAlex Deucher rdev->pm.mclk.full = rfixed_div(rdev->pm.mclk, a); 258f47299c5SAlex Deucher 259f47299c5SAlex Deucher a.full = rfixed_const(16); 260f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 261f47299c5SAlex Deucher rdev->pm.core_bandwidth.full = rfixed_div(rdev->pm.sclk, a); 262f47299c5SAlex Deucher } else { 263f47299c5SAlex Deucher sclk = radeon_get_engine_clock(rdev); 264f47299c5SAlex Deucher mclk = radeon_get_memory_clock(rdev); 265f47299c5SAlex Deucher 266f47299c5SAlex Deucher a.full = rfixed_const(100); 267f47299c5SAlex Deucher rdev->pm.sclk.full = rfixed_const(sclk); 268f47299c5SAlex Deucher rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a); 269f47299c5SAlex Deucher rdev->pm.mclk.full = rfixed_const(mclk); 270f47299c5SAlex Deucher rdev->pm.mclk.full = rfixed_div(rdev->pm.mclk, a); 271f47299c5SAlex Deucher } 272f47299c5SAlex Deucher } 273f47299c5SAlex Deucher 27472542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 27572542d77SDave Airlie { 27672542d77SDave Airlie if (radeon_card_posted(rdev)) 27772542d77SDave Airlie return true; 27872542d77SDave Airlie 27972542d77SDave Airlie if (rdev->bios) { 28072542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 28172542d77SDave Airlie if (rdev->is_atom_bios) 28272542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 28372542d77SDave Airlie else 28472542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 28572542d77SDave Airlie return true; 28672542d77SDave Airlie } else { 28772542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 28872542d77SDave Airlie return false; 28972542d77SDave Airlie } 29072542d77SDave Airlie } 29172542d77SDave Airlie 2923ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 2933ce0a23dSJerome Glisse { 29482568565SDave Airlie if (rdev->dummy_page.page) 29582568565SDave Airlie return 0; 2963ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 2973ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 2983ce0a23dSJerome Glisse return -ENOMEM; 2993ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 3003ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 3013ce0a23dSJerome Glisse if (!rdev->dummy_page.addr) { 3023ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 3033ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 3043ce0a23dSJerome Glisse return -ENOMEM; 3053ce0a23dSJerome Glisse } 3063ce0a23dSJerome Glisse return 0; 3073ce0a23dSJerome Glisse } 3083ce0a23dSJerome Glisse 3093ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 3103ce0a23dSJerome Glisse { 3113ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 3123ce0a23dSJerome Glisse return; 3133ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 3143ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 3153ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 3163ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 3173ce0a23dSJerome Glisse } 3183ce0a23dSJerome Glisse 319771fe6b9SJerome Glisse 320771fe6b9SJerome Glisse /* ATOM accessor methods */ 321771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 322771fe6b9SJerome Glisse { 323771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 324771fe6b9SJerome Glisse uint32_t r; 325771fe6b9SJerome Glisse 326771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 327771fe6b9SJerome Glisse return r; 328771fe6b9SJerome Glisse } 329771fe6b9SJerome Glisse 330771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 331771fe6b9SJerome Glisse { 332771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 333771fe6b9SJerome Glisse 334771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 335771fe6b9SJerome Glisse } 336771fe6b9SJerome Glisse 337771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 338771fe6b9SJerome Glisse { 339771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 340771fe6b9SJerome Glisse uint32_t r; 341771fe6b9SJerome Glisse 342771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 343771fe6b9SJerome Glisse return r; 344771fe6b9SJerome Glisse } 345771fe6b9SJerome Glisse 346771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 347771fe6b9SJerome Glisse { 348771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 349771fe6b9SJerome Glisse 350771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 351771fe6b9SJerome Glisse } 352771fe6b9SJerome Glisse 353771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 354771fe6b9SJerome Glisse { 355771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 356771fe6b9SJerome Glisse 357771fe6b9SJerome Glisse WREG32(reg*4, val); 358771fe6b9SJerome Glisse } 359771fe6b9SJerome Glisse 360771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 361771fe6b9SJerome Glisse { 362771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 363771fe6b9SJerome Glisse uint32_t r; 364771fe6b9SJerome Glisse 365771fe6b9SJerome Glisse r = RREG32(reg*4); 366771fe6b9SJerome Glisse return r; 367771fe6b9SJerome Glisse } 368771fe6b9SJerome Glisse 369771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 370771fe6b9SJerome Glisse { 37161c4b24bSMathias Fröhlich struct card_info *atom_card_info = 37261c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 37361c4b24bSMathias Fröhlich 37461c4b24bSMathias Fröhlich if (!atom_card_info) 37561c4b24bSMathias Fröhlich return -ENOMEM; 37661c4b24bSMathias Fröhlich 37761c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 37861c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 37961c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 38061c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 38161c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 38261c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 38361c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 38461c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 38561c4b24bSMathias Fröhlich 38661c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 387c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 388771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 389d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 390771fe6b9SJerome Glisse return 0; 391771fe6b9SJerome Glisse } 392771fe6b9SJerome Glisse 393771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 394771fe6b9SJerome Glisse { 3954a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 396d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 397771fe6b9SJerome Glisse kfree(rdev->mode_info.atom_context); 3984a04a844SJerome Glisse } 39961c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 400771fe6b9SJerome Glisse } 401771fe6b9SJerome Glisse 402771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 403771fe6b9SJerome Glisse { 404771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 405771fe6b9SJerome Glisse return 0; 406771fe6b9SJerome Glisse } 407771fe6b9SJerome Glisse 408771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 409771fe6b9SJerome Glisse { 410771fe6b9SJerome Glisse } 411771fe6b9SJerome Glisse 41228d52043SDave Airlie /* if we get transitioned to only one device, tak VGA back */ 41328d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 41428d52043SDave Airlie { 41528d52043SDave Airlie struct radeon_device *rdev = cookie; 41628d52043SDave Airlie radeon_vga_set_state(rdev, state); 41728d52043SDave Airlie if (state) 41828d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 41928d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 42028d52043SDave Airlie else 42128d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 42228d52043SDave Airlie } 423c1176d6fSDave Airlie 42436421338SJerome Glisse void radeon_check_arguments(struct radeon_device *rdev) 42536421338SJerome Glisse { 42636421338SJerome Glisse /* vramlimit must be a power of two */ 42736421338SJerome Glisse switch (radeon_vram_limit) { 42836421338SJerome Glisse case 0: 42936421338SJerome Glisse case 4: 43036421338SJerome Glisse case 8: 43136421338SJerome Glisse case 16: 43236421338SJerome Glisse case 32: 43336421338SJerome Glisse case 64: 43436421338SJerome Glisse case 128: 43536421338SJerome Glisse case 256: 43636421338SJerome Glisse case 512: 43736421338SJerome Glisse case 1024: 43836421338SJerome Glisse case 2048: 43936421338SJerome Glisse case 4096: 44036421338SJerome Glisse break; 44136421338SJerome Glisse default: 44236421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 44336421338SJerome Glisse radeon_vram_limit); 44436421338SJerome Glisse radeon_vram_limit = 0; 44536421338SJerome Glisse break; 44636421338SJerome Glisse } 44736421338SJerome Glisse radeon_vram_limit = radeon_vram_limit << 20; 44836421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 44936421338SJerome Glisse switch (radeon_gart_size) { 45036421338SJerome Glisse case 4: 45136421338SJerome Glisse case 8: 45236421338SJerome Glisse case 16: 45336421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n", 45436421338SJerome Glisse radeon_gart_size); 45536421338SJerome Glisse radeon_gart_size = 512; 45636421338SJerome Glisse break; 45736421338SJerome Glisse case 32: 45836421338SJerome Glisse case 64: 45936421338SJerome Glisse case 128: 46036421338SJerome Glisse case 256: 46136421338SJerome Glisse case 512: 46236421338SJerome Glisse case 1024: 46336421338SJerome Glisse case 2048: 46436421338SJerome Glisse case 4096: 46536421338SJerome Glisse break; 46636421338SJerome Glisse default: 46736421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 46836421338SJerome Glisse radeon_gart_size); 46936421338SJerome Glisse radeon_gart_size = 512; 47036421338SJerome Glisse break; 47136421338SJerome Glisse } 47236421338SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 47336421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 47436421338SJerome Glisse switch (radeon_agpmode) { 47536421338SJerome Glisse case -1: 47636421338SJerome Glisse case 0: 47736421338SJerome Glisse case 1: 47836421338SJerome Glisse case 2: 47936421338SJerome Glisse case 4: 48036421338SJerome Glisse case 8: 48136421338SJerome Glisse break; 48236421338SJerome Glisse default: 48336421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 48436421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 48536421338SJerome Glisse radeon_agpmode = 0; 48636421338SJerome Glisse break; 48736421338SJerome Glisse } 48836421338SJerome Glisse } 48936421338SJerome Glisse 4906a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 4916a9ee8afSDave Airlie { 4926a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 4936a9ee8afSDave Airlie struct radeon_device *rdev = dev->dev_private; 4946a9ee8afSDave Airlie pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; 4956a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 4966a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched on\n"); 4976a9ee8afSDave Airlie /* don't suspend or resume card normally */ 4986a9ee8afSDave Airlie rdev->powered_down = false; 4996a9ee8afSDave Airlie radeon_resume_kms(dev); 5006a9ee8afSDave Airlie } else { 5016a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched off\n"); 5026a9ee8afSDave Airlie radeon_suspend_kms(dev, pmm); 5036a9ee8afSDave Airlie /* don't suspend or resume card normally */ 5046a9ee8afSDave Airlie rdev->powered_down = true; 5056a9ee8afSDave Airlie } 5066a9ee8afSDave Airlie } 5076a9ee8afSDave Airlie 5086a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 5096a9ee8afSDave Airlie { 5106a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 5116a9ee8afSDave Airlie bool can_switch; 5126a9ee8afSDave Airlie 5136a9ee8afSDave Airlie spin_lock(&dev->count_lock); 5146a9ee8afSDave Airlie can_switch = (dev->open_count == 0); 5156a9ee8afSDave Airlie spin_unlock(&dev->count_lock); 5166a9ee8afSDave Airlie return can_switch; 5176a9ee8afSDave Airlie } 5186a9ee8afSDave Airlie 5196a9ee8afSDave Airlie 520771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 521771fe6b9SJerome Glisse struct drm_device *ddev, 522771fe6b9SJerome Glisse struct pci_dev *pdev, 523771fe6b9SJerome Glisse uint32_t flags) 524771fe6b9SJerome Glisse { 5256cf8a3f5SJerome Glisse int r; 526ad49f501SDave Airlie int dma_bits; 527771fe6b9SJerome Glisse 528771fe6b9SJerome Glisse DRM_INFO("radeon: Initializing kernel modesetting.\n"); 529771fe6b9SJerome Glisse rdev->shutdown = false; 5309f022ddfSJerome Glisse rdev->dev = &pdev->dev; 531771fe6b9SJerome Glisse rdev->ddev = ddev; 532771fe6b9SJerome Glisse rdev->pdev = pdev; 533771fe6b9SJerome Glisse rdev->flags = flags; 534771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 535771fe6b9SJerome Glisse rdev->is_atom_bios = false; 536771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 537771fe6b9SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 538771fe6b9SJerome Glisse rdev->gpu_lockup = false; 539733289c2SJerome Glisse rdev->accel_working = false; 540771fe6b9SJerome Glisse /* mutex initialization are all done here so we 541771fe6b9SJerome Glisse * can recall function without having locking issues */ 542771fe6b9SJerome Glisse mutex_init(&rdev->cs_mutex); 543771fe6b9SJerome Glisse mutex_init(&rdev->ib_pool.mutex); 544771fe6b9SJerome Glisse mutex_init(&rdev->cp.mutex); 54540bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 546d8f60cfcSAlex Deucher if (rdev->family >= CHIP_R600) 547d8f60cfcSAlex Deucher spin_lock_init(&rdev->ih.lock); 5484c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 549c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 550771fe6b9SJerome Glisse rwlock_init(&rdev->fence_drv.lock); 5519f022ddfSJerome Glisse INIT_LIST_HEAD(&rdev->gem.objects); 55273a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 553771fe6b9SJerome Glisse 554d4877cf2SAlex Deucher /* setup workqueue */ 555d4877cf2SAlex Deucher rdev->wq = create_workqueue("radeon"); 556d4877cf2SAlex Deucher if (rdev->wq == NULL) 557d4877cf2SAlex Deucher return -ENOMEM; 558d4877cf2SAlex Deucher 5594aac0473SJerome Glisse /* Set asic functions */ 5604aac0473SJerome Glisse r = radeon_asic_init(rdev); 56136421338SJerome Glisse if (r) 5624aac0473SJerome Glisse return r; 56336421338SJerome Glisse radeon_check_arguments(rdev); 5644aac0473SJerome Glisse 565f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 566f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 567f95df9caSAlex Deucher */ 568f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 569f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 570f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 571f95df9caSAlex Deucher } 572f95df9caSAlex Deucher 57330256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 574b574f251SJerome Glisse radeon_agp_disable(rdev); 575771fe6b9SJerome Glisse } 576771fe6b9SJerome Glisse 577ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 578ad49f501SDave Airlie * PCIE - can handle 40-bits. 579ad49f501SDave Airlie * IGP - can handle 40-bits (in theory) 580ad49f501SDave Airlie * AGP - generally dma32 is safest 581ad49f501SDave Airlie * PCI - only dma32 582ad49f501SDave Airlie */ 583ad49f501SDave Airlie rdev->need_dma32 = false; 584ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 585ad49f501SDave Airlie rdev->need_dma32 = true; 586ad49f501SDave Airlie if (rdev->flags & RADEON_IS_PCI) 587ad49f501SDave Airlie rdev->need_dma32 = true; 588ad49f501SDave Airlie 589ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 590ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 591771fe6b9SJerome Glisse if (r) { 592771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 593771fe6b9SJerome Glisse } 594771fe6b9SJerome Glisse 595771fe6b9SJerome Glisse /* Registers mapping */ 596771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 597771fe6b9SJerome Glisse rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2); 598771fe6b9SJerome Glisse rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2); 599771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 600771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 601771fe6b9SJerome Glisse return -ENOMEM; 602771fe6b9SJerome Glisse } 603771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 604771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 605771fe6b9SJerome Glisse 60628d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 60793239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 60893239ea1SDave Airlie * ignore it */ 60993239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 6106a9ee8afSDave Airlie vga_switcheroo_register_client(rdev->pdev, 6116a9ee8afSDave Airlie radeon_switcheroo_set_state, 6126a9ee8afSDave Airlie radeon_switcheroo_can_switch); 61328d52043SDave Airlie 6143ce0a23dSJerome Glisse r = radeon_init(rdev); 615b574f251SJerome Glisse if (r) 616b574f251SJerome Glisse return r; 617b1e3a6d1SMichel Dänzer 618b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 619b574f251SJerome Glisse /* Acceleration not working on AGP card try again 620b574f251SJerome Glisse * with fallback to PCI or PCIE GART 621b574f251SJerome Glisse */ 622*a2d07b74SJerome Glisse radeon_asic_reset(rdev); 623b574f251SJerome Glisse radeon_fini(rdev); 624b574f251SJerome Glisse radeon_agp_disable(rdev); 625b574f251SJerome Glisse r = radeon_init(rdev); 6264aac0473SJerome Glisse if (r) 6274aac0473SJerome Glisse return r; 6283ce0a23dSJerome Glisse } 629ecc0b326SMichel Dänzer if (radeon_testing) { 630ecc0b326SMichel Dänzer radeon_test_moves(rdev); 631ecc0b326SMichel Dänzer } 632771fe6b9SJerome Glisse if (radeon_benchmarking) { 633771fe6b9SJerome Glisse radeon_benchmark(rdev); 634771fe6b9SJerome Glisse } 6356cf8a3f5SJerome Glisse return 0; 636771fe6b9SJerome Glisse } 637771fe6b9SJerome Glisse 638771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 639771fe6b9SJerome Glisse { 640771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 641771fe6b9SJerome Glisse rdev->shutdown = true; 6423ce0a23dSJerome Glisse radeon_fini(rdev); 643d4877cf2SAlex Deucher destroy_workqueue(rdev->wq); 6446a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 645c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 646771fe6b9SJerome Glisse iounmap(rdev->rmmio); 647771fe6b9SJerome Glisse rdev->rmmio = NULL; 648771fe6b9SJerome Glisse } 649771fe6b9SJerome Glisse 650771fe6b9SJerome Glisse 651771fe6b9SJerome Glisse /* 652771fe6b9SJerome Glisse * Suspend & resume. 653771fe6b9SJerome Glisse */ 654771fe6b9SJerome Glisse int radeon_suspend_kms(struct drm_device *dev, pm_message_t state) 655771fe6b9SJerome Glisse { 656875c1866SDarren Jenkins struct radeon_device *rdev; 657771fe6b9SJerome Glisse struct drm_crtc *crtc; 6584c788679SJerome Glisse int r; 659771fe6b9SJerome Glisse 660875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 661771fe6b9SJerome Glisse return -ENODEV; 662771fe6b9SJerome Glisse } 663771fe6b9SJerome Glisse if (state.event == PM_EVENT_PRETHAW) { 664771fe6b9SJerome Glisse return 0; 665771fe6b9SJerome Glisse } 666875c1866SDarren Jenkins rdev = dev->dev_private; 667875c1866SDarren Jenkins 6686a9ee8afSDave Airlie if (rdev->powered_down) 6696a9ee8afSDave Airlie return 0; 670771fe6b9SJerome Glisse /* unpin the front buffers */ 671771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 672771fe6b9SJerome Glisse struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 6734c788679SJerome Glisse struct radeon_bo *robj; 674771fe6b9SJerome Glisse 675771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 676771fe6b9SJerome Glisse continue; 677771fe6b9SJerome Glisse } 678771fe6b9SJerome Glisse robj = rfb->obj->driver_private; 6794c788679SJerome Glisse if (robj != rdev->fbdev_rbo) { 6804c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 6814c788679SJerome Glisse if (unlikely(r == 0)) { 6824c788679SJerome Glisse radeon_bo_unpin(robj); 6834c788679SJerome Glisse radeon_bo_unreserve(robj); 6844c788679SJerome Glisse } 685771fe6b9SJerome Glisse } 686771fe6b9SJerome Glisse } 687771fe6b9SJerome Glisse /* evict vram memory */ 6884c788679SJerome Glisse radeon_bo_evict_vram(rdev); 689771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 690771fe6b9SJerome Glisse radeon_fence_wait_last(rdev); 691771fe6b9SJerome Glisse 692f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 693f657c2a7SYang Zhao 6943ce0a23dSJerome Glisse radeon_suspend(rdev); 695d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 696771fe6b9SJerome Glisse /* evict remaining vram memory */ 6974c788679SJerome Glisse radeon_bo_evict_vram(rdev); 698771fe6b9SJerome Glisse 699771fe6b9SJerome Glisse pci_save_state(dev->pdev); 700771fe6b9SJerome Glisse if (state.event == PM_EVENT_SUSPEND) { 701771fe6b9SJerome Glisse /* Shut down the device */ 702771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 703771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 704771fe6b9SJerome Glisse } 705771fe6b9SJerome Glisse acquire_console_sem(); 706771fe6b9SJerome Glisse fb_set_suspend(rdev->fbdev_info, 1); 707771fe6b9SJerome Glisse release_console_sem(); 708771fe6b9SJerome Glisse return 0; 709771fe6b9SJerome Glisse } 710771fe6b9SJerome Glisse 711771fe6b9SJerome Glisse int radeon_resume_kms(struct drm_device *dev) 712771fe6b9SJerome Glisse { 713771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 714771fe6b9SJerome Glisse 7156a9ee8afSDave Airlie if (rdev->powered_down) 7166a9ee8afSDave Airlie return 0; 7176a9ee8afSDave Airlie 718771fe6b9SJerome Glisse acquire_console_sem(); 719771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 720771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 721771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 722771fe6b9SJerome Glisse release_console_sem(); 723771fe6b9SJerome Glisse return -1; 724771fe6b9SJerome Glisse } 725771fe6b9SJerome Glisse pci_set_master(dev->pdev); 7260ebf1717SDave Airlie /* resume AGP if in use */ 7270ebf1717SDave Airlie radeon_agp_resume(rdev); 7283ce0a23dSJerome Glisse radeon_resume(rdev); 729f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 730771fe6b9SJerome Glisse fb_set_suspend(rdev->fbdev_info, 0); 731771fe6b9SJerome Glisse release_console_sem(); 732771fe6b9SJerome Glisse 733d4877cf2SAlex Deucher /* reset hpd state */ 734d4877cf2SAlex Deucher radeon_hpd_init(rdev); 735771fe6b9SJerome Glisse /* blat the mode back in */ 736771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 737771fe6b9SJerome Glisse return 0; 738771fe6b9SJerome Glisse } 739771fe6b9SJerome Glisse 740771fe6b9SJerome Glisse 741771fe6b9SJerome Glisse /* 742771fe6b9SJerome Glisse * Debugfs 743771fe6b9SJerome Glisse */ 744771fe6b9SJerome Glisse struct radeon_debugfs { 745771fe6b9SJerome Glisse struct drm_info_list *files; 746771fe6b9SJerome Glisse unsigned num_files; 747771fe6b9SJerome Glisse }; 748771fe6b9SJerome Glisse static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES]; 749771fe6b9SJerome Glisse static unsigned _radeon_debugfs_count = 0; 750771fe6b9SJerome Glisse 751771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 752771fe6b9SJerome Glisse struct drm_info_list *files, 753771fe6b9SJerome Glisse unsigned nfiles) 754771fe6b9SJerome Glisse { 755771fe6b9SJerome Glisse unsigned i; 756771fe6b9SJerome Glisse 757771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 758771fe6b9SJerome Glisse if (_radeon_debugfs[i].files == files) { 759771fe6b9SJerome Glisse /* Already registered */ 760771fe6b9SJerome Glisse return 0; 761771fe6b9SJerome Glisse } 762771fe6b9SJerome Glisse } 763771fe6b9SJerome Glisse if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) { 764771fe6b9SJerome Glisse DRM_ERROR("Reached maximum number of debugfs files.\n"); 765771fe6b9SJerome Glisse DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n"); 766771fe6b9SJerome Glisse return -EINVAL; 767771fe6b9SJerome Glisse } 768771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].files = files; 769771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles; 770771fe6b9SJerome Glisse _radeon_debugfs_count++; 771771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 772771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 773771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 774771fe6b9SJerome Glisse rdev->ddev->control); 775771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 776771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 777771fe6b9SJerome Glisse rdev->ddev->primary); 778771fe6b9SJerome Glisse #endif 779771fe6b9SJerome Glisse return 0; 780771fe6b9SJerome Glisse } 781771fe6b9SJerome Glisse 782771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 783771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 784771fe6b9SJerome Glisse { 785771fe6b9SJerome Glisse return 0; 786771fe6b9SJerome Glisse } 787771fe6b9SJerome Glisse 788771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 789771fe6b9SJerome Glisse { 790771fe6b9SJerome Glisse unsigned i; 791771fe6b9SJerome Glisse 792771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 793771fe6b9SJerome Glisse drm_debugfs_remove_files(_radeon_debugfs[i].files, 794771fe6b9SJerome Glisse _radeon_debugfs[i].num_files, minor); 795771fe6b9SJerome Glisse } 796771fe6b9SJerome Glisse } 797771fe6b9SJerome Glisse #endif 798