1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32fcd70cd3SDaniel Vetter #include <drm/drm_probe_helper.h> 331bc3d3ccSChunming Zhou #include <drm/drm_cache.h> 34771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 35b8751946SLukas Wunner #include <linux/pm_runtime.h> 3628d52043SDave Airlie #include <linux/vgaarb.h> 376a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 38bcc65fd8SMatthew Garrett #include <linux/efi.h> 39771fe6b9SJerome Glisse #include "radeon_reg.h" 40771fe6b9SJerome Glisse #include "radeon.h" 41771fe6b9SJerome Glisse #include "atom.h" 42771fe6b9SJerome Glisse 431b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 441b5331d9SJerome Glisse "R100", 451b5331d9SJerome Glisse "RV100", 461b5331d9SJerome Glisse "RS100", 471b5331d9SJerome Glisse "RV200", 481b5331d9SJerome Glisse "RS200", 491b5331d9SJerome Glisse "R200", 501b5331d9SJerome Glisse "RV250", 511b5331d9SJerome Glisse "RS300", 521b5331d9SJerome Glisse "RV280", 531b5331d9SJerome Glisse "R300", 541b5331d9SJerome Glisse "R350", 551b5331d9SJerome Glisse "RV350", 561b5331d9SJerome Glisse "RV380", 571b5331d9SJerome Glisse "R420", 581b5331d9SJerome Glisse "R423", 591b5331d9SJerome Glisse "RV410", 601b5331d9SJerome Glisse "RS400", 611b5331d9SJerome Glisse "RS480", 621b5331d9SJerome Glisse "RS600", 631b5331d9SJerome Glisse "RS690", 641b5331d9SJerome Glisse "RS740", 651b5331d9SJerome Glisse "RV515", 661b5331d9SJerome Glisse "R520", 671b5331d9SJerome Glisse "RV530", 681b5331d9SJerome Glisse "RV560", 691b5331d9SJerome Glisse "RV570", 701b5331d9SJerome Glisse "R580", 711b5331d9SJerome Glisse "R600", 721b5331d9SJerome Glisse "RV610", 731b5331d9SJerome Glisse "RV630", 741b5331d9SJerome Glisse "RV670", 751b5331d9SJerome Glisse "RV620", 761b5331d9SJerome Glisse "RV635", 771b5331d9SJerome Glisse "RS780", 781b5331d9SJerome Glisse "RS880", 791b5331d9SJerome Glisse "RV770", 801b5331d9SJerome Glisse "RV730", 811b5331d9SJerome Glisse "RV710", 821b5331d9SJerome Glisse "RV740", 831b5331d9SJerome Glisse "CEDAR", 841b5331d9SJerome Glisse "REDWOOD", 851b5331d9SJerome Glisse "JUNIPER", 861b5331d9SJerome Glisse "CYPRESS", 871b5331d9SJerome Glisse "HEMLOCK", 88b08ebe7eSAlex Deucher "PALM", 894df64e65SAlex Deucher "SUMO", 904df64e65SAlex Deucher "SUMO2", 911fe18305SAlex Deucher "BARTS", 921fe18305SAlex Deucher "TURKS", 931fe18305SAlex Deucher "CAICOS", 94b7cfc9feSAlex Deucher "CAYMAN", 958848f759SAlex Deucher "ARUBA", 96cb28bb34SAlex Deucher "TAHITI", 97cb28bb34SAlex Deucher "PITCAIRN", 98cb28bb34SAlex Deucher "VERDE", 99624d3524SAlex Deucher "OLAND", 100b5d9d726SAlex Deucher "HAINAN", 1016eac752eSAlex Deucher "BONAIRE", 1026eac752eSAlex Deucher "KAVERI", 1036eac752eSAlex Deucher "KABINI", 1043bf599e8SAlex Deucher "HAWAII", 105b0a9f22aSSamuel Li "MULLINS", 1061b5331d9SJerome Glisse "LAST", 1071b5331d9SJerome Glisse }; 1081b5331d9SJerome Glisse 109066f1f0bSAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 110066f1f0bSAlex Deucher bool radeon_has_atpx_dgpu_power_cntl(void); 111066f1f0bSAlex Deucher bool radeon_is_atpx_hybrid(void); 112066f1f0bSAlex Deucher #else 113066f1f0bSAlex Deucher static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; } 114066f1f0bSAlex Deucher static inline bool radeon_is_atpx_hybrid(void) { return false; } 115066f1f0bSAlex Deucher #endif 116066f1f0bSAlex Deucher 1174807c5a8SAlex Deucher #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0) 1184807c5a8SAlex Deucher 1194807c5a8SAlex Deucher struct radeon_px_quirk { 1204807c5a8SAlex Deucher u32 chip_vendor; 1214807c5a8SAlex Deucher u32 chip_device; 1224807c5a8SAlex Deucher u32 subsys_vendor; 1234807c5a8SAlex Deucher u32 subsys_device; 1244807c5a8SAlex Deucher u32 px_quirk_flags; 1254807c5a8SAlex Deucher }; 1264807c5a8SAlex Deucher 1274807c5a8SAlex Deucher static struct radeon_px_quirk radeon_px_quirk_list[] = { 1284807c5a8SAlex Deucher /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m) 1294807c5a8SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=74551 1304807c5a8SAlex Deucher */ 1314807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX }, 1324807c5a8SAlex Deucher /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU 1334807c5a8SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=51381 1344807c5a8SAlex Deucher */ 1354807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX }, 136ff1b1294SAlex Deucher /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 137ff1b1294SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=51381 138ff1b1294SAlex Deucher */ 139ff1b1294SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 1404eb59793SAlex Deucher /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 1414eb59793SAlex Deucher * https://bugs.freedesktop.org/show_bug.cgi?id=101491 1424eb59793SAlex Deucher */ 1434eb59793SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 144eb40c86aSNico Sneck /* Asus K73TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 145eb40c86aSNico Sneck * https://bugzilla.kernel.org/show_bug.cgi?id=51381#c52 146eb40c86aSNico Sneck */ 147eb40c86aSNico Sneck { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2123, RADEON_PX_QUIRK_DISABLE_PX }, 1484807c5a8SAlex Deucher { 0, 0, 0, 0, 0 }, 1494807c5a8SAlex Deucher }; 1504807c5a8SAlex Deucher 15190c4cde9SAlex Deucher bool radeon_is_px(struct drm_device *dev) 15290c4cde9SAlex Deucher { 15390c4cde9SAlex Deucher struct radeon_device *rdev = dev->dev_private; 15490c4cde9SAlex Deucher 15590c4cde9SAlex Deucher if (rdev->flags & RADEON_IS_PX) 15690c4cde9SAlex Deucher return true; 15790c4cde9SAlex Deucher return false; 15890c4cde9SAlex Deucher } 15910ebc0bcSDave Airlie 1604807c5a8SAlex Deucher static void radeon_device_handle_px_quirks(struct radeon_device *rdev) 1614807c5a8SAlex Deucher { 1624807c5a8SAlex Deucher struct radeon_px_quirk *p = radeon_px_quirk_list; 1634807c5a8SAlex Deucher 1644807c5a8SAlex Deucher /* Apply PX quirks */ 1654807c5a8SAlex Deucher while (p && p->chip_device != 0) { 1664807c5a8SAlex Deucher if (rdev->pdev->vendor == p->chip_vendor && 1674807c5a8SAlex Deucher rdev->pdev->device == p->chip_device && 1684807c5a8SAlex Deucher rdev->pdev->subsystem_vendor == p->subsys_vendor && 1694807c5a8SAlex Deucher rdev->pdev->subsystem_device == p->subsys_device) { 1704807c5a8SAlex Deucher rdev->px_quirk_flags = p->px_quirk_flags; 1714807c5a8SAlex Deucher break; 1724807c5a8SAlex Deucher } 1734807c5a8SAlex Deucher ++p; 1744807c5a8SAlex Deucher } 1754807c5a8SAlex Deucher 1764807c5a8SAlex Deucher if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX) 1774807c5a8SAlex Deucher rdev->flags &= ~RADEON_IS_PX; 178066f1f0bSAlex Deucher 179066f1f0bSAlex Deucher /* disable PX is the system doesn't support dGPU power control or hybrid gfx */ 180066f1f0bSAlex Deucher if (!radeon_is_atpx_hybrid() && 181066f1f0bSAlex Deucher !radeon_has_atpx_dgpu_power_cntl()) 182066f1f0bSAlex Deucher rdev->flags &= ~RADEON_IS_PX; 1834807c5a8SAlex Deucher } 1844807c5a8SAlex Deucher 1850c195119SAlex Deucher /** 1862e1b65f9SAlex Deucher * radeon_program_register_sequence - program an array of registers. 1872e1b65f9SAlex Deucher * 1882e1b65f9SAlex Deucher * @rdev: radeon_device pointer 1892e1b65f9SAlex Deucher * @registers: pointer to the register array 1902e1b65f9SAlex Deucher * @array_size: size of the register array 1912e1b65f9SAlex Deucher * 1922e1b65f9SAlex Deucher * Programs an array or registers with and and or masks. 1932e1b65f9SAlex Deucher * This is a helper for setting golden registers. 1942e1b65f9SAlex Deucher */ 1952e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev, 1962e1b65f9SAlex Deucher const u32 *registers, 1972e1b65f9SAlex Deucher const u32 array_size) 1982e1b65f9SAlex Deucher { 1992e1b65f9SAlex Deucher u32 tmp, reg, and_mask, or_mask; 2002e1b65f9SAlex Deucher int i; 2012e1b65f9SAlex Deucher 2022e1b65f9SAlex Deucher if (array_size % 3) 2032e1b65f9SAlex Deucher return; 2042e1b65f9SAlex Deucher 2052e1b65f9SAlex Deucher for (i = 0; i < array_size; i +=3) { 2062e1b65f9SAlex Deucher reg = registers[i + 0]; 2072e1b65f9SAlex Deucher and_mask = registers[i + 1]; 2082e1b65f9SAlex Deucher or_mask = registers[i + 2]; 2092e1b65f9SAlex Deucher 2102e1b65f9SAlex Deucher if (and_mask == 0xffffffff) { 2112e1b65f9SAlex Deucher tmp = or_mask; 2122e1b65f9SAlex Deucher } else { 2132e1b65f9SAlex Deucher tmp = RREG32(reg); 2142e1b65f9SAlex Deucher tmp &= ~and_mask; 2152e1b65f9SAlex Deucher tmp |= or_mask; 2162e1b65f9SAlex Deucher } 2172e1b65f9SAlex Deucher WREG32(reg, tmp); 2182e1b65f9SAlex Deucher } 2192e1b65f9SAlex Deucher } 2202e1b65f9SAlex Deucher 2211a0041b8SAlex Deucher void radeon_pci_config_reset(struct radeon_device *rdev) 2221a0041b8SAlex Deucher { 2231a0041b8SAlex Deucher pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA); 2241a0041b8SAlex Deucher } 2251a0041b8SAlex Deucher 2262e1b65f9SAlex Deucher /** 2270c195119SAlex Deucher * radeon_surface_init - Clear GPU surface registers. 2280c195119SAlex Deucher * 2290c195119SAlex Deucher * @rdev: radeon_device pointer 2300c195119SAlex Deucher * 2310c195119SAlex Deucher * Clear GPU surface registers (r1xx-r5xx). 232b1e3a6d1SMichel Dänzer */ 2333ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 234b1e3a6d1SMichel Dänzer { 235b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 236b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 237b1e3a6d1SMichel Dänzer int i; 238b1e3a6d1SMichel Dänzer 239550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 240550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 241550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 242550e2d92SDave Airlie else 243550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 244b1e3a6d1SMichel Dänzer } 245e024e110SDave Airlie /* enable surfaces */ 246e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 247b1e3a6d1SMichel Dänzer } 248b1e3a6d1SMichel Dänzer } 249b1e3a6d1SMichel Dänzer 250b1e3a6d1SMichel Dänzer /* 251771fe6b9SJerome Glisse * GPU scratch registers helpers function. 252771fe6b9SJerome Glisse */ 2530c195119SAlex Deucher /** 2540c195119SAlex Deucher * radeon_scratch_init - Init scratch register driver information. 2550c195119SAlex Deucher * 2560c195119SAlex Deucher * @rdev: radeon_device pointer 2570c195119SAlex Deucher * 2580c195119SAlex Deucher * Init CP scratch register driver information (r1xx-r5xx) 2590c195119SAlex Deucher */ 2603ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 261771fe6b9SJerome Glisse { 262771fe6b9SJerome Glisse int i; 263771fe6b9SJerome Glisse 264771fe6b9SJerome Glisse /* FIXME: check this out */ 265771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 266771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 267771fe6b9SJerome Glisse } else { 268771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 269771fe6b9SJerome Glisse } 270724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 271771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 272771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 273724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 274771fe6b9SJerome Glisse } 275771fe6b9SJerome Glisse } 276771fe6b9SJerome Glisse 2770c195119SAlex Deucher /** 2780c195119SAlex Deucher * radeon_scratch_get - Allocate a scratch register 2790c195119SAlex Deucher * 2800c195119SAlex Deucher * @rdev: radeon_device pointer 2810c195119SAlex Deucher * @reg: scratch register mmio offset 2820c195119SAlex Deucher * 2830c195119SAlex Deucher * Allocate a CP scratch register for use by the driver (all asics). 2840c195119SAlex Deucher * Returns 0 on success or -EINVAL on failure. 2850c195119SAlex Deucher */ 286771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 287771fe6b9SJerome Glisse { 288771fe6b9SJerome Glisse int i; 289771fe6b9SJerome Glisse 290771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 291771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 292771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 293771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 294771fe6b9SJerome Glisse return 0; 295771fe6b9SJerome Glisse } 296771fe6b9SJerome Glisse } 297771fe6b9SJerome Glisse return -EINVAL; 298771fe6b9SJerome Glisse } 299771fe6b9SJerome Glisse 3000c195119SAlex Deucher /** 3010c195119SAlex Deucher * radeon_scratch_free - Free a scratch register 3020c195119SAlex Deucher * 3030c195119SAlex Deucher * @rdev: radeon_device pointer 3040c195119SAlex Deucher * @reg: scratch register mmio offset 3050c195119SAlex Deucher * 3060c195119SAlex Deucher * Free a CP scratch register allocated for use by the driver (all asics) 3070c195119SAlex Deucher */ 308771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 309771fe6b9SJerome Glisse { 310771fe6b9SJerome Glisse int i; 311771fe6b9SJerome Glisse 312771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 313771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 314771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 315771fe6b9SJerome Glisse return; 316771fe6b9SJerome Glisse } 317771fe6b9SJerome Glisse } 318771fe6b9SJerome Glisse } 319771fe6b9SJerome Glisse 3200c195119SAlex Deucher /* 32175efdee1SAlex Deucher * GPU doorbell aperture helpers function. 32275efdee1SAlex Deucher */ 32375efdee1SAlex Deucher /** 32475efdee1SAlex Deucher * radeon_doorbell_init - Init doorbell driver information. 32575efdee1SAlex Deucher * 32675efdee1SAlex Deucher * @rdev: radeon_device pointer 32775efdee1SAlex Deucher * 32875efdee1SAlex Deucher * Init doorbell driver information (CIK) 32975efdee1SAlex Deucher * Returns 0 on success, error on failure. 33075efdee1SAlex Deucher */ 33128f5a6cdSRashika Kheria static int radeon_doorbell_init(struct radeon_device *rdev) 33275efdee1SAlex Deucher { 33375efdee1SAlex Deucher /* doorbell bar mapping */ 33475efdee1SAlex Deucher rdev->doorbell.base = pci_resource_start(rdev->pdev, 2); 33575efdee1SAlex Deucher rdev->doorbell.size = pci_resource_len(rdev->pdev, 2); 33675efdee1SAlex Deucher 337d5754ab8SAndrew Lewycky rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS); 338d5754ab8SAndrew Lewycky if (rdev->doorbell.num_doorbells == 0) 339d5754ab8SAndrew Lewycky return -EINVAL; 34075efdee1SAlex Deucher 341d5754ab8SAndrew Lewycky rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32)); 34275efdee1SAlex Deucher if (rdev->doorbell.ptr == NULL) { 34375efdee1SAlex Deucher return -ENOMEM; 34475efdee1SAlex Deucher } 34575efdee1SAlex Deucher DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base); 34675efdee1SAlex Deucher DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size); 34775efdee1SAlex Deucher 348d5754ab8SAndrew Lewycky memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used)); 34975efdee1SAlex Deucher 35075efdee1SAlex Deucher return 0; 35175efdee1SAlex Deucher } 35275efdee1SAlex Deucher 35375efdee1SAlex Deucher /** 35475efdee1SAlex Deucher * radeon_doorbell_fini - Tear down doorbell driver information. 35575efdee1SAlex Deucher * 35675efdee1SAlex Deucher * @rdev: radeon_device pointer 35775efdee1SAlex Deucher * 35875efdee1SAlex Deucher * Tear down doorbell driver information (CIK) 35975efdee1SAlex Deucher */ 36028f5a6cdSRashika Kheria static void radeon_doorbell_fini(struct radeon_device *rdev) 36175efdee1SAlex Deucher { 36275efdee1SAlex Deucher iounmap(rdev->doorbell.ptr); 36375efdee1SAlex Deucher rdev->doorbell.ptr = NULL; 36475efdee1SAlex Deucher } 36575efdee1SAlex Deucher 36675efdee1SAlex Deucher /** 367d5754ab8SAndrew Lewycky * radeon_doorbell_get - Allocate a doorbell entry 36875efdee1SAlex Deucher * 36975efdee1SAlex Deucher * @rdev: radeon_device pointer 370d5754ab8SAndrew Lewycky * @doorbell: doorbell index 37175efdee1SAlex Deucher * 372d5754ab8SAndrew Lewycky * Allocate a doorbell for use by the driver (all asics). 37375efdee1SAlex Deucher * Returns 0 on success or -EINVAL on failure. 37475efdee1SAlex Deucher */ 37575efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell) 37675efdee1SAlex Deucher { 377d5754ab8SAndrew Lewycky unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells); 378d5754ab8SAndrew Lewycky if (offset < rdev->doorbell.num_doorbells) { 379d5754ab8SAndrew Lewycky __set_bit(offset, rdev->doorbell.used); 380d5754ab8SAndrew Lewycky *doorbell = offset; 38175efdee1SAlex Deucher return 0; 382d5754ab8SAndrew Lewycky } else { 38375efdee1SAlex Deucher return -EINVAL; 38475efdee1SAlex Deucher } 385d5754ab8SAndrew Lewycky } 38675efdee1SAlex Deucher 38775efdee1SAlex Deucher /** 388d5754ab8SAndrew Lewycky * radeon_doorbell_free - Free a doorbell entry 38975efdee1SAlex Deucher * 39075efdee1SAlex Deucher * @rdev: radeon_device pointer 391d5754ab8SAndrew Lewycky * @doorbell: doorbell index 39275efdee1SAlex Deucher * 393d5754ab8SAndrew Lewycky * Free a doorbell allocated for use by the driver (all asics) 39475efdee1SAlex Deucher */ 39575efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell) 39675efdee1SAlex Deucher { 397d5754ab8SAndrew Lewycky if (doorbell < rdev->doorbell.num_doorbells) 398d5754ab8SAndrew Lewycky __clear_bit(doorbell, rdev->doorbell.used); 39975efdee1SAlex Deucher } 40075efdee1SAlex Deucher 40175efdee1SAlex Deucher /* 4020c195119SAlex Deucher * radeon_wb_*() 4030c195119SAlex Deucher * Writeback is the the method by which the the GPU updates special pages 4040c195119SAlex Deucher * in memory with the status of certain GPU events (fences, ring pointers, 4050c195119SAlex Deucher * etc.). 4060c195119SAlex Deucher */ 4070c195119SAlex Deucher 4080c195119SAlex Deucher /** 4090c195119SAlex Deucher * radeon_wb_disable - Disable Writeback 4100c195119SAlex Deucher * 4110c195119SAlex Deucher * @rdev: radeon_device pointer 4120c195119SAlex Deucher * 4130c195119SAlex Deucher * Disables Writeback (all asics). Used for suspend. 4140c195119SAlex Deucher */ 415724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 416724c80e1SAlex Deucher { 417724c80e1SAlex Deucher rdev->wb.enabled = false; 418724c80e1SAlex Deucher } 419724c80e1SAlex Deucher 4200c195119SAlex Deucher /** 4210c195119SAlex Deucher * radeon_wb_fini - Disable Writeback and free memory 4220c195119SAlex Deucher * 4230c195119SAlex Deucher * @rdev: radeon_device pointer 4240c195119SAlex Deucher * 4250c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 4260c195119SAlex Deucher * Used at driver shutdown. 4270c195119SAlex Deucher */ 428724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 429724c80e1SAlex Deucher { 430724c80e1SAlex Deucher radeon_wb_disable(rdev); 431724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 432089920f2SJerome Glisse if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) { 433089920f2SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 434089920f2SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 435089920f2SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 436089920f2SJerome Glisse } 437724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 438724c80e1SAlex Deucher rdev->wb.wb = NULL; 439724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 440724c80e1SAlex Deucher } 441724c80e1SAlex Deucher } 442724c80e1SAlex Deucher 4430c195119SAlex Deucher /** 4440c195119SAlex Deucher * radeon_wb_init- Init Writeback driver info and allocate memory 4450c195119SAlex Deucher * 4460c195119SAlex Deucher * @rdev: radeon_device pointer 4470c195119SAlex Deucher * 4480c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 4490c195119SAlex Deucher * Used at driver startup. 4500c195119SAlex Deucher * Returns 0 on success or an -error on failure. 4510c195119SAlex Deucher */ 452724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 453724c80e1SAlex Deucher { 454724c80e1SAlex Deucher int r; 455724c80e1SAlex Deucher 456724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 457441921d5SDaniel Vetter r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 458831b6966SMaarten Lankhorst RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL, 45902376d82SMichel Dänzer &rdev->wb.wb_obj); 460724c80e1SAlex Deucher if (r) { 461724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 462724c80e1SAlex Deucher return r; 463724c80e1SAlex Deucher } 464724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 465724c80e1SAlex Deucher if (unlikely(r != 0)) { 466724c80e1SAlex Deucher radeon_wb_fini(rdev); 467724c80e1SAlex Deucher return r; 468724c80e1SAlex Deucher } 469724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 470724c80e1SAlex Deucher &rdev->wb.gpu_addr); 471724c80e1SAlex Deucher if (r) { 472724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 473724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 474724c80e1SAlex Deucher radeon_wb_fini(rdev); 475724c80e1SAlex Deucher return r; 476724c80e1SAlex Deucher } 477724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 478724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 479724c80e1SAlex Deucher if (r) { 480724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 481724c80e1SAlex Deucher radeon_wb_fini(rdev); 482724c80e1SAlex Deucher return r; 483724c80e1SAlex Deucher } 484089920f2SJerome Glisse } 485724c80e1SAlex Deucher 486e6ba7599SAlex Deucher /* clear wb memory */ 487e6ba7599SAlex Deucher memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); 488d0f8a854SAlex Deucher /* disable event_write fences */ 489d0f8a854SAlex Deucher rdev->wb.use_event = false; 490724c80e1SAlex Deucher /* disabled via module param */ 4913b7a2b24SJerome Glisse if (radeon_no_wb == 1) { 492724c80e1SAlex Deucher rdev->wb.enabled = false; 4933b7a2b24SJerome Glisse } else { 494724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 49528eebb70SAlex Deucher /* often unreliable on AGP */ 49628eebb70SAlex Deucher rdev->wb.enabled = false; 49728eebb70SAlex Deucher } else if (rdev->family < CHIP_R300) { 49828eebb70SAlex Deucher /* often unreliable on pre-r300 */ 499724c80e1SAlex Deucher rdev->wb.enabled = false; 500d0f8a854SAlex Deucher } else { 501724c80e1SAlex Deucher rdev->wb.enabled = true; 502d0f8a854SAlex Deucher /* event_write fences are only available on r600+ */ 5033b7a2b24SJerome Glisse if (rdev->family >= CHIP_R600) { 504d0f8a854SAlex Deucher rdev->wb.use_event = true; 505d0f8a854SAlex Deucher } 506724c80e1SAlex Deucher } 5073b7a2b24SJerome Glisse } 508c994ead6SAlex Deucher /* always use writeback/events on NI, APUs */ 509c994ead6SAlex Deucher if (rdev->family >= CHIP_PALM) { 5107d52785dSAlex Deucher rdev->wb.enabled = true; 5117d52785dSAlex Deucher rdev->wb.use_event = true; 5127d52785dSAlex Deucher } 513724c80e1SAlex Deucher 514724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 515724c80e1SAlex Deucher 516724c80e1SAlex Deucher return 0; 517724c80e1SAlex Deucher } 518724c80e1SAlex Deucher 519d594e46aSJerome Glisse /** 520d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 521d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 522d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 523d594e46aSJerome Glisse * @base: base address at which to put VRAM 524d594e46aSJerome Glisse * 525d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 526d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 527d594e46aSJerome Glisse * for IGP TOM base address). 528d594e46aSJerome Glisse * 529d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 530d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 531d594e46aSJerome Glisse * 532d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 533d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 534d594e46aSJerome Glisse * size and print a warning. 535d594e46aSJerome Glisse * 536d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 537d594e46aSJerome Glisse * 538d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 539d594e46aSJerome Glisse * function on AGP platform. 540d594e46aSJerome Glisse * 54125985edcSLucas De Marchi * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, 542d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 543d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 544d594e46aSJerome Glisse * not IGP. 545d594e46aSJerome Glisse * 546d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 547d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 548d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 549d594e46aSJerome Glisse * 550d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 551d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 552d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 553d594e46aSJerome Glisse * ones) 554d594e46aSJerome Glisse * 555d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 556d594e46aSJerome Glisse * explicitly check for that thought. 557d594e46aSJerome Glisse * 558d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 559771fe6b9SJerome Glisse */ 560d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 561771fe6b9SJerome Glisse { 5621bcb04f7SChristian König uint64_t limit = (uint64_t)radeon_vram_limit << 20; 5631bcb04f7SChristian König 564d594e46aSJerome Glisse mc->vram_start = base; 5659ed8b1f9SAlex Deucher if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) { 566d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 567d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 568d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 569771fe6b9SJerome Glisse } 570d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5712cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 572d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 573d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 574d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 575771fe6b9SJerome Glisse } 576d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5771bcb04f7SChristian König if (limit && limit < mc->real_vram_size) 5781bcb04f7SChristian König mc->real_vram_size = limit; 579dd7cc55aSAlex Deucher dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 580d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 581d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 582771fe6b9SJerome Glisse } 583771fe6b9SJerome Glisse 584d594e46aSJerome Glisse /** 585d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 586d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 587d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 588d594e46aSJerome Glisse * 589d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 590d594e46aSJerome Glisse * 591d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 592d594e46aSJerome Glisse * Thus function will never fails. 593d594e46aSJerome Glisse * 594d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 595d594e46aSJerome Glisse */ 596d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 597d594e46aSJerome Glisse { 598d594e46aSJerome Glisse u64 size_af, size_bf; 599d594e46aSJerome Glisse 6009ed8b1f9SAlex Deucher size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 6018d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 602d594e46aSJerome Glisse if (size_bf > size_af) { 603d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 604d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 605d594e46aSJerome Glisse mc->gtt_size = size_bf; 606d594e46aSJerome Glisse } 6078d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 608d594e46aSJerome Glisse } else { 609d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 610d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 611d594e46aSJerome Glisse mc->gtt_size = size_af; 612d594e46aSJerome Glisse } 6138d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 614d594e46aSJerome Glisse } 615d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 616dd7cc55aSAlex Deucher dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 617d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 618d594e46aSJerome Glisse } 619771fe6b9SJerome Glisse 620771fe6b9SJerome Glisse /* 621771fe6b9SJerome Glisse * GPU helpers function. 622771fe6b9SJerome Glisse */ 62305082b8bSAlex Deucher 62405082b8bSAlex Deucher /** 62505082b8bSAlex Deucher * radeon_device_is_virtual - check if we are running is a virtual environment 62605082b8bSAlex Deucher * 62705082b8bSAlex Deucher * Check if the asic has been passed through to a VM (all asics). 62805082b8bSAlex Deucher * Used at driver startup. 62905082b8bSAlex Deucher * Returns true if virtual or false if not. 63005082b8bSAlex Deucher */ 631a801abe4SAlex Deucher bool radeon_device_is_virtual(void) 63205082b8bSAlex Deucher { 63305082b8bSAlex Deucher #ifdef CONFIG_X86 63405082b8bSAlex Deucher return boot_cpu_has(X86_FEATURE_HYPERVISOR); 63505082b8bSAlex Deucher #else 63605082b8bSAlex Deucher return false; 63705082b8bSAlex Deucher #endif 63805082b8bSAlex Deucher } 63905082b8bSAlex Deucher 6400c195119SAlex Deucher /** 6410c195119SAlex Deucher * radeon_card_posted - check if the hw has already been initialized 6420c195119SAlex Deucher * 6430c195119SAlex Deucher * @rdev: radeon_device pointer 6440c195119SAlex Deucher * 6450c195119SAlex Deucher * Check if the asic has been initialized (all asics). 6460c195119SAlex Deucher * Used at driver startup. 6470c195119SAlex Deucher * Returns true if initialized or false if not. 6480c195119SAlex Deucher */ 6499f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 650771fe6b9SJerome Glisse { 651771fe6b9SJerome Glisse uint32_t reg; 652771fe6b9SJerome Glisse 653884031f0SAlex Deucher /* for pass through, always force asic_init for CI */ 654884031f0SAlex Deucher if (rdev->family >= CHIP_BONAIRE && 655884031f0SAlex Deucher radeon_device_is_virtual()) 65605082b8bSAlex Deucher return false; 65705082b8bSAlex Deucher 65850a583f6SAlex Deucher /* required for EFI mode on macbook2,1 which uses an r5xx asic */ 65983e68189SMatt Fleming if (efi_enabled(EFI_BOOT) && 66050a583f6SAlex Deucher (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) && 66150a583f6SAlex Deucher (rdev->family < CHIP_R600)) 662bcc65fd8SMatthew Garrett return false; 663bcc65fd8SMatthew Garrett 6642cf3a4fcSAlex Deucher if (ASIC_IS_NODCE(rdev)) 6652cf3a4fcSAlex Deucher goto check_memsize; 6662cf3a4fcSAlex Deucher 667771fe6b9SJerome Glisse /* first check CRTCs */ 66809fb8bd1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 66918007401SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 67018007401SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 67109fb8bd1SAlex Deucher if (rdev->num_crtc >= 4) { 67209fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 67309fb8bd1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET); 67409fb8bd1SAlex Deucher } 67509fb8bd1SAlex Deucher if (rdev->num_crtc >= 6) { 67609fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 677bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 67809fb8bd1SAlex Deucher } 679bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 680bcc1c2a1SAlex Deucher return true; 681bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 682771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 683771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 684771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 685771fe6b9SJerome Glisse return true; 686771fe6b9SJerome Glisse } 687771fe6b9SJerome Glisse } else { 688771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 689771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 690771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 691771fe6b9SJerome Glisse return true; 692771fe6b9SJerome Glisse } 693771fe6b9SJerome Glisse } 694771fe6b9SJerome Glisse 6952cf3a4fcSAlex Deucher check_memsize: 696771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 697771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 698771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 699771fe6b9SJerome Glisse else 700771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 701771fe6b9SJerome Glisse 702771fe6b9SJerome Glisse if (reg) 703771fe6b9SJerome Glisse return true; 704771fe6b9SJerome Glisse 705771fe6b9SJerome Glisse return false; 706771fe6b9SJerome Glisse 707771fe6b9SJerome Glisse } 708771fe6b9SJerome Glisse 7090c195119SAlex Deucher /** 7100c195119SAlex Deucher * radeon_update_bandwidth_info - update display bandwidth params 7110c195119SAlex Deucher * 7120c195119SAlex Deucher * @rdev: radeon_device pointer 7130c195119SAlex Deucher * 7140c195119SAlex Deucher * Used when sclk/mclk are switched or display modes are set. 7150c195119SAlex Deucher * params are used to calculate display watermarks (all asics) 7160c195119SAlex Deucher */ 717f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 718f47299c5SAlex Deucher { 719f47299c5SAlex Deucher fixed20_12 a; 7208807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 7218807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 722f47299c5SAlex Deucher 7238807286eSAlex Deucher /* sclk/mclk in Mhz */ 72468adac5eSBen Skeggs a.full = dfixed_const(100); 72568adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 72668adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 72768adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 72868adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 729f47299c5SAlex Deucher 7308807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 73168adac5eSBen Skeggs a.full = dfixed_const(16); 732f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 73368adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 734f47299c5SAlex Deucher } 735f47299c5SAlex Deucher } 736f47299c5SAlex Deucher 7370c195119SAlex Deucher /** 7380c195119SAlex Deucher * radeon_boot_test_post_card - check and possibly initialize the hw 7390c195119SAlex Deucher * 7400c195119SAlex Deucher * @rdev: radeon_device pointer 7410c195119SAlex Deucher * 7420c195119SAlex Deucher * Check if the asic is initialized and if not, attempt to initialize 7430c195119SAlex Deucher * it (all asics). 7440c195119SAlex Deucher * Returns true if initialized or false if not. 7450c195119SAlex Deucher */ 74672542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 74772542d77SDave Airlie { 74872542d77SDave Airlie if (radeon_card_posted(rdev)) 74972542d77SDave Airlie return true; 75072542d77SDave Airlie 75172542d77SDave Airlie if (rdev->bios) { 75272542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 75372542d77SDave Airlie if (rdev->is_atom_bios) 75472542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 75572542d77SDave Airlie else 75672542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 75772542d77SDave Airlie return true; 75872542d77SDave Airlie } else { 75972542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 76072542d77SDave Airlie return false; 76172542d77SDave Airlie } 76272542d77SDave Airlie } 76372542d77SDave Airlie 7640c195119SAlex Deucher /** 7650c195119SAlex Deucher * radeon_dummy_page_init - init dummy page used by the driver 7660c195119SAlex Deucher * 7670c195119SAlex Deucher * @rdev: radeon_device pointer 7680c195119SAlex Deucher * 7690c195119SAlex Deucher * Allocate the dummy page used by the driver (all asics). 7700c195119SAlex Deucher * This dummy page is used by the driver as a filler for gart entries 7710c195119SAlex Deucher * when pages are taken out of the GART 7720c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 7730c195119SAlex Deucher */ 7743ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 7753ce0a23dSJerome Glisse { 77682568565SDave Airlie if (rdev->dummy_page.page) 77782568565SDave Airlie return 0; 7783ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 7793ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 7803ce0a23dSJerome Glisse return -ENOMEM; 7813ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 7823ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 783a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 784a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 7853ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 7863ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 7873ce0a23dSJerome Glisse return -ENOMEM; 7883ce0a23dSJerome Glisse } 789cb658906SMichel Dänzer rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr, 790cb658906SMichel Dänzer RADEON_GART_PAGE_DUMMY); 7913ce0a23dSJerome Glisse return 0; 7923ce0a23dSJerome Glisse } 7933ce0a23dSJerome Glisse 7940c195119SAlex Deucher /** 7950c195119SAlex Deucher * radeon_dummy_page_fini - free dummy page used by the driver 7960c195119SAlex Deucher * 7970c195119SAlex Deucher * @rdev: radeon_device pointer 7980c195119SAlex Deucher * 7990c195119SAlex Deucher * Frees the dummy page used by the driver (all asics). 8000c195119SAlex Deucher */ 8013ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 8023ce0a23dSJerome Glisse { 8033ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 8043ce0a23dSJerome Glisse return; 8053ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 8063ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 8073ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 8083ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 8093ce0a23dSJerome Glisse } 8103ce0a23dSJerome Glisse 811771fe6b9SJerome Glisse 812771fe6b9SJerome Glisse /* ATOM accessor methods */ 8130c195119SAlex Deucher /* 8140c195119SAlex Deucher * ATOM is an interpreted byte code stored in tables in the vbios. The 8150c195119SAlex Deucher * driver registers callbacks to access registers and the interpreter 8160c195119SAlex Deucher * in the driver parses the tables and executes then to program specific 8170c195119SAlex Deucher * actions (set display modes, asic init, etc.). See radeon_atombios.c, 8180c195119SAlex Deucher * atombios.h, and atom.c 8190c195119SAlex Deucher */ 8200c195119SAlex Deucher 8210c195119SAlex Deucher /** 8220c195119SAlex Deucher * cail_pll_read - read PLL register 8230c195119SAlex Deucher * 8240c195119SAlex Deucher * @info: atom card_info pointer 8250c195119SAlex Deucher * @reg: PLL register offset 8260c195119SAlex Deucher * 8270c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 8280c195119SAlex Deucher * Returns the value of the PLL register. 8290c195119SAlex Deucher */ 830771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 831771fe6b9SJerome Glisse { 832771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 833771fe6b9SJerome Glisse uint32_t r; 834771fe6b9SJerome Glisse 835771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 836771fe6b9SJerome Glisse return r; 837771fe6b9SJerome Glisse } 838771fe6b9SJerome Glisse 8390c195119SAlex Deucher /** 8400c195119SAlex Deucher * cail_pll_write - write PLL register 8410c195119SAlex Deucher * 8420c195119SAlex Deucher * @info: atom card_info pointer 8430c195119SAlex Deucher * @reg: PLL register offset 8440c195119SAlex Deucher * @val: value to write to the pll register 8450c195119SAlex Deucher * 8460c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 8470c195119SAlex Deucher */ 848771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 849771fe6b9SJerome Glisse { 850771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 851771fe6b9SJerome Glisse 852771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 853771fe6b9SJerome Glisse } 854771fe6b9SJerome Glisse 8550c195119SAlex Deucher /** 8560c195119SAlex Deucher * cail_mc_read - read MC (Memory Controller) register 8570c195119SAlex Deucher * 8580c195119SAlex Deucher * @info: atom card_info pointer 8590c195119SAlex Deucher * @reg: MC register offset 8600c195119SAlex Deucher * 8610c195119SAlex Deucher * Provides an MC register accessor for the atom interpreter (r4xx+). 8620c195119SAlex Deucher * Returns the value of the MC register. 8630c195119SAlex Deucher */ 864771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 865771fe6b9SJerome Glisse { 866771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 867771fe6b9SJerome Glisse uint32_t r; 868771fe6b9SJerome Glisse 869771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 870771fe6b9SJerome Glisse return r; 871771fe6b9SJerome Glisse } 872771fe6b9SJerome Glisse 8730c195119SAlex Deucher /** 8740c195119SAlex Deucher * cail_mc_write - write MC (Memory Controller) register 8750c195119SAlex Deucher * 8760c195119SAlex Deucher * @info: atom card_info pointer 8770c195119SAlex Deucher * @reg: MC register offset 8780c195119SAlex Deucher * @val: value to write to the pll register 8790c195119SAlex Deucher * 8800c195119SAlex Deucher * Provides a MC register accessor for the atom interpreter (r4xx+). 8810c195119SAlex Deucher */ 882771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 883771fe6b9SJerome Glisse { 884771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 885771fe6b9SJerome Glisse 886771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 887771fe6b9SJerome Glisse } 888771fe6b9SJerome Glisse 8890c195119SAlex Deucher /** 8900c195119SAlex Deucher * cail_reg_write - write MMIO register 8910c195119SAlex Deucher * 8920c195119SAlex Deucher * @info: atom card_info pointer 8930c195119SAlex Deucher * @reg: MMIO register offset 8940c195119SAlex Deucher * @val: value to write to the pll register 8950c195119SAlex Deucher * 8960c195119SAlex Deucher * Provides a MMIO register accessor for the atom interpreter (r4xx+). 8970c195119SAlex Deucher */ 898771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 899771fe6b9SJerome Glisse { 900771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 901771fe6b9SJerome Glisse 902771fe6b9SJerome Glisse WREG32(reg*4, val); 903771fe6b9SJerome Glisse } 904771fe6b9SJerome Glisse 9050c195119SAlex Deucher /** 9060c195119SAlex Deucher * cail_reg_read - read MMIO register 9070c195119SAlex Deucher * 9080c195119SAlex Deucher * @info: atom card_info pointer 9090c195119SAlex Deucher * @reg: MMIO register offset 9100c195119SAlex Deucher * 9110c195119SAlex Deucher * Provides an MMIO register accessor for the atom interpreter (r4xx+). 9120c195119SAlex Deucher * Returns the value of the MMIO register. 9130c195119SAlex Deucher */ 914771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 915771fe6b9SJerome Glisse { 916771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 917771fe6b9SJerome Glisse uint32_t r; 918771fe6b9SJerome Glisse 919771fe6b9SJerome Glisse r = RREG32(reg*4); 920771fe6b9SJerome Glisse return r; 921771fe6b9SJerome Glisse } 922771fe6b9SJerome Glisse 9230c195119SAlex Deucher /** 9240c195119SAlex Deucher * cail_ioreg_write - write IO register 9250c195119SAlex Deucher * 9260c195119SAlex Deucher * @info: atom card_info pointer 9270c195119SAlex Deucher * @reg: IO register offset 9280c195119SAlex Deucher * @val: value to write to the pll register 9290c195119SAlex Deucher * 9300c195119SAlex Deucher * Provides a IO register accessor for the atom interpreter (r4xx+). 9310c195119SAlex Deucher */ 932351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 933351a52a2SAlex Deucher { 934351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 935351a52a2SAlex Deucher 936351a52a2SAlex Deucher WREG32_IO(reg*4, val); 937351a52a2SAlex Deucher } 938351a52a2SAlex Deucher 9390c195119SAlex Deucher /** 9400c195119SAlex Deucher * cail_ioreg_read - read IO register 9410c195119SAlex Deucher * 9420c195119SAlex Deucher * @info: atom card_info pointer 9430c195119SAlex Deucher * @reg: IO register offset 9440c195119SAlex Deucher * 9450c195119SAlex Deucher * Provides an IO register accessor for the atom interpreter (r4xx+). 9460c195119SAlex Deucher * Returns the value of the IO register. 9470c195119SAlex Deucher */ 948351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 949351a52a2SAlex Deucher { 950351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 951351a52a2SAlex Deucher uint32_t r; 952351a52a2SAlex Deucher 953351a52a2SAlex Deucher r = RREG32_IO(reg*4); 954351a52a2SAlex Deucher return r; 955351a52a2SAlex Deucher } 956351a52a2SAlex Deucher 9570c195119SAlex Deucher /** 9580c195119SAlex Deucher * radeon_atombios_init - init the driver info and callbacks for atombios 9590c195119SAlex Deucher * 9600c195119SAlex Deucher * @rdev: radeon_device pointer 9610c195119SAlex Deucher * 9620c195119SAlex Deucher * Initializes the driver info and register access callbacks for the 9630c195119SAlex Deucher * ATOM interpreter (r4xx+). 9640c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 9650c195119SAlex Deucher * Called at driver startup. 9660c195119SAlex Deucher */ 967771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 968771fe6b9SJerome Glisse { 96961c4b24bSMathias Fröhlich struct card_info *atom_card_info = 97061c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 97161c4b24bSMathias Fröhlich 97261c4b24bSMathias Fröhlich if (!atom_card_info) 97361c4b24bSMathias Fröhlich return -ENOMEM; 97461c4b24bSMathias Fröhlich 97561c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 97661c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 97761c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 97861c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 979351a52a2SAlex Deucher /* needed for iio ops */ 980351a52a2SAlex Deucher if (rdev->rio_mem) { 981351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 982351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 983351a52a2SAlex Deucher } else { 984351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 985351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 986351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 987351a52a2SAlex Deucher } 98861c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 98961c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 99061c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 99161c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 99261c4b24bSMathias Fröhlich 99361c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 9940e34d094STim Gardner if (!rdev->mode_info.atom_context) { 9950e34d094STim Gardner radeon_atombios_fini(rdev); 9960e34d094STim Gardner return -ENOMEM; 9970e34d094STim Gardner } 9980e34d094STim Gardner 999c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 10001c949842SDave Airlie mutex_init(&rdev->mode_info.atom_context->scratch_mutex); 1001771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 1002d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 1003771fe6b9SJerome Glisse return 0; 1004771fe6b9SJerome Glisse } 1005771fe6b9SJerome Glisse 10060c195119SAlex Deucher /** 10070c195119SAlex Deucher * radeon_atombios_fini - free the driver info and callbacks for atombios 10080c195119SAlex Deucher * 10090c195119SAlex Deucher * @rdev: radeon_device pointer 10100c195119SAlex Deucher * 10110c195119SAlex Deucher * Frees the driver info and register access callbacks for the ATOM 10120c195119SAlex Deucher * interpreter (r4xx+). 10130c195119SAlex Deucher * Called at driver shutdown. 10140c195119SAlex Deucher */ 1015771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 1016771fe6b9SJerome Glisse { 10174a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 1018d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 10194a04a844SJerome Glisse } 10200e34d094STim Gardner kfree(rdev->mode_info.atom_context); 10210e34d094STim Gardner rdev->mode_info.atom_context = NULL; 102261c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 10230e34d094STim Gardner rdev->mode_info.atom_card_info = NULL; 1024771fe6b9SJerome Glisse } 1025771fe6b9SJerome Glisse 10260c195119SAlex Deucher /* COMBIOS */ 10270c195119SAlex Deucher /* 10280c195119SAlex Deucher * COMBIOS is the bios format prior to ATOM. It provides 10290c195119SAlex Deucher * command tables similar to ATOM, but doesn't have a unified 10300c195119SAlex Deucher * parser. See radeon_combios.c 10310c195119SAlex Deucher */ 10320c195119SAlex Deucher 10330c195119SAlex Deucher /** 10340c195119SAlex Deucher * radeon_combios_init - init the driver info for combios 10350c195119SAlex Deucher * 10360c195119SAlex Deucher * @rdev: radeon_device pointer 10370c195119SAlex Deucher * 10380c195119SAlex Deucher * Initializes the driver info for combios (r1xx-r3xx). 10390c195119SAlex Deucher * Returns 0 on sucess. 10400c195119SAlex Deucher * Called at driver startup. 10410c195119SAlex Deucher */ 1042771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 1043771fe6b9SJerome Glisse { 1044771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 1045771fe6b9SJerome Glisse return 0; 1046771fe6b9SJerome Glisse } 1047771fe6b9SJerome Glisse 10480c195119SAlex Deucher /** 10490c195119SAlex Deucher * radeon_combios_fini - free the driver info for combios 10500c195119SAlex Deucher * 10510c195119SAlex Deucher * @rdev: radeon_device pointer 10520c195119SAlex Deucher * 10530c195119SAlex Deucher * Frees the driver info for combios (r1xx-r3xx). 10540c195119SAlex Deucher * Called at driver shutdown. 10550c195119SAlex Deucher */ 1056771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 1057771fe6b9SJerome Glisse { 1058771fe6b9SJerome Glisse } 1059771fe6b9SJerome Glisse 10600c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */ 10610c195119SAlex Deucher /** 10620c195119SAlex Deucher * radeon_vga_set_decode - enable/disable vga decode 10630c195119SAlex Deucher * 10640c195119SAlex Deucher * @cookie: radeon_device pointer 10650c195119SAlex Deucher * @state: enable/disable vga decode 10660c195119SAlex Deucher * 10670c195119SAlex Deucher * Enable/disable vga decode (all asics). 10680c195119SAlex Deucher * Returns VGA resource flags. 10690c195119SAlex Deucher */ 107028d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 107128d52043SDave Airlie { 107228d52043SDave Airlie struct radeon_device *rdev = cookie; 107328d52043SDave Airlie radeon_vga_set_state(rdev, state); 107428d52043SDave Airlie if (state) 107528d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 107628d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 107728d52043SDave Airlie else 107828d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 107928d52043SDave Airlie } 1080c1176d6fSDave Airlie 10810c195119SAlex Deucher /** 10821bcb04f7SChristian König * radeon_check_pot_argument - check that argument is a power of two 10831bcb04f7SChristian König * 10841bcb04f7SChristian König * @arg: value to check 10851bcb04f7SChristian König * 10861bcb04f7SChristian König * Validates that a certain argument is a power of two (all asics). 10871bcb04f7SChristian König * Returns true if argument is valid. 10881bcb04f7SChristian König */ 10891bcb04f7SChristian König static bool radeon_check_pot_argument(int arg) 10901bcb04f7SChristian König { 10911bcb04f7SChristian König return (arg & (arg - 1)) == 0; 10921bcb04f7SChristian König } 10931bcb04f7SChristian König 10941bcb04f7SChristian König /** 10955e3c4f90SGrigori Goronzy * Determine a sensible default GART size according to ASIC family. 10965e3c4f90SGrigori Goronzy * 10975e3c4f90SGrigori Goronzy * @family ASIC family name 10985e3c4f90SGrigori Goronzy */ 10995e3c4f90SGrigori Goronzy static int radeon_gart_size_auto(enum radeon_family family) 11005e3c4f90SGrigori Goronzy { 11015e3c4f90SGrigori Goronzy /* default to a larger gart size on newer asics */ 11025e3c4f90SGrigori Goronzy if (family >= CHIP_TAHITI) 11035e3c4f90SGrigori Goronzy return 2048; 11045e3c4f90SGrigori Goronzy else if (family >= CHIP_RV770) 11055e3c4f90SGrigori Goronzy return 1024; 11065e3c4f90SGrigori Goronzy else 11075e3c4f90SGrigori Goronzy return 512; 11085e3c4f90SGrigori Goronzy } 11095e3c4f90SGrigori Goronzy 11105e3c4f90SGrigori Goronzy /** 11110c195119SAlex Deucher * radeon_check_arguments - validate module params 11120c195119SAlex Deucher * 11130c195119SAlex Deucher * @rdev: radeon_device pointer 11140c195119SAlex Deucher * 11150c195119SAlex Deucher * Validates certain module parameters and updates 11160c195119SAlex Deucher * the associated values used by the driver (all asics). 11170c195119SAlex Deucher */ 11181109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev) 111936421338SJerome Glisse { 112036421338SJerome Glisse /* vramlimit must be a power of two */ 11211bcb04f7SChristian König if (!radeon_check_pot_argument(radeon_vram_limit)) { 112236421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 112336421338SJerome Glisse radeon_vram_limit); 112436421338SJerome Glisse radeon_vram_limit = 0; 112536421338SJerome Glisse } 11261bcb04f7SChristian König 1127edcd26e8SAlex Deucher if (radeon_gart_size == -1) { 11285e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 1129edcd26e8SAlex Deucher } 113036421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 11311bcb04f7SChristian König if (radeon_gart_size < 32) { 1132edcd26e8SAlex Deucher dev_warn(rdev->dev, "gart size (%d) too small\n", 113336421338SJerome Glisse radeon_gart_size); 11345e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 11351bcb04f7SChristian König } else if (!radeon_check_pot_argument(radeon_gart_size)) { 113636421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 113736421338SJerome Glisse radeon_gart_size); 11385e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 113936421338SJerome Glisse } 11401bcb04f7SChristian König rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20; 11411bcb04f7SChristian König 114236421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 114336421338SJerome Glisse switch (radeon_agpmode) { 114436421338SJerome Glisse case -1: 114536421338SJerome Glisse case 0: 114636421338SJerome Glisse case 1: 114736421338SJerome Glisse case 2: 114836421338SJerome Glisse case 4: 114936421338SJerome Glisse case 8: 115036421338SJerome Glisse break; 115136421338SJerome Glisse default: 115236421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 115336421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 115436421338SJerome Glisse radeon_agpmode = 0; 115536421338SJerome Glisse break; 115636421338SJerome Glisse } 1157c1c44132SChristian König 1158c1c44132SChristian König if (!radeon_check_pot_argument(radeon_vm_size)) { 1159c1c44132SChristian König dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n", 1160c1c44132SChristian König radeon_vm_size); 116120b2656dSChristian König radeon_vm_size = 4; 1162c1c44132SChristian König } 1163c1c44132SChristian König 116420b2656dSChristian König if (radeon_vm_size < 1) { 116513c240efSAlexandre Demers dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n", 1166c1c44132SChristian König radeon_vm_size); 116720b2656dSChristian König radeon_vm_size = 4; 1168c1c44132SChristian König } 1169c1c44132SChristian König 1170c1c44132SChristian König /* 1171c1c44132SChristian König * Max GPUVM size for Cayman, SI and CI are 40 bits. 1172c1c44132SChristian König */ 117320b2656dSChristian König if (radeon_vm_size > 1024) { 117420b2656dSChristian König dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n", 1175c1c44132SChristian König radeon_vm_size); 117620b2656dSChristian König radeon_vm_size = 4; 1177c1c44132SChristian König } 11784510fb98SChristian König 11794510fb98SChristian König /* defines number of bits in page table versus page directory, 11804510fb98SChristian König * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 11814510fb98SChristian König * page table and the remaining bits are in the page directory */ 1182dfc230f9SChristian König if (radeon_vm_block_size == -1) { 1183dfc230f9SChristian König 1184dfc230f9SChristian König /* Total bits covered by PD + PTs */ 11858e66e134SAlex Deucher unsigned bits = ilog2(radeon_vm_size) + 18; 1186dfc230f9SChristian König 1187dfc230f9SChristian König /* Make sure the PD is 4K in size up to 8GB address space. 1188dfc230f9SChristian König Above that split equal between PD and PTs */ 1189dfc230f9SChristian König if (radeon_vm_size <= 8) 1190dfc230f9SChristian König radeon_vm_block_size = bits - 9; 1191dfc230f9SChristian König else 1192dfc230f9SChristian König radeon_vm_block_size = (bits + 3) / 2; 1193dfc230f9SChristian König 1194dfc230f9SChristian König } else if (radeon_vm_block_size < 9) { 119520b2656dSChristian König dev_warn(rdev->dev, "VM page table size (%d) too small\n", 11964510fb98SChristian König radeon_vm_block_size); 11974510fb98SChristian König radeon_vm_block_size = 9; 11984510fb98SChristian König } 11994510fb98SChristian König 12004510fb98SChristian König if (radeon_vm_block_size > 24 || 120120b2656dSChristian König (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) { 120220b2656dSChristian König dev_warn(rdev->dev, "VM page table size (%d) too large\n", 12034510fb98SChristian König radeon_vm_block_size); 12044510fb98SChristian König radeon_vm_block_size = 9; 12054510fb98SChristian König } 120636421338SJerome Glisse } 120736421338SJerome Glisse 12080c195119SAlex Deucher /** 12090c195119SAlex Deucher * radeon_switcheroo_set_state - set switcheroo state 12100c195119SAlex Deucher * 12110c195119SAlex Deucher * @pdev: pci dev pointer 12128e5de1d8SLukas Wunner * @state: vga_switcheroo state 12130c195119SAlex Deucher * 12140c195119SAlex Deucher * Callback for the switcheroo driver. Suspends or resumes the 12150c195119SAlex Deucher * the asics before or after it is powered up using ACPI methods. 12160c195119SAlex Deucher */ 12176a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 12186a9ee8afSDave Airlie { 12196a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 122010ebc0bcSDave Airlie 122190c4cde9SAlex Deucher if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF) 122210ebc0bcSDave Airlie return; 122310ebc0bcSDave Airlie 12246a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 12257ca85295SJoe Perches pr_info("radeon: switched on\n"); 12266a9ee8afSDave Airlie /* don't suspend or resume card normally */ 12275bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1228d1f9809eSMaarten Lankhorst 122910ebc0bcSDave Airlie radeon_resume_kms(dev, true, true); 1230d1f9809eSMaarten Lankhorst 12315bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_ON; 1232fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 12336a9ee8afSDave Airlie } else { 12347ca85295SJoe Perches pr_info("radeon: switched off\n"); 1235fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 12365bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1237274ad65cSJérome Glisse radeon_suspend_kms(dev, true, true, false); 12385bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_OFF; 12396a9ee8afSDave Airlie } 12406a9ee8afSDave Airlie } 12416a9ee8afSDave Airlie 12420c195119SAlex Deucher /** 12430c195119SAlex Deucher * radeon_switcheroo_can_switch - see if switcheroo state can change 12440c195119SAlex Deucher * 12450c195119SAlex Deucher * @pdev: pci dev pointer 12460c195119SAlex Deucher * 12470c195119SAlex Deucher * Callback for the switcheroo driver. Check of the switcheroo 12480c195119SAlex Deucher * state can be changed. 12490c195119SAlex Deucher * Returns true if the state can be changed, false if not. 12500c195119SAlex Deucher */ 12516a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 12526a9ee8afSDave Airlie { 12536a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 12546a9ee8afSDave Airlie 1255fc8fd40eSDaniel Vetter /* 1256fc8fd40eSDaniel Vetter * FIXME: open_count is protected by drm_global_mutex but that would lead to 1257fc8fd40eSDaniel Vetter * locking inversion with the driver load path. And the access here is 1258fc8fd40eSDaniel Vetter * completely racy anyway. So don't bother with locking for now. 1259fc8fd40eSDaniel Vetter */ 1260fc8fd40eSDaniel Vetter return dev->open_count == 0; 12616a9ee8afSDave Airlie } 12626a9ee8afSDave Airlie 126326ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { 126426ec685fSTakashi Iwai .set_gpu_state = radeon_switcheroo_set_state, 126526ec685fSTakashi Iwai .reprobe = NULL, 126626ec685fSTakashi Iwai .can_switch = radeon_switcheroo_can_switch, 126726ec685fSTakashi Iwai }; 12686a9ee8afSDave Airlie 12690c195119SAlex Deucher /** 12700c195119SAlex Deucher * radeon_device_init - initialize the driver 12710c195119SAlex Deucher * 12720c195119SAlex Deucher * @rdev: radeon_device pointer 12730c195119SAlex Deucher * @pdev: drm dev pointer 12740c195119SAlex Deucher * @pdev: pci dev pointer 12750c195119SAlex Deucher * @flags: driver flags 12760c195119SAlex Deucher * 12770c195119SAlex Deucher * Initializes the driver info and hw (all asics). 12780c195119SAlex Deucher * Returns 0 for success or an error on failure. 12790c195119SAlex Deucher * Called at driver startup. 12800c195119SAlex Deucher */ 1281771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 1282771fe6b9SJerome Glisse struct drm_device *ddev, 1283771fe6b9SJerome Glisse struct pci_dev *pdev, 1284771fe6b9SJerome Glisse uint32_t flags) 1285771fe6b9SJerome Glisse { 1286351a52a2SAlex Deucher int r, i; 1287ad49f501SDave Airlie int dma_bits; 128810ebc0bcSDave Airlie bool runtime = false; 1289771fe6b9SJerome Glisse 1290771fe6b9SJerome Glisse rdev->shutdown = false; 12919f022ddfSJerome Glisse rdev->dev = &pdev->dev; 1292771fe6b9SJerome Glisse rdev->ddev = ddev; 1293771fe6b9SJerome Glisse rdev->pdev = pdev; 1294771fe6b9SJerome Glisse rdev->flags = flags; 1295771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 1296771fe6b9SJerome Glisse rdev->is_atom_bios = false; 1297771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 1298edcd26e8SAlex Deucher rdev->mc.gtt_size = 512 * 1024 * 1024; 1299733289c2SJerome Glisse rdev->accel_working = false; 13008b25ed34SAlex Deucher /* set up ring ids */ 13018b25ed34SAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 13028b25ed34SAlex Deucher rdev->ring[i].idx = i; 13038b25ed34SAlex Deucher } 1304f54d1867SChris Wilson rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS); 13051b5331d9SJerome Glisse 1306fe0d36e0SAlex Deucher DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 1307d522d9ccSThomas Reim radeon_family_name[rdev->family], pdev->vendor, pdev->device, 1308fe0d36e0SAlex Deucher pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 13091b5331d9SJerome Glisse 1310771fe6b9SJerome Glisse /* mutex initialization are all done here so we 1311771fe6b9SJerome Glisse * can recall function without having locking issues */ 1312d6999bc7SChristian König mutex_init(&rdev->ring_lock); 131340bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 1314c20dc369SChristian Koenig atomic_set(&rdev->ih.lock, 0); 13154c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 1316c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 13176759a0a7SMarek Olšák mutex_init(&rdev->gpu_clock_mutex); 1318f61d5b46SAlex Deucher mutex_init(&rdev->srbm_mutex); 1319db7fce39SChristian König init_rwsem(&rdev->pm.mclk_lock); 1320dee53e7fSJerome Glisse init_rwsem(&rdev->exclusive_lock); 132173a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 1322341cb9e4SChristian König mutex_init(&rdev->mn_lock); 1323341cb9e4SChristian König hash_init(rdev->mn_hash); 13241b9c3dd0SAlex Deucher r = radeon_gem_init(rdev); 13251b9c3dd0SAlex Deucher if (r) 13261b9c3dd0SAlex Deucher return r; 1327529364e0SChristian König 1328c1c44132SChristian König radeon_check_arguments(rdev); 132923d4f1f2SAlex Deucher /* Adjust VM size here. 1330c1c44132SChristian König * Max GPUVM size for cayman+ is 40 bits. 133123d4f1f2SAlex Deucher */ 133220b2656dSChristian König rdev->vm_manager.max_pfn = radeon_vm_size << 18; 1333771fe6b9SJerome Glisse 13344aac0473SJerome Glisse /* Set asic functions */ 13354aac0473SJerome Glisse r = radeon_asic_init(rdev); 133636421338SJerome Glisse if (r) 13374aac0473SJerome Glisse return r; 13384aac0473SJerome Glisse 1339f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 1340f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 1341f95df9caSAlex Deucher */ 1342f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 1343f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 1344f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 1345f95df9caSAlex Deucher } 1346f95df9caSAlex Deucher 134730256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 1348b574f251SJerome Glisse radeon_agp_disable(rdev); 1349771fe6b9SJerome Glisse } 1350771fe6b9SJerome Glisse 13519ed8b1f9SAlex Deucher /* Set the internal MC address mask 13529ed8b1f9SAlex Deucher * This is the max address of the GPU's 13539ed8b1f9SAlex Deucher * internal address space. 13549ed8b1f9SAlex Deucher */ 13559ed8b1f9SAlex Deucher if (rdev->family >= CHIP_CAYMAN) 13569ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */ 13579ed8b1f9SAlex Deucher else if (rdev->family >= CHIP_CEDAR) 13589ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */ 13599ed8b1f9SAlex Deucher else 13609ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */ 13619ed8b1f9SAlex Deucher 1362ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 1363ad49f501SDave Airlie * PCIE - can handle 40-bits. 1364005a83f1SAlex Deucher * IGP - can handle 40-bits 1365ad49f501SDave Airlie * AGP - generally dma32 is safest 1366005a83f1SAlex Deucher * PCI - dma32 for legacy pci gart, 40 bits on newer asics 1367ad49f501SDave Airlie */ 1368ad49f501SDave Airlie rdev->need_dma32 = false; 1369ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 1370ad49f501SDave Airlie rdev->need_dma32 = true; 1371005a83f1SAlex Deucher if ((rdev->flags & RADEON_IS_PCI) && 13724a2b6662SJerome Glisse (rdev->family <= CHIP_RS740)) 1373ad49f501SDave Airlie rdev->need_dma32 = true; 1374bcb0b981SBen Crocker #ifdef CONFIG_PPC64 1375bcb0b981SBen Crocker if (rdev->family == CHIP_CEDAR) 1376bcb0b981SBen Crocker rdev->need_dma32 = true; 1377bcb0b981SBen Crocker #endif 1378ad49f501SDave Airlie 1379ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 1380ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1381771fe6b9SJerome Glisse if (r) { 138262fff811SDaniel Haid rdev->need_dma32 = true; 1383c52494f6SKonrad Rzeszutek Wilk dma_bits = 32; 13847ca85295SJoe Perches pr_warn("radeon: No suitable DMA available\n"); 1385771fe6b9SJerome Glisse } 1386c52494f6SKonrad Rzeszutek Wilk r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1387c52494f6SKonrad Rzeszutek Wilk if (r) { 1388c52494f6SKonrad Rzeszutek Wilk pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32)); 13897ca85295SJoe Perches pr_warn("radeon: No coherent DMA available\n"); 1390c52494f6SKonrad Rzeszutek Wilk } 1391*913b2cb7SMichael D Labriola rdev->need_swiotlb = drm_need_swiotlb(dma_bits); 1392771fe6b9SJerome Glisse 1393771fe6b9SJerome Glisse /* Registers mapping */ 1394771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 13952c385151SDaniel Vetter spin_lock_init(&rdev->mmio_idx_lock); 1396fe78118cSAlex Deucher spin_lock_init(&rdev->smc_idx_lock); 13970a5b7b0bSAlex Deucher spin_lock_init(&rdev->pll_idx_lock); 13980a5b7b0bSAlex Deucher spin_lock_init(&rdev->mc_idx_lock); 13990a5b7b0bSAlex Deucher spin_lock_init(&rdev->pcie_idx_lock); 14000a5b7b0bSAlex Deucher spin_lock_init(&rdev->pciep_idx_lock); 14010a5b7b0bSAlex Deucher spin_lock_init(&rdev->pif_idx_lock); 14020a5b7b0bSAlex Deucher spin_lock_init(&rdev->cg_idx_lock); 14030a5b7b0bSAlex Deucher spin_lock_init(&rdev->uvd_idx_lock); 14040a5b7b0bSAlex Deucher spin_lock_init(&rdev->rcu_idx_lock); 14050a5b7b0bSAlex Deucher spin_lock_init(&rdev->didt_idx_lock); 14060a5b7b0bSAlex Deucher spin_lock_init(&rdev->end_idx_lock); 1407efad86dbSAlex Deucher if (rdev->family >= CHIP_BONAIRE) { 1408efad86dbSAlex Deucher rdev->rmmio_base = pci_resource_start(rdev->pdev, 5); 1409efad86dbSAlex Deucher rdev->rmmio_size = pci_resource_len(rdev->pdev, 5); 1410efad86dbSAlex Deucher } else { 141101d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 141201d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 1413efad86dbSAlex Deucher } 1414771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 1415a33c1a82SAndy Shevchenko if (rdev->rmmio == NULL) 1416771fe6b9SJerome Glisse return -ENOMEM; 1417771fe6b9SJerome Glisse 141875efdee1SAlex Deucher /* doorbell bar mapping */ 141975efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 142075efdee1SAlex Deucher radeon_doorbell_init(rdev); 142175efdee1SAlex Deucher 1422351a52a2SAlex Deucher /* io port mapping */ 1423351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1424351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 1425351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 1426351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 1427351a52a2SAlex Deucher break; 1428351a52a2SAlex Deucher } 1429351a52a2SAlex Deucher } 1430351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 1431351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 1432351a52a2SAlex Deucher 14334807c5a8SAlex Deucher if (rdev->flags & RADEON_IS_PX) 14344807c5a8SAlex Deucher radeon_device_handle_px_quirks(rdev); 14354807c5a8SAlex Deucher 143628d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 143793239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 143893239ea1SDave Airlie * ignore it */ 143993239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 144010ebc0bcSDave Airlie 1441bfaddd9fSAlex Deucher if (rdev->flags & RADEON_IS_PX) 144210ebc0bcSDave Airlie runtime = true; 14437ffb0ce3SLukas Wunner if (!pci_is_thunderbolt_attached(rdev->pdev)) 14447ffb0ce3SLukas Wunner vga_switcheroo_register_client(rdev->pdev, 14457ffb0ce3SLukas Wunner &radeon_switcheroo_ops, runtime); 144610ebc0bcSDave Airlie if (runtime) 144710ebc0bcSDave Airlie vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain); 144828d52043SDave Airlie 14493ce0a23dSJerome Glisse r = radeon_init(rdev); 1450b574f251SJerome Glisse if (r) 14512e97140dSAlex Deucher goto failed; 1452b1e3a6d1SMichel Dänzer 1453409851f4SJerome Glisse r = radeon_gem_debugfs_init(rdev); 1454409851f4SJerome Glisse if (r) { 1455409851f4SJerome Glisse DRM_ERROR("registering gem debugfs failed (%d).\n", r); 1456409851f4SJerome Glisse } 1457409851f4SJerome Glisse 14589843ead0SDave Airlie r = radeon_mst_debugfs_init(rdev); 14599843ead0SDave Airlie if (r) { 14609843ead0SDave Airlie DRM_ERROR("registering mst debugfs failed (%d).\n", r); 14619843ead0SDave Airlie } 14629843ead0SDave Airlie 1463b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 1464b574f251SJerome Glisse /* Acceleration not working on AGP card try again 1465b574f251SJerome Glisse * with fallback to PCI or PCIE GART 1466b574f251SJerome Glisse */ 1467a2d07b74SJerome Glisse radeon_asic_reset(rdev); 1468b574f251SJerome Glisse radeon_fini(rdev); 1469b574f251SJerome Glisse radeon_agp_disable(rdev); 1470b574f251SJerome Glisse r = radeon_init(rdev); 14714aac0473SJerome Glisse if (r) 14722e97140dSAlex Deucher goto failed; 14733ce0a23dSJerome Glisse } 14746c7bcceaSAlex Deucher 147513a7d299SChristian König r = radeon_ib_ring_tests(rdev); 147613a7d299SChristian König if (r) 147713a7d299SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 147813a7d299SChristian König 14796dfd1972SJérôme Glisse /* 14806dfd1972SJérôme Glisse * Turks/Thames GPU will freeze whole laptop if DPM is not restarted 14816dfd1972SJérôme Glisse * after the CP ring have chew one packet at least. Hence here we stop 14826dfd1972SJérôme Glisse * and restart DPM after the radeon_ib_ring_tests(). 14836dfd1972SJérôme Glisse */ 14846dfd1972SJérôme Glisse if (rdev->pm.dpm_enabled && 14856dfd1972SJérôme Glisse (rdev->pm.pm_method == PM_METHOD_DPM) && 14866dfd1972SJérôme Glisse (rdev->family == CHIP_TURKS) && 14876dfd1972SJérôme Glisse (rdev->flags & RADEON_IS_MOBILITY)) { 14886dfd1972SJérôme Glisse mutex_lock(&rdev->pm.mutex); 14896dfd1972SJérôme Glisse radeon_dpm_disable(rdev); 14906dfd1972SJérôme Glisse radeon_dpm_enable(rdev); 14916dfd1972SJérôme Glisse mutex_unlock(&rdev->pm.mutex); 14926dfd1972SJérôme Glisse } 14936dfd1972SJérôme Glisse 149460a7e396SChristian König if ((radeon_testing & 1)) { 14954a1132a0SAlex Deucher if (rdev->accel_working) 1496ecc0b326SMichel Dänzer radeon_test_moves(rdev); 14974a1132a0SAlex Deucher else 14984a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping move tests\n"); 1499ecc0b326SMichel Dänzer } 150060a7e396SChristian König if ((radeon_testing & 2)) { 15014a1132a0SAlex Deucher if (rdev->accel_working) 150260a7e396SChristian König radeon_test_syncing(rdev); 15034a1132a0SAlex Deucher else 15044a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping sync tests\n"); 150560a7e396SChristian König } 1506771fe6b9SJerome Glisse if (radeon_benchmarking) { 15074a1132a0SAlex Deucher if (rdev->accel_working) 1508638dd7dbSIlija Hadzic radeon_benchmark(rdev, radeon_benchmarking); 15094a1132a0SAlex Deucher else 15104a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n"); 1511771fe6b9SJerome Glisse } 15126cf8a3f5SJerome Glisse return 0; 15132e97140dSAlex Deucher 15142e97140dSAlex Deucher failed: 1515b8751946SLukas Wunner /* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */ 1516b8751946SLukas Wunner if (radeon_is_px(ddev)) 1517b8751946SLukas Wunner pm_runtime_put_noidle(ddev->dev); 15182e97140dSAlex Deucher if (runtime) 15192e97140dSAlex Deucher vga_switcheroo_fini_domain_pm_ops(rdev->dev); 15202e97140dSAlex Deucher return r; 1521771fe6b9SJerome Glisse } 1522771fe6b9SJerome Glisse 15230c195119SAlex Deucher /** 15240c195119SAlex Deucher * radeon_device_fini - tear down the driver 15250c195119SAlex Deucher * 15260c195119SAlex Deucher * @rdev: radeon_device pointer 15270c195119SAlex Deucher * 15280c195119SAlex Deucher * Tear down the driver info (all asics). 15290c195119SAlex Deucher * Called at driver shutdown. 15300c195119SAlex Deucher */ 1531771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 1532771fe6b9SJerome Glisse { 1533771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 1534771fe6b9SJerome Glisse rdev->shutdown = true; 153590aca4d2SJerome Glisse /* evict vram memory */ 153690aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 15373ce0a23dSJerome Glisse radeon_fini(rdev); 15387ffb0ce3SLukas Wunner if (!pci_is_thunderbolt_attached(rdev->pdev)) 15396a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 15402e97140dSAlex Deucher if (rdev->flags & RADEON_IS_PX) 15412e97140dSAlex Deucher vga_switcheroo_fini_domain_pm_ops(rdev->dev); 1542c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 1543e0a2ca73SAlex Deucher if (rdev->rio_mem) 1544351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 1545351a52a2SAlex Deucher rdev->rio_mem = NULL; 1546771fe6b9SJerome Glisse iounmap(rdev->rmmio); 1547771fe6b9SJerome Glisse rdev->rmmio = NULL; 154875efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 154975efdee1SAlex Deucher radeon_doorbell_fini(rdev); 1550771fe6b9SJerome Glisse } 1551771fe6b9SJerome Glisse 1552771fe6b9SJerome Glisse 1553771fe6b9SJerome Glisse /* 1554771fe6b9SJerome Glisse * Suspend & resume. 1555771fe6b9SJerome Glisse */ 15560c195119SAlex Deucher /** 15570c195119SAlex Deucher * radeon_suspend_kms - initiate device suspend 15580c195119SAlex Deucher * 15590c195119SAlex Deucher * @pdev: drm dev pointer 15600c195119SAlex Deucher * @state: suspend state 15610c195119SAlex Deucher * 15620c195119SAlex Deucher * Puts the hw in the suspend state (all asics). 15630c195119SAlex Deucher * Returns 0 for success or an error on failure. 15640c195119SAlex Deucher * Called at driver suspend. 15650c195119SAlex Deucher */ 1566274ad65cSJérome Glisse int radeon_suspend_kms(struct drm_device *dev, bool suspend, 1567274ad65cSJérome Glisse bool fbcon, bool freeze) 1568771fe6b9SJerome Glisse { 1569875c1866SDarren Jenkins struct radeon_device *rdev; 1570771fe6b9SJerome Glisse struct drm_crtc *crtc; 1571d8dcaa1dSAlex Deucher struct drm_connector *connector; 15727465280cSAlex Deucher int i, r; 1573771fe6b9SJerome Glisse 1574875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 1575771fe6b9SJerome Glisse return -ENODEV; 1576771fe6b9SJerome Glisse } 15777473e830SDave Airlie 1578875c1866SDarren Jenkins rdev = dev->dev_private; 1579875c1866SDarren Jenkins 1580f2aba352SAlex Deucher if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 15816a9ee8afSDave Airlie return 0; 1582d8dcaa1dSAlex Deucher 158386698c20SSeth Forshee drm_kms_helper_poll_disable(dev); 158486698c20SSeth Forshee 15856adaed5bSDaniel Vetter drm_modeset_lock_all(dev); 1586d8dcaa1dSAlex Deucher /* turn off display hw */ 1587d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1588d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 1589d8dcaa1dSAlex Deucher } 15906adaed5bSDaniel Vetter drm_modeset_unlock_all(dev); 1591d8dcaa1dSAlex Deucher 1592f3cbb17bSGrigori Goronzy /* unpin the front buffers and cursors */ 1593771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1594f3cbb17bSGrigori Goronzy struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 15959a0f0c9dSDaniel Stone struct drm_framebuffer *fb = crtc->primary->fb; 15964c788679SJerome Glisse struct radeon_bo *robj; 1597771fe6b9SJerome Glisse 1598f3cbb17bSGrigori Goronzy if (radeon_crtc->cursor_bo) { 1599f3cbb17bSGrigori Goronzy struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo); 1600f3cbb17bSGrigori Goronzy r = radeon_bo_reserve(robj, false); 1601f3cbb17bSGrigori Goronzy if (r == 0) { 1602f3cbb17bSGrigori Goronzy radeon_bo_unpin(robj); 1603f3cbb17bSGrigori Goronzy radeon_bo_unreserve(robj); 1604f3cbb17bSGrigori Goronzy } 1605f3cbb17bSGrigori Goronzy } 1606f3cbb17bSGrigori Goronzy 16079a0f0c9dSDaniel Stone if (fb == NULL || fb->obj[0] == NULL) { 1608771fe6b9SJerome Glisse continue; 1609771fe6b9SJerome Glisse } 16109a0f0c9dSDaniel Stone robj = gem_to_radeon_bo(fb->obj[0]); 161138651674SDave Airlie /* don't unpin kernel fb objects */ 161238651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 16134c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 161438651674SDave Airlie if (r == 0) { 16154c788679SJerome Glisse radeon_bo_unpin(robj); 16164c788679SJerome Glisse radeon_bo_unreserve(robj); 16174c788679SJerome Glisse } 1618771fe6b9SJerome Glisse } 1619771fe6b9SJerome Glisse } 1620771fe6b9SJerome Glisse /* evict vram memory */ 16214c788679SJerome Glisse radeon_bo_evict_vram(rdev); 16228a47cc9eSChristian König 1623771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 16245f8f635eSJerome Glisse for (i = 0; i < RADEON_NUM_RINGS; i++) { 162537615527SChristian König r = radeon_fence_wait_empty(rdev, i); 16265f8f635eSJerome Glisse if (r) { 16275f8f635eSJerome Glisse /* delay GPU reset to resume */ 1628eb98c709SChristian König radeon_fence_driver_force_completion(rdev, i); 16295f8f635eSJerome Glisse } 16305f8f635eSJerome Glisse } 1631771fe6b9SJerome Glisse 1632f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 1633f657c2a7SYang Zhao 16343ce0a23dSJerome Glisse radeon_suspend(rdev); 1635d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 1636ec9aaaffSAlex Deucher /* evict remaining vram memory 1637ec9aaaffSAlex Deucher * This second call to evict vram is to evict the gart page table 1638ec9aaaffSAlex Deucher * using the CPU. 1639ec9aaaffSAlex Deucher */ 16404c788679SJerome Glisse radeon_bo_evict_vram(rdev); 1641771fe6b9SJerome Glisse 164210b06122SJerome Glisse radeon_agp_suspend(rdev); 164310b06122SJerome Glisse 1644771fe6b9SJerome Glisse pci_save_state(dev->pdev); 164582060854SAlex Deucher if (freeze && rdev->family >= CHIP_CEDAR && !(rdev->flags & RADEON_IS_IGP)) { 1646274ad65cSJérome Glisse rdev->asic->asic_reset(rdev, true); 1647274ad65cSJérome Glisse pci_restore_state(dev->pdev); 1648274ad65cSJérome Glisse } else if (suspend) { 1649771fe6b9SJerome Glisse /* Shut down the device */ 1650771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 1651771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 1652771fe6b9SJerome Glisse } 165310ebc0bcSDave Airlie 165410ebc0bcSDave Airlie if (fbcon) { 1655ac751efaSTorben Hohn console_lock(); 165638651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 1657ac751efaSTorben Hohn console_unlock(); 165810ebc0bcSDave Airlie } 1659771fe6b9SJerome Glisse return 0; 1660771fe6b9SJerome Glisse } 1661771fe6b9SJerome Glisse 16620c195119SAlex Deucher /** 16630c195119SAlex Deucher * radeon_resume_kms - initiate device resume 16640c195119SAlex Deucher * 16650c195119SAlex Deucher * @pdev: drm dev pointer 16660c195119SAlex Deucher * 16670c195119SAlex Deucher * Bring the hw back to operating state (all asics). 16680c195119SAlex Deucher * Returns 0 for success or an error on failure. 16690c195119SAlex Deucher * Called at driver resume. 16700c195119SAlex Deucher */ 167110ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon) 1672771fe6b9SJerome Glisse { 167309bdf591SCedric Godin struct drm_connector *connector; 1674771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1675f3cbb17bSGrigori Goronzy struct drm_crtc *crtc; 167604eb2206SChristian König int r; 1677771fe6b9SJerome Glisse 1678f2aba352SAlex Deucher if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 16796a9ee8afSDave Airlie return 0; 16806a9ee8afSDave Airlie 168110ebc0bcSDave Airlie if (fbcon) { 1682ac751efaSTorben Hohn console_lock(); 168310ebc0bcSDave Airlie } 16847473e830SDave Airlie if (resume) { 1685771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 1686771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 1687771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 168810ebc0bcSDave Airlie if (fbcon) 1689ac751efaSTorben Hohn console_unlock(); 1690771fe6b9SJerome Glisse return -1; 1691771fe6b9SJerome Glisse } 16927473e830SDave Airlie } 16930ebf1717SDave Airlie /* resume AGP if in use */ 16940ebf1717SDave Airlie radeon_agp_resume(rdev); 16953ce0a23dSJerome Glisse radeon_resume(rdev); 169604eb2206SChristian König 169704eb2206SChristian König r = radeon_ib_ring_tests(rdev); 169804eb2206SChristian König if (r) 169904eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 170004eb2206SChristian König 1701bc6a6295SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 17026c7bcceaSAlex Deucher /* do dpm late init */ 17036c7bcceaSAlex Deucher r = radeon_pm_late_init(rdev); 17046c7bcceaSAlex Deucher if (r) { 17056c7bcceaSAlex Deucher rdev->pm.dpm_enabled = false; 17066c7bcceaSAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 17076c7bcceaSAlex Deucher } 1708bc6a6295SAlex Deucher } else { 1709bc6a6295SAlex Deucher /* resume old pm late */ 1710bc6a6295SAlex Deucher radeon_pm_resume(rdev); 17116c7bcceaSAlex Deucher } 17126c7bcceaSAlex Deucher 1713f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 171409bdf591SCedric Godin 1715f3cbb17bSGrigori Goronzy /* pin cursors */ 1716f3cbb17bSGrigori Goronzy list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1717f3cbb17bSGrigori Goronzy struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 1718f3cbb17bSGrigori Goronzy 1719f3cbb17bSGrigori Goronzy if (radeon_crtc->cursor_bo) { 1720f3cbb17bSGrigori Goronzy struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo); 1721f3cbb17bSGrigori Goronzy r = radeon_bo_reserve(robj, false); 1722f3cbb17bSGrigori Goronzy if (r == 0) { 1723f3cbb17bSGrigori Goronzy /* Only 27 bit offset for legacy cursor */ 1724f3cbb17bSGrigori Goronzy r = radeon_bo_pin_restricted(robj, 1725f3cbb17bSGrigori Goronzy RADEON_GEM_DOMAIN_VRAM, 1726f3cbb17bSGrigori Goronzy ASIC_IS_AVIVO(rdev) ? 1727f3cbb17bSGrigori Goronzy 0 : 1 << 27, 1728f3cbb17bSGrigori Goronzy &radeon_crtc->cursor_addr); 1729f3cbb17bSGrigori Goronzy if (r != 0) 1730f3cbb17bSGrigori Goronzy DRM_ERROR("Failed to pin cursor BO (%d)\n", r); 1731f3cbb17bSGrigori Goronzy radeon_bo_unreserve(robj); 1732f3cbb17bSGrigori Goronzy } 1733f3cbb17bSGrigori Goronzy } 1734f3cbb17bSGrigori Goronzy } 1735f3cbb17bSGrigori Goronzy 17363fa47d9eSAlex Deucher /* init dig PHYs, disp eng pll */ 17373fa47d9eSAlex Deucher if (rdev->is_atom_bios) { 1738ac89af1eSAlex Deucher radeon_atom_encoder_init(rdev); 1739f3f1f03eSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 1740bced76f2SAlex Deucher /* turn on the BL */ 1741bced76f2SAlex Deucher if (rdev->mode_info.bl_encoder) { 1742bced76f2SAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 1743bced76f2SAlex Deucher rdev->mode_info.bl_encoder); 1744bced76f2SAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 1745bced76f2SAlex Deucher bl_level); 1746bced76f2SAlex Deucher } 17473fa47d9eSAlex Deucher } 1748d4877cf2SAlex Deucher /* reset hpd state */ 1749d4877cf2SAlex Deucher radeon_hpd_init(rdev); 1750771fe6b9SJerome Glisse /* blat the mode back in */ 1751ec9954fcSDave Airlie if (fbcon) { 1752771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 1753a93f344dSAlex Deucher /* turn on display hw */ 17546adaed5bSDaniel Vetter drm_modeset_lock_all(dev); 1755a93f344dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1756a93f344dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 1757a93f344dSAlex Deucher } 17586adaed5bSDaniel Vetter drm_modeset_unlock_all(dev); 1759ec9954fcSDave Airlie } 176086698c20SSeth Forshee 176186698c20SSeth Forshee drm_kms_helper_poll_enable(dev); 176218ee37a4SDaniel Vetter 17633640da2fSAlex Deucher /* set the power state here in case we are a PX system or headless */ 17643640da2fSAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 17653640da2fSAlex Deucher radeon_pm_compute_clocks(rdev); 17663640da2fSAlex Deucher 176718ee37a4SDaniel Vetter if (fbcon) { 176818ee37a4SDaniel Vetter radeon_fbdev_set_suspend(rdev, 0); 176918ee37a4SDaniel Vetter console_unlock(); 177018ee37a4SDaniel Vetter } 177118ee37a4SDaniel Vetter 1772771fe6b9SJerome Glisse return 0; 1773771fe6b9SJerome Glisse } 1774771fe6b9SJerome Glisse 17750c195119SAlex Deucher /** 17760c195119SAlex Deucher * radeon_gpu_reset - reset the asic 17770c195119SAlex Deucher * 17780c195119SAlex Deucher * @rdev: radeon device pointer 17790c195119SAlex Deucher * 17800c195119SAlex Deucher * Attempt the reset the GPU if it has hung (all asics). 17810c195119SAlex Deucher * Returns 0 for success or an error on failure. 17820c195119SAlex Deucher */ 178390aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 178490aca4d2SJerome Glisse { 178555d7c221SChristian König unsigned ring_sizes[RADEON_NUM_RINGS]; 178655d7c221SChristian König uint32_t *ring_data[RADEON_NUM_RINGS]; 178755d7c221SChristian König 178855d7c221SChristian König bool saved = false; 178955d7c221SChristian König 179055d7c221SChristian König int i, r; 17918fd1b84cSDave Airlie int resched; 179290aca4d2SJerome Glisse 1793dee53e7fSJerome Glisse down_write(&rdev->exclusive_lock); 1794f9eaf9aeSChristian König 1795f9eaf9aeSChristian König if (!rdev->needs_reset) { 1796f9eaf9aeSChristian König up_write(&rdev->exclusive_lock); 1797f9eaf9aeSChristian König return 0; 1798f9eaf9aeSChristian König } 1799f9eaf9aeSChristian König 180072b9076bSMarek Olšák atomic_inc(&rdev->gpu_reset_counter); 180172b9076bSMarek Olšák 180290aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 18038fd1b84cSDave Airlie /* block TTM */ 18048fd1b84cSDave Airlie resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 180590aca4d2SJerome Glisse radeon_suspend(rdev); 180673ef0e0dSAlex Deucher radeon_hpd_fini(rdev); 180790aca4d2SJerome Glisse 180855d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 180955d7c221SChristian König ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], 181055d7c221SChristian König &ring_data[i]); 181155d7c221SChristian König if (ring_sizes[i]) { 181255d7c221SChristian König saved = true; 181355d7c221SChristian König dev_info(rdev->dev, "Saved %d dwords of commands " 181455d7c221SChristian König "on ring %d.\n", ring_sizes[i], i); 181555d7c221SChristian König } 181655d7c221SChristian König } 181755d7c221SChristian König 181890aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 181990aca4d2SJerome Glisse if (!r) { 182055d7c221SChristian König dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); 182190aca4d2SJerome Glisse radeon_resume(rdev); 182255d7c221SChristian König } 182304eb2206SChristian König 182490aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 182555d7c221SChristian König 182655d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 18279bb39ff4SMaarten Lankhorst if (!r && ring_data[i]) { 182855d7c221SChristian König radeon_ring_restore(rdev, &rdev->ring[i], 182955d7c221SChristian König ring_sizes[i], ring_data[i]); 183055d7c221SChristian König } else { 1831eb98c709SChristian König radeon_fence_driver_force_completion(rdev, i); 183255d7c221SChristian König kfree(ring_data[i]); 183355d7c221SChristian König } 183455d7c221SChristian König } 183555d7c221SChristian König 1836c940b447SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 1837c940b447SAlex Deucher /* do dpm late init */ 1838c940b447SAlex Deucher r = radeon_pm_late_init(rdev); 1839c940b447SAlex Deucher if (r) { 1840c940b447SAlex Deucher rdev->pm.dpm_enabled = false; 1841c940b447SAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 1842c940b447SAlex Deucher } 1843c940b447SAlex Deucher } else { 1844c940b447SAlex Deucher /* resume old pm late */ 184595f59509SAlex Deucher radeon_pm_resume(rdev); 1846c940b447SAlex Deucher } 1847c940b447SAlex Deucher 184873ef0e0dSAlex Deucher /* init dig PHYs, disp eng pll */ 184973ef0e0dSAlex Deucher if (rdev->is_atom_bios) { 185073ef0e0dSAlex Deucher radeon_atom_encoder_init(rdev); 185173ef0e0dSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 185273ef0e0dSAlex Deucher /* turn on the BL */ 185373ef0e0dSAlex Deucher if (rdev->mode_info.bl_encoder) { 185473ef0e0dSAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 185573ef0e0dSAlex Deucher rdev->mode_info.bl_encoder); 185673ef0e0dSAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 185773ef0e0dSAlex Deucher bl_level); 185873ef0e0dSAlex Deucher } 185973ef0e0dSAlex Deucher } 186073ef0e0dSAlex Deucher /* reset hpd state */ 186173ef0e0dSAlex Deucher radeon_hpd_init(rdev); 186273ef0e0dSAlex Deucher 18639bb39ff4SMaarten Lankhorst ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 18643c036389SChristian König 18653c036389SChristian König rdev->in_reset = true; 18663c036389SChristian König rdev->needs_reset = false; 18673c036389SChristian König 18689bb39ff4SMaarten Lankhorst downgrade_write(&rdev->exclusive_lock); 18699bb39ff4SMaarten Lankhorst 1870d3493574SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 1871d3493574SJerome Glisse 1872c940b447SAlex Deucher /* set the power state here in case we are a PX system or headless */ 1873c940b447SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 1874c940b447SAlex Deucher radeon_pm_compute_clocks(rdev); 1875c940b447SAlex Deucher 18769bb39ff4SMaarten Lankhorst if (!r) { 18779bb39ff4SMaarten Lankhorst r = radeon_ib_ring_tests(rdev); 18789bb39ff4SMaarten Lankhorst if (r && saved) 18799bb39ff4SMaarten Lankhorst r = -EAGAIN; 18809bb39ff4SMaarten Lankhorst } else { 188190aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 188290aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 18837a1619b9SMichel Dänzer } 18847a1619b9SMichel Dänzer 18859bb39ff4SMaarten Lankhorst rdev->needs_reset = r == -EAGAIN; 18869bb39ff4SMaarten Lankhorst rdev->in_reset = false; 18879bb39ff4SMaarten Lankhorst 18889bb39ff4SMaarten Lankhorst up_read(&rdev->exclusive_lock); 188990aca4d2SJerome Glisse return r; 189090aca4d2SJerome Glisse } 189190aca4d2SJerome Glisse 1892771fe6b9SJerome Glisse 1893771fe6b9SJerome Glisse /* 1894771fe6b9SJerome Glisse * Debugfs 1895771fe6b9SJerome Glisse */ 1896771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 1897771fe6b9SJerome Glisse struct drm_info_list *files, 1898771fe6b9SJerome Glisse unsigned nfiles) 1899771fe6b9SJerome Glisse { 1900771fe6b9SJerome Glisse unsigned i; 1901771fe6b9SJerome Glisse 19024d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 19034d8bf9aeSChristian König if (rdev->debugfs[i].files == files) { 1904771fe6b9SJerome Glisse /* Already registered */ 1905771fe6b9SJerome Glisse return 0; 1906771fe6b9SJerome Glisse } 1907771fe6b9SJerome Glisse } 1908c245cb9eSMichael Witten 19094d8bf9aeSChristian König i = rdev->debugfs_count + 1; 1910c245cb9eSMichael Witten if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { 1911c245cb9eSMichael Witten DRM_ERROR("Reached maximum number of debugfs components.\n"); 1912c245cb9eSMichael Witten DRM_ERROR("Report so we increase " 1913c245cb9eSMichael Witten "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); 1914771fe6b9SJerome Glisse return -EINVAL; 1915771fe6b9SJerome Glisse } 19164d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].files = files; 19174d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].num_files = nfiles; 19184d8bf9aeSChristian König rdev->debugfs_count = i; 1919771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1920771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1921771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 1922771fe6b9SJerome Glisse rdev->ddev->primary); 1923771fe6b9SJerome Glisse #endif 1924771fe6b9SJerome Glisse return 0; 1925771fe6b9SJerome Glisse } 1926