1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3328d52043SDave Airlie #include <linux/vgaarb.h> 346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 35771fe6b9SJerome Glisse #include "radeon_reg.h" 36771fe6b9SJerome Glisse #include "radeon.h" 37771fe6b9SJerome Glisse #include "atom.h" 38771fe6b9SJerome Glisse 391b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 401b5331d9SJerome Glisse "R100", 411b5331d9SJerome Glisse "RV100", 421b5331d9SJerome Glisse "RS100", 431b5331d9SJerome Glisse "RV200", 441b5331d9SJerome Glisse "RS200", 451b5331d9SJerome Glisse "R200", 461b5331d9SJerome Glisse "RV250", 471b5331d9SJerome Glisse "RS300", 481b5331d9SJerome Glisse "RV280", 491b5331d9SJerome Glisse "R300", 501b5331d9SJerome Glisse "R350", 511b5331d9SJerome Glisse "RV350", 521b5331d9SJerome Glisse "RV380", 531b5331d9SJerome Glisse "R420", 541b5331d9SJerome Glisse "R423", 551b5331d9SJerome Glisse "RV410", 561b5331d9SJerome Glisse "RS400", 571b5331d9SJerome Glisse "RS480", 581b5331d9SJerome Glisse "RS600", 591b5331d9SJerome Glisse "RS690", 601b5331d9SJerome Glisse "RS740", 611b5331d9SJerome Glisse "RV515", 621b5331d9SJerome Glisse "R520", 631b5331d9SJerome Glisse "RV530", 641b5331d9SJerome Glisse "RV560", 651b5331d9SJerome Glisse "RV570", 661b5331d9SJerome Glisse "R580", 671b5331d9SJerome Glisse "R600", 681b5331d9SJerome Glisse "RV610", 691b5331d9SJerome Glisse "RV630", 701b5331d9SJerome Glisse "RV670", 711b5331d9SJerome Glisse "RV620", 721b5331d9SJerome Glisse "RV635", 731b5331d9SJerome Glisse "RS780", 741b5331d9SJerome Glisse "RS880", 751b5331d9SJerome Glisse "RV770", 761b5331d9SJerome Glisse "RV730", 771b5331d9SJerome Glisse "RV710", 781b5331d9SJerome Glisse "RV740", 791b5331d9SJerome Glisse "CEDAR", 801b5331d9SJerome Glisse "REDWOOD", 811b5331d9SJerome Glisse "JUNIPER", 821b5331d9SJerome Glisse "CYPRESS", 831b5331d9SJerome Glisse "HEMLOCK", 841b5331d9SJerome Glisse "LAST", 851b5331d9SJerome Glisse }; 861b5331d9SJerome Glisse 87771fe6b9SJerome Glisse /* 88b1e3a6d1SMichel Dänzer * Clear GPU surface registers. 89b1e3a6d1SMichel Dänzer */ 903ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 91b1e3a6d1SMichel Dänzer { 92b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 93b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 94b1e3a6d1SMichel Dänzer int i; 95b1e3a6d1SMichel Dänzer 96550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 97550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 98550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 99550e2d92SDave Airlie else 100550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 101b1e3a6d1SMichel Dänzer } 102e024e110SDave Airlie /* enable surfaces */ 103e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 104b1e3a6d1SMichel Dänzer } 105b1e3a6d1SMichel Dänzer } 106b1e3a6d1SMichel Dänzer 107b1e3a6d1SMichel Dänzer /* 108771fe6b9SJerome Glisse * GPU scratch registers helpers function. 109771fe6b9SJerome Glisse */ 1103ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 111771fe6b9SJerome Glisse { 112771fe6b9SJerome Glisse int i; 113771fe6b9SJerome Glisse 114771fe6b9SJerome Glisse /* FIXME: check this out */ 115771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 116771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 117771fe6b9SJerome Glisse } else { 118771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 119771fe6b9SJerome Glisse } 120*724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 121771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 122771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 123*724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 124771fe6b9SJerome Glisse } 125771fe6b9SJerome Glisse } 126771fe6b9SJerome Glisse 127771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 128771fe6b9SJerome Glisse { 129771fe6b9SJerome Glisse int i; 130771fe6b9SJerome Glisse 131771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 132771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 133771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 134771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 135771fe6b9SJerome Glisse return 0; 136771fe6b9SJerome Glisse } 137771fe6b9SJerome Glisse } 138771fe6b9SJerome Glisse return -EINVAL; 139771fe6b9SJerome Glisse } 140771fe6b9SJerome Glisse 141771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 142771fe6b9SJerome Glisse { 143771fe6b9SJerome Glisse int i; 144771fe6b9SJerome Glisse 145771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 146771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 147771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 148771fe6b9SJerome Glisse return; 149771fe6b9SJerome Glisse } 150771fe6b9SJerome Glisse } 151771fe6b9SJerome Glisse } 152771fe6b9SJerome Glisse 153*724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 154*724c80e1SAlex Deucher { 155*724c80e1SAlex Deucher int r; 156*724c80e1SAlex Deucher 157*724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 158*724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 159*724c80e1SAlex Deucher if (unlikely(r != 0)) 160*724c80e1SAlex Deucher return; 161*724c80e1SAlex Deucher radeon_bo_kunmap(rdev->wb.wb_obj); 162*724c80e1SAlex Deucher radeon_bo_unpin(rdev->wb.wb_obj); 163*724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 164*724c80e1SAlex Deucher } 165*724c80e1SAlex Deucher rdev->wb.enabled = false; 166*724c80e1SAlex Deucher } 167*724c80e1SAlex Deucher 168*724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 169*724c80e1SAlex Deucher { 170*724c80e1SAlex Deucher radeon_wb_disable(rdev); 171*724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 172*724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 173*724c80e1SAlex Deucher rdev->wb.wb = NULL; 174*724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 175*724c80e1SAlex Deucher } 176*724c80e1SAlex Deucher } 177*724c80e1SAlex Deucher 178*724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 179*724c80e1SAlex Deucher { 180*724c80e1SAlex Deucher int r; 181*724c80e1SAlex Deucher 182*724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 183*724c80e1SAlex Deucher r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true, 184*724c80e1SAlex Deucher RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj); 185*724c80e1SAlex Deucher if (r) { 186*724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 187*724c80e1SAlex Deucher return r; 188*724c80e1SAlex Deucher } 189*724c80e1SAlex Deucher } 190*724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 191*724c80e1SAlex Deucher if (unlikely(r != 0)) { 192*724c80e1SAlex Deucher radeon_wb_fini(rdev); 193*724c80e1SAlex Deucher return r; 194*724c80e1SAlex Deucher } 195*724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 196*724c80e1SAlex Deucher &rdev->wb.gpu_addr); 197*724c80e1SAlex Deucher if (r) { 198*724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 199*724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 200*724c80e1SAlex Deucher radeon_wb_fini(rdev); 201*724c80e1SAlex Deucher return r; 202*724c80e1SAlex Deucher } 203*724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 204*724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 205*724c80e1SAlex Deucher if (r) { 206*724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 207*724c80e1SAlex Deucher radeon_wb_fini(rdev); 208*724c80e1SAlex Deucher return r; 209*724c80e1SAlex Deucher } 210*724c80e1SAlex Deucher 211*724c80e1SAlex Deucher /* disabled via module param */ 212*724c80e1SAlex Deucher if (radeon_no_wb == 1) 213*724c80e1SAlex Deucher rdev->wb.enabled = false; 214*724c80e1SAlex Deucher else { 215*724c80e1SAlex Deucher /* often unreliable on AGP */ 216*724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 217*724c80e1SAlex Deucher rdev->wb.enabled = false; 218*724c80e1SAlex Deucher } else 219*724c80e1SAlex Deucher rdev->wb.enabled = true; 220*724c80e1SAlex Deucher } 221*724c80e1SAlex Deucher 222*724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 223*724c80e1SAlex Deucher 224*724c80e1SAlex Deucher return 0; 225*724c80e1SAlex Deucher } 226*724c80e1SAlex Deucher 227d594e46aSJerome Glisse /** 228d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 229d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 230d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 231d594e46aSJerome Glisse * @base: base address at which to put VRAM 232d594e46aSJerome Glisse * 233d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 234d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 235d594e46aSJerome Glisse * for IGP TOM base address). 236d594e46aSJerome Glisse * 237d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 238d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 239d594e46aSJerome Glisse * 240d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 241d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 242d594e46aSJerome Glisse * size and print a warning. 243d594e46aSJerome Glisse * 244d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 245d594e46aSJerome Glisse * 246d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 247d594e46aSJerome Glisse * function on AGP platform. 248d594e46aSJerome Glisse * 249d594e46aSJerome Glisse * Note: We don't explictly enforce VRAM start to be aligned on VRAM size, 250d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 251d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 252d594e46aSJerome Glisse * not IGP. 253d594e46aSJerome Glisse * 254d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 255d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 256d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 257d594e46aSJerome Glisse * 258d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 259d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 260d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 261d594e46aSJerome Glisse * ones) 262d594e46aSJerome Glisse * 263d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 264d594e46aSJerome Glisse * explicitly check for that thought. 265d594e46aSJerome Glisse * 266d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 267771fe6b9SJerome Glisse */ 268d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 269771fe6b9SJerome Glisse { 270d594e46aSJerome Glisse mc->vram_start = base; 271d594e46aSJerome Glisse if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) { 272d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 273d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 274d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 275771fe6b9SJerome Glisse } 276d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 2772cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 278d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 279d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 280d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 281771fe6b9SJerome Glisse } 282d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 283d594e46aSJerome Glisse dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n", 284d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 285d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 286771fe6b9SJerome Glisse } 287771fe6b9SJerome Glisse 288d594e46aSJerome Glisse /** 289d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 290d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 291d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 292d594e46aSJerome Glisse * 293d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 294d594e46aSJerome Glisse * 295d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 296d594e46aSJerome Glisse * Thus function will never fails. 297d594e46aSJerome Glisse * 298d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 299d594e46aSJerome Glisse */ 300d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 301d594e46aSJerome Glisse { 302d594e46aSJerome Glisse u64 size_af, size_bf; 303d594e46aSJerome Glisse 3048d369bb1SAlex Deucher size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 3058d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 306d594e46aSJerome Glisse if (size_bf > size_af) { 307d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 308d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 309d594e46aSJerome Glisse mc->gtt_size = size_bf; 310d594e46aSJerome Glisse } 3118d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 312d594e46aSJerome Glisse } else { 313d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 314d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 315d594e46aSJerome Glisse mc->gtt_size = size_af; 316d594e46aSJerome Glisse } 3178d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 318d594e46aSJerome Glisse } 319d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 320d594e46aSJerome Glisse dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n", 321d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 322d594e46aSJerome Glisse } 323771fe6b9SJerome Glisse 324771fe6b9SJerome Glisse /* 325771fe6b9SJerome Glisse * GPU helpers function. 326771fe6b9SJerome Glisse */ 3279f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 328771fe6b9SJerome Glisse { 329771fe6b9SJerome Glisse uint32_t reg; 330771fe6b9SJerome Glisse 331771fe6b9SJerome Glisse /* first check CRTCs */ 332bcc1c2a1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 333bcc1c2a1SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 334bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) | 335bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 336bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) | 337bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 338bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 339bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 340bcc1c2a1SAlex Deucher return true; 341bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 342771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 343771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 344771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 345771fe6b9SJerome Glisse return true; 346771fe6b9SJerome Glisse } 347771fe6b9SJerome Glisse } else { 348771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 349771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 350771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 351771fe6b9SJerome Glisse return true; 352771fe6b9SJerome Glisse } 353771fe6b9SJerome Glisse } 354771fe6b9SJerome Glisse 355771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 356771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 357771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 358771fe6b9SJerome Glisse else 359771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 360771fe6b9SJerome Glisse 361771fe6b9SJerome Glisse if (reg) 362771fe6b9SJerome Glisse return true; 363771fe6b9SJerome Glisse 364771fe6b9SJerome Glisse return false; 365771fe6b9SJerome Glisse 366771fe6b9SJerome Glisse } 367771fe6b9SJerome Glisse 368f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 369f47299c5SAlex Deucher { 370f47299c5SAlex Deucher fixed20_12 a; 3718807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 3728807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 373f47299c5SAlex Deucher 3748807286eSAlex Deucher /* sclk/mclk in Mhz */ 37568adac5eSBen Skeggs a.full = dfixed_const(100); 37668adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 37768adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 37868adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 37968adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 380f47299c5SAlex Deucher 3818807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 38268adac5eSBen Skeggs a.full = dfixed_const(16); 383f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 38468adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 385f47299c5SAlex Deucher } 386f47299c5SAlex Deucher } 387f47299c5SAlex Deucher 38872542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 38972542d77SDave Airlie { 39072542d77SDave Airlie if (radeon_card_posted(rdev)) 39172542d77SDave Airlie return true; 39272542d77SDave Airlie 39372542d77SDave Airlie if (rdev->bios) { 39472542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 39572542d77SDave Airlie if (rdev->is_atom_bios) 39672542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 39772542d77SDave Airlie else 39872542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 39972542d77SDave Airlie return true; 40072542d77SDave Airlie } else { 40172542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 40272542d77SDave Airlie return false; 40372542d77SDave Airlie } 40472542d77SDave Airlie } 40572542d77SDave Airlie 4063ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 4073ce0a23dSJerome Glisse { 40882568565SDave Airlie if (rdev->dummy_page.page) 40982568565SDave Airlie return 0; 4103ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 4113ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 4123ce0a23dSJerome Glisse return -ENOMEM; 4133ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 4143ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 415a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 416a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 4173ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 4183ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 4193ce0a23dSJerome Glisse return -ENOMEM; 4203ce0a23dSJerome Glisse } 4213ce0a23dSJerome Glisse return 0; 4223ce0a23dSJerome Glisse } 4233ce0a23dSJerome Glisse 4243ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 4253ce0a23dSJerome Glisse { 4263ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 4273ce0a23dSJerome Glisse return; 4283ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 4293ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 4303ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 4313ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 4323ce0a23dSJerome Glisse } 4333ce0a23dSJerome Glisse 434771fe6b9SJerome Glisse 435771fe6b9SJerome Glisse /* ATOM accessor methods */ 436771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 437771fe6b9SJerome Glisse { 438771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 439771fe6b9SJerome Glisse uint32_t r; 440771fe6b9SJerome Glisse 441771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 442771fe6b9SJerome Glisse return r; 443771fe6b9SJerome Glisse } 444771fe6b9SJerome Glisse 445771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 446771fe6b9SJerome Glisse { 447771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 448771fe6b9SJerome Glisse 449771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 450771fe6b9SJerome Glisse } 451771fe6b9SJerome Glisse 452771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 453771fe6b9SJerome Glisse { 454771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 455771fe6b9SJerome Glisse uint32_t r; 456771fe6b9SJerome Glisse 457771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 458771fe6b9SJerome Glisse return r; 459771fe6b9SJerome Glisse } 460771fe6b9SJerome Glisse 461771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 462771fe6b9SJerome Glisse { 463771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 464771fe6b9SJerome Glisse 465771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 466771fe6b9SJerome Glisse } 467771fe6b9SJerome Glisse 468771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 469771fe6b9SJerome Glisse { 470771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 471771fe6b9SJerome Glisse 472771fe6b9SJerome Glisse WREG32(reg*4, val); 473771fe6b9SJerome Glisse } 474771fe6b9SJerome Glisse 475771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 476771fe6b9SJerome Glisse { 477771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 478771fe6b9SJerome Glisse uint32_t r; 479771fe6b9SJerome Glisse 480771fe6b9SJerome Glisse r = RREG32(reg*4); 481771fe6b9SJerome Glisse return r; 482771fe6b9SJerome Glisse } 483771fe6b9SJerome Glisse 484351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 485351a52a2SAlex Deucher { 486351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 487351a52a2SAlex Deucher 488351a52a2SAlex Deucher WREG32_IO(reg*4, val); 489351a52a2SAlex Deucher } 490351a52a2SAlex Deucher 491351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 492351a52a2SAlex Deucher { 493351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 494351a52a2SAlex Deucher uint32_t r; 495351a52a2SAlex Deucher 496351a52a2SAlex Deucher r = RREG32_IO(reg*4); 497351a52a2SAlex Deucher return r; 498351a52a2SAlex Deucher } 499351a52a2SAlex Deucher 500771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 501771fe6b9SJerome Glisse { 50261c4b24bSMathias Fröhlich struct card_info *atom_card_info = 50361c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 50461c4b24bSMathias Fröhlich 50561c4b24bSMathias Fröhlich if (!atom_card_info) 50661c4b24bSMathias Fröhlich return -ENOMEM; 50761c4b24bSMathias Fröhlich 50861c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 50961c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 51061c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 51161c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 512351a52a2SAlex Deucher /* needed for iio ops */ 513351a52a2SAlex Deucher if (rdev->rio_mem) { 514351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 515351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 516351a52a2SAlex Deucher } else { 517351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 518351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 519351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 520351a52a2SAlex Deucher } 52161c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 52261c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 52361c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 52461c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 52561c4b24bSMathias Fröhlich 52661c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 527c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 528771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 529d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 530771fe6b9SJerome Glisse return 0; 531771fe6b9SJerome Glisse } 532771fe6b9SJerome Glisse 533771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 534771fe6b9SJerome Glisse { 5354a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 536d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 537771fe6b9SJerome Glisse kfree(rdev->mode_info.atom_context); 5384a04a844SJerome Glisse } 53961c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 540771fe6b9SJerome Glisse } 541771fe6b9SJerome Glisse 542771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 543771fe6b9SJerome Glisse { 544771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 545771fe6b9SJerome Glisse return 0; 546771fe6b9SJerome Glisse } 547771fe6b9SJerome Glisse 548771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 549771fe6b9SJerome Glisse { 550771fe6b9SJerome Glisse } 551771fe6b9SJerome Glisse 55228d52043SDave Airlie /* if we get transitioned to only one device, tak VGA back */ 55328d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 55428d52043SDave Airlie { 55528d52043SDave Airlie struct radeon_device *rdev = cookie; 55628d52043SDave Airlie radeon_vga_set_state(rdev, state); 55728d52043SDave Airlie if (state) 55828d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 55928d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 56028d52043SDave Airlie else 56128d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 56228d52043SDave Airlie } 563c1176d6fSDave Airlie 56436421338SJerome Glisse void radeon_check_arguments(struct radeon_device *rdev) 56536421338SJerome Glisse { 56636421338SJerome Glisse /* vramlimit must be a power of two */ 56736421338SJerome Glisse switch (radeon_vram_limit) { 56836421338SJerome Glisse case 0: 56936421338SJerome Glisse case 4: 57036421338SJerome Glisse case 8: 57136421338SJerome Glisse case 16: 57236421338SJerome Glisse case 32: 57336421338SJerome Glisse case 64: 57436421338SJerome Glisse case 128: 57536421338SJerome Glisse case 256: 57636421338SJerome Glisse case 512: 57736421338SJerome Glisse case 1024: 57836421338SJerome Glisse case 2048: 57936421338SJerome Glisse case 4096: 58036421338SJerome Glisse break; 58136421338SJerome Glisse default: 58236421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 58336421338SJerome Glisse radeon_vram_limit); 58436421338SJerome Glisse radeon_vram_limit = 0; 58536421338SJerome Glisse break; 58636421338SJerome Glisse } 58736421338SJerome Glisse radeon_vram_limit = radeon_vram_limit << 20; 58836421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 58936421338SJerome Glisse switch (radeon_gart_size) { 59036421338SJerome Glisse case 4: 59136421338SJerome Glisse case 8: 59236421338SJerome Glisse case 16: 59336421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n", 59436421338SJerome Glisse radeon_gart_size); 59536421338SJerome Glisse radeon_gart_size = 512; 59636421338SJerome Glisse break; 59736421338SJerome Glisse case 32: 59836421338SJerome Glisse case 64: 59936421338SJerome Glisse case 128: 60036421338SJerome Glisse case 256: 60136421338SJerome Glisse case 512: 60236421338SJerome Glisse case 1024: 60336421338SJerome Glisse case 2048: 60436421338SJerome Glisse case 4096: 60536421338SJerome Glisse break; 60636421338SJerome Glisse default: 60736421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 60836421338SJerome Glisse radeon_gart_size); 60936421338SJerome Glisse radeon_gart_size = 512; 61036421338SJerome Glisse break; 61136421338SJerome Glisse } 61236421338SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 61336421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 61436421338SJerome Glisse switch (radeon_agpmode) { 61536421338SJerome Glisse case -1: 61636421338SJerome Glisse case 0: 61736421338SJerome Glisse case 1: 61836421338SJerome Glisse case 2: 61936421338SJerome Glisse case 4: 62036421338SJerome Glisse case 8: 62136421338SJerome Glisse break; 62236421338SJerome Glisse default: 62336421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 62436421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 62536421338SJerome Glisse radeon_agpmode = 0; 62636421338SJerome Glisse break; 62736421338SJerome Glisse } 62836421338SJerome Glisse } 62936421338SJerome Glisse 6306a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 6316a9ee8afSDave Airlie { 6326a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 6336a9ee8afSDave Airlie struct radeon_device *rdev = dev->dev_private; 6346a9ee8afSDave Airlie pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; 6356a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 6366a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched on\n"); 6376a9ee8afSDave Airlie /* don't suspend or resume card normally */ 6386a9ee8afSDave Airlie rdev->powered_down = false; 6396a9ee8afSDave Airlie radeon_resume_kms(dev); 640fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 6416a9ee8afSDave Airlie } else { 6426a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched off\n"); 643fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 6446a9ee8afSDave Airlie radeon_suspend_kms(dev, pmm); 6456a9ee8afSDave Airlie /* don't suspend or resume card normally */ 6466a9ee8afSDave Airlie rdev->powered_down = true; 6476a9ee8afSDave Airlie } 6486a9ee8afSDave Airlie } 6496a9ee8afSDave Airlie 6506a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 6516a9ee8afSDave Airlie { 6526a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 6536a9ee8afSDave Airlie bool can_switch; 6546a9ee8afSDave Airlie 6556a9ee8afSDave Airlie spin_lock(&dev->count_lock); 6566a9ee8afSDave Airlie can_switch = (dev->open_count == 0); 6576a9ee8afSDave Airlie spin_unlock(&dev->count_lock); 6586a9ee8afSDave Airlie return can_switch; 6596a9ee8afSDave Airlie } 6606a9ee8afSDave Airlie 6616a9ee8afSDave Airlie 662771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 663771fe6b9SJerome Glisse struct drm_device *ddev, 664771fe6b9SJerome Glisse struct pci_dev *pdev, 665771fe6b9SJerome Glisse uint32_t flags) 666771fe6b9SJerome Glisse { 667351a52a2SAlex Deucher int r, i; 668ad49f501SDave Airlie int dma_bits; 669771fe6b9SJerome Glisse 670771fe6b9SJerome Glisse rdev->shutdown = false; 6719f022ddfSJerome Glisse rdev->dev = &pdev->dev; 672771fe6b9SJerome Glisse rdev->ddev = ddev; 673771fe6b9SJerome Glisse rdev->pdev = pdev; 674771fe6b9SJerome Glisse rdev->flags = flags; 675771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 676771fe6b9SJerome Glisse rdev->is_atom_bios = false; 677771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 678771fe6b9SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 679771fe6b9SJerome Glisse rdev->gpu_lockup = false; 680733289c2SJerome Glisse rdev->accel_working = false; 6811b5331d9SJerome Glisse 6821b5331d9SJerome Glisse DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X).\n", 6831b5331d9SJerome Glisse radeon_family_name[rdev->family], pdev->vendor, pdev->device); 6841b5331d9SJerome Glisse 685771fe6b9SJerome Glisse /* mutex initialization are all done here so we 686771fe6b9SJerome Glisse * can recall function without having locking issues */ 687771fe6b9SJerome Glisse mutex_init(&rdev->cs_mutex); 688771fe6b9SJerome Glisse mutex_init(&rdev->ib_pool.mutex); 689771fe6b9SJerome Glisse mutex_init(&rdev->cp.mutex); 69040bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 691d8f60cfcSAlex Deucher if (rdev->family >= CHIP_R600) 692d8f60cfcSAlex Deucher spin_lock_init(&rdev->ih.lock); 6934c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 694c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 6955876dd24SMatthew Garrett mutex_init(&rdev->vram_mutex); 696771fe6b9SJerome Glisse rwlock_init(&rdev->fence_drv.lock); 6979f022ddfSJerome Glisse INIT_LIST_HEAD(&rdev->gem.objects); 69873a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 6992031f77cSAlex Deucher init_waitqueue_head(&rdev->irq.idle_queue); 700771fe6b9SJerome Glisse 701d4877cf2SAlex Deucher /* setup workqueue */ 702d4877cf2SAlex Deucher rdev->wq = create_workqueue("radeon"); 703d4877cf2SAlex Deucher if (rdev->wq == NULL) 704d4877cf2SAlex Deucher return -ENOMEM; 705d4877cf2SAlex Deucher 7064aac0473SJerome Glisse /* Set asic functions */ 7074aac0473SJerome Glisse r = radeon_asic_init(rdev); 70836421338SJerome Glisse if (r) 7094aac0473SJerome Glisse return r; 71036421338SJerome Glisse radeon_check_arguments(rdev); 7114aac0473SJerome Glisse 712f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 713f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 714f95df9caSAlex Deucher */ 715f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 716f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 717f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 718f95df9caSAlex Deucher } 719f95df9caSAlex Deucher 72030256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 721b574f251SJerome Glisse radeon_agp_disable(rdev); 722771fe6b9SJerome Glisse } 723771fe6b9SJerome Glisse 724ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 725ad49f501SDave Airlie * PCIE - can handle 40-bits. 726ad49f501SDave Airlie * IGP - can handle 40-bits (in theory) 727ad49f501SDave Airlie * AGP - generally dma32 is safest 728ad49f501SDave Airlie * PCI - only dma32 729ad49f501SDave Airlie */ 730ad49f501SDave Airlie rdev->need_dma32 = false; 731ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 732ad49f501SDave Airlie rdev->need_dma32 = true; 733ad49f501SDave Airlie if (rdev->flags & RADEON_IS_PCI) 734ad49f501SDave Airlie rdev->need_dma32 = true; 735ad49f501SDave Airlie 736ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 737ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 738771fe6b9SJerome Glisse if (r) { 739771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 740771fe6b9SJerome Glisse } 741771fe6b9SJerome Glisse 742771fe6b9SJerome Glisse /* Registers mapping */ 743771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 74401d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 74501d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 746771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 747771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 748771fe6b9SJerome Glisse return -ENOMEM; 749771fe6b9SJerome Glisse } 750771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 751771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 752771fe6b9SJerome Glisse 753351a52a2SAlex Deucher /* io port mapping */ 754351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 755351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 756351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 757351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 758351a52a2SAlex Deucher break; 759351a52a2SAlex Deucher } 760351a52a2SAlex Deucher } 761351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 762351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 763351a52a2SAlex Deucher 76428d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 76593239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 76693239ea1SDave Airlie * ignore it */ 76793239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 7686a9ee8afSDave Airlie vga_switcheroo_register_client(rdev->pdev, 7696a9ee8afSDave Airlie radeon_switcheroo_set_state, 7706a9ee8afSDave Airlie radeon_switcheroo_can_switch); 77128d52043SDave Airlie 7723ce0a23dSJerome Glisse r = radeon_init(rdev); 773b574f251SJerome Glisse if (r) 774b574f251SJerome Glisse return r; 775b1e3a6d1SMichel Dänzer 776b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 777b574f251SJerome Glisse /* Acceleration not working on AGP card try again 778b574f251SJerome Glisse * with fallback to PCI or PCIE GART 779b574f251SJerome Glisse */ 780a2d07b74SJerome Glisse radeon_asic_reset(rdev); 781b574f251SJerome Glisse radeon_fini(rdev); 782b574f251SJerome Glisse radeon_agp_disable(rdev); 783b574f251SJerome Glisse r = radeon_init(rdev); 7844aac0473SJerome Glisse if (r) 7854aac0473SJerome Glisse return r; 7863ce0a23dSJerome Glisse } 787ecc0b326SMichel Dänzer if (radeon_testing) { 788ecc0b326SMichel Dänzer radeon_test_moves(rdev); 789ecc0b326SMichel Dänzer } 790771fe6b9SJerome Glisse if (radeon_benchmarking) { 791771fe6b9SJerome Glisse radeon_benchmark(rdev); 792771fe6b9SJerome Glisse } 7936cf8a3f5SJerome Glisse return 0; 794771fe6b9SJerome Glisse } 795771fe6b9SJerome Glisse 796771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 797771fe6b9SJerome Glisse { 798771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 799771fe6b9SJerome Glisse rdev->shutdown = true; 80090aca4d2SJerome Glisse /* evict vram memory */ 80190aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 8023ce0a23dSJerome Glisse radeon_fini(rdev); 803d4877cf2SAlex Deucher destroy_workqueue(rdev->wq); 8046a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 805c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 806e0a2ca73SAlex Deucher if (rdev->rio_mem) 807351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 808351a52a2SAlex Deucher rdev->rio_mem = NULL; 809771fe6b9SJerome Glisse iounmap(rdev->rmmio); 810771fe6b9SJerome Glisse rdev->rmmio = NULL; 811771fe6b9SJerome Glisse } 812771fe6b9SJerome Glisse 813771fe6b9SJerome Glisse 814771fe6b9SJerome Glisse /* 815771fe6b9SJerome Glisse * Suspend & resume. 816771fe6b9SJerome Glisse */ 817771fe6b9SJerome Glisse int radeon_suspend_kms(struct drm_device *dev, pm_message_t state) 818771fe6b9SJerome Glisse { 819875c1866SDarren Jenkins struct radeon_device *rdev; 820771fe6b9SJerome Glisse struct drm_crtc *crtc; 821d8dcaa1dSAlex Deucher struct drm_connector *connector; 8224c788679SJerome Glisse int r; 823771fe6b9SJerome Glisse 824875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 825771fe6b9SJerome Glisse return -ENODEV; 826771fe6b9SJerome Glisse } 827771fe6b9SJerome Glisse if (state.event == PM_EVENT_PRETHAW) { 828771fe6b9SJerome Glisse return 0; 829771fe6b9SJerome Glisse } 830875c1866SDarren Jenkins rdev = dev->dev_private; 831875c1866SDarren Jenkins 8326a9ee8afSDave Airlie if (rdev->powered_down) 8336a9ee8afSDave Airlie return 0; 834d8dcaa1dSAlex Deucher 835d8dcaa1dSAlex Deucher /* turn off display hw */ 836d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 837d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 838d8dcaa1dSAlex Deucher } 839d8dcaa1dSAlex Deucher 840771fe6b9SJerome Glisse /* unpin the front buffers */ 841771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 842771fe6b9SJerome Glisse struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 8434c788679SJerome Glisse struct radeon_bo *robj; 844771fe6b9SJerome Glisse 845771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 846771fe6b9SJerome Glisse continue; 847771fe6b9SJerome Glisse } 848771fe6b9SJerome Glisse robj = rfb->obj->driver_private; 84938651674SDave Airlie /* don't unpin kernel fb objects */ 85038651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 8514c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 85238651674SDave Airlie if (r == 0) { 8534c788679SJerome Glisse radeon_bo_unpin(robj); 8544c788679SJerome Glisse radeon_bo_unreserve(robj); 8554c788679SJerome Glisse } 856771fe6b9SJerome Glisse } 857771fe6b9SJerome Glisse } 858771fe6b9SJerome Glisse /* evict vram memory */ 8594c788679SJerome Glisse radeon_bo_evict_vram(rdev); 860771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 861771fe6b9SJerome Glisse radeon_fence_wait_last(rdev); 862771fe6b9SJerome Glisse 863f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 864f657c2a7SYang Zhao 865ce8f5370SAlex Deucher radeon_pm_suspend(rdev); 8663ce0a23dSJerome Glisse radeon_suspend(rdev); 867d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 868771fe6b9SJerome Glisse /* evict remaining vram memory */ 8694c788679SJerome Glisse radeon_bo_evict_vram(rdev); 870771fe6b9SJerome Glisse 87110b06122SJerome Glisse radeon_agp_suspend(rdev); 87210b06122SJerome Glisse 873771fe6b9SJerome Glisse pci_save_state(dev->pdev); 874771fe6b9SJerome Glisse if (state.event == PM_EVENT_SUSPEND) { 875771fe6b9SJerome Glisse /* Shut down the device */ 876771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 877771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 878771fe6b9SJerome Glisse } 879771fe6b9SJerome Glisse acquire_console_sem(); 88038651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 881771fe6b9SJerome Glisse release_console_sem(); 882771fe6b9SJerome Glisse return 0; 883771fe6b9SJerome Glisse } 884771fe6b9SJerome Glisse 885771fe6b9SJerome Glisse int radeon_resume_kms(struct drm_device *dev) 886771fe6b9SJerome Glisse { 88709bdf591SCedric Godin struct drm_connector *connector; 888771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 889771fe6b9SJerome Glisse 8906a9ee8afSDave Airlie if (rdev->powered_down) 8916a9ee8afSDave Airlie return 0; 8926a9ee8afSDave Airlie 893771fe6b9SJerome Glisse acquire_console_sem(); 894771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 895771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 896771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 897771fe6b9SJerome Glisse release_console_sem(); 898771fe6b9SJerome Glisse return -1; 899771fe6b9SJerome Glisse } 900771fe6b9SJerome Glisse pci_set_master(dev->pdev); 9010ebf1717SDave Airlie /* resume AGP if in use */ 9020ebf1717SDave Airlie radeon_agp_resume(rdev); 9033ce0a23dSJerome Glisse radeon_resume(rdev); 904ce8f5370SAlex Deucher radeon_pm_resume(rdev); 905f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 90609bdf591SCedric Godin 90709bdf591SCedric Godin /* turn on display hw */ 90809bdf591SCedric Godin list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 90909bdf591SCedric Godin drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 91009bdf591SCedric Godin } 91109bdf591SCedric Godin 91238651674SDave Airlie radeon_fbdev_set_suspend(rdev, 0); 913771fe6b9SJerome Glisse release_console_sem(); 914771fe6b9SJerome Glisse 915d4877cf2SAlex Deucher /* reset hpd state */ 916d4877cf2SAlex Deucher radeon_hpd_init(rdev); 917771fe6b9SJerome Glisse /* blat the mode back in */ 918771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 919771fe6b9SJerome Glisse return 0; 920771fe6b9SJerome Glisse } 921771fe6b9SJerome Glisse 92290aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 92390aca4d2SJerome Glisse { 92490aca4d2SJerome Glisse int r; 92590aca4d2SJerome Glisse 92690aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 92790aca4d2SJerome Glisse radeon_suspend(rdev); 92890aca4d2SJerome Glisse 92990aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 93090aca4d2SJerome Glisse if (!r) { 93190aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 93290aca4d2SJerome Glisse radeon_resume(rdev); 93390aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 93490aca4d2SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 93590aca4d2SJerome Glisse return 0; 93690aca4d2SJerome Glisse } 93790aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 93890aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 93990aca4d2SJerome Glisse return r; 94090aca4d2SJerome Glisse } 94190aca4d2SJerome Glisse 942771fe6b9SJerome Glisse 943771fe6b9SJerome Glisse /* 944771fe6b9SJerome Glisse * Debugfs 945771fe6b9SJerome Glisse */ 946771fe6b9SJerome Glisse struct radeon_debugfs { 947771fe6b9SJerome Glisse struct drm_info_list *files; 948771fe6b9SJerome Glisse unsigned num_files; 949771fe6b9SJerome Glisse }; 950771fe6b9SJerome Glisse static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES]; 951771fe6b9SJerome Glisse static unsigned _radeon_debugfs_count = 0; 952771fe6b9SJerome Glisse 953771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 954771fe6b9SJerome Glisse struct drm_info_list *files, 955771fe6b9SJerome Glisse unsigned nfiles) 956771fe6b9SJerome Glisse { 957771fe6b9SJerome Glisse unsigned i; 958771fe6b9SJerome Glisse 959771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 960771fe6b9SJerome Glisse if (_radeon_debugfs[i].files == files) { 961771fe6b9SJerome Glisse /* Already registered */ 962771fe6b9SJerome Glisse return 0; 963771fe6b9SJerome Glisse } 964771fe6b9SJerome Glisse } 965771fe6b9SJerome Glisse if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) { 966771fe6b9SJerome Glisse DRM_ERROR("Reached maximum number of debugfs files.\n"); 967771fe6b9SJerome Glisse DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n"); 968771fe6b9SJerome Glisse return -EINVAL; 969771fe6b9SJerome Glisse } 970771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].files = files; 971771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles; 972771fe6b9SJerome Glisse _radeon_debugfs_count++; 973771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 974771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 975771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 976771fe6b9SJerome Glisse rdev->ddev->control); 977771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 978771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 979771fe6b9SJerome Glisse rdev->ddev->primary); 980771fe6b9SJerome Glisse #endif 981771fe6b9SJerome Glisse return 0; 982771fe6b9SJerome Glisse } 983771fe6b9SJerome Glisse 984771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 985771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 986771fe6b9SJerome Glisse { 987771fe6b9SJerome Glisse return 0; 988771fe6b9SJerome Glisse } 989771fe6b9SJerome Glisse 990771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 991771fe6b9SJerome Glisse { 992771fe6b9SJerome Glisse unsigned i; 993771fe6b9SJerome Glisse 994771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 995771fe6b9SJerome Glisse drm_debugfs_remove_files(_radeon_debugfs[i].files, 996771fe6b9SJerome Glisse _radeon_debugfs[i].num_files, minor); 997771fe6b9SJerome Glisse } 998771fe6b9SJerome Glisse } 999771fe6b9SJerome Glisse #endif 1000