1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 29*5a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3328d52043SDave Airlie #include <linux/vgaarb.h> 346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 35771fe6b9SJerome Glisse #include "radeon_reg.h" 36771fe6b9SJerome Glisse #include "radeon.h" 37771fe6b9SJerome Glisse #include "radeon_asic.h" 38771fe6b9SJerome Glisse #include "atom.h" 39771fe6b9SJerome Glisse 40771fe6b9SJerome Glisse /* 41b1e3a6d1SMichel Dänzer * Clear GPU surface registers. 42b1e3a6d1SMichel Dänzer */ 433ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 44b1e3a6d1SMichel Dänzer { 45b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 46b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 47b1e3a6d1SMichel Dänzer int i; 48b1e3a6d1SMichel Dänzer 49550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 50550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 51550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 52550e2d92SDave Airlie else 53550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 54b1e3a6d1SMichel Dänzer } 55e024e110SDave Airlie /* enable surfaces */ 56e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 57b1e3a6d1SMichel Dänzer } 58b1e3a6d1SMichel Dänzer } 59b1e3a6d1SMichel Dänzer 60b1e3a6d1SMichel Dänzer /* 61771fe6b9SJerome Glisse * GPU scratch registers helpers function. 62771fe6b9SJerome Glisse */ 633ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 64771fe6b9SJerome Glisse { 65771fe6b9SJerome Glisse int i; 66771fe6b9SJerome Glisse 67771fe6b9SJerome Glisse /* FIXME: check this out */ 68771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 69771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 70771fe6b9SJerome Glisse } else { 71771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 72771fe6b9SJerome Glisse } 73771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 74771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 75771fe6b9SJerome Glisse rdev->scratch.reg[i] = RADEON_SCRATCH_REG0 + (i * 4); 76771fe6b9SJerome Glisse } 77771fe6b9SJerome Glisse } 78771fe6b9SJerome Glisse 79771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 80771fe6b9SJerome Glisse { 81771fe6b9SJerome Glisse int i; 82771fe6b9SJerome Glisse 83771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 84771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 85771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 86771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 87771fe6b9SJerome Glisse return 0; 88771fe6b9SJerome Glisse } 89771fe6b9SJerome Glisse } 90771fe6b9SJerome Glisse return -EINVAL; 91771fe6b9SJerome Glisse } 92771fe6b9SJerome Glisse 93771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 94771fe6b9SJerome Glisse { 95771fe6b9SJerome Glisse int i; 96771fe6b9SJerome Glisse 97771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 98771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 99771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 100771fe6b9SJerome Glisse return; 101771fe6b9SJerome Glisse } 102771fe6b9SJerome Glisse } 103771fe6b9SJerome Glisse } 104771fe6b9SJerome Glisse 105d594e46aSJerome Glisse /** 106d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 107d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 108d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 109d594e46aSJerome Glisse * @base: base address at which to put VRAM 110d594e46aSJerome Glisse * 111d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 112d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 113d594e46aSJerome Glisse * for IGP TOM base address). 114d594e46aSJerome Glisse * 115d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 116d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 117d594e46aSJerome Glisse * 118d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 119d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 120d594e46aSJerome Glisse * size and print a warning. 121d594e46aSJerome Glisse * 122d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 123d594e46aSJerome Glisse * 124d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 125d594e46aSJerome Glisse * function on AGP platform. 126d594e46aSJerome Glisse * 127d594e46aSJerome Glisse * Note: We don't explictly enforce VRAM start to be aligned on VRAM size, 128d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 129d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 130d594e46aSJerome Glisse * not IGP. 131d594e46aSJerome Glisse * 132d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 133d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 134d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 135d594e46aSJerome Glisse * 136d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 137d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 138d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 139d594e46aSJerome Glisse * ones) 140d594e46aSJerome Glisse * 141d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 142d594e46aSJerome Glisse * explicitly check for that thought. 143d594e46aSJerome Glisse * 144d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 145771fe6b9SJerome Glisse */ 146d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 147771fe6b9SJerome Glisse { 148d594e46aSJerome Glisse mc->vram_start = base; 149d594e46aSJerome Glisse if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) { 150d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 151d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 152d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 153771fe6b9SJerome Glisse } 154d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 155d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_end <= mc->gtt_end) { 156d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 157d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 158d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 159771fe6b9SJerome Glisse } 160d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 161d594e46aSJerome Glisse dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n", 162d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 163d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 164771fe6b9SJerome Glisse } 165771fe6b9SJerome Glisse 166d594e46aSJerome Glisse /** 167d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 168d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 169d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 170d594e46aSJerome Glisse * 171d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 172d594e46aSJerome Glisse * 173d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 174d594e46aSJerome Glisse * Thus function will never fails. 175d594e46aSJerome Glisse * 176d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 177d594e46aSJerome Glisse */ 178d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 179d594e46aSJerome Glisse { 180d594e46aSJerome Glisse u64 size_af, size_bf; 181d594e46aSJerome Glisse 182d594e46aSJerome Glisse size_af = 0xFFFFFFFF - mc->vram_end; 183d594e46aSJerome Glisse size_bf = mc->vram_start; 184d594e46aSJerome Glisse if (size_bf > size_af) { 185d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 186d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 187d594e46aSJerome Glisse mc->gtt_size = size_bf; 188d594e46aSJerome Glisse } 189d594e46aSJerome Glisse mc->gtt_start = mc->vram_start - mc->gtt_size; 190d594e46aSJerome Glisse } else { 191d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 192d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 193d594e46aSJerome Glisse mc->gtt_size = size_af; 194d594e46aSJerome Glisse } 195d594e46aSJerome Glisse mc->gtt_start = mc->vram_end + 1; 196d594e46aSJerome Glisse } 197d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 198d594e46aSJerome Glisse dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n", 199d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 200d594e46aSJerome Glisse } 201771fe6b9SJerome Glisse 202771fe6b9SJerome Glisse /* 203771fe6b9SJerome Glisse * GPU helpers function. 204771fe6b9SJerome Glisse */ 2059f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 206771fe6b9SJerome Glisse { 207771fe6b9SJerome Glisse uint32_t reg; 208771fe6b9SJerome Glisse 209771fe6b9SJerome Glisse /* first check CRTCs */ 210bcc1c2a1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 211bcc1c2a1SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 212bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) | 213bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 214bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) | 215bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 216bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 217bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 218bcc1c2a1SAlex Deucher return true; 219bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 220771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 221771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 222771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 223771fe6b9SJerome Glisse return true; 224771fe6b9SJerome Glisse } 225771fe6b9SJerome Glisse } else { 226771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 227771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 228771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 229771fe6b9SJerome Glisse return true; 230771fe6b9SJerome Glisse } 231771fe6b9SJerome Glisse } 232771fe6b9SJerome Glisse 233771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 234771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 235771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 236771fe6b9SJerome Glisse else 237771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 238771fe6b9SJerome Glisse 239771fe6b9SJerome Glisse if (reg) 240771fe6b9SJerome Glisse return true; 241771fe6b9SJerome Glisse 242771fe6b9SJerome Glisse return false; 243771fe6b9SJerome Glisse 244771fe6b9SJerome Glisse } 245771fe6b9SJerome Glisse 24672542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 24772542d77SDave Airlie { 24872542d77SDave Airlie if (radeon_card_posted(rdev)) 24972542d77SDave Airlie return true; 25072542d77SDave Airlie 25172542d77SDave Airlie if (rdev->bios) { 25272542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 25372542d77SDave Airlie if (rdev->is_atom_bios) 25472542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 25572542d77SDave Airlie else 25672542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 25772542d77SDave Airlie return true; 25872542d77SDave Airlie } else { 25972542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 26072542d77SDave Airlie return false; 26172542d77SDave Airlie } 26272542d77SDave Airlie } 26372542d77SDave Airlie 2643ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 2653ce0a23dSJerome Glisse { 26682568565SDave Airlie if (rdev->dummy_page.page) 26782568565SDave Airlie return 0; 2683ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 2693ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 2703ce0a23dSJerome Glisse return -ENOMEM; 2713ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 2723ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 2733ce0a23dSJerome Glisse if (!rdev->dummy_page.addr) { 2743ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 2753ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 2763ce0a23dSJerome Glisse return -ENOMEM; 2773ce0a23dSJerome Glisse } 2783ce0a23dSJerome Glisse return 0; 2793ce0a23dSJerome Glisse } 2803ce0a23dSJerome Glisse 2813ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 2823ce0a23dSJerome Glisse { 2833ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 2843ce0a23dSJerome Glisse return; 2853ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 2863ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 2873ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 2883ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 2893ce0a23dSJerome Glisse } 2903ce0a23dSJerome Glisse 291771fe6b9SJerome Glisse 292771fe6b9SJerome Glisse /* 293771fe6b9SJerome Glisse * Registers accessors functions. 294771fe6b9SJerome Glisse */ 295771fe6b9SJerome Glisse uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg) 296771fe6b9SJerome Glisse { 297771fe6b9SJerome Glisse DRM_ERROR("Invalid callback to read register 0x%04X\n", reg); 298771fe6b9SJerome Glisse BUG_ON(1); 299771fe6b9SJerome Glisse return 0; 300771fe6b9SJerome Glisse } 301771fe6b9SJerome Glisse 302771fe6b9SJerome Glisse void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 303771fe6b9SJerome Glisse { 304771fe6b9SJerome Glisse DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n", 305771fe6b9SJerome Glisse reg, v); 306771fe6b9SJerome Glisse BUG_ON(1); 307771fe6b9SJerome Glisse } 308771fe6b9SJerome Glisse 309771fe6b9SJerome Glisse void radeon_register_accessor_init(struct radeon_device *rdev) 310771fe6b9SJerome Glisse { 311771fe6b9SJerome Glisse rdev->mc_rreg = &radeon_invalid_rreg; 312771fe6b9SJerome Glisse rdev->mc_wreg = &radeon_invalid_wreg; 313771fe6b9SJerome Glisse rdev->pll_rreg = &radeon_invalid_rreg; 314771fe6b9SJerome Glisse rdev->pll_wreg = &radeon_invalid_wreg; 315771fe6b9SJerome Glisse rdev->pciep_rreg = &radeon_invalid_rreg; 316771fe6b9SJerome Glisse rdev->pciep_wreg = &radeon_invalid_wreg; 317771fe6b9SJerome Glisse 318771fe6b9SJerome Glisse /* Don't change order as we are overridding accessor. */ 319771fe6b9SJerome Glisse if (rdev->family < CHIP_RV515) { 320de1b2898SDave Airlie rdev->pcie_reg_mask = 0xff; 321de1b2898SDave Airlie } else { 322de1b2898SDave Airlie rdev->pcie_reg_mask = 0x7ff; 323771fe6b9SJerome Glisse } 324771fe6b9SJerome Glisse /* FIXME: not sure here */ 325771fe6b9SJerome Glisse if (rdev->family <= CHIP_R580) { 326771fe6b9SJerome Glisse rdev->pll_rreg = &r100_pll_rreg; 327771fe6b9SJerome Glisse rdev->pll_wreg = &r100_pll_wreg; 328771fe6b9SJerome Glisse } 329905b6822SJerome Glisse if (rdev->family >= CHIP_R420) { 330905b6822SJerome Glisse rdev->mc_rreg = &r420_mc_rreg; 331905b6822SJerome Glisse rdev->mc_wreg = &r420_mc_wreg; 332905b6822SJerome Glisse } 333771fe6b9SJerome Glisse if (rdev->family >= CHIP_RV515) { 334771fe6b9SJerome Glisse rdev->mc_rreg = &rv515_mc_rreg; 335771fe6b9SJerome Glisse rdev->mc_wreg = &rv515_mc_wreg; 336771fe6b9SJerome Glisse } 337771fe6b9SJerome Glisse if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) { 338771fe6b9SJerome Glisse rdev->mc_rreg = &rs400_mc_rreg; 339771fe6b9SJerome Glisse rdev->mc_wreg = &rs400_mc_wreg; 340771fe6b9SJerome Glisse } 341771fe6b9SJerome Glisse if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) { 342771fe6b9SJerome Glisse rdev->mc_rreg = &rs690_mc_rreg; 343771fe6b9SJerome Glisse rdev->mc_wreg = &rs690_mc_wreg; 344771fe6b9SJerome Glisse } 345771fe6b9SJerome Glisse if (rdev->family == CHIP_RS600) { 346771fe6b9SJerome Glisse rdev->mc_rreg = &rs600_mc_rreg; 347771fe6b9SJerome Glisse rdev->mc_wreg = &rs600_mc_wreg; 348771fe6b9SJerome Glisse } 349bcc1c2a1SAlex Deucher if ((rdev->family >= CHIP_R600) && (rdev->family <= CHIP_RV740)) { 350771fe6b9SJerome Glisse rdev->pciep_rreg = &r600_pciep_rreg; 351771fe6b9SJerome Glisse rdev->pciep_wreg = &r600_pciep_wreg; 352771fe6b9SJerome Glisse } 353771fe6b9SJerome Glisse } 354771fe6b9SJerome Glisse 355771fe6b9SJerome Glisse 356771fe6b9SJerome Glisse /* 357771fe6b9SJerome Glisse * ASIC 358771fe6b9SJerome Glisse */ 359771fe6b9SJerome Glisse int radeon_asic_init(struct radeon_device *rdev) 360771fe6b9SJerome Glisse { 361771fe6b9SJerome Glisse radeon_register_accessor_init(rdev); 362771fe6b9SJerome Glisse switch (rdev->family) { 363771fe6b9SJerome Glisse case CHIP_R100: 364771fe6b9SJerome Glisse case CHIP_RV100: 365771fe6b9SJerome Glisse case CHIP_RS100: 366771fe6b9SJerome Glisse case CHIP_RV200: 367771fe6b9SJerome Glisse case CHIP_RS200: 36844ca7478SPauli Nieminen rdev->asic = &r100_asic; 36944ca7478SPauli Nieminen break; 370771fe6b9SJerome Glisse case CHIP_R200: 371771fe6b9SJerome Glisse case CHIP_RV250: 372771fe6b9SJerome Glisse case CHIP_RS300: 373771fe6b9SJerome Glisse case CHIP_RV280: 37444ca7478SPauli Nieminen rdev->asic = &r200_asic; 375771fe6b9SJerome Glisse break; 376771fe6b9SJerome Glisse case CHIP_R300: 377771fe6b9SJerome Glisse case CHIP_R350: 378771fe6b9SJerome Glisse case CHIP_RV350: 379771fe6b9SJerome Glisse case CHIP_RV380: 380d80eeb0fSPauli Nieminen if (rdev->flags & RADEON_IS_PCIE) 381d80eeb0fSPauli Nieminen rdev->asic = &r300_asic_pcie; 382d80eeb0fSPauli Nieminen else 383771fe6b9SJerome Glisse rdev->asic = &r300_asic; 384771fe6b9SJerome Glisse break; 385771fe6b9SJerome Glisse case CHIP_R420: 386771fe6b9SJerome Glisse case CHIP_R423: 387771fe6b9SJerome Glisse case CHIP_RV410: 388771fe6b9SJerome Glisse rdev->asic = &r420_asic; 389771fe6b9SJerome Glisse break; 390771fe6b9SJerome Glisse case CHIP_RS400: 391771fe6b9SJerome Glisse case CHIP_RS480: 392771fe6b9SJerome Glisse rdev->asic = &rs400_asic; 393771fe6b9SJerome Glisse break; 394771fe6b9SJerome Glisse case CHIP_RS600: 395771fe6b9SJerome Glisse rdev->asic = &rs600_asic; 396771fe6b9SJerome Glisse break; 397771fe6b9SJerome Glisse case CHIP_RS690: 398771fe6b9SJerome Glisse case CHIP_RS740: 399771fe6b9SJerome Glisse rdev->asic = &rs690_asic; 400771fe6b9SJerome Glisse break; 401771fe6b9SJerome Glisse case CHIP_RV515: 402771fe6b9SJerome Glisse rdev->asic = &rv515_asic; 403771fe6b9SJerome Glisse break; 404771fe6b9SJerome Glisse case CHIP_R520: 405771fe6b9SJerome Glisse case CHIP_RV530: 406771fe6b9SJerome Glisse case CHIP_RV560: 407771fe6b9SJerome Glisse case CHIP_RV570: 408771fe6b9SJerome Glisse case CHIP_R580: 409771fe6b9SJerome Glisse rdev->asic = &r520_asic; 410771fe6b9SJerome Glisse break; 411771fe6b9SJerome Glisse case CHIP_R600: 412771fe6b9SJerome Glisse case CHIP_RV610: 413771fe6b9SJerome Glisse case CHIP_RV630: 414771fe6b9SJerome Glisse case CHIP_RV620: 415771fe6b9SJerome Glisse case CHIP_RV635: 416771fe6b9SJerome Glisse case CHIP_RV670: 417771fe6b9SJerome Glisse case CHIP_RS780: 4183ce0a23dSJerome Glisse case CHIP_RS880: 4193ce0a23dSJerome Glisse rdev->asic = &r600_asic; 4203ce0a23dSJerome Glisse break; 421771fe6b9SJerome Glisse case CHIP_RV770: 422771fe6b9SJerome Glisse case CHIP_RV730: 423771fe6b9SJerome Glisse case CHIP_RV710: 4243ce0a23dSJerome Glisse case CHIP_RV740: 4253ce0a23dSJerome Glisse rdev->asic = &rv770_asic; 4263ce0a23dSJerome Glisse break; 427bcc1c2a1SAlex Deucher case CHIP_CEDAR: 428bcc1c2a1SAlex Deucher case CHIP_REDWOOD: 429bcc1c2a1SAlex Deucher case CHIP_JUNIPER: 430bcc1c2a1SAlex Deucher case CHIP_CYPRESS: 431bcc1c2a1SAlex Deucher case CHIP_HEMLOCK: 432bcc1c2a1SAlex Deucher rdev->asic = &evergreen_asic; 433bcc1c2a1SAlex Deucher break; 434771fe6b9SJerome Glisse default: 435771fe6b9SJerome Glisse /* FIXME: not supported yet */ 436771fe6b9SJerome Glisse return -EINVAL; 437771fe6b9SJerome Glisse } 4385ea597f3SRafał Miłecki 4395ea597f3SRafał Miłecki if (rdev->flags & RADEON_IS_IGP) { 4405ea597f3SRafał Miłecki rdev->asic->get_memory_clock = NULL; 4415ea597f3SRafał Miłecki rdev->asic->set_memory_clock = NULL; 4425ea597f3SRafał Miłecki } 4435ea597f3SRafał Miłecki 444771fe6b9SJerome Glisse return 0; 445771fe6b9SJerome Glisse } 446771fe6b9SJerome Glisse 447771fe6b9SJerome Glisse 448771fe6b9SJerome Glisse /* 449771fe6b9SJerome Glisse * Wrapper around modesetting bits. 450771fe6b9SJerome Glisse */ 451771fe6b9SJerome Glisse int radeon_clocks_init(struct radeon_device *rdev) 452771fe6b9SJerome Glisse { 453771fe6b9SJerome Glisse int r; 454771fe6b9SJerome Glisse 455771fe6b9SJerome Glisse r = radeon_static_clocks_init(rdev->ddev); 456771fe6b9SJerome Glisse if (r) { 457771fe6b9SJerome Glisse return r; 458771fe6b9SJerome Glisse } 459771fe6b9SJerome Glisse DRM_INFO("Clocks initialized !\n"); 460771fe6b9SJerome Glisse return 0; 461771fe6b9SJerome Glisse } 462771fe6b9SJerome Glisse 463771fe6b9SJerome Glisse void radeon_clocks_fini(struct radeon_device *rdev) 464771fe6b9SJerome Glisse { 465771fe6b9SJerome Glisse } 466771fe6b9SJerome Glisse 467771fe6b9SJerome Glisse /* ATOM accessor methods */ 468771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 469771fe6b9SJerome Glisse { 470771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 471771fe6b9SJerome Glisse uint32_t r; 472771fe6b9SJerome Glisse 473771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 474771fe6b9SJerome Glisse return r; 475771fe6b9SJerome Glisse } 476771fe6b9SJerome Glisse 477771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 478771fe6b9SJerome Glisse { 479771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 480771fe6b9SJerome Glisse 481771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 482771fe6b9SJerome Glisse } 483771fe6b9SJerome Glisse 484771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 485771fe6b9SJerome Glisse { 486771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 487771fe6b9SJerome Glisse uint32_t r; 488771fe6b9SJerome Glisse 489771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 490771fe6b9SJerome Glisse return r; 491771fe6b9SJerome Glisse } 492771fe6b9SJerome Glisse 493771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 494771fe6b9SJerome Glisse { 495771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 496771fe6b9SJerome Glisse 497771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 498771fe6b9SJerome Glisse } 499771fe6b9SJerome Glisse 500771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 501771fe6b9SJerome Glisse { 502771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 503771fe6b9SJerome Glisse 504771fe6b9SJerome Glisse WREG32(reg*4, val); 505771fe6b9SJerome Glisse } 506771fe6b9SJerome Glisse 507771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 508771fe6b9SJerome Glisse { 509771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 510771fe6b9SJerome Glisse uint32_t r; 511771fe6b9SJerome Glisse 512771fe6b9SJerome Glisse r = RREG32(reg*4); 513771fe6b9SJerome Glisse return r; 514771fe6b9SJerome Glisse } 515771fe6b9SJerome Glisse 516771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 517771fe6b9SJerome Glisse { 51861c4b24bSMathias Fröhlich struct card_info *atom_card_info = 51961c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 52061c4b24bSMathias Fröhlich 52161c4b24bSMathias Fröhlich if (!atom_card_info) 52261c4b24bSMathias Fröhlich return -ENOMEM; 52361c4b24bSMathias Fröhlich 52461c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 52561c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 52661c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 52761c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 52861c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 52961c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 53061c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 53161c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 53261c4b24bSMathias Fröhlich 53361c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 534c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 535771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 536d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 537771fe6b9SJerome Glisse return 0; 538771fe6b9SJerome Glisse } 539771fe6b9SJerome Glisse 540771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 541771fe6b9SJerome Glisse { 5424a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 543d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 544771fe6b9SJerome Glisse kfree(rdev->mode_info.atom_context); 5454a04a844SJerome Glisse } 54661c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 547771fe6b9SJerome Glisse } 548771fe6b9SJerome Glisse 549771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 550771fe6b9SJerome Glisse { 551771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 552771fe6b9SJerome Glisse return 0; 553771fe6b9SJerome Glisse } 554771fe6b9SJerome Glisse 555771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 556771fe6b9SJerome Glisse { 557771fe6b9SJerome Glisse } 558771fe6b9SJerome Glisse 55928d52043SDave Airlie /* if we get transitioned to only one device, tak VGA back */ 56028d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 56128d52043SDave Airlie { 56228d52043SDave Airlie struct radeon_device *rdev = cookie; 56328d52043SDave Airlie radeon_vga_set_state(rdev, state); 56428d52043SDave Airlie if (state) 56528d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 56628d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 56728d52043SDave Airlie else 56828d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 56928d52043SDave Airlie } 570c1176d6fSDave Airlie 571b574f251SJerome Glisse void radeon_agp_disable(struct radeon_device *rdev) 572b574f251SJerome Glisse { 573b574f251SJerome Glisse rdev->flags &= ~RADEON_IS_AGP; 574b574f251SJerome Glisse if (rdev->family >= CHIP_R600) { 575b574f251SJerome Glisse DRM_INFO("Forcing AGP to PCIE mode\n"); 576b574f251SJerome Glisse rdev->flags |= RADEON_IS_PCIE; 577b574f251SJerome Glisse } else if (rdev->family >= CHIP_RV515 || 578b574f251SJerome Glisse rdev->family == CHIP_RV380 || 579b574f251SJerome Glisse rdev->family == CHIP_RV410 || 580b574f251SJerome Glisse rdev->family == CHIP_R423) { 581b574f251SJerome Glisse DRM_INFO("Forcing AGP to PCIE mode\n"); 582b574f251SJerome Glisse rdev->flags |= RADEON_IS_PCIE; 583b574f251SJerome Glisse rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush; 584b574f251SJerome Glisse rdev->asic->gart_set_page = &rv370_pcie_gart_set_page; 585b574f251SJerome Glisse } else { 586b574f251SJerome Glisse DRM_INFO("Forcing AGP to PCI mode\n"); 587b574f251SJerome Glisse rdev->flags |= RADEON_IS_PCI; 588b574f251SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 589b574f251SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 590b574f251SJerome Glisse } 591700a0cc0SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 592b574f251SJerome Glisse } 593771fe6b9SJerome Glisse 59436421338SJerome Glisse void radeon_check_arguments(struct radeon_device *rdev) 59536421338SJerome Glisse { 59636421338SJerome Glisse /* vramlimit must be a power of two */ 59736421338SJerome Glisse switch (radeon_vram_limit) { 59836421338SJerome Glisse case 0: 59936421338SJerome Glisse case 4: 60036421338SJerome Glisse case 8: 60136421338SJerome Glisse case 16: 60236421338SJerome Glisse case 32: 60336421338SJerome Glisse case 64: 60436421338SJerome Glisse case 128: 60536421338SJerome Glisse case 256: 60636421338SJerome Glisse case 512: 60736421338SJerome Glisse case 1024: 60836421338SJerome Glisse case 2048: 60936421338SJerome Glisse case 4096: 61036421338SJerome Glisse break; 61136421338SJerome Glisse default: 61236421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 61336421338SJerome Glisse radeon_vram_limit); 61436421338SJerome Glisse radeon_vram_limit = 0; 61536421338SJerome Glisse break; 61636421338SJerome Glisse } 61736421338SJerome Glisse radeon_vram_limit = radeon_vram_limit << 20; 61836421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 61936421338SJerome Glisse switch (radeon_gart_size) { 62036421338SJerome Glisse case 4: 62136421338SJerome Glisse case 8: 62236421338SJerome Glisse case 16: 62336421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n", 62436421338SJerome Glisse radeon_gart_size); 62536421338SJerome Glisse radeon_gart_size = 512; 62636421338SJerome Glisse break; 62736421338SJerome Glisse case 32: 62836421338SJerome Glisse case 64: 62936421338SJerome Glisse case 128: 63036421338SJerome Glisse case 256: 63136421338SJerome Glisse case 512: 63236421338SJerome Glisse case 1024: 63336421338SJerome Glisse case 2048: 63436421338SJerome Glisse case 4096: 63536421338SJerome Glisse break; 63636421338SJerome Glisse default: 63736421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 63836421338SJerome Glisse radeon_gart_size); 63936421338SJerome Glisse radeon_gart_size = 512; 64036421338SJerome Glisse break; 64136421338SJerome Glisse } 64236421338SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 64336421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 64436421338SJerome Glisse switch (radeon_agpmode) { 64536421338SJerome Glisse case -1: 64636421338SJerome Glisse case 0: 64736421338SJerome Glisse case 1: 64836421338SJerome Glisse case 2: 64936421338SJerome Glisse case 4: 65036421338SJerome Glisse case 8: 65136421338SJerome Glisse break; 65236421338SJerome Glisse default: 65336421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 65436421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 65536421338SJerome Glisse radeon_agpmode = 0; 65636421338SJerome Glisse break; 65736421338SJerome Glisse } 65836421338SJerome Glisse } 65936421338SJerome Glisse 6606a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 6616a9ee8afSDave Airlie { 6626a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 6636a9ee8afSDave Airlie struct radeon_device *rdev = dev->dev_private; 6646a9ee8afSDave Airlie pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; 6656a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 6666a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched on\n"); 6676a9ee8afSDave Airlie /* don't suspend or resume card normally */ 6686a9ee8afSDave Airlie rdev->powered_down = false; 6696a9ee8afSDave Airlie radeon_resume_kms(dev); 6706a9ee8afSDave Airlie } else { 6716a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched off\n"); 6726a9ee8afSDave Airlie radeon_suspend_kms(dev, pmm); 6736a9ee8afSDave Airlie /* don't suspend or resume card normally */ 6746a9ee8afSDave Airlie rdev->powered_down = true; 6756a9ee8afSDave Airlie } 6766a9ee8afSDave Airlie } 6776a9ee8afSDave Airlie 6786a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 6796a9ee8afSDave Airlie { 6806a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 6816a9ee8afSDave Airlie bool can_switch; 6826a9ee8afSDave Airlie 6836a9ee8afSDave Airlie spin_lock(&dev->count_lock); 6846a9ee8afSDave Airlie can_switch = (dev->open_count == 0); 6856a9ee8afSDave Airlie spin_unlock(&dev->count_lock); 6866a9ee8afSDave Airlie return can_switch; 6876a9ee8afSDave Airlie } 6886a9ee8afSDave Airlie 6896a9ee8afSDave Airlie 690771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 691771fe6b9SJerome Glisse struct drm_device *ddev, 692771fe6b9SJerome Glisse struct pci_dev *pdev, 693771fe6b9SJerome Glisse uint32_t flags) 694771fe6b9SJerome Glisse { 6956cf8a3f5SJerome Glisse int r; 696ad49f501SDave Airlie int dma_bits; 697771fe6b9SJerome Glisse 698771fe6b9SJerome Glisse DRM_INFO("radeon: Initializing kernel modesetting.\n"); 699771fe6b9SJerome Glisse rdev->shutdown = false; 7009f022ddfSJerome Glisse rdev->dev = &pdev->dev; 701771fe6b9SJerome Glisse rdev->ddev = ddev; 702771fe6b9SJerome Glisse rdev->pdev = pdev; 703771fe6b9SJerome Glisse rdev->flags = flags; 704771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 705771fe6b9SJerome Glisse rdev->is_atom_bios = false; 706771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 707771fe6b9SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 708771fe6b9SJerome Glisse rdev->gpu_lockup = false; 709733289c2SJerome Glisse rdev->accel_working = false; 710771fe6b9SJerome Glisse /* mutex initialization are all done here so we 711771fe6b9SJerome Glisse * can recall function without having locking issues */ 712771fe6b9SJerome Glisse mutex_init(&rdev->cs_mutex); 713771fe6b9SJerome Glisse mutex_init(&rdev->ib_pool.mutex); 714771fe6b9SJerome Glisse mutex_init(&rdev->cp.mutex); 71540bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 716d8f60cfcSAlex Deucher if (rdev->family >= CHIP_R600) 717d8f60cfcSAlex Deucher spin_lock_init(&rdev->ih.lock); 7184c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 719c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 720771fe6b9SJerome Glisse rwlock_init(&rdev->fence_drv.lock); 7219f022ddfSJerome Glisse INIT_LIST_HEAD(&rdev->gem.objects); 72273a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 723771fe6b9SJerome Glisse 724d4877cf2SAlex Deucher /* setup workqueue */ 725d4877cf2SAlex Deucher rdev->wq = create_workqueue("radeon"); 726d4877cf2SAlex Deucher if (rdev->wq == NULL) 727d4877cf2SAlex Deucher return -ENOMEM; 728d4877cf2SAlex Deucher 7294aac0473SJerome Glisse /* Set asic functions */ 7304aac0473SJerome Glisse r = radeon_asic_init(rdev); 73136421338SJerome Glisse if (r) 7324aac0473SJerome Glisse return r; 73336421338SJerome Glisse radeon_check_arguments(rdev); 7344aac0473SJerome Glisse 73530256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 736b574f251SJerome Glisse radeon_agp_disable(rdev); 737771fe6b9SJerome Glisse } 738771fe6b9SJerome Glisse 739ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 740ad49f501SDave Airlie * PCIE - can handle 40-bits. 741ad49f501SDave Airlie * IGP - can handle 40-bits (in theory) 742ad49f501SDave Airlie * AGP - generally dma32 is safest 743ad49f501SDave Airlie * PCI - only dma32 744ad49f501SDave Airlie */ 745ad49f501SDave Airlie rdev->need_dma32 = false; 746ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 747ad49f501SDave Airlie rdev->need_dma32 = true; 748ad49f501SDave Airlie if (rdev->flags & RADEON_IS_PCI) 749ad49f501SDave Airlie rdev->need_dma32 = true; 750ad49f501SDave Airlie 751ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 752ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 753771fe6b9SJerome Glisse if (r) { 754771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 755771fe6b9SJerome Glisse } 756771fe6b9SJerome Glisse 757771fe6b9SJerome Glisse /* Registers mapping */ 758771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 759771fe6b9SJerome Glisse rdev->rmmio_base = drm_get_resource_start(rdev->ddev, 2); 760771fe6b9SJerome Glisse rdev->rmmio_size = drm_get_resource_len(rdev->ddev, 2); 761771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 762771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 763771fe6b9SJerome Glisse return -ENOMEM; 764771fe6b9SJerome Glisse } 765771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 766771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 767771fe6b9SJerome Glisse 76828d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 76993239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 77093239ea1SDave Airlie * ignore it */ 77193239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 7726a9ee8afSDave Airlie vga_switcheroo_register_client(rdev->pdev, 7736a9ee8afSDave Airlie radeon_switcheroo_set_state, 7746a9ee8afSDave Airlie radeon_switcheroo_can_switch); 77528d52043SDave Airlie 7763ce0a23dSJerome Glisse r = radeon_init(rdev); 777b574f251SJerome Glisse if (r) 778b574f251SJerome Glisse return r; 779b1e3a6d1SMichel Dänzer 780b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 781b574f251SJerome Glisse /* Acceleration not working on AGP card try again 782b574f251SJerome Glisse * with fallback to PCI or PCIE GART 783b574f251SJerome Glisse */ 7841a029b76SJerome Glisse radeon_gpu_reset(rdev); 785b574f251SJerome Glisse radeon_fini(rdev); 786b574f251SJerome Glisse radeon_agp_disable(rdev); 787b574f251SJerome Glisse r = radeon_init(rdev); 7884aac0473SJerome Glisse if (r) 7894aac0473SJerome Glisse return r; 7903ce0a23dSJerome Glisse } 791ecc0b326SMichel Dänzer if (radeon_testing) { 792ecc0b326SMichel Dänzer radeon_test_moves(rdev); 793ecc0b326SMichel Dänzer } 794771fe6b9SJerome Glisse if (radeon_benchmarking) { 795771fe6b9SJerome Glisse radeon_benchmark(rdev); 796771fe6b9SJerome Glisse } 7976cf8a3f5SJerome Glisse return 0; 798771fe6b9SJerome Glisse } 799771fe6b9SJerome Glisse 800771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 801771fe6b9SJerome Glisse { 802771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 803771fe6b9SJerome Glisse rdev->shutdown = true; 8043ce0a23dSJerome Glisse radeon_fini(rdev); 805d4877cf2SAlex Deucher destroy_workqueue(rdev->wq); 8066a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 807c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 808771fe6b9SJerome Glisse iounmap(rdev->rmmio); 809771fe6b9SJerome Glisse rdev->rmmio = NULL; 810771fe6b9SJerome Glisse } 811771fe6b9SJerome Glisse 812771fe6b9SJerome Glisse 813771fe6b9SJerome Glisse /* 814771fe6b9SJerome Glisse * Suspend & resume. 815771fe6b9SJerome Glisse */ 816771fe6b9SJerome Glisse int radeon_suspend_kms(struct drm_device *dev, pm_message_t state) 817771fe6b9SJerome Glisse { 818875c1866SDarren Jenkins struct radeon_device *rdev; 819771fe6b9SJerome Glisse struct drm_crtc *crtc; 8204c788679SJerome Glisse int r; 821771fe6b9SJerome Glisse 822875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 823771fe6b9SJerome Glisse return -ENODEV; 824771fe6b9SJerome Glisse } 825771fe6b9SJerome Glisse if (state.event == PM_EVENT_PRETHAW) { 826771fe6b9SJerome Glisse return 0; 827771fe6b9SJerome Glisse } 828875c1866SDarren Jenkins rdev = dev->dev_private; 829875c1866SDarren Jenkins 8306a9ee8afSDave Airlie if (rdev->powered_down) 8316a9ee8afSDave Airlie return 0; 832771fe6b9SJerome Glisse /* unpin the front buffers */ 833771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 834771fe6b9SJerome Glisse struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 8354c788679SJerome Glisse struct radeon_bo *robj; 836771fe6b9SJerome Glisse 837771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 838771fe6b9SJerome Glisse continue; 839771fe6b9SJerome Glisse } 840771fe6b9SJerome Glisse robj = rfb->obj->driver_private; 8414c788679SJerome Glisse if (robj != rdev->fbdev_rbo) { 8424c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 8434c788679SJerome Glisse if (unlikely(r == 0)) { 8444c788679SJerome Glisse radeon_bo_unpin(robj); 8454c788679SJerome Glisse radeon_bo_unreserve(robj); 8464c788679SJerome Glisse } 847771fe6b9SJerome Glisse } 848771fe6b9SJerome Glisse } 849771fe6b9SJerome Glisse /* evict vram memory */ 8504c788679SJerome Glisse radeon_bo_evict_vram(rdev); 851771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 852771fe6b9SJerome Glisse radeon_fence_wait_last(rdev); 853771fe6b9SJerome Glisse 854f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 855f657c2a7SYang Zhao 8563ce0a23dSJerome Glisse radeon_suspend(rdev); 857d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 858771fe6b9SJerome Glisse /* evict remaining vram memory */ 8594c788679SJerome Glisse radeon_bo_evict_vram(rdev); 860771fe6b9SJerome Glisse 861771fe6b9SJerome Glisse pci_save_state(dev->pdev); 862771fe6b9SJerome Glisse if (state.event == PM_EVENT_SUSPEND) { 863771fe6b9SJerome Glisse /* Shut down the device */ 864771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 865771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 866771fe6b9SJerome Glisse } 867771fe6b9SJerome Glisse acquire_console_sem(); 868771fe6b9SJerome Glisse fb_set_suspend(rdev->fbdev_info, 1); 869771fe6b9SJerome Glisse release_console_sem(); 870771fe6b9SJerome Glisse return 0; 871771fe6b9SJerome Glisse } 872771fe6b9SJerome Glisse 873771fe6b9SJerome Glisse int radeon_resume_kms(struct drm_device *dev) 874771fe6b9SJerome Glisse { 875771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 876771fe6b9SJerome Glisse 8776a9ee8afSDave Airlie if (rdev->powered_down) 8786a9ee8afSDave Airlie return 0; 8796a9ee8afSDave Airlie 880771fe6b9SJerome Glisse acquire_console_sem(); 881771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 882771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 883771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 884771fe6b9SJerome Glisse release_console_sem(); 885771fe6b9SJerome Glisse return -1; 886771fe6b9SJerome Glisse } 887771fe6b9SJerome Glisse pci_set_master(dev->pdev); 8880ebf1717SDave Airlie /* resume AGP if in use */ 8890ebf1717SDave Airlie radeon_agp_resume(rdev); 8903ce0a23dSJerome Glisse radeon_resume(rdev); 891f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 892771fe6b9SJerome Glisse fb_set_suspend(rdev->fbdev_info, 0); 893771fe6b9SJerome Glisse release_console_sem(); 894771fe6b9SJerome Glisse 895d4877cf2SAlex Deucher /* reset hpd state */ 896d4877cf2SAlex Deucher radeon_hpd_init(rdev); 897771fe6b9SJerome Glisse /* blat the mode back in */ 898771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 899771fe6b9SJerome Glisse return 0; 900771fe6b9SJerome Glisse } 901771fe6b9SJerome Glisse 902771fe6b9SJerome Glisse 903771fe6b9SJerome Glisse /* 904771fe6b9SJerome Glisse * Debugfs 905771fe6b9SJerome Glisse */ 906771fe6b9SJerome Glisse struct radeon_debugfs { 907771fe6b9SJerome Glisse struct drm_info_list *files; 908771fe6b9SJerome Glisse unsigned num_files; 909771fe6b9SJerome Glisse }; 910771fe6b9SJerome Glisse static struct radeon_debugfs _radeon_debugfs[RADEON_DEBUGFS_MAX_NUM_FILES]; 911771fe6b9SJerome Glisse static unsigned _radeon_debugfs_count = 0; 912771fe6b9SJerome Glisse 913771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 914771fe6b9SJerome Glisse struct drm_info_list *files, 915771fe6b9SJerome Glisse unsigned nfiles) 916771fe6b9SJerome Glisse { 917771fe6b9SJerome Glisse unsigned i; 918771fe6b9SJerome Glisse 919771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 920771fe6b9SJerome Glisse if (_radeon_debugfs[i].files == files) { 921771fe6b9SJerome Glisse /* Already registered */ 922771fe6b9SJerome Glisse return 0; 923771fe6b9SJerome Glisse } 924771fe6b9SJerome Glisse } 925771fe6b9SJerome Glisse if ((_radeon_debugfs_count + nfiles) > RADEON_DEBUGFS_MAX_NUM_FILES) { 926771fe6b9SJerome Glisse DRM_ERROR("Reached maximum number of debugfs files.\n"); 927771fe6b9SJerome Glisse DRM_ERROR("Report so we increase RADEON_DEBUGFS_MAX_NUM_FILES.\n"); 928771fe6b9SJerome Glisse return -EINVAL; 929771fe6b9SJerome Glisse } 930771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].files = files; 931771fe6b9SJerome Glisse _radeon_debugfs[_radeon_debugfs_count].num_files = nfiles; 932771fe6b9SJerome Glisse _radeon_debugfs_count++; 933771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 934771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 935771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 936771fe6b9SJerome Glisse rdev->ddev->control); 937771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 938771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 939771fe6b9SJerome Glisse rdev->ddev->primary); 940771fe6b9SJerome Glisse #endif 941771fe6b9SJerome Glisse return 0; 942771fe6b9SJerome Glisse } 943771fe6b9SJerome Glisse 944771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 945771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 946771fe6b9SJerome Glisse { 947771fe6b9SJerome Glisse return 0; 948771fe6b9SJerome Glisse } 949771fe6b9SJerome Glisse 950771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 951771fe6b9SJerome Glisse { 952771fe6b9SJerome Glisse unsigned i; 953771fe6b9SJerome Glisse 954771fe6b9SJerome Glisse for (i = 0; i < _radeon_debugfs_count; i++) { 955771fe6b9SJerome Glisse drm_debugfs_remove_files(_radeon_debugfs[i].files, 956771fe6b9SJerome Glisse _radeon_debugfs[i].num_files, minor); 957771fe6b9SJerome Glisse } 958771fe6b9SJerome Glisse } 959771fe6b9SJerome Glisse #endif 960