1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3328d52043SDave Airlie #include <linux/vgaarb.h> 346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 35bcc65fd8SMatthew Garrett #include <linux/efi.h> 36771fe6b9SJerome Glisse #include "radeon_reg.h" 37771fe6b9SJerome Glisse #include "radeon.h" 38771fe6b9SJerome Glisse #include "atom.h" 39771fe6b9SJerome Glisse 401b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 411b5331d9SJerome Glisse "R100", 421b5331d9SJerome Glisse "RV100", 431b5331d9SJerome Glisse "RS100", 441b5331d9SJerome Glisse "RV200", 451b5331d9SJerome Glisse "RS200", 461b5331d9SJerome Glisse "R200", 471b5331d9SJerome Glisse "RV250", 481b5331d9SJerome Glisse "RS300", 491b5331d9SJerome Glisse "RV280", 501b5331d9SJerome Glisse "R300", 511b5331d9SJerome Glisse "R350", 521b5331d9SJerome Glisse "RV350", 531b5331d9SJerome Glisse "RV380", 541b5331d9SJerome Glisse "R420", 551b5331d9SJerome Glisse "R423", 561b5331d9SJerome Glisse "RV410", 571b5331d9SJerome Glisse "RS400", 581b5331d9SJerome Glisse "RS480", 591b5331d9SJerome Glisse "RS600", 601b5331d9SJerome Glisse "RS690", 611b5331d9SJerome Glisse "RS740", 621b5331d9SJerome Glisse "RV515", 631b5331d9SJerome Glisse "R520", 641b5331d9SJerome Glisse "RV530", 651b5331d9SJerome Glisse "RV560", 661b5331d9SJerome Glisse "RV570", 671b5331d9SJerome Glisse "R580", 681b5331d9SJerome Glisse "R600", 691b5331d9SJerome Glisse "RV610", 701b5331d9SJerome Glisse "RV630", 711b5331d9SJerome Glisse "RV670", 721b5331d9SJerome Glisse "RV620", 731b5331d9SJerome Glisse "RV635", 741b5331d9SJerome Glisse "RS780", 751b5331d9SJerome Glisse "RS880", 761b5331d9SJerome Glisse "RV770", 771b5331d9SJerome Glisse "RV730", 781b5331d9SJerome Glisse "RV710", 791b5331d9SJerome Glisse "RV740", 801b5331d9SJerome Glisse "CEDAR", 811b5331d9SJerome Glisse "REDWOOD", 821b5331d9SJerome Glisse "JUNIPER", 831b5331d9SJerome Glisse "CYPRESS", 841b5331d9SJerome Glisse "HEMLOCK", 85b08ebe7eSAlex Deucher "PALM", 864df64e65SAlex Deucher "SUMO", 874df64e65SAlex Deucher "SUMO2", 881fe18305SAlex Deucher "BARTS", 891fe18305SAlex Deucher "TURKS", 901fe18305SAlex Deucher "CAICOS", 91b7cfc9feSAlex Deucher "CAYMAN", 928848f759SAlex Deucher "ARUBA", 93cb28bb34SAlex Deucher "TAHITI", 94cb28bb34SAlex Deucher "PITCAIRN", 95cb28bb34SAlex Deucher "VERDE", 961b5331d9SJerome Glisse "LAST", 971b5331d9SJerome Glisse }; 981b5331d9SJerome Glisse 99771fe6b9SJerome Glisse /* 100b1e3a6d1SMichel Dänzer * Clear GPU surface registers. 101b1e3a6d1SMichel Dänzer */ 1023ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 103b1e3a6d1SMichel Dänzer { 104b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 105b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 106b1e3a6d1SMichel Dänzer int i; 107b1e3a6d1SMichel Dänzer 108550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 109550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 110550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 111550e2d92SDave Airlie else 112550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 113b1e3a6d1SMichel Dänzer } 114e024e110SDave Airlie /* enable surfaces */ 115e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 116b1e3a6d1SMichel Dänzer } 117b1e3a6d1SMichel Dänzer } 118b1e3a6d1SMichel Dänzer 119b1e3a6d1SMichel Dänzer /* 120771fe6b9SJerome Glisse * GPU scratch registers helpers function. 121771fe6b9SJerome Glisse */ 1223ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 123771fe6b9SJerome Glisse { 124771fe6b9SJerome Glisse int i; 125771fe6b9SJerome Glisse 126771fe6b9SJerome Glisse /* FIXME: check this out */ 127771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 128771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 129771fe6b9SJerome Glisse } else { 130771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 131771fe6b9SJerome Glisse } 132724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 133771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 134771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 135724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 136771fe6b9SJerome Glisse } 137771fe6b9SJerome Glisse } 138771fe6b9SJerome Glisse 139771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 140771fe6b9SJerome Glisse { 141771fe6b9SJerome Glisse int i; 142771fe6b9SJerome Glisse 143771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 144771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 145771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 146771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 147771fe6b9SJerome Glisse return 0; 148771fe6b9SJerome Glisse } 149771fe6b9SJerome Glisse } 150771fe6b9SJerome Glisse return -EINVAL; 151771fe6b9SJerome Glisse } 152771fe6b9SJerome Glisse 153771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 154771fe6b9SJerome Glisse { 155771fe6b9SJerome Glisse int i; 156771fe6b9SJerome Glisse 157771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 158771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 159771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 160771fe6b9SJerome Glisse return; 161771fe6b9SJerome Glisse } 162771fe6b9SJerome Glisse } 163771fe6b9SJerome Glisse } 164771fe6b9SJerome Glisse 165724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 166724c80e1SAlex Deucher { 167724c80e1SAlex Deucher int r; 168724c80e1SAlex Deucher 169724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 170724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 171724c80e1SAlex Deucher if (unlikely(r != 0)) 172724c80e1SAlex Deucher return; 173724c80e1SAlex Deucher radeon_bo_kunmap(rdev->wb.wb_obj); 174724c80e1SAlex Deucher radeon_bo_unpin(rdev->wb.wb_obj); 175724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 176724c80e1SAlex Deucher } 177724c80e1SAlex Deucher rdev->wb.enabled = false; 178724c80e1SAlex Deucher } 179724c80e1SAlex Deucher 180724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 181724c80e1SAlex Deucher { 182724c80e1SAlex Deucher radeon_wb_disable(rdev); 183724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 184724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 185724c80e1SAlex Deucher rdev->wb.wb = NULL; 186724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 187724c80e1SAlex Deucher } 188724c80e1SAlex Deucher } 189724c80e1SAlex Deucher 190724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 191724c80e1SAlex Deucher { 192724c80e1SAlex Deucher int r; 193724c80e1SAlex Deucher 194724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 195441921d5SDaniel Vetter r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 19640f5cf99SAlex Deucher RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj); 197724c80e1SAlex Deucher if (r) { 198724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 199724c80e1SAlex Deucher return r; 200724c80e1SAlex Deucher } 201724c80e1SAlex Deucher } 202724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 203724c80e1SAlex Deucher if (unlikely(r != 0)) { 204724c80e1SAlex Deucher radeon_wb_fini(rdev); 205724c80e1SAlex Deucher return r; 206724c80e1SAlex Deucher } 207724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 208724c80e1SAlex Deucher &rdev->wb.gpu_addr); 209724c80e1SAlex Deucher if (r) { 210724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 211724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 212724c80e1SAlex Deucher radeon_wb_fini(rdev); 213724c80e1SAlex Deucher return r; 214724c80e1SAlex Deucher } 215724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 216724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 217724c80e1SAlex Deucher if (r) { 218724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 219724c80e1SAlex Deucher radeon_wb_fini(rdev); 220724c80e1SAlex Deucher return r; 221724c80e1SAlex Deucher } 222724c80e1SAlex Deucher 223e6ba7599SAlex Deucher /* clear wb memory */ 224e6ba7599SAlex Deucher memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); 225d0f8a854SAlex Deucher /* disable event_write fences */ 226d0f8a854SAlex Deucher rdev->wb.use_event = false; 227724c80e1SAlex Deucher /* disabled via module param */ 2283b7a2b24SJerome Glisse if (radeon_no_wb == 1) { 229724c80e1SAlex Deucher rdev->wb.enabled = false; 2303b7a2b24SJerome Glisse } else { 231724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 23228eebb70SAlex Deucher /* often unreliable on AGP */ 23328eebb70SAlex Deucher rdev->wb.enabled = false; 23428eebb70SAlex Deucher } else if (rdev->family < CHIP_R300) { 23528eebb70SAlex Deucher /* often unreliable on pre-r300 */ 236724c80e1SAlex Deucher rdev->wb.enabled = false; 237d0f8a854SAlex Deucher } else { 238724c80e1SAlex Deucher rdev->wb.enabled = true; 239d0f8a854SAlex Deucher /* event_write fences are only available on r600+ */ 2403b7a2b24SJerome Glisse if (rdev->family >= CHIP_R600) { 241d0f8a854SAlex Deucher rdev->wb.use_event = true; 242d0f8a854SAlex Deucher } 243724c80e1SAlex Deucher } 2443b7a2b24SJerome Glisse } 245c994ead6SAlex Deucher /* always use writeback/events on NI, APUs */ 246c994ead6SAlex Deucher if (rdev->family >= CHIP_PALM) { 2477d52785dSAlex Deucher rdev->wb.enabled = true; 2487d52785dSAlex Deucher rdev->wb.use_event = true; 2497d52785dSAlex Deucher } 250724c80e1SAlex Deucher 251724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 252724c80e1SAlex Deucher 253724c80e1SAlex Deucher return 0; 254724c80e1SAlex Deucher } 255724c80e1SAlex Deucher 256d594e46aSJerome Glisse /** 257d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 258d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 259d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 260d594e46aSJerome Glisse * @base: base address at which to put VRAM 261d594e46aSJerome Glisse * 262d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 263d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 264d594e46aSJerome Glisse * for IGP TOM base address). 265d594e46aSJerome Glisse * 266d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 267d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 268d594e46aSJerome Glisse * 269d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 270d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 271d594e46aSJerome Glisse * size and print a warning. 272d594e46aSJerome Glisse * 273d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 274d594e46aSJerome Glisse * 275d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 276d594e46aSJerome Glisse * function on AGP platform. 277d594e46aSJerome Glisse * 27825985edcSLucas De Marchi * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, 279d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 280d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 281d594e46aSJerome Glisse * not IGP. 282d594e46aSJerome Glisse * 283d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 284d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 285d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 286d594e46aSJerome Glisse * 287d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 288d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 289d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 290d594e46aSJerome Glisse * ones) 291d594e46aSJerome Glisse * 292d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 293d594e46aSJerome Glisse * explicitly check for that thought. 294d594e46aSJerome Glisse * 295d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 296771fe6b9SJerome Glisse */ 297d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 298771fe6b9SJerome Glisse { 299d594e46aSJerome Glisse mc->vram_start = base; 300d594e46aSJerome Glisse if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) { 301d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 302d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 303d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 304771fe6b9SJerome Glisse } 305d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 3062cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 307d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 308d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 309d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 310771fe6b9SJerome Glisse } 311d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 312ba95c45aSMichel Dänzer if (radeon_vram_limit && radeon_vram_limit < mc->real_vram_size) 313ba95c45aSMichel Dänzer mc->real_vram_size = radeon_vram_limit; 314dd7cc55aSAlex Deucher dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 315d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 316d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 317771fe6b9SJerome Glisse } 318771fe6b9SJerome Glisse 319d594e46aSJerome Glisse /** 320d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 321d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 322d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 323d594e46aSJerome Glisse * 324d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 325d594e46aSJerome Glisse * 326d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 327d594e46aSJerome Glisse * Thus function will never fails. 328d594e46aSJerome Glisse * 329d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 330d594e46aSJerome Glisse */ 331d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 332d594e46aSJerome Glisse { 333d594e46aSJerome Glisse u64 size_af, size_bf; 334d594e46aSJerome Glisse 3358d369bb1SAlex Deucher size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 3368d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 337d594e46aSJerome Glisse if (size_bf > size_af) { 338d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 339d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 340d594e46aSJerome Glisse mc->gtt_size = size_bf; 341d594e46aSJerome Glisse } 3428d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 343d594e46aSJerome Glisse } else { 344d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 345d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 346d594e46aSJerome Glisse mc->gtt_size = size_af; 347d594e46aSJerome Glisse } 3488d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 349d594e46aSJerome Glisse } 350d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 351dd7cc55aSAlex Deucher dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 352d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 353d594e46aSJerome Glisse } 354771fe6b9SJerome Glisse 355771fe6b9SJerome Glisse /* 356771fe6b9SJerome Glisse * GPU helpers function. 357771fe6b9SJerome Glisse */ 3589f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 359771fe6b9SJerome Glisse { 360771fe6b9SJerome Glisse uint32_t reg; 361771fe6b9SJerome Glisse 362bcc65fd8SMatthew Garrett if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) 363bcc65fd8SMatthew Garrett return false; 364bcc65fd8SMatthew Garrett 365771fe6b9SJerome Glisse /* first check CRTCs */ 36618007401SAlex Deucher if (ASIC_IS_DCE41(rdev)) { 36718007401SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 36818007401SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 36918007401SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 37018007401SAlex Deucher return true; 37118007401SAlex Deucher } else if (ASIC_IS_DCE4(rdev)) { 372bcc1c2a1SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 373bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) | 374bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 375bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) | 376bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 377bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 378bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 379bcc1c2a1SAlex Deucher return true; 380bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 381771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 382771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 383771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 384771fe6b9SJerome Glisse return true; 385771fe6b9SJerome Glisse } 386771fe6b9SJerome Glisse } else { 387771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 388771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 389771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 390771fe6b9SJerome Glisse return true; 391771fe6b9SJerome Glisse } 392771fe6b9SJerome Glisse } 393771fe6b9SJerome Glisse 394771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 395771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 396771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 397771fe6b9SJerome Glisse else 398771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 399771fe6b9SJerome Glisse 400771fe6b9SJerome Glisse if (reg) 401771fe6b9SJerome Glisse return true; 402771fe6b9SJerome Glisse 403771fe6b9SJerome Glisse return false; 404771fe6b9SJerome Glisse 405771fe6b9SJerome Glisse } 406771fe6b9SJerome Glisse 407f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 408f47299c5SAlex Deucher { 409f47299c5SAlex Deucher fixed20_12 a; 4108807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 4118807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 412f47299c5SAlex Deucher 4138807286eSAlex Deucher /* sclk/mclk in Mhz */ 41468adac5eSBen Skeggs a.full = dfixed_const(100); 41568adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 41668adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 41768adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 41868adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 419f47299c5SAlex Deucher 4208807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 42168adac5eSBen Skeggs a.full = dfixed_const(16); 422f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 42368adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 424f47299c5SAlex Deucher } 425f47299c5SAlex Deucher } 426f47299c5SAlex Deucher 42772542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 42872542d77SDave Airlie { 42972542d77SDave Airlie if (radeon_card_posted(rdev)) 43072542d77SDave Airlie return true; 43172542d77SDave Airlie 43272542d77SDave Airlie if (rdev->bios) { 43372542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 43472542d77SDave Airlie if (rdev->is_atom_bios) 43572542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 43672542d77SDave Airlie else 43772542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 43872542d77SDave Airlie return true; 43972542d77SDave Airlie } else { 44072542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 44172542d77SDave Airlie return false; 44272542d77SDave Airlie } 44372542d77SDave Airlie } 44472542d77SDave Airlie 4453ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 4463ce0a23dSJerome Glisse { 44782568565SDave Airlie if (rdev->dummy_page.page) 44882568565SDave Airlie return 0; 4493ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 4503ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 4513ce0a23dSJerome Glisse return -ENOMEM; 4523ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 4533ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 454a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 455a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 4563ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 4573ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 4583ce0a23dSJerome Glisse return -ENOMEM; 4593ce0a23dSJerome Glisse } 4603ce0a23dSJerome Glisse return 0; 4613ce0a23dSJerome Glisse } 4623ce0a23dSJerome Glisse 4633ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 4643ce0a23dSJerome Glisse { 4653ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 4663ce0a23dSJerome Glisse return; 4673ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 4683ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 4693ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 4703ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 4713ce0a23dSJerome Glisse } 4723ce0a23dSJerome Glisse 473771fe6b9SJerome Glisse 474771fe6b9SJerome Glisse /* ATOM accessor methods */ 475771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 476771fe6b9SJerome Glisse { 477771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 478771fe6b9SJerome Glisse uint32_t r; 479771fe6b9SJerome Glisse 480771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 481771fe6b9SJerome Glisse return r; 482771fe6b9SJerome Glisse } 483771fe6b9SJerome Glisse 484771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 485771fe6b9SJerome Glisse { 486771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 487771fe6b9SJerome Glisse 488771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 489771fe6b9SJerome Glisse } 490771fe6b9SJerome Glisse 491771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 492771fe6b9SJerome Glisse { 493771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 494771fe6b9SJerome Glisse uint32_t r; 495771fe6b9SJerome Glisse 496771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 497771fe6b9SJerome Glisse return r; 498771fe6b9SJerome Glisse } 499771fe6b9SJerome Glisse 500771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 501771fe6b9SJerome Glisse { 502771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 503771fe6b9SJerome Glisse 504771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 505771fe6b9SJerome Glisse } 506771fe6b9SJerome Glisse 507771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 508771fe6b9SJerome Glisse { 509771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 510771fe6b9SJerome Glisse 511771fe6b9SJerome Glisse WREG32(reg*4, val); 512771fe6b9SJerome Glisse } 513771fe6b9SJerome Glisse 514771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 515771fe6b9SJerome Glisse { 516771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 517771fe6b9SJerome Glisse uint32_t r; 518771fe6b9SJerome Glisse 519771fe6b9SJerome Glisse r = RREG32(reg*4); 520771fe6b9SJerome Glisse return r; 521771fe6b9SJerome Glisse } 522771fe6b9SJerome Glisse 523351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 524351a52a2SAlex Deucher { 525351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 526351a52a2SAlex Deucher 527351a52a2SAlex Deucher WREG32_IO(reg*4, val); 528351a52a2SAlex Deucher } 529351a52a2SAlex Deucher 530351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 531351a52a2SAlex Deucher { 532351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 533351a52a2SAlex Deucher uint32_t r; 534351a52a2SAlex Deucher 535351a52a2SAlex Deucher r = RREG32_IO(reg*4); 536351a52a2SAlex Deucher return r; 537351a52a2SAlex Deucher } 538351a52a2SAlex Deucher 539771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 540771fe6b9SJerome Glisse { 54161c4b24bSMathias Fröhlich struct card_info *atom_card_info = 54261c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 54361c4b24bSMathias Fröhlich 54461c4b24bSMathias Fröhlich if (!atom_card_info) 54561c4b24bSMathias Fröhlich return -ENOMEM; 54661c4b24bSMathias Fröhlich 54761c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 54861c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 54961c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 55061c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 551351a52a2SAlex Deucher /* needed for iio ops */ 552351a52a2SAlex Deucher if (rdev->rio_mem) { 553351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 554351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 555351a52a2SAlex Deucher } else { 556351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 557351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 558351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 559351a52a2SAlex Deucher } 56061c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 56161c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 56261c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 56361c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 56461c4b24bSMathias Fröhlich 56561c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 566c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 567771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 568d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 569771fe6b9SJerome Glisse return 0; 570771fe6b9SJerome Glisse } 571771fe6b9SJerome Glisse 572771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 573771fe6b9SJerome Glisse { 5744a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 575d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 576771fe6b9SJerome Glisse kfree(rdev->mode_info.atom_context); 5774a04a844SJerome Glisse } 57861c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 579771fe6b9SJerome Glisse } 580771fe6b9SJerome Glisse 581771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 582771fe6b9SJerome Glisse { 583771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 584771fe6b9SJerome Glisse return 0; 585771fe6b9SJerome Glisse } 586771fe6b9SJerome Glisse 587771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 588771fe6b9SJerome Glisse { 589771fe6b9SJerome Glisse } 590771fe6b9SJerome Glisse 59128d52043SDave Airlie /* if we get transitioned to only one device, tak VGA back */ 59228d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 59328d52043SDave Airlie { 59428d52043SDave Airlie struct radeon_device *rdev = cookie; 59528d52043SDave Airlie radeon_vga_set_state(rdev, state); 59628d52043SDave Airlie if (state) 59728d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 59828d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 59928d52043SDave Airlie else 60028d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 60128d52043SDave Airlie } 602c1176d6fSDave Airlie 60336421338SJerome Glisse void radeon_check_arguments(struct radeon_device *rdev) 60436421338SJerome Glisse { 60536421338SJerome Glisse /* vramlimit must be a power of two */ 60636421338SJerome Glisse switch (radeon_vram_limit) { 60736421338SJerome Glisse case 0: 60836421338SJerome Glisse case 4: 60936421338SJerome Glisse case 8: 61036421338SJerome Glisse case 16: 61136421338SJerome Glisse case 32: 61236421338SJerome Glisse case 64: 61336421338SJerome Glisse case 128: 61436421338SJerome Glisse case 256: 61536421338SJerome Glisse case 512: 61636421338SJerome Glisse case 1024: 61736421338SJerome Glisse case 2048: 61836421338SJerome Glisse case 4096: 61936421338SJerome Glisse break; 62036421338SJerome Glisse default: 62136421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 62236421338SJerome Glisse radeon_vram_limit); 62336421338SJerome Glisse radeon_vram_limit = 0; 62436421338SJerome Glisse break; 62536421338SJerome Glisse } 62636421338SJerome Glisse radeon_vram_limit = radeon_vram_limit << 20; 62736421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 62836421338SJerome Glisse switch (radeon_gart_size) { 62936421338SJerome Glisse case 4: 63036421338SJerome Glisse case 8: 63136421338SJerome Glisse case 16: 63236421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n", 63336421338SJerome Glisse radeon_gart_size); 63436421338SJerome Glisse radeon_gart_size = 512; 63536421338SJerome Glisse break; 63636421338SJerome Glisse case 32: 63736421338SJerome Glisse case 64: 63836421338SJerome Glisse case 128: 63936421338SJerome Glisse case 256: 64036421338SJerome Glisse case 512: 64136421338SJerome Glisse case 1024: 64236421338SJerome Glisse case 2048: 64336421338SJerome Glisse case 4096: 64436421338SJerome Glisse break; 64536421338SJerome Glisse default: 64636421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 64736421338SJerome Glisse radeon_gart_size); 64836421338SJerome Glisse radeon_gart_size = 512; 64936421338SJerome Glisse break; 65036421338SJerome Glisse } 65136421338SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 65236421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 65336421338SJerome Glisse switch (radeon_agpmode) { 65436421338SJerome Glisse case -1: 65536421338SJerome Glisse case 0: 65636421338SJerome Glisse case 1: 65736421338SJerome Glisse case 2: 65836421338SJerome Glisse case 4: 65936421338SJerome Glisse case 8: 66036421338SJerome Glisse break; 66136421338SJerome Glisse default: 66236421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 66336421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 66436421338SJerome Glisse radeon_agpmode = 0; 66536421338SJerome Glisse break; 66636421338SJerome Glisse } 66736421338SJerome Glisse } 66836421338SJerome Glisse 6696a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 6706a9ee8afSDave Airlie { 6716a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 6726a9ee8afSDave Airlie pm_message_t pmm = { .event = PM_EVENT_SUSPEND }; 6736a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 6746a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched on\n"); 6756a9ee8afSDave Airlie /* don't suspend or resume card normally */ 6765bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 6776a9ee8afSDave Airlie radeon_resume_kms(dev); 6785bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_ON; 679fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 6806a9ee8afSDave Airlie } else { 6816a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched off\n"); 682fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 6835bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 6846a9ee8afSDave Airlie radeon_suspend_kms(dev, pmm); 6855bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_OFF; 6866a9ee8afSDave Airlie } 6876a9ee8afSDave Airlie } 6886a9ee8afSDave Airlie 6896a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 6906a9ee8afSDave Airlie { 6916a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 6926a9ee8afSDave Airlie bool can_switch; 6936a9ee8afSDave Airlie 6946a9ee8afSDave Airlie spin_lock(&dev->count_lock); 6956a9ee8afSDave Airlie can_switch = (dev->open_count == 0); 6966a9ee8afSDave Airlie spin_unlock(&dev->count_lock); 6976a9ee8afSDave Airlie return can_switch; 6986a9ee8afSDave Airlie } 6996a9ee8afSDave Airlie 70026ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { 70126ec685fSTakashi Iwai .set_gpu_state = radeon_switcheroo_set_state, 70226ec685fSTakashi Iwai .reprobe = NULL, 70326ec685fSTakashi Iwai .can_switch = radeon_switcheroo_can_switch, 70426ec685fSTakashi Iwai }; 7056a9ee8afSDave Airlie 706771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 707771fe6b9SJerome Glisse struct drm_device *ddev, 708771fe6b9SJerome Glisse struct pci_dev *pdev, 709771fe6b9SJerome Glisse uint32_t flags) 710771fe6b9SJerome Glisse { 711351a52a2SAlex Deucher int r, i; 712ad49f501SDave Airlie int dma_bits; 713771fe6b9SJerome Glisse 714771fe6b9SJerome Glisse rdev->shutdown = false; 7159f022ddfSJerome Glisse rdev->dev = &pdev->dev; 716771fe6b9SJerome Glisse rdev->ddev = ddev; 717771fe6b9SJerome Glisse rdev->pdev = pdev; 718771fe6b9SJerome Glisse rdev->flags = flags; 719771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 720771fe6b9SJerome Glisse rdev->is_atom_bios = false; 721771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 722771fe6b9SJerome Glisse rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024; 723733289c2SJerome Glisse rdev->accel_working = false; 7241b5331d9SJerome Glisse 725d522d9ccSThomas Reim DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n", 726d522d9ccSThomas Reim radeon_family_name[rdev->family], pdev->vendor, pdev->device, 727d522d9ccSThomas Reim pdev->subsystem_vendor, pdev->subsystem_device); 7281b5331d9SJerome Glisse 729771fe6b9SJerome Glisse /* mutex initialization are all done here so we 730771fe6b9SJerome Glisse * can recall function without having locking issues */ 731d6999bc7SChristian König mutex_init(&rdev->ring_lock); 73240bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 733c20dc369SChristian Koenig atomic_set(&rdev->ih.lock, 0); 7344c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 735c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 736db7fce39SChristian König init_rwsem(&rdev->pm.mclk_lock); 737dee53e7fSJerome Glisse init_rwsem(&rdev->exclusive_lock); 73873a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 7392031f77cSAlex Deucher init_waitqueue_head(&rdev->irq.idle_queue); 7401b9c3dd0SAlex Deucher r = radeon_gem_init(rdev); 7411b9c3dd0SAlex Deucher if (r) 7421b9c3dd0SAlex Deucher return r; 743721604a1SJerome Glisse /* initialize vm here */ 74436ff39c4SChristian König mutex_init(&rdev->vm_manager.lock); 745721604a1SJerome Glisse rdev->vm_manager.use_bitmap = 1; 746721604a1SJerome Glisse rdev->vm_manager.max_pfn = 1 << 20; 747721604a1SJerome Glisse INIT_LIST_HEAD(&rdev->vm_manager.lru_vm); 748771fe6b9SJerome Glisse 7494aac0473SJerome Glisse /* Set asic functions */ 7504aac0473SJerome Glisse r = radeon_asic_init(rdev); 75136421338SJerome Glisse if (r) 7524aac0473SJerome Glisse return r; 75336421338SJerome Glisse radeon_check_arguments(rdev); 7544aac0473SJerome Glisse 755f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 756f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 757f95df9caSAlex Deucher */ 758f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 759f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 760f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 761f95df9caSAlex Deucher } 762f95df9caSAlex Deucher 76330256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 764b574f251SJerome Glisse radeon_agp_disable(rdev); 765771fe6b9SJerome Glisse } 766771fe6b9SJerome Glisse 767ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 768ad49f501SDave Airlie * PCIE - can handle 40-bits. 769005a83f1SAlex Deucher * IGP - can handle 40-bits 770ad49f501SDave Airlie * AGP - generally dma32 is safest 771005a83f1SAlex Deucher * PCI - dma32 for legacy pci gart, 40 bits on newer asics 772ad49f501SDave Airlie */ 773ad49f501SDave Airlie rdev->need_dma32 = false; 774ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 775ad49f501SDave Airlie rdev->need_dma32 = true; 776005a83f1SAlex Deucher if ((rdev->flags & RADEON_IS_PCI) && 777005a83f1SAlex Deucher (rdev->family < CHIP_RS400)) 778ad49f501SDave Airlie rdev->need_dma32 = true; 779ad49f501SDave Airlie 780ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 781ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 782771fe6b9SJerome Glisse if (r) { 78362fff811SDaniel Haid rdev->need_dma32 = true; 784c52494f6SKonrad Rzeszutek Wilk dma_bits = 32; 785771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 786771fe6b9SJerome Glisse } 787c52494f6SKonrad Rzeszutek Wilk r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 788c52494f6SKonrad Rzeszutek Wilk if (r) { 789c52494f6SKonrad Rzeszutek Wilk pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32)); 790c52494f6SKonrad Rzeszutek Wilk printk(KERN_WARNING "radeon: No coherent DMA available.\n"); 791c52494f6SKonrad Rzeszutek Wilk } 792771fe6b9SJerome Glisse 793771fe6b9SJerome Glisse /* Registers mapping */ 794771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 79501d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 79601d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 797771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 798771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 799771fe6b9SJerome Glisse return -ENOMEM; 800771fe6b9SJerome Glisse } 801771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 802771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 803771fe6b9SJerome Glisse 804351a52a2SAlex Deucher /* io port mapping */ 805351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 806351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 807351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 808351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 809351a52a2SAlex Deucher break; 810351a52a2SAlex Deucher } 811351a52a2SAlex Deucher } 812351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 813351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 814351a52a2SAlex Deucher 81528d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 81693239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 81793239ea1SDave Airlie * ignore it */ 81893239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 81926ec685fSTakashi Iwai vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops); 82028d52043SDave Airlie 8213ce0a23dSJerome Glisse r = radeon_init(rdev); 822b574f251SJerome Glisse if (r) 823b574f251SJerome Glisse return r; 824b1e3a6d1SMichel Dänzer 82504eb2206SChristian König r = radeon_ib_ring_tests(rdev); 82604eb2206SChristian König if (r) 82704eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 82804eb2206SChristian König 829b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 830b574f251SJerome Glisse /* Acceleration not working on AGP card try again 831b574f251SJerome Glisse * with fallback to PCI or PCIE GART 832b574f251SJerome Glisse */ 833a2d07b74SJerome Glisse radeon_asic_reset(rdev); 834b574f251SJerome Glisse radeon_fini(rdev); 835b574f251SJerome Glisse radeon_agp_disable(rdev); 836b574f251SJerome Glisse r = radeon_init(rdev); 8374aac0473SJerome Glisse if (r) 8384aac0473SJerome Glisse return r; 8393ce0a23dSJerome Glisse } 84060a7e396SChristian König if ((radeon_testing & 1)) { 841ecc0b326SMichel Dänzer radeon_test_moves(rdev); 842ecc0b326SMichel Dänzer } 84360a7e396SChristian König if ((radeon_testing & 2)) { 84460a7e396SChristian König radeon_test_syncing(rdev); 84560a7e396SChristian König } 846771fe6b9SJerome Glisse if (radeon_benchmarking) { 847638dd7dbSIlija Hadzic radeon_benchmark(rdev, radeon_benchmarking); 848771fe6b9SJerome Glisse } 8496cf8a3f5SJerome Glisse return 0; 850771fe6b9SJerome Glisse } 851771fe6b9SJerome Glisse 8524d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev); 8534d8bf9aeSChristian König 854771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 855771fe6b9SJerome Glisse { 856771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 857771fe6b9SJerome Glisse rdev->shutdown = true; 85890aca4d2SJerome Glisse /* evict vram memory */ 85990aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 8603ce0a23dSJerome Glisse radeon_fini(rdev); 8616a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 862c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 863e0a2ca73SAlex Deucher if (rdev->rio_mem) 864351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 865351a52a2SAlex Deucher rdev->rio_mem = NULL; 866771fe6b9SJerome Glisse iounmap(rdev->rmmio); 867771fe6b9SJerome Glisse rdev->rmmio = NULL; 8684d8bf9aeSChristian König radeon_debugfs_remove_files(rdev); 869771fe6b9SJerome Glisse } 870771fe6b9SJerome Glisse 871771fe6b9SJerome Glisse 872771fe6b9SJerome Glisse /* 873771fe6b9SJerome Glisse * Suspend & resume. 874771fe6b9SJerome Glisse */ 875771fe6b9SJerome Glisse int radeon_suspend_kms(struct drm_device *dev, pm_message_t state) 876771fe6b9SJerome Glisse { 877875c1866SDarren Jenkins struct radeon_device *rdev; 878771fe6b9SJerome Glisse struct drm_crtc *crtc; 879d8dcaa1dSAlex Deucher struct drm_connector *connector; 8807465280cSAlex Deucher int i, r; 881771fe6b9SJerome Glisse 882875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 883771fe6b9SJerome Glisse return -ENODEV; 884771fe6b9SJerome Glisse } 885771fe6b9SJerome Glisse if (state.event == PM_EVENT_PRETHAW) { 886771fe6b9SJerome Glisse return 0; 887771fe6b9SJerome Glisse } 888875c1866SDarren Jenkins rdev = dev->dev_private; 889875c1866SDarren Jenkins 8905bcf719bSDave Airlie if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 8916a9ee8afSDave Airlie return 0; 892d8dcaa1dSAlex Deucher 89386698c20SSeth Forshee drm_kms_helper_poll_disable(dev); 89486698c20SSeth Forshee 895d8dcaa1dSAlex Deucher /* turn off display hw */ 896d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 897d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 898d8dcaa1dSAlex Deucher } 899d8dcaa1dSAlex Deucher 900771fe6b9SJerome Glisse /* unpin the front buffers */ 901771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 902771fe6b9SJerome Glisse struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 9034c788679SJerome Glisse struct radeon_bo *robj; 904771fe6b9SJerome Glisse 905771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 906771fe6b9SJerome Glisse continue; 907771fe6b9SJerome Glisse } 9087e4d15d9SDaniel Vetter robj = gem_to_radeon_bo(rfb->obj); 90938651674SDave Airlie /* don't unpin kernel fb objects */ 91038651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 9114c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 91238651674SDave Airlie if (r == 0) { 9134c788679SJerome Glisse radeon_bo_unpin(robj); 9144c788679SJerome Glisse radeon_bo_unreserve(robj); 9154c788679SJerome Glisse } 916771fe6b9SJerome Glisse } 917771fe6b9SJerome Glisse } 918771fe6b9SJerome Glisse /* evict vram memory */ 9194c788679SJerome Glisse radeon_bo_evict_vram(rdev); 9208a47cc9eSChristian König 9218a47cc9eSChristian König mutex_lock(&rdev->ring_lock); 922771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 9237465280cSAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) 9248a47cc9eSChristian König radeon_fence_wait_empty_locked(rdev, i); 9258a47cc9eSChristian König mutex_unlock(&rdev->ring_lock); 926771fe6b9SJerome Glisse 927f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 928f657c2a7SYang Zhao 929ce8f5370SAlex Deucher radeon_pm_suspend(rdev); 9303ce0a23dSJerome Glisse radeon_suspend(rdev); 931d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 932771fe6b9SJerome Glisse /* evict remaining vram memory */ 9334c788679SJerome Glisse radeon_bo_evict_vram(rdev); 934771fe6b9SJerome Glisse 93510b06122SJerome Glisse radeon_agp_suspend(rdev); 93610b06122SJerome Glisse 937771fe6b9SJerome Glisse pci_save_state(dev->pdev); 938771fe6b9SJerome Glisse if (state.event == PM_EVENT_SUSPEND) { 939771fe6b9SJerome Glisse /* Shut down the device */ 940771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 941771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 942771fe6b9SJerome Glisse } 943ac751efaSTorben Hohn console_lock(); 94438651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 945ac751efaSTorben Hohn console_unlock(); 946771fe6b9SJerome Glisse return 0; 947771fe6b9SJerome Glisse } 948771fe6b9SJerome Glisse 949771fe6b9SJerome Glisse int radeon_resume_kms(struct drm_device *dev) 950771fe6b9SJerome Glisse { 95109bdf591SCedric Godin struct drm_connector *connector; 952771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 95304eb2206SChristian König int r; 954771fe6b9SJerome Glisse 9555bcf719bSDave Airlie if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 9566a9ee8afSDave Airlie return 0; 9576a9ee8afSDave Airlie 958ac751efaSTorben Hohn console_lock(); 959771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 960771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 961771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 962ac751efaSTorben Hohn console_unlock(); 963771fe6b9SJerome Glisse return -1; 964771fe6b9SJerome Glisse } 9650ebf1717SDave Airlie /* resume AGP if in use */ 9660ebf1717SDave Airlie radeon_agp_resume(rdev); 9673ce0a23dSJerome Glisse radeon_resume(rdev); 96804eb2206SChristian König 96904eb2206SChristian König r = radeon_ib_ring_tests(rdev); 97004eb2206SChristian König if (r) 97104eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 97204eb2206SChristian König 973ce8f5370SAlex Deucher radeon_pm_resume(rdev); 974f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 97509bdf591SCedric Godin 97638651674SDave Airlie radeon_fbdev_set_suspend(rdev, 0); 977ac751efaSTorben Hohn console_unlock(); 978771fe6b9SJerome Glisse 9793fa47d9eSAlex Deucher /* init dig PHYs, disp eng pll */ 9803fa47d9eSAlex Deucher if (rdev->is_atom_bios) { 981ac89af1eSAlex Deucher radeon_atom_encoder_init(rdev); 982f3f1f03eSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 9833fa47d9eSAlex Deucher } 984d4877cf2SAlex Deucher /* reset hpd state */ 985d4877cf2SAlex Deucher radeon_hpd_init(rdev); 986771fe6b9SJerome Glisse /* blat the mode back in */ 987771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 988a93f344dSAlex Deucher /* turn on display hw */ 989a93f344dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 990a93f344dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 991a93f344dSAlex Deucher } 99286698c20SSeth Forshee 99386698c20SSeth Forshee drm_kms_helper_poll_enable(dev); 994771fe6b9SJerome Glisse return 0; 995771fe6b9SJerome Glisse } 996771fe6b9SJerome Glisse 99790aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 99890aca4d2SJerome Glisse { 999*55d7c221SChristian König unsigned ring_sizes[RADEON_NUM_RINGS]; 1000*55d7c221SChristian König uint32_t *ring_data[RADEON_NUM_RINGS]; 1001*55d7c221SChristian König 1002*55d7c221SChristian König bool saved = false; 1003*55d7c221SChristian König 1004*55d7c221SChristian König int i, r; 10058fd1b84cSDave Airlie int resched; 100690aca4d2SJerome Glisse 1007dee53e7fSJerome Glisse down_write(&rdev->exclusive_lock); 100890aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 10098fd1b84cSDave Airlie /* block TTM */ 10108fd1b84cSDave Airlie resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 101190aca4d2SJerome Glisse radeon_suspend(rdev); 101290aca4d2SJerome Glisse 1013*55d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 1014*55d7c221SChristian König ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], 1015*55d7c221SChristian König &ring_data[i]); 1016*55d7c221SChristian König if (ring_sizes[i]) { 1017*55d7c221SChristian König saved = true; 1018*55d7c221SChristian König dev_info(rdev->dev, "Saved %d dwords of commands " 1019*55d7c221SChristian König "on ring %d.\n", ring_sizes[i], i); 1020*55d7c221SChristian König } 1021*55d7c221SChristian König } 1022*55d7c221SChristian König 1023*55d7c221SChristian König retry: 102490aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 102590aca4d2SJerome Glisse if (!r) { 1026*55d7c221SChristian König dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); 102790aca4d2SJerome Glisse radeon_resume(rdev); 1028*55d7c221SChristian König } 102904eb2206SChristian König 103090aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 103190aca4d2SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 1032*55d7c221SChristian König 1033*55d7c221SChristian König if (!r) { 1034*55d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 1035*55d7c221SChristian König radeon_ring_restore(rdev, &rdev->ring[i], 1036*55d7c221SChristian König ring_sizes[i], ring_data[i]); 103790aca4d2SJerome Glisse } 10387a1619b9SMichel Dänzer 1039*55d7c221SChristian König r = radeon_ib_ring_tests(rdev); 1040*55d7c221SChristian König if (r) { 1041*55d7c221SChristian König dev_err(rdev->dev, "ib ring test failed (%d).\n", r); 1042*55d7c221SChristian König if (saved) { 1043*55d7c221SChristian König radeon_suspend(rdev); 1044*55d7c221SChristian König goto retry; 1045*55d7c221SChristian König } 1046*55d7c221SChristian König } 1047*55d7c221SChristian König } else { 1048*55d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 1049*55d7c221SChristian König kfree(ring_data[i]); 1050*55d7c221SChristian König } 1051*55d7c221SChristian König } 1052*55d7c221SChristian König 1053*55d7c221SChristian König ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 10547a1619b9SMichel Dänzer if (r) { 105590aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 105690aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 10577a1619b9SMichel Dänzer } 10587a1619b9SMichel Dänzer 1059dee53e7fSJerome Glisse up_write(&rdev->exclusive_lock); 106090aca4d2SJerome Glisse return r; 106190aca4d2SJerome Glisse } 106290aca4d2SJerome Glisse 1063771fe6b9SJerome Glisse 1064771fe6b9SJerome Glisse /* 1065771fe6b9SJerome Glisse * Debugfs 1066771fe6b9SJerome Glisse */ 1067771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 1068771fe6b9SJerome Glisse struct drm_info_list *files, 1069771fe6b9SJerome Glisse unsigned nfiles) 1070771fe6b9SJerome Glisse { 1071771fe6b9SJerome Glisse unsigned i; 1072771fe6b9SJerome Glisse 10734d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 10744d8bf9aeSChristian König if (rdev->debugfs[i].files == files) { 1075771fe6b9SJerome Glisse /* Already registered */ 1076771fe6b9SJerome Glisse return 0; 1077771fe6b9SJerome Glisse } 1078771fe6b9SJerome Glisse } 1079c245cb9eSMichael Witten 10804d8bf9aeSChristian König i = rdev->debugfs_count + 1; 1081c245cb9eSMichael Witten if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { 1082c245cb9eSMichael Witten DRM_ERROR("Reached maximum number of debugfs components.\n"); 1083c245cb9eSMichael Witten DRM_ERROR("Report so we increase " 1084c245cb9eSMichael Witten "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); 1085771fe6b9SJerome Glisse return -EINVAL; 1086771fe6b9SJerome Glisse } 10874d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].files = files; 10884d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].num_files = nfiles; 10894d8bf9aeSChristian König rdev->debugfs_count = i; 1090771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1091771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1092771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 1093771fe6b9SJerome Glisse rdev->ddev->control); 1094771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1095771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 1096771fe6b9SJerome Glisse rdev->ddev->primary); 1097771fe6b9SJerome Glisse #endif 1098771fe6b9SJerome Glisse return 0; 1099771fe6b9SJerome Glisse } 1100771fe6b9SJerome Glisse 11014d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev) 11024d8bf9aeSChristian König { 11034d8bf9aeSChristian König #if defined(CONFIG_DEBUG_FS) 11044d8bf9aeSChristian König unsigned i; 11054d8bf9aeSChristian König 11064d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 11074d8bf9aeSChristian König drm_debugfs_remove_files(rdev->debugfs[i].files, 11084d8bf9aeSChristian König rdev->debugfs[i].num_files, 11094d8bf9aeSChristian König rdev->ddev->control); 11104d8bf9aeSChristian König drm_debugfs_remove_files(rdev->debugfs[i].files, 11114d8bf9aeSChristian König rdev->debugfs[i].num_files, 11124d8bf9aeSChristian König rdev->ddev->primary); 11134d8bf9aeSChristian König } 11144d8bf9aeSChristian König #endif 11154d8bf9aeSChristian König } 11164d8bf9aeSChristian König 1117771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1118771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 1119771fe6b9SJerome Glisse { 1120771fe6b9SJerome Glisse return 0; 1121771fe6b9SJerome Glisse } 1122771fe6b9SJerome Glisse 1123771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 1124771fe6b9SJerome Glisse { 1125771fe6b9SJerome Glisse } 1126771fe6b9SJerome Glisse #endif 1127