xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_device.c (revision 50a583f64bfe53aae4996965c1d1b25d90ce4f64)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/console.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include <drm/drmP.h>
31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h>
32771fe6b9SJerome Glisse #include <drm/radeon_drm.h>
3328d52043SDave Airlie #include <linux/vgaarb.h>
346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h>
35bcc65fd8SMatthew Garrett #include <linux/efi.h>
36771fe6b9SJerome Glisse #include "radeon_reg.h"
37771fe6b9SJerome Glisse #include "radeon.h"
38771fe6b9SJerome Glisse #include "atom.h"
39771fe6b9SJerome Glisse 
401b5331d9SJerome Glisse static const char radeon_family_name[][16] = {
411b5331d9SJerome Glisse 	"R100",
421b5331d9SJerome Glisse 	"RV100",
431b5331d9SJerome Glisse 	"RS100",
441b5331d9SJerome Glisse 	"RV200",
451b5331d9SJerome Glisse 	"RS200",
461b5331d9SJerome Glisse 	"R200",
471b5331d9SJerome Glisse 	"RV250",
481b5331d9SJerome Glisse 	"RS300",
491b5331d9SJerome Glisse 	"RV280",
501b5331d9SJerome Glisse 	"R300",
511b5331d9SJerome Glisse 	"R350",
521b5331d9SJerome Glisse 	"RV350",
531b5331d9SJerome Glisse 	"RV380",
541b5331d9SJerome Glisse 	"R420",
551b5331d9SJerome Glisse 	"R423",
561b5331d9SJerome Glisse 	"RV410",
571b5331d9SJerome Glisse 	"RS400",
581b5331d9SJerome Glisse 	"RS480",
591b5331d9SJerome Glisse 	"RS600",
601b5331d9SJerome Glisse 	"RS690",
611b5331d9SJerome Glisse 	"RS740",
621b5331d9SJerome Glisse 	"RV515",
631b5331d9SJerome Glisse 	"R520",
641b5331d9SJerome Glisse 	"RV530",
651b5331d9SJerome Glisse 	"RV560",
661b5331d9SJerome Glisse 	"RV570",
671b5331d9SJerome Glisse 	"R580",
681b5331d9SJerome Glisse 	"R600",
691b5331d9SJerome Glisse 	"RV610",
701b5331d9SJerome Glisse 	"RV630",
711b5331d9SJerome Glisse 	"RV670",
721b5331d9SJerome Glisse 	"RV620",
731b5331d9SJerome Glisse 	"RV635",
741b5331d9SJerome Glisse 	"RS780",
751b5331d9SJerome Glisse 	"RS880",
761b5331d9SJerome Glisse 	"RV770",
771b5331d9SJerome Glisse 	"RV730",
781b5331d9SJerome Glisse 	"RV710",
791b5331d9SJerome Glisse 	"RV740",
801b5331d9SJerome Glisse 	"CEDAR",
811b5331d9SJerome Glisse 	"REDWOOD",
821b5331d9SJerome Glisse 	"JUNIPER",
831b5331d9SJerome Glisse 	"CYPRESS",
841b5331d9SJerome Glisse 	"HEMLOCK",
85b08ebe7eSAlex Deucher 	"PALM",
864df64e65SAlex Deucher 	"SUMO",
874df64e65SAlex Deucher 	"SUMO2",
881fe18305SAlex Deucher 	"BARTS",
891fe18305SAlex Deucher 	"TURKS",
901fe18305SAlex Deucher 	"CAICOS",
91b7cfc9feSAlex Deucher 	"CAYMAN",
928848f759SAlex Deucher 	"ARUBA",
93cb28bb34SAlex Deucher 	"TAHITI",
94cb28bb34SAlex Deucher 	"PITCAIRN",
95cb28bb34SAlex Deucher 	"VERDE",
96624d3524SAlex Deucher 	"OLAND",
97b5d9d726SAlex Deucher 	"HAINAN",
981b5331d9SJerome Glisse 	"LAST",
991b5331d9SJerome Glisse };
1001b5331d9SJerome Glisse 
1010c195119SAlex Deucher /**
1022e1b65f9SAlex Deucher  * radeon_program_register_sequence - program an array of registers.
1032e1b65f9SAlex Deucher  *
1042e1b65f9SAlex Deucher  * @rdev: radeon_device pointer
1052e1b65f9SAlex Deucher  * @registers: pointer to the register array
1062e1b65f9SAlex Deucher  * @array_size: size of the register array
1072e1b65f9SAlex Deucher  *
1082e1b65f9SAlex Deucher  * Programs an array or registers with and and or masks.
1092e1b65f9SAlex Deucher  * This is a helper for setting golden registers.
1102e1b65f9SAlex Deucher  */
1112e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev,
1122e1b65f9SAlex Deucher 				      const u32 *registers,
1132e1b65f9SAlex Deucher 				      const u32 array_size)
1142e1b65f9SAlex Deucher {
1152e1b65f9SAlex Deucher 	u32 tmp, reg, and_mask, or_mask;
1162e1b65f9SAlex Deucher 	int i;
1172e1b65f9SAlex Deucher 
1182e1b65f9SAlex Deucher 	if (array_size % 3)
1192e1b65f9SAlex Deucher 		return;
1202e1b65f9SAlex Deucher 
1212e1b65f9SAlex Deucher 	for (i = 0; i < array_size; i +=3) {
1222e1b65f9SAlex Deucher 		reg = registers[i + 0];
1232e1b65f9SAlex Deucher 		and_mask = registers[i + 1];
1242e1b65f9SAlex Deucher 		or_mask = registers[i + 2];
1252e1b65f9SAlex Deucher 
1262e1b65f9SAlex Deucher 		if (and_mask == 0xffffffff) {
1272e1b65f9SAlex Deucher 			tmp = or_mask;
1282e1b65f9SAlex Deucher 		} else {
1292e1b65f9SAlex Deucher 			tmp = RREG32(reg);
1302e1b65f9SAlex Deucher 			tmp &= ~and_mask;
1312e1b65f9SAlex Deucher 			tmp |= or_mask;
1322e1b65f9SAlex Deucher 		}
1332e1b65f9SAlex Deucher 		WREG32(reg, tmp);
1342e1b65f9SAlex Deucher 	}
1352e1b65f9SAlex Deucher }
1362e1b65f9SAlex Deucher 
1372e1b65f9SAlex Deucher /**
1380c195119SAlex Deucher  * radeon_surface_init - Clear GPU surface registers.
1390c195119SAlex Deucher  *
1400c195119SAlex Deucher  * @rdev: radeon_device pointer
1410c195119SAlex Deucher  *
1420c195119SAlex Deucher  * Clear GPU surface registers (r1xx-r5xx).
143b1e3a6d1SMichel Dänzer  */
1443ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev)
145b1e3a6d1SMichel Dänzer {
146b1e3a6d1SMichel Dänzer 	/* FIXME: check this out */
147b1e3a6d1SMichel Dänzer 	if (rdev->family < CHIP_R600) {
148b1e3a6d1SMichel Dänzer 		int i;
149b1e3a6d1SMichel Dänzer 
150550e2d92SDave Airlie 		for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
151550e2d92SDave Airlie 			if (rdev->surface_regs[i].bo)
152550e2d92SDave Airlie 				radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
153550e2d92SDave Airlie 			else
154550e2d92SDave Airlie 				radeon_clear_surface_reg(rdev, i);
155b1e3a6d1SMichel Dänzer 		}
156e024e110SDave Airlie 		/* enable surfaces */
157e024e110SDave Airlie 		WREG32(RADEON_SURFACE_CNTL, 0);
158b1e3a6d1SMichel Dänzer 	}
159b1e3a6d1SMichel Dänzer }
160b1e3a6d1SMichel Dänzer 
161b1e3a6d1SMichel Dänzer /*
162771fe6b9SJerome Glisse  * GPU scratch registers helpers function.
163771fe6b9SJerome Glisse  */
1640c195119SAlex Deucher /**
1650c195119SAlex Deucher  * radeon_scratch_init - Init scratch register driver information.
1660c195119SAlex Deucher  *
1670c195119SAlex Deucher  * @rdev: radeon_device pointer
1680c195119SAlex Deucher  *
1690c195119SAlex Deucher  * Init CP scratch register driver information (r1xx-r5xx)
1700c195119SAlex Deucher  */
1713ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev)
172771fe6b9SJerome Glisse {
173771fe6b9SJerome Glisse 	int i;
174771fe6b9SJerome Glisse 
175771fe6b9SJerome Glisse 	/* FIXME: check this out */
176771fe6b9SJerome Glisse 	if (rdev->family < CHIP_R300) {
177771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 5;
178771fe6b9SJerome Glisse 	} else {
179771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 7;
180771fe6b9SJerome Glisse 	}
181724c80e1SAlex Deucher 	rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
182771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
183771fe6b9SJerome Glisse 		rdev->scratch.free[i] = true;
184724c80e1SAlex Deucher 		rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
185771fe6b9SJerome Glisse 	}
186771fe6b9SJerome Glisse }
187771fe6b9SJerome Glisse 
1880c195119SAlex Deucher /**
1890c195119SAlex Deucher  * radeon_scratch_get - Allocate a scratch register
1900c195119SAlex Deucher  *
1910c195119SAlex Deucher  * @rdev: radeon_device pointer
1920c195119SAlex Deucher  * @reg: scratch register mmio offset
1930c195119SAlex Deucher  *
1940c195119SAlex Deucher  * Allocate a CP scratch register for use by the driver (all asics).
1950c195119SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
1960c195119SAlex Deucher  */
197771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
198771fe6b9SJerome Glisse {
199771fe6b9SJerome Glisse 	int i;
200771fe6b9SJerome Glisse 
201771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
202771fe6b9SJerome Glisse 		if (rdev->scratch.free[i]) {
203771fe6b9SJerome Glisse 			rdev->scratch.free[i] = false;
204771fe6b9SJerome Glisse 			*reg = rdev->scratch.reg[i];
205771fe6b9SJerome Glisse 			return 0;
206771fe6b9SJerome Glisse 		}
207771fe6b9SJerome Glisse 	}
208771fe6b9SJerome Glisse 	return -EINVAL;
209771fe6b9SJerome Glisse }
210771fe6b9SJerome Glisse 
2110c195119SAlex Deucher /**
2120c195119SAlex Deucher  * radeon_scratch_free - Free a scratch register
2130c195119SAlex Deucher  *
2140c195119SAlex Deucher  * @rdev: radeon_device pointer
2150c195119SAlex Deucher  * @reg: scratch register mmio offset
2160c195119SAlex Deucher  *
2170c195119SAlex Deucher  * Free a CP scratch register allocated for use by the driver (all asics)
2180c195119SAlex Deucher  */
219771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
220771fe6b9SJerome Glisse {
221771fe6b9SJerome Glisse 	int i;
222771fe6b9SJerome Glisse 
223771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
224771fe6b9SJerome Glisse 		if (rdev->scratch.reg[i] == reg) {
225771fe6b9SJerome Glisse 			rdev->scratch.free[i] = true;
226771fe6b9SJerome Glisse 			return;
227771fe6b9SJerome Glisse 		}
228771fe6b9SJerome Glisse 	}
229771fe6b9SJerome Glisse }
230771fe6b9SJerome Glisse 
2310c195119SAlex Deucher /*
2320c195119SAlex Deucher  * radeon_wb_*()
2330c195119SAlex Deucher  * Writeback is the the method by which the the GPU updates special pages
2340c195119SAlex Deucher  * in memory with the status of certain GPU events (fences, ring pointers,
2350c195119SAlex Deucher  * etc.).
2360c195119SAlex Deucher  */
2370c195119SAlex Deucher 
2380c195119SAlex Deucher /**
2390c195119SAlex Deucher  * radeon_wb_disable - Disable Writeback
2400c195119SAlex Deucher  *
2410c195119SAlex Deucher  * @rdev: radeon_device pointer
2420c195119SAlex Deucher  *
2430c195119SAlex Deucher  * Disables Writeback (all asics).  Used for suspend.
2440c195119SAlex Deucher  */
245724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev)
246724c80e1SAlex Deucher {
247724c80e1SAlex Deucher 	int r;
248724c80e1SAlex Deucher 
249724c80e1SAlex Deucher 	if (rdev->wb.wb_obj) {
250724c80e1SAlex Deucher 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
251724c80e1SAlex Deucher 		if (unlikely(r != 0))
252724c80e1SAlex Deucher 			return;
253724c80e1SAlex Deucher 		radeon_bo_kunmap(rdev->wb.wb_obj);
254724c80e1SAlex Deucher 		radeon_bo_unpin(rdev->wb.wb_obj);
255724c80e1SAlex Deucher 		radeon_bo_unreserve(rdev->wb.wb_obj);
256724c80e1SAlex Deucher 	}
257724c80e1SAlex Deucher 	rdev->wb.enabled = false;
258724c80e1SAlex Deucher }
259724c80e1SAlex Deucher 
2600c195119SAlex Deucher /**
2610c195119SAlex Deucher  * radeon_wb_fini - Disable Writeback and free memory
2620c195119SAlex Deucher  *
2630c195119SAlex Deucher  * @rdev: radeon_device pointer
2640c195119SAlex Deucher  *
2650c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
2660c195119SAlex Deucher  * Used at driver shutdown.
2670c195119SAlex Deucher  */
268724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev)
269724c80e1SAlex Deucher {
270724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
271724c80e1SAlex Deucher 	if (rdev->wb.wb_obj) {
272724c80e1SAlex Deucher 		radeon_bo_unref(&rdev->wb.wb_obj);
273724c80e1SAlex Deucher 		rdev->wb.wb = NULL;
274724c80e1SAlex Deucher 		rdev->wb.wb_obj = NULL;
275724c80e1SAlex Deucher 	}
276724c80e1SAlex Deucher }
277724c80e1SAlex Deucher 
2780c195119SAlex Deucher /**
2790c195119SAlex Deucher  * radeon_wb_init- Init Writeback driver info and allocate memory
2800c195119SAlex Deucher  *
2810c195119SAlex Deucher  * @rdev: radeon_device pointer
2820c195119SAlex Deucher  *
2830c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
2840c195119SAlex Deucher  * Used at driver startup.
2850c195119SAlex Deucher  * Returns 0 on success or an -error on failure.
2860c195119SAlex Deucher  */
287724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev)
288724c80e1SAlex Deucher {
289724c80e1SAlex Deucher 	int r;
290724c80e1SAlex Deucher 
291724c80e1SAlex Deucher 	if (rdev->wb.wb_obj == NULL) {
292441921d5SDaniel Vetter 		r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
29340f5cf99SAlex Deucher 				     RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
294724c80e1SAlex Deucher 		if (r) {
295724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
296724c80e1SAlex Deucher 			return r;
297724c80e1SAlex Deucher 		}
298724c80e1SAlex Deucher 	}
299724c80e1SAlex Deucher 	r = radeon_bo_reserve(rdev->wb.wb_obj, false);
300724c80e1SAlex Deucher 	if (unlikely(r != 0)) {
301724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
302724c80e1SAlex Deucher 		return r;
303724c80e1SAlex Deucher 	}
304724c80e1SAlex Deucher 	r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
305724c80e1SAlex Deucher 			  &rdev->wb.gpu_addr);
306724c80e1SAlex Deucher 	if (r) {
307724c80e1SAlex Deucher 		radeon_bo_unreserve(rdev->wb.wb_obj);
308724c80e1SAlex Deucher 		dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
309724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
310724c80e1SAlex Deucher 		return r;
311724c80e1SAlex Deucher 	}
312724c80e1SAlex Deucher 	r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
313724c80e1SAlex Deucher 	radeon_bo_unreserve(rdev->wb.wb_obj);
314724c80e1SAlex Deucher 	if (r) {
315724c80e1SAlex Deucher 		dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
316724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
317724c80e1SAlex Deucher 		return r;
318724c80e1SAlex Deucher 	}
319724c80e1SAlex Deucher 
320e6ba7599SAlex Deucher 	/* clear wb memory */
321e6ba7599SAlex Deucher 	memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
322d0f8a854SAlex Deucher 	/* disable event_write fences */
323d0f8a854SAlex Deucher 	rdev->wb.use_event = false;
324724c80e1SAlex Deucher 	/* disabled via module param */
3253b7a2b24SJerome Glisse 	if (radeon_no_wb == 1) {
326724c80e1SAlex Deucher 		rdev->wb.enabled = false;
3273b7a2b24SJerome Glisse 	} else {
328724c80e1SAlex Deucher 		if (rdev->flags & RADEON_IS_AGP) {
32928eebb70SAlex Deucher 			/* often unreliable on AGP */
33028eebb70SAlex Deucher 			rdev->wb.enabled = false;
33128eebb70SAlex Deucher 		} else if (rdev->family < CHIP_R300) {
33228eebb70SAlex Deucher 			/* often unreliable on pre-r300 */
333724c80e1SAlex Deucher 			rdev->wb.enabled = false;
334d0f8a854SAlex Deucher 		} else {
335724c80e1SAlex Deucher 			rdev->wb.enabled = true;
336d0f8a854SAlex Deucher 			/* event_write fences are only available on r600+ */
3373b7a2b24SJerome Glisse 			if (rdev->family >= CHIP_R600) {
338d0f8a854SAlex Deucher 				rdev->wb.use_event = true;
339d0f8a854SAlex Deucher 			}
340724c80e1SAlex Deucher 		}
3413b7a2b24SJerome Glisse 	}
342c994ead6SAlex Deucher 	/* always use writeback/events on NI, APUs */
343c994ead6SAlex Deucher 	if (rdev->family >= CHIP_PALM) {
3447d52785dSAlex Deucher 		rdev->wb.enabled = true;
3457d52785dSAlex Deucher 		rdev->wb.use_event = true;
3467d52785dSAlex Deucher 	}
347724c80e1SAlex Deucher 
348724c80e1SAlex Deucher 	dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
349724c80e1SAlex Deucher 
350724c80e1SAlex Deucher 	return 0;
351724c80e1SAlex Deucher }
352724c80e1SAlex Deucher 
353d594e46aSJerome Glisse /**
354d594e46aSJerome Glisse  * radeon_vram_location - try to find VRAM location
355d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
356d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
357d594e46aSJerome Glisse  * @base: base address at which to put VRAM
358d594e46aSJerome Glisse  *
359d594e46aSJerome Glisse  * Function will place try to place VRAM at base address provided
360d594e46aSJerome Glisse  * as parameter (which is so far either PCI aperture address or
361d594e46aSJerome Glisse  * for IGP TOM base address).
362d594e46aSJerome Glisse  *
363d594e46aSJerome Glisse  * If there is not enough space to fit the unvisible VRAM in the 32bits
364d594e46aSJerome Glisse  * address space then we limit the VRAM size to the aperture.
365d594e46aSJerome Glisse  *
366d594e46aSJerome Glisse  * If we are using AGP and if the AGP aperture doesn't allow us to have
367d594e46aSJerome Glisse  * room for all the VRAM than we restrict the VRAM to the PCI aperture
368d594e46aSJerome Glisse  * size and print a warning.
369d594e46aSJerome Glisse  *
370d594e46aSJerome Glisse  * This function will never fails, worst case are limiting VRAM.
371d594e46aSJerome Glisse  *
372d594e46aSJerome Glisse  * Note: GTT start, end, size should be initialized before calling this
373d594e46aSJerome Glisse  * function on AGP platform.
374d594e46aSJerome Glisse  *
37525985edcSLucas De Marchi  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
376d594e46aSJerome Glisse  * this shouldn't be a problem as we are using the PCI aperture as a reference.
377d594e46aSJerome Glisse  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
378d594e46aSJerome Glisse  * not IGP.
379d594e46aSJerome Glisse  *
380d594e46aSJerome Glisse  * Note: we use mc_vram_size as on some board we need to program the mc to
381d594e46aSJerome Glisse  * cover the whole aperture even if VRAM size is inferior to aperture size
382d594e46aSJerome Glisse  * Novell bug 204882 + along with lots of ubuntu ones
383d594e46aSJerome Glisse  *
384d594e46aSJerome Glisse  * Note: when limiting vram it's safe to overwritte real_vram_size because
385d594e46aSJerome Glisse  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
386d594e46aSJerome Glisse  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
387d594e46aSJerome Glisse  * ones)
388d594e46aSJerome Glisse  *
389d594e46aSJerome Glisse  * Note: IGP TOM addr should be the same as the aperture addr, we don't
390d594e46aSJerome Glisse  * explicitly check for that thought.
391d594e46aSJerome Glisse  *
392d594e46aSJerome Glisse  * FIXME: when reducing VRAM size align new size on power of 2.
393771fe6b9SJerome Glisse  */
394d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
395771fe6b9SJerome Glisse {
3961bcb04f7SChristian König 	uint64_t limit = (uint64_t)radeon_vram_limit << 20;
3971bcb04f7SChristian König 
398d594e46aSJerome Glisse 	mc->vram_start = base;
3999ed8b1f9SAlex Deucher 	if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
400d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
401d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
402d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
403771fe6b9SJerome Glisse 	}
404d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
4052cbeb4efSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
406d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
407d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
408d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
409771fe6b9SJerome Glisse 	}
410d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
4111bcb04f7SChristian König 	if (limit && limit < mc->real_vram_size)
4121bcb04f7SChristian König 		mc->real_vram_size = limit;
413dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
414d594e46aSJerome Glisse 			mc->mc_vram_size >> 20, mc->vram_start,
415d594e46aSJerome Glisse 			mc->vram_end, mc->real_vram_size >> 20);
416771fe6b9SJerome Glisse }
417771fe6b9SJerome Glisse 
418d594e46aSJerome Glisse /**
419d594e46aSJerome Glisse  * radeon_gtt_location - try to find GTT location
420d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
421d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
422d594e46aSJerome Glisse  *
423d594e46aSJerome Glisse  * Function will place try to place GTT before or after VRAM.
424d594e46aSJerome Glisse  *
425d594e46aSJerome Glisse  * If GTT size is bigger than space left then we ajust GTT size.
426d594e46aSJerome Glisse  * Thus function will never fails.
427d594e46aSJerome Glisse  *
428d594e46aSJerome Glisse  * FIXME: when reducing GTT size align new size on power of 2.
429d594e46aSJerome Glisse  */
430d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
431d594e46aSJerome Glisse {
432d594e46aSJerome Glisse 	u64 size_af, size_bf;
433d594e46aSJerome Glisse 
4349ed8b1f9SAlex Deucher 	size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
4358d369bb1SAlex Deucher 	size_bf = mc->vram_start & ~mc->gtt_base_align;
436d594e46aSJerome Glisse 	if (size_bf > size_af) {
437d594e46aSJerome Glisse 		if (mc->gtt_size > size_bf) {
438d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
439d594e46aSJerome Glisse 			mc->gtt_size = size_bf;
440d594e46aSJerome Glisse 		}
4418d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
442d594e46aSJerome Glisse 	} else {
443d594e46aSJerome Glisse 		if (mc->gtt_size > size_af) {
444d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
445d594e46aSJerome Glisse 			mc->gtt_size = size_af;
446d594e46aSJerome Glisse 		}
4478d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
448d594e46aSJerome Glisse 	}
449d594e46aSJerome Glisse 	mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
450dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
451d594e46aSJerome Glisse 			mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
452d594e46aSJerome Glisse }
453771fe6b9SJerome Glisse 
454771fe6b9SJerome Glisse /*
455771fe6b9SJerome Glisse  * GPU helpers function.
456771fe6b9SJerome Glisse  */
4570c195119SAlex Deucher /**
4580c195119SAlex Deucher  * radeon_card_posted - check if the hw has already been initialized
4590c195119SAlex Deucher  *
4600c195119SAlex Deucher  * @rdev: radeon_device pointer
4610c195119SAlex Deucher  *
4620c195119SAlex Deucher  * Check if the asic has been initialized (all asics).
4630c195119SAlex Deucher  * Used at driver startup.
4640c195119SAlex Deucher  * Returns true if initialized or false if not.
4650c195119SAlex Deucher  */
4669f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev)
467771fe6b9SJerome Glisse {
468771fe6b9SJerome Glisse 	uint32_t reg;
469771fe6b9SJerome Glisse 
470*50a583f6SAlex Deucher 	/* required for EFI mode on macbook2,1 which uses an r5xx asic */
47183e68189SMatt Fleming 	if (efi_enabled(EFI_BOOT) &&
472*50a583f6SAlex Deucher 	    (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
473*50a583f6SAlex Deucher 	    (rdev->family < CHIP_R600))
474bcc65fd8SMatthew Garrett 		return false;
475bcc65fd8SMatthew Garrett 
4762cf3a4fcSAlex Deucher 	if (ASIC_IS_NODCE(rdev))
4772cf3a4fcSAlex Deucher 		goto check_memsize;
4782cf3a4fcSAlex Deucher 
479771fe6b9SJerome Glisse 	/* first check CRTCs */
48009fb8bd1SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
48118007401SAlex Deucher 		reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
48218007401SAlex Deucher 			RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
48309fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 4) {
48409fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
48509fb8bd1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
48609fb8bd1SAlex Deucher 			}
48709fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 6) {
48809fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
489bcc1c2a1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
49009fb8bd1SAlex Deucher 			}
491bcc1c2a1SAlex Deucher 		if (reg & EVERGREEN_CRTC_MASTER_EN)
492bcc1c2a1SAlex Deucher 			return true;
493bcc1c2a1SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
494771fe6b9SJerome Glisse 		reg = RREG32(AVIVO_D1CRTC_CONTROL) |
495771fe6b9SJerome Glisse 		      RREG32(AVIVO_D2CRTC_CONTROL);
496771fe6b9SJerome Glisse 		if (reg & AVIVO_CRTC_EN) {
497771fe6b9SJerome Glisse 			return true;
498771fe6b9SJerome Glisse 		}
499771fe6b9SJerome Glisse 	} else {
500771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CRTC_GEN_CNTL) |
501771fe6b9SJerome Glisse 		      RREG32(RADEON_CRTC2_GEN_CNTL);
502771fe6b9SJerome Glisse 		if (reg & RADEON_CRTC_EN) {
503771fe6b9SJerome Glisse 			return true;
504771fe6b9SJerome Glisse 		}
505771fe6b9SJerome Glisse 	}
506771fe6b9SJerome Glisse 
5072cf3a4fcSAlex Deucher check_memsize:
508771fe6b9SJerome Glisse 	/* then check MEM_SIZE, in case the crtcs are off */
509771fe6b9SJerome Glisse 	if (rdev->family >= CHIP_R600)
510771fe6b9SJerome Glisse 		reg = RREG32(R600_CONFIG_MEMSIZE);
511771fe6b9SJerome Glisse 	else
512771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CONFIG_MEMSIZE);
513771fe6b9SJerome Glisse 
514771fe6b9SJerome Glisse 	if (reg)
515771fe6b9SJerome Glisse 		return true;
516771fe6b9SJerome Glisse 
517771fe6b9SJerome Glisse 	return false;
518771fe6b9SJerome Glisse 
519771fe6b9SJerome Glisse }
520771fe6b9SJerome Glisse 
5210c195119SAlex Deucher /**
5220c195119SAlex Deucher  * radeon_update_bandwidth_info - update display bandwidth params
5230c195119SAlex Deucher  *
5240c195119SAlex Deucher  * @rdev: radeon_device pointer
5250c195119SAlex Deucher  *
5260c195119SAlex Deucher  * Used when sclk/mclk are switched or display modes are set.
5270c195119SAlex Deucher  * params are used to calculate display watermarks (all asics)
5280c195119SAlex Deucher  */
529f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev)
530f47299c5SAlex Deucher {
531f47299c5SAlex Deucher 	fixed20_12 a;
5328807286eSAlex Deucher 	u32 sclk = rdev->pm.current_sclk;
5338807286eSAlex Deucher 	u32 mclk = rdev->pm.current_mclk;
534f47299c5SAlex Deucher 
5358807286eSAlex Deucher 	/* sclk/mclk in Mhz */
53668adac5eSBen Skeggs 	a.full = dfixed_const(100);
53768adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_const(sclk);
53868adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
53968adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_const(mclk);
54068adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
541f47299c5SAlex Deucher 
5428807286eSAlex Deucher 	if (rdev->flags & RADEON_IS_IGP) {
54368adac5eSBen Skeggs 		a.full = dfixed_const(16);
544f47299c5SAlex Deucher 		/* core_bandwidth = sclk(Mhz) * 16 */
54568adac5eSBen Skeggs 		rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
546f47299c5SAlex Deucher 	}
547f47299c5SAlex Deucher }
548f47299c5SAlex Deucher 
5490c195119SAlex Deucher /**
5500c195119SAlex Deucher  * radeon_boot_test_post_card - check and possibly initialize the hw
5510c195119SAlex Deucher  *
5520c195119SAlex Deucher  * @rdev: radeon_device pointer
5530c195119SAlex Deucher  *
5540c195119SAlex Deucher  * Check if the asic is initialized and if not, attempt to initialize
5550c195119SAlex Deucher  * it (all asics).
5560c195119SAlex Deucher  * Returns true if initialized or false if not.
5570c195119SAlex Deucher  */
55872542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev)
55972542d77SDave Airlie {
56072542d77SDave Airlie 	if (radeon_card_posted(rdev))
56172542d77SDave Airlie 		return true;
56272542d77SDave Airlie 
56372542d77SDave Airlie 	if (rdev->bios) {
56472542d77SDave Airlie 		DRM_INFO("GPU not posted. posting now...\n");
56572542d77SDave Airlie 		if (rdev->is_atom_bios)
56672542d77SDave Airlie 			atom_asic_init(rdev->mode_info.atom_context);
56772542d77SDave Airlie 		else
56872542d77SDave Airlie 			radeon_combios_asic_init(rdev->ddev);
56972542d77SDave Airlie 		return true;
57072542d77SDave Airlie 	} else {
57172542d77SDave Airlie 		dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
57272542d77SDave Airlie 		return false;
57372542d77SDave Airlie 	}
57472542d77SDave Airlie }
57572542d77SDave Airlie 
5760c195119SAlex Deucher /**
5770c195119SAlex Deucher  * radeon_dummy_page_init - init dummy page used by the driver
5780c195119SAlex Deucher  *
5790c195119SAlex Deucher  * @rdev: radeon_device pointer
5800c195119SAlex Deucher  *
5810c195119SAlex Deucher  * Allocate the dummy page used by the driver (all asics).
5820c195119SAlex Deucher  * This dummy page is used by the driver as a filler for gart entries
5830c195119SAlex Deucher  * when pages are taken out of the GART
5840c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
5850c195119SAlex Deucher  */
5863ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev)
5873ce0a23dSJerome Glisse {
58882568565SDave Airlie 	if (rdev->dummy_page.page)
58982568565SDave Airlie 		return 0;
5903ce0a23dSJerome Glisse 	rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
5913ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
5923ce0a23dSJerome Glisse 		return -ENOMEM;
5933ce0a23dSJerome Glisse 	rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
5943ce0a23dSJerome Glisse 					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
595a30f6fb7SBenjamin Herrenschmidt 	if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
596a30f6fb7SBenjamin Herrenschmidt 		dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
5973ce0a23dSJerome Glisse 		__free_page(rdev->dummy_page.page);
5983ce0a23dSJerome Glisse 		rdev->dummy_page.page = NULL;
5993ce0a23dSJerome Glisse 		return -ENOMEM;
6003ce0a23dSJerome Glisse 	}
6013ce0a23dSJerome Glisse 	return 0;
6023ce0a23dSJerome Glisse }
6033ce0a23dSJerome Glisse 
6040c195119SAlex Deucher /**
6050c195119SAlex Deucher  * radeon_dummy_page_fini - free dummy page used by the driver
6060c195119SAlex Deucher  *
6070c195119SAlex Deucher  * @rdev: radeon_device pointer
6080c195119SAlex Deucher  *
6090c195119SAlex Deucher  * Frees the dummy page used by the driver (all asics).
6100c195119SAlex Deucher  */
6113ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev)
6123ce0a23dSJerome Glisse {
6133ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
6143ce0a23dSJerome Glisse 		return;
6153ce0a23dSJerome Glisse 	pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
6163ce0a23dSJerome Glisse 			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
6173ce0a23dSJerome Glisse 	__free_page(rdev->dummy_page.page);
6183ce0a23dSJerome Glisse 	rdev->dummy_page.page = NULL;
6193ce0a23dSJerome Glisse }
6203ce0a23dSJerome Glisse 
621771fe6b9SJerome Glisse 
622771fe6b9SJerome Glisse /* ATOM accessor methods */
6230c195119SAlex Deucher /*
6240c195119SAlex Deucher  * ATOM is an interpreted byte code stored in tables in the vbios.  The
6250c195119SAlex Deucher  * driver registers callbacks to access registers and the interpreter
6260c195119SAlex Deucher  * in the driver parses the tables and executes then to program specific
6270c195119SAlex Deucher  * actions (set display modes, asic init, etc.).  See radeon_atombios.c,
6280c195119SAlex Deucher  * atombios.h, and atom.c
6290c195119SAlex Deucher  */
6300c195119SAlex Deucher 
6310c195119SAlex Deucher /**
6320c195119SAlex Deucher  * cail_pll_read - read PLL register
6330c195119SAlex Deucher  *
6340c195119SAlex Deucher  * @info: atom card_info pointer
6350c195119SAlex Deucher  * @reg: PLL register offset
6360c195119SAlex Deucher  *
6370c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
6380c195119SAlex Deucher  * Returns the value of the PLL register.
6390c195119SAlex Deucher  */
640771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
641771fe6b9SJerome Glisse {
642771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
643771fe6b9SJerome Glisse 	uint32_t r;
644771fe6b9SJerome Glisse 
645771fe6b9SJerome Glisse 	r = rdev->pll_rreg(rdev, reg);
646771fe6b9SJerome Glisse 	return r;
647771fe6b9SJerome Glisse }
648771fe6b9SJerome Glisse 
6490c195119SAlex Deucher /**
6500c195119SAlex Deucher  * cail_pll_write - write PLL register
6510c195119SAlex Deucher  *
6520c195119SAlex Deucher  * @info: atom card_info pointer
6530c195119SAlex Deucher  * @reg: PLL register offset
6540c195119SAlex Deucher  * @val: value to write to the pll register
6550c195119SAlex Deucher  *
6560c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
6570c195119SAlex Deucher  */
658771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
659771fe6b9SJerome Glisse {
660771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
661771fe6b9SJerome Glisse 
662771fe6b9SJerome Glisse 	rdev->pll_wreg(rdev, reg, val);
663771fe6b9SJerome Glisse }
664771fe6b9SJerome Glisse 
6650c195119SAlex Deucher /**
6660c195119SAlex Deucher  * cail_mc_read - read MC (Memory Controller) register
6670c195119SAlex Deucher  *
6680c195119SAlex Deucher  * @info: atom card_info pointer
6690c195119SAlex Deucher  * @reg: MC register offset
6700c195119SAlex Deucher  *
6710c195119SAlex Deucher  * Provides an MC register accessor for the atom interpreter (r4xx+).
6720c195119SAlex Deucher  * Returns the value of the MC register.
6730c195119SAlex Deucher  */
674771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
675771fe6b9SJerome Glisse {
676771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
677771fe6b9SJerome Glisse 	uint32_t r;
678771fe6b9SJerome Glisse 
679771fe6b9SJerome Glisse 	r = rdev->mc_rreg(rdev, reg);
680771fe6b9SJerome Glisse 	return r;
681771fe6b9SJerome Glisse }
682771fe6b9SJerome Glisse 
6830c195119SAlex Deucher /**
6840c195119SAlex Deucher  * cail_mc_write - write MC (Memory Controller) register
6850c195119SAlex Deucher  *
6860c195119SAlex Deucher  * @info: atom card_info pointer
6870c195119SAlex Deucher  * @reg: MC register offset
6880c195119SAlex Deucher  * @val: value to write to the pll register
6890c195119SAlex Deucher  *
6900c195119SAlex Deucher  * Provides a MC register accessor for the atom interpreter (r4xx+).
6910c195119SAlex Deucher  */
692771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
693771fe6b9SJerome Glisse {
694771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
695771fe6b9SJerome Glisse 
696771fe6b9SJerome Glisse 	rdev->mc_wreg(rdev, reg, val);
697771fe6b9SJerome Glisse }
698771fe6b9SJerome Glisse 
6990c195119SAlex Deucher /**
7000c195119SAlex Deucher  * cail_reg_write - write MMIO register
7010c195119SAlex Deucher  *
7020c195119SAlex Deucher  * @info: atom card_info pointer
7030c195119SAlex Deucher  * @reg: MMIO register offset
7040c195119SAlex Deucher  * @val: value to write to the pll register
7050c195119SAlex Deucher  *
7060c195119SAlex Deucher  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
7070c195119SAlex Deucher  */
708771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
709771fe6b9SJerome Glisse {
710771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
711771fe6b9SJerome Glisse 
712771fe6b9SJerome Glisse 	WREG32(reg*4, val);
713771fe6b9SJerome Glisse }
714771fe6b9SJerome Glisse 
7150c195119SAlex Deucher /**
7160c195119SAlex Deucher  * cail_reg_read - read MMIO register
7170c195119SAlex Deucher  *
7180c195119SAlex Deucher  * @info: atom card_info pointer
7190c195119SAlex Deucher  * @reg: MMIO register offset
7200c195119SAlex Deucher  *
7210c195119SAlex Deucher  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
7220c195119SAlex Deucher  * Returns the value of the MMIO register.
7230c195119SAlex Deucher  */
724771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
725771fe6b9SJerome Glisse {
726771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
727771fe6b9SJerome Glisse 	uint32_t r;
728771fe6b9SJerome Glisse 
729771fe6b9SJerome Glisse 	r = RREG32(reg*4);
730771fe6b9SJerome Glisse 	return r;
731771fe6b9SJerome Glisse }
732771fe6b9SJerome Glisse 
7330c195119SAlex Deucher /**
7340c195119SAlex Deucher  * cail_ioreg_write - write IO register
7350c195119SAlex Deucher  *
7360c195119SAlex Deucher  * @info: atom card_info pointer
7370c195119SAlex Deucher  * @reg: IO register offset
7380c195119SAlex Deucher  * @val: value to write to the pll register
7390c195119SAlex Deucher  *
7400c195119SAlex Deucher  * Provides a IO register accessor for the atom interpreter (r4xx+).
7410c195119SAlex Deucher  */
742351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
743351a52a2SAlex Deucher {
744351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
745351a52a2SAlex Deucher 
746351a52a2SAlex Deucher 	WREG32_IO(reg*4, val);
747351a52a2SAlex Deucher }
748351a52a2SAlex Deucher 
7490c195119SAlex Deucher /**
7500c195119SAlex Deucher  * cail_ioreg_read - read IO register
7510c195119SAlex Deucher  *
7520c195119SAlex Deucher  * @info: atom card_info pointer
7530c195119SAlex Deucher  * @reg: IO register offset
7540c195119SAlex Deucher  *
7550c195119SAlex Deucher  * Provides an IO register accessor for the atom interpreter (r4xx+).
7560c195119SAlex Deucher  * Returns the value of the IO register.
7570c195119SAlex Deucher  */
758351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
759351a52a2SAlex Deucher {
760351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
761351a52a2SAlex Deucher 	uint32_t r;
762351a52a2SAlex Deucher 
763351a52a2SAlex Deucher 	r = RREG32_IO(reg*4);
764351a52a2SAlex Deucher 	return r;
765351a52a2SAlex Deucher }
766351a52a2SAlex Deucher 
7670c195119SAlex Deucher /**
7680c195119SAlex Deucher  * radeon_atombios_init - init the driver info and callbacks for atombios
7690c195119SAlex Deucher  *
7700c195119SAlex Deucher  * @rdev: radeon_device pointer
7710c195119SAlex Deucher  *
7720c195119SAlex Deucher  * Initializes the driver info and register access callbacks for the
7730c195119SAlex Deucher  * ATOM interpreter (r4xx+).
7740c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
7750c195119SAlex Deucher  * Called at driver startup.
7760c195119SAlex Deucher  */
777771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev)
778771fe6b9SJerome Glisse {
77961c4b24bSMathias Fröhlich 	struct card_info *atom_card_info =
78061c4b24bSMathias Fröhlich 	    kzalloc(sizeof(struct card_info), GFP_KERNEL);
78161c4b24bSMathias Fröhlich 
78261c4b24bSMathias Fröhlich 	if (!atom_card_info)
78361c4b24bSMathias Fröhlich 		return -ENOMEM;
78461c4b24bSMathias Fröhlich 
78561c4b24bSMathias Fröhlich 	rdev->mode_info.atom_card_info = atom_card_info;
78661c4b24bSMathias Fröhlich 	atom_card_info->dev = rdev->ddev;
78761c4b24bSMathias Fröhlich 	atom_card_info->reg_read = cail_reg_read;
78861c4b24bSMathias Fröhlich 	atom_card_info->reg_write = cail_reg_write;
789351a52a2SAlex Deucher 	/* needed for iio ops */
790351a52a2SAlex Deucher 	if (rdev->rio_mem) {
791351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_ioreg_read;
792351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_ioreg_write;
793351a52a2SAlex Deucher 	} else {
794351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
795351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_reg_read;
796351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_reg_write;
797351a52a2SAlex Deucher 	}
79861c4b24bSMathias Fröhlich 	atom_card_info->mc_read = cail_mc_read;
79961c4b24bSMathias Fröhlich 	atom_card_info->mc_write = cail_mc_write;
80061c4b24bSMathias Fröhlich 	atom_card_info->pll_read = cail_pll_read;
80161c4b24bSMathias Fröhlich 	atom_card_info->pll_write = cail_pll_write;
80261c4b24bSMathias Fröhlich 
80361c4b24bSMathias Fröhlich 	rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
8040e34d094STim Gardner 	if (!rdev->mode_info.atom_context) {
8050e34d094STim Gardner 		radeon_atombios_fini(rdev);
8060e34d094STim Gardner 		return -ENOMEM;
8070e34d094STim Gardner 	}
8080e34d094STim Gardner 
809c31ad97fSRafał Miłecki 	mutex_init(&rdev->mode_info.atom_context->mutex);
810771fe6b9SJerome Glisse 	radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
811d904ef9bSDave Airlie 	atom_allocate_fb_scratch(rdev->mode_info.atom_context);
812771fe6b9SJerome Glisse 	return 0;
813771fe6b9SJerome Glisse }
814771fe6b9SJerome Glisse 
8150c195119SAlex Deucher /**
8160c195119SAlex Deucher  * radeon_atombios_fini - free the driver info and callbacks for atombios
8170c195119SAlex Deucher  *
8180c195119SAlex Deucher  * @rdev: radeon_device pointer
8190c195119SAlex Deucher  *
8200c195119SAlex Deucher  * Frees the driver info and register access callbacks for the ATOM
8210c195119SAlex Deucher  * interpreter (r4xx+).
8220c195119SAlex Deucher  * Called at driver shutdown.
8230c195119SAlex Deucher  */
824771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev)
825771fe6b9SJerome Glisse {
8264a04a844SJerome Glisse 	if (rdev->mode_info.atom_context) {
827d904ef9bSDave Airlie 		kfree(rdev->mode_info.atom_context->scratch);
8284a04a844SJerome Glisse 	}
8290e34d094STim Gardner 	kfree(rdev->mode_info.atom_context);
8300e34d094STim Gardner 	rdev->mode_info.atom_context = NULL;
83161c4b24bSMathias Fröhlich 	kfree(rdev->mode_info.atom_card_info);
8320e34d094STim Gardner 	rdev->mode_info.atom_card_info = NULL;
833771fe6b9SJerome Glisse }
834771fe6b9SJerome Glisse 
8350c195119SAlex Deucher /* COMBIOS */
8360c195119SAlex Deucher /*
8370c195119SAlex Deucher  * COMBIOS is the bios format prior to ATOM. It provides
8380c195119SAlex Deucher  * command tables similar to ATOM, but doesn't have a unified
8390c195119SAlex Deucher  * parser.  See radeon_combios.c
8400c195119SAlex Deucher  */
8410c195119SAlex Deucher 
8420c195119SAlex Deucher /**
8430c195119SAlex Deucher  * radeon_combios_init - init the driver info for combios
8440c195119SAlex Deucher  *
8450c195119SAlex Deucher  * @rdev: radeon_device pointer
8460c195119SAlex Deucher  *
8470c195119SAlex Deucher  * Initializes the driver info for combios (r1xx-r3xx).
8480c195119SAlex Deucher  * Returns 0 on sucess.
8490c195119SAlex Deucher  * Called at driver startup.
8500c195119SAlex Deucher  */
851771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev)
852771fe6b9SJerome Glisse {
853771fe6b9SJerome Glisse 	radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
854771fe6b9SJerome Glisse 	return 0;
855771fe6b9SJerome Glisse }
856771fe6b9SJerome Glisse 
8570c195119SAlex Deucher /**
8580c195119SAlex Deucher  * radeon_combios_fini - free the driver info for combios
8590c195119SAlex Deucher  *
8600c195119SAlex Deucher  * @rdev: radeon_device pointer
8610c195119SAlex Deucher  *
8620c195119SAlex Deucher  * Frees the driver info for combios (r1xx-r3xx).
8630c195119SAlex Deucher  * Called at driver shutdown.
8640c195119SAlex Deucher  */
865771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev)
866771fe6b9SJerome Glisse {
867771fe6b9SJerome Glisse }
868771fe6b9SJerome Glisse 
8690c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */
8700c195119SAlex Deucher /**
8710c195119SAlex Deucher  * radeon_vga_set_decode - enable/disable vga decode
8720c195119SAlex Deucher  *
8730c195119SAlex Deucher  * @cookie: radeon_device pointer
8740c195119SAlex Deucher  * @state: enable/disable vga decode
8750c195119SAlex Deucher  *
8760c195119SAlex Deucher  * Enable/disable vga decode (all asics).
8770c195119SAlex Deucher  * Returns VGA resource flags.
8780c195119SAlex Deucher  */
87928d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state)
88028d52043SDave Airlie {
88128d52043SDave Airlie 	struct radeon_device *rdev = cookie;
88228d52043SDave Airlie 	radeon_vga_set_state(rdev, state);
88328d52043SDave Airlie 	if (state)
88428d52043SDave Airlie 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
88528d52043SDave Airlie 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
88628d52043SDave Airlie 	else
88728d52043SDave Airlie 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
88828d52043SDave Airlie }
889c1176d6fSDave Airlie 
8900c195119SAlex Deucher /**
8911bcb04f7SChristian König  * radeon_check_pot_argument - check that argument is a power of two
8921bcb04f7SChristian König  *
8931bcb04f7SChristian König  * @arg: value to check
8941bcb04f7SChristian König  *
8951bcb04f7SChristian König  * Validates that a certain argument is a power of two (all asics).
8961bcb04f7SChristian König  * Returns true if argument is valid.
8971bcb04f7SChristian König  */
8981bcb04f7SChristian König static bool radeon_check_pot_argument(int arg)
8991bcb04f7SChristian König {
9001bcb04f7SChristian König 	return (arg & (arg - 1)) == 0;
9011bcb04f7SChristian König }
9021bcb04f7SChristian König 
9031bcb04f7SChristian König /**
9040c195119SAlex Deucher  * radeon_check_arguments - validate module params
9050c195119SAlex Deucher  *
9060c195119SAlex Deucher  * @rdev: radeon_device pointer
9070c195119SAlex Deucher  *
9080c195119SAlex Deucher  * Validates certain module parameters and updates
9090c195119SAlex Deucher  * the associated values used by the driver (all asics).
9100c195119SAlex Deucher  */
9111109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev)
91236421338SJerome Glisse {
91336421338SJerome Glisse 	/* vramlimit must be a power of two */
9141bcb04f7SChristian König 	if (!radeon_check_pot_argument(radeon_vram_limit)) {
91536421338SJerome Glisse 		dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
91636421338SJerome Glisse 				radeon_vram_limit);
91736421338SJerome Glisse 		radeon_vram_limit = 0;
91836421338SJerome Glisse 	}
9191bcb04f7SChristian König 
92036421338SJerome Glisse 	/* gtt size must be power of two and greater or equal to 32M */
9211bcb04f7SChristian König 	if (radeon_gart_size < 32) {
92236421338SJerome Glisse 		dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
92336421338SJerome Glisse 				radeon_gart_size);
92436421338SJerome Glisse 		radeon_gart_size = 512;
9251bcb04f7SChristian König 
9261bcb04f7SChristian König 	} else if (!radeon_check_pot_argument(radeon_gart_size)) {
92736421338SJerome Glisse 		dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
92836421338SJerome Glisse 				radeon_gart_size);
92936421338SJerome Glisse 		radeon_gart_size = 512;
93036421338SJerome Glisse 	}
9311bcb04f7SChristian König 	rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
9321bcb04f7SChristian König 
93336421338SJerome Glisse 	/* AGP mode can only be -1, 1, 2, 4, 8 */
93436421338SJerome Glisse 	switch (radeon_agpmode) {
93536421338SJerome Glisse 	case -1:
93636421338SJerome Glisse 	case 0:
93736421338SJerome Glisse 	case 1:
93836421338SJerome Glisse 	case 2:
93936421338SJerome Glisse 	case 4:
94036421338SJerome Glisse 	case 8:
94136421338SJerome Glisse 		break;
94236421338SJerome Glisse 	default:
94336421338SJerome Glisse 		dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
94436421338SJerome Glisse 				"-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
94536421338SJerome Glisse 		radeon_agpmode = 0;
94636421338SJerome Glisse 		break;
94736421338SJerome Glisse 	}
94836421338SJerome Glisse }
94936421338SJerome Glisse 
9500c195119SAlex Deucher /**
951d1f9809eSMaarten Lankhorst  * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
952d1f9809eSMaarten Lankhorst  * needed for waking up.
953d1f9809eSMaarten Lankhorst  *
954d1f9809eSMaarten Lankhorst  * @pdev: pci dev pointer
955d1f9809eSMaarten Lankhorst  */
956d1f9809eSMaarten Lankhorst static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
957d1f9809eSMaarten Lankhorst {
958d1f9809eSMaarten Lankhorst 
959d1f9809eSMaarten Lankhorst 	/* 6600m in a macbook pro */
960d1f9809eSMaarten Lankhorst 	if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
961d1f9809eSMaarten Lankhorst 	    pdev->subsystem_device == 0x00e2) {
962d1f9809eSMaarten Lankhorst 		printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
963d1f9809eSMaarten Lankhorst 		return true;
964d1f9809eSMaarten Lankhorst 	}
965d1f9809eSMaarten Lankhorst 
966d1f9809eSMaarten Lankhorst 	return false;
967d1f9809eSMaarten Lankhorst }
968d1f9809eSMaarten Lankhorst 
969d1f9809eSMaarten Lankhorst /**
9700c195119SAlex Deucher  * radeon_switcheroo_set_state - set switcheroo state
9710c195119SAlex Deucher  *
9720c195119SAlex Deucher  * @pdev: pci dev pointer
9730c195119SAlex Deucher  * @state: vga switcheroo state
9740c195119SAlex Deucher  *
9750c195119SAlex Deucher  * Callback for the switcheroo driver.  Suspends or resumes the
9760c195119SAlex Deucher  * the asics before or after it is powered up using ACPI methods.
9770c195119SAlex Deucher  */
9786a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
9796a9ee8afSDave Airlie {
9806a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
9816a9ee8afSDave Airlie 	pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
9826a9ee8afSDave Airlie 	if (state == VGA_SWITCHEROO_ON) {
983d1f9809eSMaarten Lankhorst 		unsigned d3_delay = dev->pdev->d3_delay;
984d1f9809eSMaarten Lankhorst 
9856a9ee8afSDave Airlie 		printk(KERN_INFO "radeon: switched on\n");
9866a9ee8afSDave Airlie 		/* don't suspend or resume card normally */
9875bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
988d1f9809eSMaarten Lankhorst 
989d1f9809eSMaarten Lankhorst 		if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
990d1f9809eSMaarten Lankhorst 			dev->pdev->d3_delay = 20;
991d1f9809eSMaarten Lankhorst 
9926a9ee8afSDave Airlie 		radeon_resume_kms(dev);
993d1f9809eSMaarten Lankhorst 
994d1f9809eSMaarten Lankhorst 		dev->pdev->d3_delay = d3_delay;
995d1f9809eSMaarten Lankhorst 
9965bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
997fbf81762SDave Airlie 		drm_kms_helper_poll_enable(dev);
9986a9ee8afSDave Airlie 	} else {
9996a9ee8afSDave Airlie 		printk(KERN_INFO "radeon: switched off\n");
1000fbf81762SDave Airlie 		drm_kms_helper_poll_disable(dev);
10015bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
10026a9ee8afSDave Airlie 		radeon_suspend_kms(dev, pmm);
10035bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
10046a9ee8afSDave Airlie 	}
10056a9ee8afSDave Airlie }
10066a9ee8afSDave Airlie 
10070c195119SAlex Deucher /**
10080c195119SAlex Deucher  * radeon_switcheroo_can_switch - see if switcheroo state can change
10090c195119SAlex Deucher  *
10100c195119SAlex Deucher  * @pdev: pci dev pointer
10110c195119SAlex Deucher  *
10120c195119SAlex Deucher  * Callback for the switcheroo driver.  Check of the switcheroo
10130c195119SAlex Deucher  * state can be changed.
10140c195119SAlex Deucher  * Returns true if the state can be changed, false if not.
10150c195119SAlex Deucher  */
10166a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
10176a9ee8afSDave Airlie {
10186a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
10196a9ee8afSDave Airlie 	bool can_switch;
10206a9ee8afSDave Airlie 
10216a9ee8afSDave Airlie 	spin_lock(&dev->count_lock);
10226a9ee8afSDave Airlie 	can_switch = (dev->open_count == 0);
10236a9ee8afSDave Airlie 	spin_unlock(&dev->count_lock);
10246a9ee8afSDave Airlie 	return can_switch;
10256a9ee8afSDave Airlie }
10266a9ee8afSDave Airlie 
102726ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
102826ec685fSTakashi Iwai 	.set_gpu_state = radeon_switcheroo_set_state,
102926ec685fSTakashi Iwai 	.reprobe = NULL,
103026ec685fSTakashi Iwai 	.can_switch = radeon_switcheroo_can_switch,
103126ec685fSTakashi Iwai };
10326a9ee8afSDave Airlie 
10330c195119SAlex Deucher /**
10340c195119SAlex Deucher  * radeon_device_init - initialize the driver
10350c195119SAlex Deucher  *
10360c195119SAlex Deucher  * @rdev: radeon_device pointer
10370c195119SAlex Deucher  * @pdev: drm dev pointer
10380c195119SAlex Deucher  * @pdev: pci dev pointer
10390c195119SAlex Deucher  * @flags: driver flags
10400c195119SAlex Deucher  *
10410c195119SAlex Deucher  * Initializes the driver info and hw (all asics).
10420c195119SAlex Deucher  * Returns 0 for success or an error on failure.
10430c195119SAlex Deucher  * Called at driver startup.
10440c195119SAlex Deucher  */
1045771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev,
1046771fe6b9SJerome Glisse 		       struct drm_device *ddev,
1047771fe6b9SJerome Glisse 		       struct pci_dev *pdev,
1048771fe6b9SJerome Glisse 		       uint32_t flags)
1049771fe6b9SJerome Glisse {
1050351a52a2SAlex Deucher 	int r, i;
1051ad49f501SDave Airlie 	int dma_bits;
1052771fe6b9SJerome Glisse 
1053771fe6b9SJerome Glisse 	rdev->shutdown = false;
10549f022ddfSJerome Glisse 	rdev->dev = &pdev->dev;
1055771fe6b9SJerome Glisse 	rdev->ddev = ddev;
1056771fe6b9SJerome Glisse 	rdev->pdev = pdev;
1057771fe6b9SJerome Glisse 	rdev->flags = flags;
1058771fe6b9SJerome Glisse 	rdev->family = flags & RADEON_FAMILY_MASK;
1059771fe6b9SJerome Glisse 	rdev->is_atom_bios = false;
1060771fe6b9SJerome Glisse 	rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1061771fe6b9SJerome Glisse 	rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
1062733289c2SJerome Glisse 	rdev->accel_working = false;
10638b25ed34SAlex Deucher 	/* set up ring ids */
10648b25ed34SAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
10658b25ed34SAlex Deucher 		rdev->ring[i].idx = i;
10668b25ed34SAlex Deucher 	}
10671b5331d9SJerome Glisse 
1068d522d9ccSThomas Reim 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1069d522d9ccSThomas Reim 		radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1070d522d9ccSThomas Reim 		pdev->subsystem_vendor, pdev->subsystem_device);
10711b5331d9SJerome Glisse 
1072771fe6b9SJerome Glisse 	/* mutex initialization are all done here so we
1073771fe6b9SJerome Glisse 	 * can recall function without having locking issues */
1074d6999bc7SChristian König 	mutex_init(&rdev->ring_lock);
107540bacf16SAlex Deucher 	mutex_init(&rdev->dc_hw_i2c_mutex);
1076c20dc369SChristian Koenig 	atomic_set(&rdev->ih.lock, 0);
10774c788679SJerome Glisse 	mutex_init(&rdev->gem.mutex);
1078c913e23aSRafał Miłecki 	mutex_init(&rdev->pm.mutex);
10796759a0a7SMarek Olšák 	mutex_init(&rdev->gpu_clock_mutex);
1080db7fce39SChristian König 	init_rwsem(&rdev->pm.mclk_lock);
1081dee53e7fSJerome Glisse 	init_rwsem(&rdev->exclusive_lock);
108273a6d3fcSRafał Miłecki 	init_waitqueue_head(&rdev->irq.vblank_queue);
10831b9c3dd0SAlex Deucher 	r = radeon_gem_init(rdev);
10841b9c3dd0SAlex Deucher 	if (r)
10851b9c3dd0SAlex Deucher 		return r;
1086721604a1SJerome Glisse 	/* initialize vm here */
108736ff39c4SChristian König 	mutex_init(&rdev->vm_manager.lock);
108823d4f1f2SAlex Deucher 	/* Adjust VM size here.
108923d4f1f2SAlex Deucher 	 * Currently set to 4GB ((1 << 20) 4k pages).
109023d4f1f2SAlex Deucher 	 * Max GPUVM size for cayman and SI is 40 bits.
109123d4f1f2SAlex Deucher 	 */
1092721604a1SJerome Glisse 	rdev->vm_manager.max_pfn = 1 << 20;
1093721604a1SJerome Glisse 	INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
1094771fe6b9SJerome Glisse 
10954aac0473SJerome Glisse 	/* Set asic functions */
10964aac0473SJerome Glisse 	r = radeon_asic_init(rdev);
109736421338SJerome Glisse 	if (r)
10984aac0473SJerome Glisse 		return r;
109936421338SJerome Glisse 	radeon_check_arguments(rdev);
11004aac0473SJerome Glisse 
1101f95df9caSAlex Deucher 	/* all of the newer IGP chips have an internal gart
1102f95df9caSAlex Deucher 	 * However some rs4xx report as AGP, so remove that here.
1103f95df9caSAlex Deucher 	 */
1104f95df9caSAlex Deucher 	if ((rdev->family >= CHIP_RS400) &&
1105f95df9caSAlex Deucher 	    (rdev->flags & RADEON_IS_IGP)) {
1106f95df9caSAlex Deucher 		rdev->flags &= ~RADEON_IS_AGP;
1107f95df9caSAlex Deucher 	}
1108f95df9caSAlex Deucher 
110930256a3fSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1110b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1111771fe6b9SJerome Glisse 	}
1112771fe6b9SJerome Glisse 
11139ed8b1f9SAlex Deucher 	/* Set the internal MC address mask
11149ed8b1f9SAlex Deucher 	 * This is the max address of the GPU's
11159ed8b1f9SAlex Deucher 	 * internal address space.
11169ed8b1f9SAlex Deucher 	 */
11179ed8b1f9SAlex Deucher 	if (rdev->family >= CHIP_CAYMAN)
11189ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
11199ed8b1f9SAlex Deucher 	else if (rdev->family >= CHIP_CEDAR)
11209ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
11219ed8b1f9SAlex Deucher 	else
11229ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
11239ed8b1f9SAlex Deucher 
1124ad49f501SDave Airlie 	/* set DMA mask + need_dma32 flags.
1125ad49f501SDave Airlie 	 * PCIE - can handle 40-bits.
1126005a83f1SAlex Deucher 	 * IGP - can handle 40-bits
1127ad49f501SDave Airlie 	 * AGP - generally dma32 is safest
1128005a83f1SAlex Deucher 	 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1129ad49f501SDave Airlie 	 */
1130ad49f501SDave Airlie 	rdev->need_dma32 = false;
1131ad49f501SDave Airlie 	if (rdev->flags & RADEON_IS_AGP)
1132ad49f501SDave Airlie 		rdev->need_dma32 = true;
1133005a83f1SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCI) &&
11344a2b6662SJerome Glisse 	    (rdev->family <= CHIP_RS740))
1135ad49f501SDave Airlie 		rdev->need_dma32 = true;
1136ad49f501SDave Airlie 
1137ad49f501SDave Airlie 	dma_bits = rdev->need_dma32 ? 32 : 40;
1138ad49f501SDave Airlie 	r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1139771fe6b9SJerome Glisse 	if (r) {
114062fff811SDaniel Haid 		rdev->need_dma32 = true;
1141c52494f6SKonrad Rzeszutek Wilk 		dma_bits = 32;
1142771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1143771fe6b9SJerome Glisse 	}
1144c52494f6SKonrad Rzeszutek Wilk 	r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1145c52494f6SKonrad Rzeszutek Wilk 	if (r) {
1146c52494f6SKonrad Rzeszutek Wilk 		pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1147c52494f6SKonrad Rzeszutek Wilk 		printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1148c52494f6SKonrad Rzeszutek Wilk 	}
1149771fe6b9SJerome Glisse 
1150771fe6b9SJerome Glisse 	/* Registers mapping */
1151771fe6b9SJerome Glisse 	/* TODO: block userspace mapping of io register */
11522c385151SDaniel Vetter 	spin_lock_init(&rdev->mmio_idx_lock);
115301d73a69SJordan Crouse 	rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
115401d73a69SJordan Crouse 	rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1155771fe6b9SJerome Glisse 	rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1156771fe6b9SJerome Glisse 	if (rdev->rmmio == NULL) {
1157771fe6b9SJerome Glisse 		return -ENOMEM;
1158771fe6b9SJerome Glisse 	}
1159771fe6b9SJerome Glisse 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1160771fe6b9SJerome Glisse 	DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1161771fe6b9SJerome Glisse 
1162351a52a2SAlex Deucher 	/* io port mapping */
1163351a52a2SAlex Deucher 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1164351a52a2SAlex Deucher 		if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1165351a52a2SAlex Deucher 			rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1166351a52a2SAlex Deucher 			rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1167351a52a2SAlex Deucher 			break;
1168351a52a2SAlex Deucher 		}
1169351a52a2SAlex Deucher 	}
1170351a52a2SAlex Deucher 	if (rdev->rio_mem == NULL)
1171351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR\n");
1172351a52a2SAlex Deucher 
117328d52043SDave Airlie 	/* if we have > 1 VGA cards, then disable the radeon VGA resources */
117493239ea1SDave Airlie 	/* this will fail for cards that aren't VGA class devices, just
117593239ea1SDave Airlie 	 * ignore it */
117693239ea1SDave Airlie 	vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
117726ec685fSTakashi Iwai 	vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
117828d52043SDave Airlie 
11793ce0a23dSJerome Glisse 	r = radeon_init(rdev);
1180b574f251SJerome Glisse 	if (r)
1181b574f251SJerome Glisse 		return r;
1182b1e3a6d1SMichel Dänzer 
118304eb2206SChristian König 	r = radeon_ib_ring_tests(rdev);
118404eb2206SChristian König 	if (r)
118504eb2206SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
118604eb2206SChristian König 
1187409851f4SJerome Glisse 	r = radeon_gem_debugfs_init(rdev);
1188409851f4SJerome Glisse 	if (r) {
1189409851f4SJerome Glisse 		DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1190409851f4SJerome Glisse 	}
1191409851f4SJerome Glisse 
1192b574f251SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1193b574f251SJerome Glisse 		/* Acceleration not working on AGP card try again
1194b574f251SJerome Glisse 		 * with fallback to PCI or PCIE GART
1195b574f251SJerome Glisse 		 */
1196a2d07b74SJerome Glisse 		radeon_asic_reset(rdev);
1197b574f251SJerome Glisse 		radeon_fini(rdev);
1198b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1199b574f251SJerome Glisse 		r = radeon_init(rdev);
12004aac0473SJerome Glisse 		if (r)
12014aac0473SJerome Glisse 			return r;
12023ce0a23dSJerome Glisse 	}
120360a7e396SChristian König 	if ((radeon_testing & 1)) {
1204ecc0b326SMichel Dänzer 		radeon_test_moves(rdev);
1205ecc0b326SMichel Dänzer 	}
120660a7e396SChristian König 	if ((radeon_testing & 2)) {
120760a7e396SChristian König 		radeon_test_syncing(rdev);
120860a7e396SChristian König 	}
1209771fe6b9SJerome Glisse 	if (radeon_benchmarking) {
1210638dd7dbSIlija Hadzic 		radeon_benchmark(rdev, radeon_benchmarking);
1211771fe6b9SJerome Glisse 	}
12126cf8a3f5SJerome Glisse 	return 0;
1213771fe6b9SJerome Glisse }
1214771fe6b9SJerome Glisse 
12154d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev);
12164d8bf9aeSChristian König 
12170c195119SAlex Deucher /**
12180c195119SAlex Deucher  * radeon_device_fini - tear down the driver
12190c195119SAlex Deucher  *
12200c195119SAlex Deucher  * @rdev: radeon_device pointer
12210c195119SAlex Deucher  *
12220c195119SAlex Deucher  * Tear down the driver info (all asics).
12230c195119SAlex Deucher  * Called at driver shutdown.
12240c195119SAlex Deucher  */
1225771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev)
1226771fe6b9SJerome Glisse {
1227771fe6b9SJerome Glisse 	DRM_INFO("radeon: finishing device.\n");
1228771fe6b9SJerome Glisse 	rdev->shutdown = true;
122990aca4d2SJerome Glisse 	/* evict vram memory */
123090aca4d2SJerome Glisse 	radeon_bo_evict_vram(rdev);
12313ce0a23dSJerome Glisse 	radeon_fini(rdev);
12326a9ee8afSDave Airlie 	vga_switcheroo_unregister_client(rdev->pdev);
1233c1176d6fSDave Airlie 	vga_client_register(rdev->pdev, NULL, NULL, NULL);
1234e0a2ca73SAlex Deucher 	if (rdev->rio_mem)
1235351a52a2SAlex Deucher 		pci_iounmap(rdev->pdev, rdev->rio_mem);
1236351a52a2SAlex Deucher 	rdev->rio_mem = NULL;
1237771fe6b9SJerome Glisse 	iounmap(rdev->rmmio);
1238771fe6b9SJerome Glisse 	rdev->rmmio = NULL;
12394d8bf9aeSChristian König 	radeon_debugfs_remove_files(rdev);
1240771fe6b9SJerome Glisse }
1241771fe6b9SJerome Glisse 
1242771fe6b9SJerome Glisse 
1243771fe6b9SJerome Glisse /*
1244771fe6b9SJerome Glisse  * Suspend & resume.
1245771fe6b9SJerome Glisse  */
12460c195119SAlex Deucher /**
12470c195119SAlex Deucher  * radeon_suspend_kms - initiate device suspend
12480c195119SAlex Deucher  *
12490c195119SAlex Deucher  * @pdev: drm dev pointer
12500c195119SAlex Deucher  * @state: suspend state
12510c195119SAlex Deucher  *
12520c195119SAlex Deucher  * Puts the hw in the suspend state (all asics).
12530c195119SAlex Deucher  * Returns 0 for success or an error on failure.
12540c195119SAlex Deucher  * Called at driver suspend.
12550c195119SAlex Deucher  */
1256771fe6b9SJerome Glisse int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
1257771fe6b9SJerome Glisse {
1258875c1866SDarren Jenkins 	struct radeon_device *rdev;
1259771fe6b9SJerome Glisse 	struct drm_crtc *crtc;
1260d8dcaa1dSAlex Deucher 	struct drm_connector *connector;
12617465280cSAlex Deucher 	int i, r;
12625f8f635eSJerome Glisse 	bool force_completion = false;
1263771fe6b9SJerome Glisse 
1264875c1866SDarren Jenkins 	if (dev == NULL || dev->dev_private == NULL) {
1265771fe6b9SJerome Glisse 		return -ENODEV;
1266771fe6b9SJerome Glisse 	}
1267771fe6b9SJerome Glisse 	if (state.event == PM_EVENT_PRETHAW) {
1268771fe6b9SJerome Glisse 		return 0;
1269771fe6b9SJerome Glisse 	}
1270875c1866SDarren Jenkins 	rdev = dev->dev_private;
1271875c1866SDarren Jenkins 
12725bcf719bSDave Airlie 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
12736a9ee8afSDave Airlie 		return 0;
1274d8dcaa1dSAlex Deucher 
127586698c20SSeth Forshee 	drm_kms_helper_poll_disable(dev);
127686698c20SSeth Forshee 
1277d8dcaa1dSAlex Deucher 	/* turn off display hw */
1278d8dcaa1dSAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1279d8dcaa1dSAlex Deucher 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1280d8dcaa1dSAlex Deucher 	}
1281d8dcaa1dSAlex Deucher 
1282771fe6b9SJerome Glisse 	/* unpin the front buffers */
1283771fe6b9SJerome Glisse 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1284771fe6b9SJerome Glisse 		struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
12854c788679SJerome Glisse 		struct radeon_bo *robj;
1286771fe6b9SJerome Glisse 
1287771fe6b9SJerome Glisse 		if (rfb == NULL || rfb->obj == NULL) {
1288771fe6b9SJerome Glisse 			continue;
1289771fe6b9SJerome Glisse 		}
12907e4d15d9SDaniel Vetter 		robj = gem_to_radeon_bo(rfb->obj);
129138651674SDave Airlie 		/* don't unpin kernel fb objects */
129238651674SDave Airlie 		if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
12934c788679SJerome Glisse 			r = radeon_bo_reserve(robj, false);
129438651674SDave Airlie 			if (r == 0) {
12954c788679SJerome Glisse 				radeon_bo_unpin(robj);
12964c788679SJerome Glisse 				radeon_bo_unreserve(robj);
12974c788679SJerome Glisse 			}
1298771fe6b9SJerome Glisse 		}
1299771fe6b9SJerome Glisse 	}
1300771fe6b9SJerome Glisse 	/* evict vram memory */
13014c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
13028a47cc9eSChristian König 
13038a47cc9eSChristian König 	mutex_lock(&rdev->ring_lock);
1304771fe6b9SJerome Glisse 	/* wait for gpu to finish processing current batch */
13055f8f635eSJerome Glisse 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
13065f8f635eSJerome Glisse 		r = radeon_fence_wait_empty_locked(rdev, i);
13075f8f635eSJerome Glisse 		if (r) {
13085f8f635eSJerome Glisse 			/* delay GPU reset to resume */
13095f8f635eSJerome Glisse 			force_completion = true;
13105f8f635eSJerome Glisse 		}
13115f8f635eSJerome Glisse 	}
13125f8f635eSJerome Glisse 	if (force_completion) {
13135f8f635eSJerome Glisse 		radeon_fence_driver_force_completion(rdev);
13145f8f635eSJerome Glisse 	}
13158a47cc9eSChristian König 	mutex_unlock(&rdev->ring_lock);
1316771fe6b9SJerome Glisse 
1317f657c2a7SYang Zhao 	radeon_save_bios_scratch_regs(rdev);
1318f657c2a7SYang Zhao 
1319ce8f5370SAlex Deucher 	radeon_pm_suspend(rdev);
13203ce0a23dSJerome Glisse 	radeon_suspend(rdev);
1321d4877cf2SAlex Deucher 	radeon_hpd_fini(rdev);
1322771fe6b9SJerome Glisse 	/* evict remaining vram memory */
13234c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
1324771fe6b9SJerome Glisse 
132510b06122SJerome Glisse 	radeon_agp_suspend(rdev);
132610b06122SJerome Glisse 
1327771fe6b9SJerome Glisse 	pci_save_state(dev->pdev);
1328771fe6b9SJerome Glisse 	if (state.event == PM_EVENT_SUSPEND) {
1329771fe6b9SJerome Glisse 		/* Shut down the device */
1330771fe6b9SJerome Glisse 		pci_disable_device(dev->pdev);
1331771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D3hot);
1332771fe6b9SJerome Glisse 	}
1333ac751efaSTorben Hohn 	console_lock();
133438651674SDave Airlie 	radeon_fbdev_set_suspend(rdev, 1);
1335ac751efaSTorben Hohn 	console_unlock();
1336771fe6b9SJerome Glisse 	return 0;
1337771fe6b9SJerome Glisse }
1338771fe6b9SJerome Glisse 
13390c195119SAlex Deucher /**
13400c195119SAlex Deucher  * radeon_resume_kms - initiate device resume
13410c195119SAlex Deucher  *
13420c195119SAlex Deucher  * @pdev: drm dev pointer
13430c195119SAlex Deucher  *
13440c195119SAlex Deucher  * Bring the hw back to operating state (all asics).
13450c195119SAlex Deucher  * Returns 0 for success or an error on failure.
13460c195119SAlex Deucher  * Called at driver resume.
13470c195119SAlex Deucher  */
1348771fe6b9SJerome Glisse int radeon_resume_kms(struct drm_device *dev)
1349771fe6b9SJerome Glisse {
135009bdf591SCedric Godin 	struct drm_connector *connector;
1351771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
135204eb2206SChristian König 	int r;
1353771fe6b9SJerome Glisse 
13545bcf719bSDave Airlie 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
13556a9ee8afSDave Airlie 		return 0;
13566a9ee8afSDave Airlie 
1357ac751efaSTorben Hohn 	console_lock();
1358771fe6b9SJerome Glisse 	pci_set_power_state(dev->pdev, PCI_D0);
1359771fe6b9SJerome Glisse 	pci_restore_state(dev->pdev);
1360771fe6b9SJerome Glisse 	if (pci_enable_device(dev->pdev)) {
1361ac751efaSTorben Hohn 		console_unlock();
1362771fe6b9SJerome Glisse 		return -1;
1363771fe6b9SJerome Glisse 	}
13640ebf1717SDave Airlie 	/* resume AGP if in use */
13650ebf1717SDave Airlie 	radeon_agp_resume(rdev);
13663ce0a23dSJerome Glisse 	radeon_resume(rdev);
136704eb2206SChristian König 
136804eb2206SChristian König 	r = radeon_ib_ring_tests(rdev);
136904eb2206SChristian König 	if (r)
137004eb2206SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
137104eb2206SChristian König 
1372ce8f5370SAlex Deucher 	radeon_pm_resume(rdev);
1373f657c2a7SYang Zhao 	radeon_restore_bios_scratch_regs(rdev);
137409bdf591SCedric Godin 
137538651674SDave Airlie 	radeon_fbdev_set_suspend(rdev, 0);
1376ac751efaSTorben Hohn 	console_unlock();
1377771fe6b9SJerome Glisse 
13783fa47d9eSAlex Deucher 	/* init dig PHYs, disp eng pll */
13793fa47d9eSAlex Deucher 	if (rdev->is_atom_bios) {
1380ac89af1eSAlex Deucher 		radeon_atom_encoder_init(rdev);
1381f3f1f03eSAlex Deucher 		radeon_atom_disp_eng_pll_init(rdev);
1382bced76f2SAlex Deucher 		/* turn on the BL */
1383bced76f2SAlex Deucher 		if (rdev->mode_info.bl_encoder) {
1384bced76f2SAlex Deucher 			u8 bl_level = radeon_get_backlight_level(rdev,
1385bced76f2SAlex Deucher 								 rdev->mode_info.bl_encoder);
1386bced76f2SAlex Deucher 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1387bced76f2SAlex Deucher 						   bl_level);
1388bced76f2SAlex Deucher 		}
13893fa47d9eSAlex Deucher 	}
1390d4877cf2SAlex Deucher 	/* reset hpd state */
1391d4877cf2SAlex Deucher 	radeon_hpd_init(rdev);
1392771fe6b9SJerome Glisse 	/* blat the mode back in */
1393771fe6b9SJerome Glisse 	drm_helper_resume_force_mode(dev);
1394a93f344dSAlex Deucher 	/* turn on display hw */
1395a93f344dSAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1396a93f344dSAlex Deucher 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1397a93f344dSAlex Deucher 	}
139886698c20SSeth Forshee 
139986698c20SSeth Forshee 	drm_kms_helper_poll_enable(dev);
1400771fe6b9SJerome Glisse 	return 0;
1401771fe6b9SJerome Glisse }
1402771fe6b9SJerome Glisse 
14030c195119SAlex Deucher /**
14040c195119SAlex Deucher  * radeon_gpu_reset - reset the asic
14050c195119SAlex Deucher  *
14060c195119SAlex Deucher  * @rdev: radeon device pointer
14070c195119SAlex Deucher  *
14080c195119SAlex Deucher  * Attempt the reset the GPU if it has hung (all asics).
14090c195119SAlex Deucher  * Returns 0 for success or an error on failure.
14100c195119SAlex Deucher  */
141190aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev)
141290aca4d2SJerome Glisse {
141355d7c221SChristian König 	unsigned ring_sizes[RADEON_NUM_RINGS];
141455d7c221SChristian König 	uint32_t *ring_data[RADEON_NUM_RINGS];
141555d7c221SChristian König 
141655d7c221SChristian König 	bool saved = false;
141755d7c221SChristian König 
141855d7c221SChristian König 	int i, r;
14198fd1b84cSDave Airlie 	int resched;
142090aca4d2SJerome Glisse 
1421dee53e7fSJerome Glisse 	down_write(&rdev->exclusive_lock);
142290aca4d2SJerome Glisse 	radeon_save_bios_scratch_regs(rdev);
14238fd1b84cSDave Airlie 	/* block TTM */
14248fd1b84cSDave Airlie 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
142590aca4d2SJerome Glisse 	radeon_suspend(rdev);
142690aca4d2SJerome Glisse 
142755d7c221SChristian König 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
142855d7c221SChristian König 		ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
142955d7c221SChristian König 						   &ring_data[i]);
143055d7c221SChristian König 		if (ring_sizes[i]) {
143155d7c221SChristian König 			saved = true;
143255d7c221SChristian König 			dev_info(rdev->dev, "Saved %d dwords of commands "
143355d7c221SChristian König 				 "on ring %d.\n", ring_sizes[i], i);
143455d7c221SChristian König 		}
143555d7c221SChristian König 	}
143655d7c221SChristian König 
143755d7c221SChristian König retry:
143890aca4d2SJerome Glisse 	r = radeon_asic_reset(rdev);
143990aca4d2SJerome Glisse 	if (!r) {
144055d7c221SChristian König 		dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
144190aca4d2SJerome Glisse 		radeon_resume(rdev);
144255d7c221SChristian König 	}
144304eb2206SChristian König 
144490aca4d2SJerome Glisse 	radeon_restore_bios_scratch_regs(rdev);
144555d7c221SChristian König 
144655d7c221SChristian König 	if (!r) {
144755d7c221SChristian König 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
144855d7c221SChristian König 			radeon_ring_restore(rdev, &rdev->ring[i],
144955d7c221SChristian König 					    ring_sizes[i], ring_data[i]);
1450f54b350dSChristian König 			ring_sizes[i] = 0;
1451f54b350dSChristian König 			ring_data[i] = NULL;
145290aca4d2SJerome Glisse 		}
14537a1619b9SMichel Dänzer 
145455d7c221SChristian König 		r = radeon_ib_ring_tests(rdev);
145555d7c221SChristian König 		if (r) {
145655d7c221SChristian König 			dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
145755d7c221SChristian König 			if (saved) {
1458f54b350dSChristian König 				saved = false;
145955d7c221SChristian König 				radeon_suspend(rdev);
146055d7c221SChristian König 				goto retry;
146155d7c221SChristian König 			}
146255d7c221SChristian König 		}
146355d7c221SChristian König 	} else {
146476903b96SJerome Glisse 		radeon_fence_driver_force_completion(rdev);
146555d7c221SChristian König 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
146655d7c221SChristian König 			kfree(ring_data[i]);
146755d7c221SChristian König 		}
146855d7c221SChristian König 	}
146955d7c221SChristian König 
1470d3493574SJerome Glisse 	drm_helper_resume_force_mode(rdev->ddev);
1471d3493574SJerome Glisse 
147255d7c221SChristian König 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
14737a1619b9SMichel Dänzer 	if (r) {
147490aca4d2SJerome Glisse 		/* bad news, how to tell it to userspace ? */
147590aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset failed\n");
14767a1619b9SMichel Dänzer 	}
14777a1619b9SMichel Dänzer 
1478dee53e7fSJerome Glisse 	up_write(&rdev->exclusive_lock);
147990aca4d2SJerome Glisse 	return r;
148090aca4d2SJerome Glisse }
148190aca4d2SJerome Glisse 
1482771fe6b9SJerome Glisse 
1483771fe6b9SJerome Glisse /*
1484771fe6b9SJerome Glisse  * Debugfs
1485771fe6b9SJerome Glisse  */
1486771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev,
1487771fe6b9SJerome Glisse 			     struct drm_info_list *files,
1488771fe6b9SJerome Glisse 			     unsigned nfiles)
1489771fe6b9SJerome Glisse {
1490771fe6b9SJerome Glisse 	unsigned i;
1491771fe6b9SJerome Glisse 
14924d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
14934d8bf9aeSChristian König 		if (rdev->debugfs[i].files == files) {
1494771fe6b9SJerome Glisse 			/* Already registered */
1495771fe6b9SJerome Glisse 			return 0;
1496771fe6b9SJerome Glisse 		}
1497771fe6b9SJerome Glisse 	}
1498c245cb9eSMichael Witten 
14994d8bf9aeSChristian König 	i = rdev->debugfs_count + 1;
1500c245cb9eSMichael Witten 	if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1501c245cb9eSMichael Witten 		DRM_ERROR("Reached maximum number of debugfs components.\n");
1502c245cb9eSMichael Witten 		DRM_ERROR("Report so we increase "
1503c245cb9eSMichael Witten 		          "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1504771fe6b9SJerome Glisse 		return -EINVAL;
1505771fe6b9SJerome Glisse 	}
15064d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].files = files;
15074d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
15084d8bf9aeSChristian König 	rdev->debugfs_count = i;
1509771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1510771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1511771fe6b9SJerome Glisse 				 rdev->ddev->control->debugfs_root,
1512771fe6b9SJerome Glisse 				 rdev->ddev->control);
1513771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1514771fe6b9SJerome Glisse 				 rdev->ddev->primary->debugfs_root,
1515771fe6b9SJerome Glisse 				 rdev->ddev->primary);
1516771fe6b9SJerome Glisse #endif
1517771fe6b9SJerome Glisse 	return 0;
1518771fe6b9SJerome Glisse }
1519771fe6b9SJerome Glisse 
15204d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev)
15214d8bf9aeSChristian König {
15224d8bf9aeSChristian König #if defined(CONFIG_DEBUG_FS)
15234d8bf9aeSChristian König 	unsigned i;
15244d8bf9aeSChristian König 
15254d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
15264d8bf9aeSChristian König 		drm_debugfs_remove_files(rdev->debugfs[i].files,
15274d8bf9aeSChristian König 					 rdev->debugfs[i].num_files,
15284d8bf9aeSChristian König 					 rdev->ddev->control);
15294d8bf9aeSChristian König 		drm_debugfs_remove_files(rdev->debugfs[i].files,
15304d8bf9aeSChristian König 					 rdev->debugfs[i].num_files,
15314d8bf9aeSChristian König 					 rdev->ddev->primary);
15324d8bf9aeSChristian König 	}
15334d8bf9aeSChristian König #endif
15344d8bf9aeSChristian König }
15354d8bf9aeSChristian König 
1536771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1537771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor)
1538771fe6b9SJerome Glisse {
1539771fe6b9SJerome Glisse 	return 0;
1540771fe6b9SJerome Glisse }
1541771fe6b9SJerome Glisse 
1542771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor)
1543771fe6b9SJerome Glisse {
1544771fe6b9SJerome Glisse }
1545771fe6b9SJerome Glisse #endif
1546