1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 33b8751946SLukas Wunner #include <linux/pm_runtime.h> 3428d52043SDave Airlie #include <linux/vgaarb.h> 356a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 36bcc65fd8SMatthew Garrett #include <linux/efi.h> 37771fe6b9SJerome Glisse #include "radeon_reg.h" 38771fe6b9SJerome Glisse #include "radeon.h" 39771fe6b9SJerome Glisse #include "atom.h" 40771fe6b9SJerome Glisse 411b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 421b5331d9SJerome Glisse "R100", 431b5331d9SJerome Glisse "RV100", 441b5331d9SJerome Glisse "RS100", 451b5331d9SJerome Glisse "RV200", 461b5331d9SJerome Glisse "RS200", 471b5331d9SJerome Glisse "R200", 481b5331d9SJerome Glisse "RV250", 491b5331d9SJerome Glisse "RS300", 501b5331d9SJerome Glisse "RV280", 511b5331d9SJerome Glisse "R300", 521b5331d9SJerome Glisse "R350", 531b5331d9SJerome Glisse "RV350", 541b5331d9SJerome Glisse "RV380", 551b5331d9SJerome Glisse "R420", 561b5331d9SJerome Glisse "R423", 571b5331d9SJerome Glisse "RV410", 581b5331d9SJerome Glisse "RS400", 591b5331d9SJerome Glisse "RS480", 601b5331d9SJerome Glisse "RS600", 611b5331d9SJerome Glisse "RS690", 621b5331d9SJerome Glisse "RS740", 631b5331d9SJerome Glisse "RV515", 641b5331d9SJerome Glisse "R520", 651b5331d9SJerome Glisse "RV530", 661b5331d9SJerome Glisse "RV560", 671b5331d9SJerome Glisse "RV570", 681b5331d9SJerome Glisse "R580", 691b5331d9SJerome Glisse "R600", 701b5331d9SJerome Glisse "RV610", 711b5331d9SJerome Glisse "RV630", 721b5331d9SJerome Glisse "RV670", 731b5331d9SJerome Glisse "RV620", 741b5331d9SJerome Glisse "RV635", 751b5331d9SJerome Glisse "RS780", 761b5331d9SJerome Glisse "RS880", 771b5331d9SJerome Glisse "RV770", 781b5331d9SJerome Glisse "RV730", 791b5331d9SJerome Glisse "RV710", 801b5331d9SJerome Glisse "RV740", 811b5331d9SJerome Glisse "CEDAR", 821b5331d9SJerome Glisse "REDWOOD", 831b5331d9SJerome Glisse "JUNIPER", 841b5331d9SJerome Glisse "CYPRESS", 851b5331d9SJerome Glisse "HEMLOCK", 86b08ebe7eSAlex Deucher "PALM", 874df64e65SAlex Deucher "SUMO", 884df64e65SAlex Deucher "SUMO2", 891fe18305SAlex Deucher "BARTS", 901fe18305SAlex Deucher "TURKS", 911fe18305SAlex Deucher "CAICOS", 92b7cfc9feSAlex Deucher "CAYMAN", 938848f759SAlex Deucher "ARUBA", 94cb28bb34SAlex Deucher "TAHITI", 95cb28bb34SAlex Deucher "PITCAIRN", 96cb28bb34SAlex Deucher "VERDE", 97624d3524SAlex Deucher "OLAND", 98b5d9d726SAlex Deucher "HAINAN", 996eac752eSAlex Deucher "BONAIRE", 1006eac752eSAlex Deucher "KAVERI", 1016eac752eSAlex Deucher "KABINI", 1023bf599e8SAlex Deucher "HAWAII", 103b0a9f22aSSamuel Li "MULLINS", 1041b5331d9SJerome Glisse "LAST", 1051b5331d9SJerome Glisse }; 1061b5331d9SJerome Glisse 107066f1f0bSAlex Deucher #if defined(CONFIG_VGA_SWITCHEROO) 108066f1f0bSAlex Deucher bool radeon_has_atpx_dgpu_power_cntl(void); 109066f1f0bSAlex Deucher bool radeon_is_atpx_hybrid(void); 110066f1f0bSAlex Deucher #else 111066f1f0bSAlex Deucher static inline bool radeon_has_atpx_dgpu_power_cntl(void) { return false; } 112066f1f0bSAlex Deucher static inline bool radeon_is_atpx_hybrid(void) { return false; } 113066f1f0bSAlex Deucher #endif 114066f1f0bSAlex Deucher 1154807c5a8SAlex Deucher #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0) 1164807c5a8SAlex Deucher #define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1) 1174807c5a8SAlex Deucher 1184807c5a8SAlex Deucher struct radeon_px_quirk { 1194807c5a8SAlex Deucher u32 chip_vendor; 1204807c5a8SAlex Deucher u32 chip_device; 1214807c5a8SAlex Deucher u32 subsys_vendor; 1224807c5a8SAlex Deucher u32 subsys_device; 1234807c5a8SAlex Deucher u32 px_quirk_flags; 1244807c5a8SAlex Deucher }; 1254807c5a8SAlex Deucher 1264807c5a8SAlex Deucher static struct radeon_px_quirk radeon_px_quirk_list[] = { 1274807c5a8SAlex Deucher /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m) 1284807c5a8SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=74551 1294807c5a8SAlex Deucher */ 1304807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX }, 1314807c5a8SAlex Deucher /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU 1324807c5a8SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=51381 1334807c5a8SAlex Deucher */ 1344807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX }, 135ff1b1294SAlex Deucher /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 136ff1b1294SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=51381 137ff1b1294SAlex Deucher */ 138ff1b1294SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 139*4eb59793SAlex Deucher /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 140*4eb59793SAlex Deucher * https://bugs.freedesktop.org/show_bug.cgi?id=101491 141*4eb59793SAlex Deucher */ 142*4eb59793SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 1434807c5a8SAlex Deucher /* macbook pro 8.2 */ 1444807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP }, 1454807c5a8SAlex Deucher { 0, 0, 0, 0, 0 }, 1464807c5a8SAlex Deucher }; 1474807c5a8SAlex Deucher 14890c4cde9SAlex Deucher bool radeon_is_px(struct drm_device *dev) 14990c4cde9SAlex Deucher { 15090c4cde9SAlex Deucher struct radeon_device *rdev = dev->dev_private; 15190c4cde9SAlex Deucher 15290c4cde9SAlex Deucher if (rdev->flags & RADEON_IS_PX) 15390c4cde9SAlex Deucher return true; 15490c4cde9SAlex Deucher return false; 15590c4cde9SAlex Deucher } 15610ebc0bcSDave Airlie 1574807c5a8SAlex Deucher static void radeon_device_handle_px_quirks(struct radeon_device *rdev) 1584807c5a8SAlex Deucher { 1594807c5a8SAlex Deucher struct radeon_px_quirk *p = radeon_px_quirk_list; 1604807c5a8SAlex Deucher 1614807c5a8SAlex Deucher /* Apply PX quirks */ 1624807c5a8SAlex Deucher while (p && p->chip_device != 0) { 1634807c5a8SAlex Deucher if (rdev->pdev->vendor == p->chip_vendor && 1644807c5a8SAlex Deucher rdev->pdev->device == p->chip_device && 1654807c5a8SAlex Deucher rdev->pdev->subsystem_vendor == p->subsys_vendor && 1664807c5a8SAlex Deucher rdev->pdev->subsystem_device == p->subsys_device) { 1674807c5a8SAlex Deucher rdev->px_quirk_flags = p->px_quirk_flags; 1684807c5a8SAlex Deucher break; 1694807c5a8SAlex Deucher } 1704807c5a8SAlex Deucher ++p; 1714807c5a8SAlex Deucher } 1724807c5a8SAlex Deucher 1734807c5a8SAlex Deucher if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX) 1744807c5a8SAlex Deucher rdev->flags &= ~RADEON_IS_PX; 175066f1f0bSAlex Deucher 176066f1f0bSAlex Deucher /* disable PX is the system doesn't support dGPU power control or hybrid gfx */ 177066f1f0bSAlex Deucher if (!radeon_is_atpx_hybrid() && 178066f1f0bSAlex Deucher !radeon_has_atpx_dgpu_power_cntl()) 179066f1f0bSAlex Deucher rdev->flags &= ~RADEON_IS_PX; 1804807c5a8SAlex Deucher } 1814807c5a8SAlex Deucher 1820c195119SAlex Deucher /** 1832e1b65f9SAlex Deucher * radeon_program_register_sequence - program an array of registers. 1842e1b65f9SAlex Deucher * 1852e1b65f9SAlex Deucher * @rdev: radeon_device pointer 1862e1b65f9SAlex Deucher * @registers: pointer to the register array 1872e1b65f9SAlex Deucher * @array_size: size of the register array 1882e1b65f9SAlex Deucher * 1892e1b65f9SAlex Deucher * Programs an array or registers with and and or masks. 1902e1b65f9SAlex Deucher * This is a helper for setting golden registers. 1912e1b65f9SAlex Deucher */ 1922e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev, 1932e1b65f9SAlex Deucher const u32 *registers, 1942e1b65f9SAlex Deucher const u32 array_size) 1952e1b65f9SAlex Deucher { 1962e1b65f9SAlex Deucher u32 tmp, reg, and_mask, or_mask; 1972e1b65f9SAlex Deucher int i; 1982e1b65f9SAlex Deucher 1992e1b65f9SAlex Deucher if (array_size % 3) 2002e1b65f9SAlex Deucher return; 2012e1b65f9SAlex Deucher 2022e1b65f9SAlex Deucher for (i = 0; i < array_size; i +=3) { 2032e1b65f9SAlex Deucher reg = registers[i + 0]; 2042e1b65f9SAlex Deucher and_mask = registers[i + 1]; 2052e1b65f9SAlex Deucher or_mask = registers[i + 2]; 2062e1b65f9SAlex Deucher 2072e1b65f9SAlex Deucher if (and_mask == 0xffffffff) { 2082e1b65f9SAlex Deucher tmp = or_mask; 2092e1b65f9SAlex Deucher } else { 2102e1b65f9SAlex Deucher tmp = RREG32(reg); 2112e1b65f9SAlex Deucher tmp &= ~and_mask; 2122e1b65f9SAlex Deucher tmp |= or_mask; 2132e1b65f9SAlex Deucher } 2142e1b65f9SAlex Deucher WREG32(reg, tmp); 2152e1b65f9SAlex Deucher } 2162e1b65f9SAlex Deucher } 2172e1b65f9SAlex Deucher 2181a0041b8SAlex Deucher void radeon_pci_config_reset(struct radeon_device *rdev) 2191a0041b8SAlex Deucher { 2201a0041b8SAlex Deucher pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA); 2211a0041b8SAlex Deucher } 2221a0041b8SAlex Deucher 2232e1b65f9SAlex Deucher /** 2240c195119SAlex Deucher * radeon_surface_init - Clear GPU surface registers. 2250c195119SAlex Deucher * 2260c195119SAlex Deucher * @rdev: radeon_device pointer 2270c195119SAlex Deucher * 2280c195119SAlex Deucher * Clear GPU surface registers (r1xx-r5xx). 229b1e3a6d1SMichel Dänzer */ 2303ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 231b1e3a6d1SMichel Dänzer { 232b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 233b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 234b1e3a6d1SMichel Dänzer int i; 235b1e3a6d1SMichel Dänzer 236550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 237550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 238550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 239550e2d92SDave Airlie else 240550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 241b1e3a6d1SMichel Dänzer } 242e024e110SDave Airlie /* enable surfaces */ 243e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 244b1e3a6d1SMichel Dänzer } 245b1e3a6d1SMichel Dänzer } 246b1e3a6d1SMichel Dänzer 247b1e3a6d1SMichel Dänzer /* 248771fe6b9SJerome Glisse * GPU scratch registers helpers function. 249771fe6b9SJerome Glisse */ 2500c195119SAlex Deucher /** 2510c195119SAlex Deucher * radeon_scratch_init - Init scratch register driver information. 2520c195119SAlex Deucher * 2530c195119SAlex Deucher * @rdev: radeon_device pointer 2540c195119SAlex Deucher * 2550c195119SAlex Deucher * Init CP scratch register driver information (r1xx-r5xx) 2560c195119SAlex Deucher */ 2573ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 258771fe6b9SJerome Glisse { 259771fe6b9SJerome Glisse int i; 260771fe6b9SJerome Glisse 261771fe6b9SJerome Glisse /* FIXME: check this out */ 262771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 263771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 264771fe6b9SJerome Glisse } else { 265771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 266771fe6b9SJerome Glisse } 267724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 268771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 269771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 270724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 271771fe6b9SJerome Glisse } 272771fe6b9SJerome Glisse } 273771fe6b9SJerome Glisse 2740c195119SAlex Deucher /** 2750c195119SAlex Deucher * radeon_scratch_get - Allocate a scratch register 2760c195119SAlex Deucher * 2770c195119SAlex Deucher * @rdev: radeon_device pointer 2780c195119SAlex Deucher * @reg: scratch register mmio offset 2790c195119SAlex Deucher * 2800c195119SAlex Deucher * Allocate a CP scratch register for use by the driver (all asics). 2810c195119SAlex Deucher * Returns 0 on success or -EINVAL on failure. 2820c195119SAlex Deucher */ 283771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 284771fe6b9SJerome Glisse { 285771fe6b9SJerome Glisse int i; 286771fe6b9SJerome Glisse 287771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 288771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 289771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 290771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 291771fe6b9SJerome Glisse return 0; 292771fe6b9SJerome Glisse } 293771fe6b9SJerome Glisse } 294771fe6b9SJerome Glisse return -EINVAL; 295771fe6b9SJerome Glisse } 296771fe6b9SJerome Glisse 2970c195119SAlex Deucher /** 2980c195119SAlex Deucher * radeon_scratch_free - Free a scratch register 2990c195119SAlex Deucher * 3000c195119SAlex Deucher * @rdev: radeon_device pointer 3010c195119SAlex Deucher * @reg: scratch register mmio offset 3020c195119SAlex Deucher * 3030c195119SAlex Deucher * Free a CP scratch register allocated for use by the driver (all asics) 3040c195119SAlex Deucher */ 305771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 306771fe6b9SJerome Glisse { 307771fe6b9SJerome Glisse int i; 308771fe6b9SJerome Glisse 309771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 310771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 311771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 312771fe6b9SJerome Glisse return; 313771fe6b9SJerome Glisse } 314771fe6b9SJerome Glisse } 315771fe6b9SJerome Glisse } 316771fe6b9SJerome Glisse 3170c195119SAlex Deucher /* 31875efdee1SAlex Deucher * GPU doorbell aperture helpers function. 31975efdee1SAlex Deucher */ 32075efdee1SAlex Deucher /** 32175efdee1SAlex Deucher * radeon_doorbell_init - Init doorbell driver information. 32275efdee1SAlex Deucher * 32375efdee1SAlex Deucher * @rdev: radeon_device pointer 32475efdee1SAlex Deucher * 32575efdee1SAlex Deucher * Init doorbell driver information (CIK) 32675efdee1SAlex Deucher * Returns 0 on success, error on failure. 32775efdee1SAlex Deucher */ 32828f5a6cdSRashika Kheria static int radeon_doorbell_init(struct radeon_device *rdev) 32975efdee1SAlex Deucher { 33075efdee1SAlex Deucher /* doorbell bar mapping */ 33175efdee1SAlex Deucher rdev->doorbell.base = pci_resource_start(rdev->pdev, 2); 33275efdee1SAlex Deucher rdev->doorbell.size = pci_resource_len(rdev->pdev, 2); 33375efdee1SAlex Deucher 334d5754ab8SAndrew Lewycky rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS); 335d5754ab8SAndrew Lewycky if (rdev->doorbell.num_doorbells == 0) 336d5754ab8SAndrew Lewycky return -EINVAL; 33775efdee1SAlex Deucher 338d5754ab8SAndrew Lewycky rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32)); 33975efdee1SAlex Deucher if (rdev->doorbell.ptr == NULL) { 34075efdee1SAlex Deucher return -ENOMEM; 34175efdee1SAlex Deucher } 34275efdee1SAlex Deucher DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base); 34375efdee1SAlex Deucher DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size); 34475efdee1SAlex Deucher 345d5754ab8SAndrew Lewycky memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used)); 34675efdee1SAlex Deucher 34775efdee1SAlex Deucher return 0; 34875efdee1SAlex Deucher } 34975efdee1SAlex Deucher 35075efdee1SAlex Deucher /** 35175efdee1SAlex Deucher * radeon_doorbell_fini - Tear down doorbell driver information. 35275efdee1SAlex Deucher * 35375efdee1SAlex Deucher * @rdev: radeon_device pointer 35475efdee1SAlex Deucher * 35575efdee1SAlex Deucher * Tear down doorbell driver information (CIK) 35675efdee1SAlex Deucher */ 35728f5a6cdSRashika Kheria static void radeon_doorbell_fini(struct radeon_device *rdev) 35875efdee1SAlex Deucher { 35975efdee1SAlex Deucher iounmap(rdev->doorbell.ptr); 36075efdee1SAlex Deucher rdev->doorbell.ptr = NULL; 36175efdee1SAlex Deucher } 36275efdee1SAlex Deucher 36375efdee1SAlex Deucher /** 364d5754ab8SAndrew Lewycky * radeon_doorbell_get - Allocate a doorbell entry 36575efdee1SAlex Deucher * 36675efdee1SAlex Deucher * @rdev: radeon_device pointer 367d5754ab8SAndrew Lewycky * @doorbell: doorbell index 36875efdee1SAlex Deucher * 369d5754ab8SAndrew Lewycky * Allocate a doorbell for use by the driver (all asics). 37075efdee1SAlex Deucher * Returns 0 on success or -EINVAL on failure. 37175efdee1SAlex Deucher */ 37275efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell) 37375efdee1SAlex Deucher { 374d5754ab8SAndrew Lewycky unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells); 375d5754ab8SAndrew Lewycky if (offset < rdev->doorbell.num_doorbells) { 376d5754ab8SAndrew Lewycky __set_bit(offset, rdev->doorbell.used); 377d5754ab8SAndrew Lewycky *doorbell = offset; 37875efdee1SAlex Deucher return 0; 379d5754ab8SAndrew Lewycky } else { 38075efdee1SAlex Deucher return -EINVAL; 38175efdee1SAlex Deucher } 382d5754ab8SAndrew Lewycky } 38375efdee1SAlex Deucher 38475efdee1SAlex Deucher /** 385d5754ab8SAndrew Lewycky * radeon_doorbell_free - Free a doorbell entry 38675efdee1SAlex Deucher * 38775efdee1SAlex Deucher * @rdev: radeon_device pointer 388d5754ab8SAndrew Lewycky * @doorbell: doorbell index 38975efdee1SAlex Deucher * 390d5754ab8SAndrew Lewycky * Free a doorbell allocated for use by the driver (all asics) 39175efdee1SAlex Deucher */ 39275efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell) 39375efdee1SAlex Deucher { 394d5754ab8SAndrew Lewycky if (doorbell < rdev->doorbell.num_doorbells) 395d5754ab8SAndrew Lewycky __clear_bit(doorbell, rdev->doorbell.used); 39675efdee1SAlex Deucher } 39775efdee1SAlex Deucher 398ebff8453SOded Gabbay /** 399ebff8453SOded Gabbay * radeon_doorbell_get_kfd_info - Report doorbell configuration required to 400ebff8453SOded Gabbay * setup KFD 401ebff8453SOded Gabbay * 402ebff8453SOded Gabbay * @rdev: radeon_device pointer 403ebff8453SOded Gabbay * @aperture_base: output returning doorbell aperture base physical address 404ebff8453SOded Gabbay * @aperture_size: output returning doorbell aperture size in bytes 405ebff8453SOded Gabbay * @start_offset: output returning # of doorbell bytes reserved for radeon. 406ebff8453SOded Gabbay * 407ebff8453SOded Gabbay * Radeon and the KFD share the doorbell aperture. Radeon sets it up, 408ebff8453SOded Gabbay * takes doorbells required for its own rings and reports the setup to KFD. 409ebff8453SOded Gabbay * Radeon reserved doorbells are at the start of the doorbell aperture. 410ebff8453SOded Gabbay */ 411ebff8453SOded Gabbay void radeon_doorbell_get_kfd_info(struct radeon_device *rdev, 412ebff8453SOded Gabbay phys_addr_t *aperture_base, 413ebff8453SOded Gabbay size_t *aperture_size, 414ebff8453SOded Gabbay size_t *start_offset) 415ebff8453SOded Gabbay { 416ebff8453SOded Gabbay /* The first num_doorbells are used by radeon. 417ebff8453SOded Gabbay * KFD takes whatever's left in the aperture. */ 418ebff8453SOded Gabbay if (rdev->doorbell.size > rdev->doorbell.num_doorbells * sizeof(u32)) { 419ebff8453SOded Gabbay *aperture_base = rdev->doorbell.base; 420ebff8453SOded Gabbay *aperture_size = rdev->doorbell.size; 421ebff8453SOded Gabbay *start_offset = rdev->doorbell.num_doorbells * sizeof(u32); 422ebff8453SOded Gabbay } else { 423ebff8453SOded Gabbay *aperture_base = 0; 424ebff8453SOded Gabbay *aperture_size = 0; 425ebff8453SOded Gabbay *start_offset = 0; 426ebff8453SOded Gabbay } 427ebff8453SOded Gabbay } 428ebff8453SOded Gabbay 42975efdee1SAlex Deucher /* 4300c195119SAlex Deucher * radeon_wb_*() 4310c195119SAlex Deucher * Writeback is the the method by which the the GPU updates special pages 4320c195119SAlex Deucher * in memory with the status of certain GPU events (fences, ring pointers, 4330c195119SAlex Deucher * etc.). 4340c195119SAlex Deucher */ 4350c195119SAlex Deucher 4360c195119SAlex Deucher /** 4370c195119SAlex Deucher * radeon_wb_disable - Disable Writeback 4380c195119SAlex Deucher * 4390c195119SAlex Deucher * @rdev: radeon_device pointer 4400c195119SAlex Deucher * 4410c195119SAlex Deucher * Disables Writeback (all asics). Used for suspend. 4420c195119SAlex Deucher */ 443724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 444724c80e1SAlex Deucher { 445724c80e1SAlex Deucher rdev->wb.enabled = false; 446724c80e1SAlex Deucher } 447724c80e1SAlex Deucher 4480c195119SAlex Deucher /** 4490c195119SAlex Deucher * radeon_wb_fini - Disable Writeback and free memory 4500c195119SAlex Deucher * 4510c195119SAlex Deucher * @rdev: radeon_device pointer 4520c195119SAlex Deucher * 4530c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 4540c195119SAlex Deucher * Used at driver shutdown. 4550c195119SAlex Deucher */ 456724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 457724c80e1SAlex Deucher { 458724c80e1SAlex Deucher radeon_wb_disable(rdev); 459724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 460089920f2SJerome Glisse if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) { 461089920f2SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 462089920f2SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 463089920f2SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 464089920f2SJerome Glisse } 465724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 466724c80e1SAlex Deucher rdev->wb.wb = NULL; 467724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 468724c80e1SAlex Deucher } 469724c80e1SAlex Deucher } 470724c80e1SAlex Deucher 4710c195119SAlex Deucher /** 4720c195119SAlex Deucher * radeon_wb_init- Init Writeback driver info and allocate memory 4730c195119SAlex Deucher * 4740c195119SAlex Deucher * @rdev: radeon_device pointer 4750c195119SAlex Deucher * 4760c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 4770c195119SAlex Deucher * Used at driver startup. 4780c195119SAlex Deucher * Returns 0 on success or an -error on failure. 4790c195119SAlex Deucher */ 480724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 481724c80e1SAlex Deucher { 482724c80e1SAlex Deucher int r; 483724c80e1SAlex Deucher 484724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 485441921d5SDaniel Vetter r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 486831b6966SMaarten Lankhorst RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL, 48702376d82SMichel Dänzer &rdev->wb.wb_obj); 488724c80e1SAlex Deucher if (r) { 489724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 490724c80e1SAlex Deucher return r; 491724c80e1SAlex Deucher } 492724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 493724c80e1SAlex Deucher if (unlikely(r != 0)) { 494724c80e1SAlex Deucher radeon_wb_fini(rdev); 495724c80e1SAlex Deucher return r; 496724c80e1SAlex Deucher } 497724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 498724c80e1SAlex Deucher &rdev->wb.gpu_addr); 499724c80e1SAlex Deucher if (r) { 500724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 501724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 502724c80e1SAlex Deucher radeon_wb_fini(rdev); 503724c80e1SAlex Deucher return r; 504724c80e1SAlex Deucher } 505724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 506724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 507724c80e1SAlex Deucher if (r) { 508724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 509724c80e1SAlex Deucher radeon_wb_fini(rdev); 510724c80e1SAlex Deucher return r; 511724c80e1SAlex Deucher } 512089920f2SJerome Glisse } 513724c80e1SAlex Deucher 514e6ba7599SAlex Deucher /* clear wb memory */ 515e6ba7599SAlex Deucher memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); 516d0f8a854SAlex Deucher /* disable event_write fences */ 517d0f8a854SAlex Deucher rdev->wb.use_event = false; 518724c80e1SAlex Deucher /* disabled via module param */ 5193b7a2b24SJerome Glisse if (radeon_no_wb == 1) { 520724c80e1SAlex Deucher rdev->wb.enabled = false; 5213b7a2b24SJerome Glisse } else { 522724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 52328eebb70SAlex Deucher /* often unreliable on AGP */ 52428eebb70SAlex Deucher rdev->wb.enabled = false; 52528eebb70SAlex Deucher } else if (rdev->family < CHIP_R300) { 52628eebb70SAlex Deucher /* often unreliable on pre-r300 */ 527724c80e1SAlex Deucher rdev->wb.enabled = false; 528d0f8a854SAlex Deucher } else { 529724c80e1SAlex Deucher rdev->wb.enabled = true; 530d0f8a854SAlex Deucher /* event_write fences are only available on r600+ */ 5313b7a2b24SJerome Glisse if (rdev->family >= CHIP_R600) { 532d0f8a854SAlex Deucher rdev->wb.use_event = true; 533d0f8a854SAlex Deucher } 534724c80e1SAlex Deucher } 5353b7a2b24SJerome Glisse } 536c994ead6SAlex Deucher /* always use writeback/events on NI, APUs */ 537c994ead6SAlex Deucher if (rdev->family >= CHIP_PALM) { 5387d52785dSAlex Deucher rdev->wb.enabled = true; 5397d52785dSAlex Deucher rdev->wb.use_event = true; 5407d52785dSAlex Deucher } 541724c80e1SAlex Deucher 542724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 543724c80e1SAlex Deucher 544724c80e1SAlex Deucher return 0; 545724c80e1SAlex Deucher } 546724c80e1SAlex Deucher 547d594e46aSJerome Glisse /** 548d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 549d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 550d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 551d594e46aSJerome Glisse * @base: base address at which to put VRAM 552d594e46aSJerome Glisse * 553d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 554d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 555d594e46aSJerome Glisse * for IGP TOM base address). 556d594e46aSJerome Glisse * 557d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 558d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 559d594e46aSJerome Glisse * 560d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 561d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 562d594e46aSJerome Glisse * size and print a warning. 563d594e46aSJerome Glisse * 564d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 565d594e46aSJerome Glisse * 566d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 567d594e46aSJerome Glisse * function on AGP platform. 568d594e46aSJerome Glisse * 56925985edcSLucas De Marchi * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, 570d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 571d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 572d594e46aSJerome Glisse * not IGP. 573d594e46aSJerome Glisse * 574d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 575d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 576d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 577d594e46aSJerome Glisse * 578d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 579d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 580d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 581d594e46aSJerome Glisse * ones) 582d594e46aSJerome Glisse * 583d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 584d594e46aSJerome Glisse * explicitly check for that thought. 585d594e46aSJerome Glisse * 586d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 587771fe6b9SJerome Glisse */ 588d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 589771fe6b9SJerome Glisse { 5901bcb04f7SChristian König uint64_t limit = (uint64_t)radeon_vram_limit << 20; 5911bcb04f7SChristian König 592d594e46aSJerome Glisse mc->vram_start = base; 5939ed8b1f9SAlex Deucher if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) { 594d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 595d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 596d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 597771fe6b9SJerome Glisse } 598d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5992cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 600d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 601d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 602d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 603771fe6b9SJerome Glisse } 604d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 6051bcb04f7SChristian König if (limit && limit < mc->real_vram_size) 6061bcb04f7SChristian König mc->real_vram_size = limit; 607dd7cc55aSAlex Deucher dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 608d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 609d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 610771fe6b9SJerome Glisse } 611771fe6b9SJerome Glisse 612d594e46aSJerome Glisse /** 613d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 614d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 615d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 616d594e46aSJerome Glisse * 617d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 618d594e46aSJerome Glisse * 619d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 620d594e46aSJerome Glisse * Thus function will never fails. 621d594e46aSJerome Glisse * 622d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 623d594e46aSJerome Glisse */ 624d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 625d594e46aSJerome Glisse { 626d594e46aSJerome Glisse u64 size_af, size_bf; 627d594e46aSJerome Glisse 6289ed8b1f9SAlex Deucher size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 6298d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 630d594e46aSJerome Glisse if (size_bf > size_af) { 631d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 632d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 633d594e46aSJerome Glisse mc->gtt_size = size_bf; 634d594e46aSJerome Glisse } 6358d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 636d594e46aSJerome Glisse } else { 637d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 638d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 639d594e46aSJerome Glisse mc->gtt_size = size_af; 640d594e46aSJerome Glisse } 6418d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 642d594e46aSJerome Glisse } 643d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 644dd7cc55aSAlex Deucher dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 645d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 646d594e46aSJerome Glisse } 647771fe6b9SJerome Glisse 648771fe6b9SJerome Glisse /* 649771fe6b9SJerome Glisse * GPU helpers function. 650771fe6b9SJerome Glisse */ 65105082b8bSAlex Deucher 65205082b8bSAlex Deucher /** 65305082b8bSAlex Deucher * radeon_device_is_virtual - check if we are running is a virtual environment 65405082b8bSAlex Deucher * 65505082b8bSAlex Deucher * Check if the asic has been passed through to a VM (all asics). 65605082b8bSAlex Deucher * Used at driver startup. 65705082b8bSAlex Deucher * Returns true if virtual or false if not. 65805082b8bSAlex Deucher */ 659a801abe4SAlex Deucher bool radeon_device_is_virtual(void) 66005082b8bSAlex Deucher { 66105082b8bSAlex Deucher #ifdef CONFIG_X86 66205082b8bSAlex Deucher return boot_cpu_has(X86_FEATURE_HYPERVISOR); 66305082b8bSAlex Deucher #else 66405082b8bSAlex Deucher return false; 66505082b8bSAlex Deucher #endif 66605082b8bSAlex Deucher } 66705082b8bSAlex Deucher 6680c195119SAlex Deucher /** 6690c195119SAlex Deucher * radeon_card_posted - check if the hw has already been initialized 6700c195119SAlex Deucher * 6710c195119SAlex Deucher * @rdev: radeon_device pointer 6720c195119SAlex Deucher * 6730c195119SAlex Deucher * Check if the asic has been initialized (all asics). 6740c195119SAlex Deucher * Used at driver startup. 6750c195119SAlex Deucher * Returns true if initialized or false if not. 6760c195119SAlex Deucher */ 6779f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 678771fe6b9SJerome Glisse { 679771fe6b9SJerome Glisse uint32_t reg; 680771fe6b9SJerome Glisse 681884031f0SAlex Deucher /* for pass through, always force asic_init for CI */ 682884031f0SAlex Deucher if (rdev->family >= CHIP_BONAIRE && 683884031f0SAlex Deucher radeon_device_is_virtual()) 68405082b8bSAlex Deucher return false; 68505082b8bSAlex Deucher 68650a583f6SAlex Deucher /* required for EFI mode on macbook2,1 which uses an r5xx asic */ 68783e68189SMatt Fleming if (efi_enabled(EFI_BOOT) && 68850a583f6SAlex Deucher (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) && 68950a583f6SAlex Deucher (rdev->family < CHIP_R600)) 690bcc65fd8SMatthew Garrett return false; 691bcc65fd8SMatthew Garrett 6922cf3a4fcSAlex Deucher if (ASIC_IS_NODCE(rdev)) 6932cf3a4fcSAlex Deucher goto check_memsize; 6942cf3a4fcSAlex Deucher 695771fe6b9SJerome Glisse /* first check CRTCs */ 69609fb8bd1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 69718007401SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 69818007401SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 69909fb8bd1SAlex Deucher if (rdev->num_crtc >= 4) { 70009fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 70109fb8bd1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET); 70209fb8bd1SAlex Deucher } 70309fb8bd1SAlex Deucher if (rdev->num_crtc >= 6) { 70409fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 705bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 70609fb8bd1SAlex Deucher } 707bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 708bcc1c2a1SAlex Deucher return true; 709bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 710771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 711771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 712771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 713771fe6b9SJerome Glisse return true; 714771fe6b9SJerome Glisse } 715771fe6b9SJerome Glisse } else { 716771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 717771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 718771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 719771fe6b9SJerome Glisse return true; 720771fe6b9SJerome Glisse } 721771fe6b9SJerome Glisse } 722771fe6b9SJerome Glisse 7232cf3a4fcSAlex Deucher check_memsize: 724771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 725771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 726771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 727771fe6b9SJerome Glisse else 728771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 729771fe6b9SJerome Glisse 730771fe6b9SJerome Glisse if (reg) 731771fe6b9SJerome Glisse return true; 732771fe6b9SJerome Glisse 733771fe6b9SJerome Glisse return false; 734771fe6b9SJerome Glisse 735771fe6b9SJerome Glisse } 736771fe6b9SJerome Glisse 7370c195119SAlex Deucher /** 7380c195119SAlex Deucher * radeon_update_bandwidth_info - update display bandwidth params 7390c195119SAlex Deucher * 7400c195119SAlex Deucher * @rdev: radeon_device pointer 7410c195119SAlex Deucher * 7420c195119SAlex Deucher * Used when sclk/mclk are switched or display modes are set. 7430c195119SAlex Deucher * params are used to calculate display watermarks (all asics) 7440c195119SAlex Deucher */ 745f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 746f47299c5SAlex Deucher { 747f47299c5SAlex Deucher fixed20_12 a; 7488807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 7498807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 750f47299c5SAlex Deucher 7518807286eSAlex Deucher /* sclk/mclk in Mhz */ 75268adac5eSBen Skeggs a.full = dfixed_const(100); 75368adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 75468adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 75568adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 75668adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 757f47299c5SAlex Deucher 7588807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 75968adac5eSBen Skeggs a.full = dfixed_const(16); 760f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 76168adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 762f47299c5SAlex Deucher } 763f47299c5SAlex Deucher } 764f47299c5SAlex Deucher 7650c195119SAlex Deucher /** 7660c195119SAlex Deucher * radeon_boot_test_post_card - check and possibly initialize the hw 7670c195119SAlex Deucher * 7680c195119SAlex Deucher * @rdev: radeon_device pointer 7690c195119SAlex Deucher * 7700c195119SAlex Deucher * Check if the asic is initialized and if not, attempt to initialize 7710c195119SAlex Deucher * it (all asics). 7720c195119SAlex Deucher * Returns true if initialized or false if not. 7730c195119SAlex Deucher */ 77472542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 77572542d77SDave Airlie { 77672542d77SDave Airlie if (radeon_card_posted(rdev)) 77772542d77SDave Airlie return true; 77872542d77SDave Airlie 77972542d77SDave Airlie if (rdev->bios) { 78072542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 78172542d77SDave Airlie if (rdev->is_atom_bios) 78272542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 78372542d77SDave Airlie else 78472542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 78572542d77SDave Airlie return true; 78672542d77SDave Airlie } else { 78772542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 78872542d77SDave Airlie return false; 78972542d77SDave Airlie } 79072542d77SDave Airlie } 79172542d77SDave Airlie 7920c195119SAlex Deucher /** 7930c195119SAlex Deucher * radeon_dummy_page_init - init dummy page used by the driver 7940c195119SAlex Deucher * 7950c195119SAlex Deucher * @rdev: radeon_device pointer 7960c195119SAlex Deucher * 7970c195119SAlex Deucher * Allocate the dummy page used by the driver (all asics). 7980c195119SAlex Deucher * This dummy page is used by the driver as a filler for gart entries 7990c195119SAlex Deucher * when pages are taken out of the GART 8000c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 8010c195119SAlex Deucher */ 8023ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 8033ce0a23dSJerome Glisse { 80482568565SDave Airlie if (rdev->dummy_page.page) 80582568565SDave Airlie return 0; 8063ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 8073ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 8083ce0a23dSJerome Glisse return -ENOMEM; 8093ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 8103ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 811a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 812a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 8133ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 8143ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 8153ce0a23dSJerome Glisse return -ENOMEM; 8163ce0a23dSJerome Glisse } 817cb658906SMichel Dänzer rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr, 818cb658906SMichel Dänzer RADEON_GART_PAGE_DUMMY); 8193ce0a23dSJerome Glisse return 0; 8203ce0a23dSJerome Glisse } 8213ce0a23dSJerome Glisse 8220c195119SAlex Deucher /** 8230c195119SAlex Deucher * radeon_dummy_page_fini - free dummy page used by the driver 8240c195119SAlex Deucher * 8250c195119SAlex Deucher * @rdev: radeon_device pointer 8260c195119SAlex Deucher * 8270c195119SAlex Deucher * Frees the dummy page used by the driver (all asics). 8280c195119SAlex Deucher */ 8293ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 8303ce0a23dSJerome Glisse { 8313ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 8323ce0a23dSJerome Glisse return; 8333ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 8343ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 8353ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 8363ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 8373ce0a23dSJerome Glisse } 8383ce0a23dSJerome Glisse 839771fe6b9SJerome Glisse 840771fe6b9SJerome Glisse /* ATOM accessor methods */ 8410c195119SAlex Deucher /* 8420c195119SAlex Deucher * ATOM is an interpreted byte code stored in tables in the vbios. The 8430c195119SAlex Deucher * driver registers callbacks to access registers and the interpreter 8440c195119SAlex Deucher * in the driver parses the tables and executes then to program specific 8450c195119SAlex Deucher * actions (set display modes, asic init, etc.). See radeon_atombios.c, 8460c195119SAlex Deucher * atombios.h, and atom.c 8470c195119SAlex Deucher */ 8480c195119SAlex Deucher 8490c195119SAlex Deucher /** 8500c195119SAlex Deucher * cail_pll_read - read PLL register 8510c195119SAlex Deucher * 8520c195119SAlex Deucher * @info: atom card_info pointer 8530c195119SAlex Deucher * @reg: PLL register offset 8540c195119SAlex Deucher * 8550c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 8560c195119SAlex Deucher * Returns the value of the PLL register. 8570c195119SAlex Deucher */ 858771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 859771fe6b9SJerome Glisse { 860771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 861771fe6b9SJerome Glisse uint32_t r; 862771fe6b9SJerome Glisse 863771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 864771fe6b9SJerome Glisse return r; 865771fe6b9SJerome Glisse } 866771fe6b9SJerome Glisse 8670c195119SAlex Deucher /** 8680c195119SAlex Deucher * cail_pll_write - write PLL register 8690c195119SAlex Deucher * 8700c195119SAlex Deucher * @info: atom card_info pointer 8710c195119SAlex Deucher * @reg: PLL register offset 8720c195119SAlex Deucher * @val: value to write to the pll register 8730c195119SAlex Deucher * 8740c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 8750c195119SAlex Deucher */ 876771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 877771fe6b9SJerome Glisse { 878771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 879771fe6b9SJerome Glisse 880771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 881771fe6b9SJerome Glisse } 882771fe6b9SJerome Glisse 8830c195119SAlex Deucher /** 8840c195119SAlex Deucher * cail_mc_read - read MC (Memory Controller) register 8850c195119SAlex Deucher * 8860c195119SAlex Deucher * @info: atom card_info pointer 8870c195119SAlex Deucher * @reg: MC register offset 8880c195119SAlex Deucher * 8890c195119SAlex Deucher * Provides an MC register accessor for the atom interpreter (r4xx+). 8900c195119SAlex Deucher * Returns the value of the MC register. 8910c195119SAlex Deucher */ 892771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 893771fe6b9SJerome Glisse { 894771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 895771fe6b9SJerome Glisse uint32_t r; 896771fe6b9SJerome Glisse 897771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 898771fe6b9SJerome Glisse return r; 899771fe6b9SJerome Glisse } 900771fe6b9SJerome Glisse 9010c195119SAlex Deucher /** 9020c195119SAlex Deucher * cail_mc_write - write MC (Memory Controller) register 9030c195119SAlex Deucher * 9040c195119SAlex Deucher * @info: atom card_info pointer 9050c195119SAlex Deucher * @reg: MC register offset 9060c195119SAlex Deucher * @val: value to write to the pll register 9070c195119SAlex Deucher * 9080c195119SAlex Deucher * Provides a MC register accessor for the atom interpreter (r4xx+). 9090c195119SAlex Deucher */ 910771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 911771fe6b9SJerome Glisse { 912771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 913771fe6b9SJerome Glisse 914771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 915771fe6b9SJerome Glisse } 916771fe6b9SJerome Glisse 9170c195119SAlex Deucher /** 9180c195119SAlex Deucher * cail_reg_write - write MMIO register 9190c195119SAlex Deucher * 9200c195119SAlex Deucher * @info: atom card_info pointer 9210c195119SAlex Deucher * @reg: MMIO register offset 9220c195119SAlex Deucher * @val: value to write to the pll register 9230c195119SAlex Deucher * 9240c195119SAlex Deucher * Provides a MMIO register accessor for the atom interpreter (r4xx+). 9250c195119SAlex Deucher */ 926771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 927771fe6b9SJerome Glisse { 928771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 929771fe6b9SJerome Glisse 930771fe6b9SJerome Glisse WREG32(reg*4, val); 931771fe6b9SJerome Glisse } 932771fe6b9SJerome Glisse 9330c195119SAlex Deucher /** 9340c195119SAlex Deucher * cail_reg_read - read MMIO register 9350c195119SAlex Deucher * 9360c195119SAlex Deucher * @info: atom card_info pointer 9370c195119SAlex Deucher * @reg: MMIO register offset 9380c195119SAlex Deucher * 9390c195119SAlex Deucher * Provides an MMIO register accessor for the atom interpreter (r4xx+). 9400c195119SAlex Deucher * Returns the value of the MMIO register. 9410c195119SAlex Deucher */ 942771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 943771fe6b9SJerome Glisse { 944771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 945771fe6b9SJerome Glisse uint32_t r; 946771fe6b9SJerome Glisse 947771fe6b9SJerome Glisse r = RREG32(reg*4); 948771fe6b9SJerome Glisse return r; 949771fe6b9SJerome Glisse } 950771fe6b9SJerome Glisse 9510c195119SAlex Deucher /** 9520c195119SAlex Deucher * cail_ioreg_write - write IO register 9530c195119SAlex Deucher * 9540c195119SAlex Deucher * @info: atom card_info pointer 9550c195119SAlex Deucher * @reg: IO register offset 9560c195119SAlex Deucher * @val: value to write to the pll register 9570c195119SAlex Deucher * 9580c195119SAlex Deucher * Provides a IO register accessor for the atom interpreter (r4xx+). 9590c195119SAlex Deucher */ 960351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 961351a52a2SAlex Deucher { 962351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 963351a52a2SAlex Deucher 964351a52a2SAlex Deucher WREG32_IO(reg*4, val); 965351a52a2SAlex Deucher } 966351a52a2SAlex Deucher 9670c195119SAlex Deucher /** 9680c195119SAlex Deucher * cail_ioreg_read - read IO register 9690c195119SAlex Deucher * 9700c195119SAlex Deucher * @info: atom card_info pointer 9710c195119SAlex Deucher * @reg: IO register offset 9720c195119SAlex Deucher * 9730c195119SAlex Deucher * Provides an IO register accessor for the atom interpreter (r4xx+). 9740c195119SAlex Deucher * Returns the value of the IO register. 9750c195119SAlex Deucher */ 976351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 977351a52a2SAlex Deucher { 978351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 979351a52a2SAlex Deucher uint32_t r; 980351a52a2SAlex Deucher 981351a52a2SAlex Deucher r = RREG32_IO(reg*4); 982351a52a2SAlex Deucher return r; 983351a52a2SAlex Deucher } 984351a52a2SAlex Deucher 9850c195119SAlex Deucher /** 9860c195119SAlex Deucher * radeon_atombios_init - init the driver info and callbacks for atombios 9870c195119SAlex Deucher * 9880c195119SAlex Deucher * @rdev: radeon_device pointer 9890c195119SAlex Deucher * 9900c195119SAlex Deucher * Initializes the driver info and register access callbacks for the 9910c195119SAlex Deucher * ATOM interpreter (r4xx+). 9920c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 9930c195119SAlex Deucher * Called at driver startup. 9940c195119SAlex Deucher */ 995771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 996771fe6b9SJerome Glisse { 99761c4b24bSMathias Fröhlich struct card_info *atom_card_info = 99861c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 99961c4b24bSMathias Fröhlich 100061c4b24bSMathias Fröhlich if (!atom_card_info) 100161c4b24bSMathias Fröhlich return -ENOMEM; 100261c4b24bSMathias Fröhlich 100361c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 100461c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 100561c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 100661c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 1007351a52a2SAlex Deucher /* needed for iio ops */ 1008351a52a2SAlex Deucher if (rdev->rio_mem) { 1009351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 1010351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 1011351a52a2SAlex Deucher } else { 1012351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 1013351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 1014351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 1015351a52a2SAlex Deucher } 101661c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 101761c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 101861c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 101961c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 102061c4b24bSMathias Fröhlich 102161c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 10220e34d094STim Gardner if (!rdev->mode_info.atom_context) { 10230e34d094STim Gardner radeon_atombios_fini(rdev); 10240e34d094STim Gardner return -ENOMEM; 10250e34d094STim Gardner } 10260e34d094STim Gardner 1027c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 10281c949842SDave Airlie mutex_init(&rdev->mode_info.atom_context->scratch_mutex); 1029771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 1030d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 1031771fe6b9SJerome Glisse return 0; 1032771fe6b9SJerome Glisse } 1033771fe6b9SJerome Glisse 10340c195119SAlex Deucher /** 10350c195119SAlex Deucher * radeon_atombios_fini - free the driver info and callbacks for atombios 10360c195119SAlex Deucher * 10370c195119SAlex Deucher * @rdev: radeon_device pointer 10380c195119SAlex Deucher * 10390c195119SAlex Deucher * Frees the driver info and register access callbacks for the ATOM 10400c195119SAlex Deucher * interpreter (r4xx+). 10410c195119SAlex Deucher * Called at driver shutdown. 10420c195119SAlex Deucher */ 1043771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 1044771fe6b9SJerome Glisse { 10454a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 1046d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 10474a04a844SJerome Glisse } 10480e34d094STim Gardner kfree(rdev->mode_info.atom_context); 10490e34d094STim Gardner rdev->mode_info.atom_context = NULL; 105061c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 10510e34d094STim Gardner rdev->mode_info.atom_card_info = NULL; 1052771fe6b9SJerome Glisse } 1053771fe6b9SJerome Glisse 10540c195119SAlex Deucher /* COMBIOS */ 10550c195119SAlex Deucher /* 10560c195119SAlex Deucher * COMBIOS is the bios format prior to ATOM. It provides 10570c195119SAlex Deucher * command tables similar to ATOM, but doesn't have a unified 10580c195119SAlex Deucher * parser. See radeon_combios.c 10590c195119SAlex Deucher */ 10600c195119SAlex Deucher 10610c195119SAlex Deucher /** 10620c195119SAlex Deucher * radeon_combios_init - init the driver info for combios 10630c195119SAlex Deucher * 10640c195119SAlex Deucher * @rdev: radeon_device pointer 10650c195119SAlex Deucher * 10660c195119SAlex Deucher * Initializes the driver info for combios (r1xx-r3xx). 10670c195119SAlex Deucher * Returns 0 on sucess. 10680c195119SAlex Deucher * Called at driver startup. 10690c195119SAlex Deucher */ 1070771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 1071771fe6b9SJerome Glisse { 1072771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 1073771fe6b9SJerome Glisse return 0; 1074771fe6b9SJerome Glisse } 1075771fe6b9SJerome Glisse 10760c195119SAlex Deucher /** 10770c195119SAlex Deucher * radeon_combios_fini - free the driver info for combios 10780c195119SAlex Deucher * 10790c195119SAlex Deucher * @rdev: radeon_device pointer 10800c195119SAlex Deucher * 10810c195119SAlex Deucher * Frees the driver info for combios (r1xx-r3xx). 10820c195119SAlex Deucher * Called at driver shutdown. 10830c195119SAlex Deucher */ 1084771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 1085771fe6b9SJerome Glisse { 1086771fe6b9SJerome Glisse } 1087771fe6b9SJerome Glisse 10880c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */ 10890c195119SAlex Deucher /** 10900c195119SAlex Deucher * radeon_vga_set_decode - enable/disable vga decode 10910c195119SAlex Deucher * 10920c195119SAlex Deucher * @cookie: radeon_device pointer 10930c195119SAlex Deucher * @state: enable/disable vga decode 10940c195119SAlex Deucher * 10950c195119SAlex Deucher * Enable/disable vga decode (all asics). 10960c195119SAlex Deucher * Returns VGA resource flags. 10970c195119SAlex Deucher */ 109828d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 109928d52043SDave Airlie { 110028d52043SDave Airlie struct radeon_device *rdev = cookie; 110128d52043SDave Airlie radeon_vga_set_state(rdev, state); 110228d52043SDave Airlie if (state) 110328d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 110428d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 110528d52043SDave Airlie else 110628d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 110728d52043SDave Airlie } 1108c1176d6fSDave Airlie 11090c195119SAlex Deucher /** 11101bcb04f7SChristian König * radeon_check_pot_argument - check that argument is a power of two 11111bcb04f7SChristian König * 11121bcb04f7SChristian König * @arg: value to check 11131bcb04f7SChristian König * 11141bcb04f7SChristian König * Validates that a certain argument is a power of two (all asics). 11151bcb04f7SChristian König * Returns true if argument is valid. 11161bcb04f7SChristian König */ 11171bcb04f7SChristian König static bool radeon_check_pot_argument(int arg) 11181bcb04f7SChristian König { 11191bcb04f7SChristian König return (arg & (arg - 1)) == 0; 11201bcb04f7SChristian König } 11211bcb04f7SChristian König 11221bcb04f7SChristian König /** 11235e3c4f90SGrigori Goronzy * Determine a sensible default GART size according to ASIC family. 11245e3c4f90SGrigori Goronzy * 11255e3c4f90SGrigori Goronzy * @family ASIC family name 11265e3c4f90SGrigori Goronzy */ 11275e3c4f90SGrigori Goronzy static int radeon_gart_size_auto(enum radeon_family family) 11285e3c4f90SGrigori Goronzy { 11295e3c4f90SGrigori Goronzy /* default to a larger gart size on newer asics */ 11305e3c4f90SGrigori Goronzy if (family >= CHIP_TAHITI) 11315e3c4f90SGrigori Goronzy return 2048; 11325e3c4f90SGrigori Goronzy else if (family >= CHIP_RV770) 11335e3c4f90SGrigori Goronzy return 1024; 11345e3c4f90SGrigori Goronzy else 11355e3c4f90SGrigori Goronzy return 512; 11365e3c4f90SGrigori Goronzy } 11375e3c4f90SGrigori Goronzy 11385e3c4f90SGrigori Goronzy /** 11390c195119SAlex Deucher * radeon_check_arguments - validate module params 11400c195119SAlex Deucher * 11410c195119SAlex Deucher * @rdev: radeon_device pointer 11420c195119SAlex Deucher * 11430c195119SAlex Deucher * Validates certain module parameters and updates 11440c195119SAlex Deucher * the associated values used by the driver (all asics). 11450c195119SAlex Deucher */ 11461109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev) 114736421338SJerome Glisse { 114836421338SJerome Glisse /* vramlimit must be a power of two */ 11491bcb04f7SChristian König if (!radeon_check_pot_argument(radeon_vram_limit)) { 115036421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 115136421338SJerome Glisse radeon_vram_limit); 115236421338SJerome Glisse radeon_vram_limit = 0; 115336421338SJerome Glisse } 11541bcb04f7SChristian König 1155edcd26e8SAlex Deucher if (radeon_gart_size == -1) { 11565e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 1157edcd26e8SAlex Deucher } 115836421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 11591bcb04f7SChristian König if (radeon_gart_size < 32) { 1160edcd26e8SAlex Deucher dev_warn(rdev->dev, "gart size (%d) too small\n", 116136421338SJerome Glisse radeon_gart_size); 11625e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 11631bcb04f7SChristian König } else if (!radeon_check_pot_argument(radeon_gart_size)) { 116436421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 116536421338SJerome Glisse radeon_gart_size); 11665e3c4f90SGrigori Goronzy radeon_gart_size = radeon_gart_size_auto(rdev->family); 116736421338SJerome Glisse } 11681bcb04f7SChristian König rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20; 11691bcb04f7SChristian König 117036421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 117136421338SJerome Glisse switch (radeon_agpmode) { 117236421338SJerome Glisse case -1: 117336421338SJerome Glisse case 0: 117436421338SJerome Glisse case 1: 117536421338SJerome Glisse case 2: 117636421338SJerome Glisse case 4: 117736421338SJerome Glisse case 8: 117836421338SJerome Glisse break; 117936421338SJerome Glisse default: 118036421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 118136421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 118236421338SJerome Glisse radeon_agpmode = 0; 118336421338SJerome Glisse break; 118436421338SJerome Glisse } 1185c1c44132SChristian König 1186c1c44132SChristian König if (!radeon_check_pot_argument(radeon_vm_size)) { 1187c1c44132SChristian König dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n", 1188c1c44132SChristian König radeon_vm_size); 118920b2656dSChristian König radeon_vm_size = 4; 1190c1c44132SChristian König } 1191c1c44132SChristian König 119220b2656dSChristian König if (radeon_vm_size < 1) { 119313c240efSAlexandre Demers dev_warn(rdev->dev, "VM size (%d) too small, min is 1GB\n", 1194c1c44132SChristian König radeon_vm_size); 119520b2656dSChristian König radeon_vm_size = 4; 1196c1c44132SChristian König } 1197c1c44132SChristian König 1198c1c44132SChristian König /* 1199c1c44132SChristian König * Max GPUVM size for Cayman, SI and CI are 40 bits. 1200c1c44132SChristian König */ 120120b2656dSChristian König if (radeon_vm_size > 1024) { 120220b2656dSChristian König dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n", 1203c1c44132SChristian König radeon_vm_size); 120420b2656dSChristian König radeon_vm_size = 4; 1205c1c44132SChristian König } 12064510fb98SChristian König 12074510fb98SChristian König /* defines number of bits in page table versus page directory, 12084510fb98SChristian König * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 12094510fb98SChristian König * page table and the remaining bits are in the page directory */ 1210dfc230f9SChristian König if (radeon_vm_block_size == -1) { 1211dfc230f9SChristian König 1212dfc230f9SChristian König /* Total bits covered by PD + PTs */ 12138e66e134SAlex Deucher unsigned bits = ilog2(radeon_vm_size) + 18; 1214dfc230f9SChristian König 1215dfc230f9SChristian König /* Make sure the PD is 4K in size up to 8GB address space. 1216dfc230f9SChristian König Above that split equal between PD and PTs */ 1217dfc230f9SChristian König if (radeon_vm_size <= 8) 1218dfc230f9SChristian König radeon_vm_block_size = bits - 9; 1219dfc230f9SChristian König else 1220dfc230f9SChristian König radeon_vm_block_size = (bits + 3) / 2; 1221dfc230f9SChristian König 1222dfc230f9SChristian König } else if (radeon_vm_block_size < 9) { 122320b2656dSChristian König dev_warn(rdev->dev, "VM page table size (%d) too small\n", 12244510fb98SChristian König radeon_vm_block_size); 12254510fb98SChristian König radeon_vm_block_size = 9; 12264510fb98SChristian König } 12274510fb98SChristian König 12284510fb98SChristian König if (radeon_vm_block_size > 24 || 122920b2656dSChristian König (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) { 123020b2656dSChristian König dev_warn(rdev->dev, "VM page table size (%d) too large\n", 12314510fb98SChristian König radeon_vm_block_size); 12324510fb98SChristian König radeon_vm_block_size = 9; 12334510fb98SChristian König } 123436421338SJerome Glisse } 123536421338SJerome Glisse 12360c195119SAlex Deucher /** 12370c195119SAlex Deucher * radeon_switcheroo_set_state - set switcheroo state 12380c195119SAlex Deucher * 12390c195119SAlex Deucher * @pdev: pci dev pointer 12408e5de1d8SLukas Wunner * @state: vga_switcheroo state 12410c195119SAlex Deucher * 12420c195119SAlex Deucher * Callback for the switcheroo driver. Suspends or resumes the 12430c195119SAlex Deucher * the asics before or after it is powered up using ACPI methods. 12440c195119SAlex Deucher */ 12456a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 12466a9ee8afSDave Airlie { 12476a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 12484807c5a8SAlex Deucher struct radeon_device *rdev = dev->dev_private; 124910ebc0bcSDave Airlie 125090c4cde9SAlex Deucher if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF) 125110ebc0bcSDave Airlie return; 125210ebc0bcSDave Airlie 12536a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 1254d1f9809eSMaarten Lankhorst unsigned d3_delay = dev->pdev->d3_delay; 1255d1f9809eSMaarten Lankhorst 12567ca85295SJoe Perches pr_info("radeon: switched on\n"); 12576a9ee8afSDave Airlie /* don't suspend or resume card normally */ 12585bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1259d1f9809eSMaarten Lankhorst 12604807c5a8SAlex Deucher if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP)) 1261d1f9809eSMaarten Lankhorst dev->pdev->d3_delay = 20; 1262d1f9809eSMaarten Lankhorst 126310ebc0bcSDave Airlie radeon_resume_kms(dev, true, true); 1264d1f9809eSMaarten Lankhorst 1265d1f9809eSMaarten Lankhorst dev->pdev->d3_delay = d3_delay; 1266d1f9809eSMaarten Lankhorst 12675bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_ON; 1268fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 12696a9ee8afSDave Airlie } else { 12707ca85295SJoe Perches pr_info("radeon: switched off\n"); 1271fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 12725bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1273274ad65cSJérome Glisse radeon_suspend_kms(dev, true, true, false); 12745bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_OFF; 12756a9ee8afSDave Airlie } 12766a9ee8afSDave Airlie } 12776a9ee8afSDave Airlie 12780c195119SAlex Deucher /** 12790c195119SAlex Deucher * radeon_switcheroo_can_switch - see if switcheroo state can change 12800c195119SAlex Deucher * 12810c195119SAlex Deucher * @pdev: pci dev pointer 12820c195119SAlex Deucher * 12830c195119SAlex Deucher * Callback for the switcheroo driver. Check of the switcheroo 12840c195119SAlex Deucher * state can be changed. 12850c195119SAlex Deucher * Returns true if the state can be changed, false if not. 12860c195119SAlex Deucher */ 12876a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 12886a9ee8afSDave Airlie { 12896a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 12906a9ee8afSDave Airlie 1291fc8fd40eSDaniel Vetter /* 1292fc8fd40eSDaniel Vetter * FIXME: open_count is protected by drm_global_mutex but that would lead to 1293fc8fd40eSDaniel Vetter * locking inversion with the driver load path. And the access here is 1294fc8fd40eSDaniel Vetter * completely racy anyway. So don't bother with locking for now. 1295fc8fd40eSDaniel Vetter */ 1296fc8fd40eSDaniel Vetter return dev->open_count == 0; 12976a9ee8afSDave Airlie } 12986a9ee8afSDave Airlie 129926ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { 130026ec685fSTakashi Iwai .set_gpu_state = radeon_switcheroo_set_state, 130126ec685fSTakashi Iwai .reprobe = NULL, 130226ec685fSTakashi Iwai .can_switch = radeon_switcheroo_can_switch, 130326ec685fSTakashi Iwai }; 13046a9ee8afSDave Airlie 13050c195119SAlex Deucher /** 13060c195119SAlex Deucher * radeon_device_init - initialize the driver 13070c195119SAlex Deucher * 13080c195119SAlex Deucher * @rdev: radeon_device pointer 13090c195119SAlex Deucher * @pdev: drm dev pointer 13100c195119SAlex Deucher * @pdev: pci dev pointer 13110c195119SAlex Deucher * @flags: driver flags 13120c195119SAlex Deucher * 13130c195119SAlex Deucher * Initializes the driver info and hw (all asics). 13140c195119SAlex Deucher * Returns 0 for success or an error on failure. 13150c195119SAlex Deucher * Called at driver startup. 13160c195119SAlex Deucher */ 1317771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 1318771fe6b9SJerome Glisse struct drm_device *ddev, 1319771fe6b9SJerome Glisse struct pci_dev *pdev, 1320771fe6b9SJerome Glisse uint32_t flags) 1321771fe6b9SJerome Glisse { 1322351a52a2SAlex Deucher int r, i; 1323ad49f501SDave Airlie int dma_bits; 132410ebc0bcSDave Airlie bool runtime = false; 1325771fe6b9SJerome Glisse 1326771fe6b9SJerome Glisse rdev->shutdown = false; 13279f022ddfSJerome Glisse rdev->dev = &pdev->dev; 1328771fe6b9SJerome Glisse rdev->ddev = ddev; 1329771fe6b9SJerome Glisse rdev->pdev = pdev; 1330771fe6b9SJerome Glisse rdev->flags = flags; 1331771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 1332771fe6b9SJerome Glisse rdev->is_atom_bios = false; 1333771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 1334edcd26e8SAlex Deucher rdev->mc.gtt_size = 512 * 1024 * 1024; 1335733289c2SJerome Glisse rdev->accel_working = false; 13368b25ed34SAlex Deucher /* set up ring ids */ 13378b25ed34SAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 13388b25ed34SAlex Deucher rdev->ring[i].idx = i; 13398b25ed34SAlex Deucher } 1340f54d1867SChris Wilson rdev->fence_context = dma_fence_context_alloc(RADEON_NUM_RINGS); 13411b5331d9SJerome Glisse 1342fe0d36e0SAlex Deucher DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n", 1343d522d9ccSThomas Reim radeon_family_name[rdev->family], pdev->vendor, pdev->device, 1344fe0d36e0SAlex Deucher pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision); 13451b5331d9SJerome Glisse 1346771fe6b9SJerome Glisse /* mutex initialization are all done here so we 1347771fe6b9SJerome Glisse * can recall function without having locking issues */ 1348d6999bc7SChristian König mutex_init(&rdev->ring_lock); 134940bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 1350c20dc369SChristian Koenig atomic_set(&rdev->ih.lock, 0); 13514c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 1352c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 13536759a0a7SMarek Olšák mutex_init(&rdev->gpu_clock_mutex); 1354f61d5b46SAlex Deucher mutex_init(&rdev->srbm_mutex); 13551c0a4625SOded Gabbay mutex_init(&rdev->grbm_idx_mutex); 1356db7fce39SChristian König init_rwsem(&rdev->pm.mclk_lock); 1357dee53e7fSJerome Glisse init_rwsem(&rdev->exclusive_lock); 135873a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 1359341cb9e4SChristian König mutex_init(&rdev->mn_lock); 1360341cb9e4SChristian König hash_init(rdev->mn_hash); 13611b9c3dd0SAlex Deucher r = radeon_gem_init(rdev); 13621b9c3dd0SAlex Deucher if (r) 13631b9c3dd0SAlex Deucher return r; 1364529364e0SChristian König 1365c1c44132SChristian König radeon_check_arguments(rdev); 136623d4f1f2SAlex Deucher /* Adjust VM size here. 1367c1c44132SChristian König * Max GPUVM size for cayman+ is 40 bits. 136823d4f1f2SAlex Deucher */ 136920b2656dSChristian König rdev->vm_manager.max_pfn = radeon_vm_size << 18; 1370771fe6b9SJerome Glisse 13714aac0473SJerome Glisse /* Set asic functions */ 13724aac0473SJerome Glisse r = radeon_asic_init(rdev); 137336421338SJerome Glisse if (r) 13744aac0473SJerome Glisse return r; 13754aac0473SJerome Glisse 1376f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 1377f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 1378f95df9caSAlex Deucher */ 1379f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 1380f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 1381f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 1382f95df9caSAlex Deucher } 1383f95df9caSAlex Deucher 138430256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 1385b574f251SJerome Glisse radeon_agp_disable(rdev); 1386771fe6b9SJerome Glisse } 1387771fe6b9SJerome Glisse 13889ed8b1f9SAlex Deucher /* Set the internal MC address mask 13899ed8b1f9SAlex Deucher * This is the max address of the GPU's 13909ed8b1f9SAlex Deucher * internal address space. 13919ed8b1f9SAlex Deucher */ 13929ed8b1f9SAlex Deucher if (rdev->family >= CHIP_CAYMAN) 13939ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */ 13949ed8b1f9SAlex Deucher else if (rdev->family >= CHIP_CEDAR) 13959ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */ 13969ed8b1f9SAlex Deucher else 13979ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */ 13989ed8b1f9SAlex Deucher 1399ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 1400ad49f501SDave Airlie * PCIE - can handle 40-bits. 1401005a83f1SAlex Deucher * IGP - can handle 40-bits 1402ad49f501SDave Airlie * AGP - generally dma32 is safest 1403005a83f1SAlex Deucher * PCI - dma32 for legacy pci gart, 40 bits on newer asics 1404ad49f501SDave Airlie */ 1405ad49f501SDave Airlie rdev->need_dma32 = false; 1406ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 1407ad49f501SDave Airlie rdev->need_dma32 = true; 1408005a83f1SAlex Deucher if ((rdev->flags & RADEON_IS_PCI) && 14094a2b6662SJerome Glisse (rdev->family <= CHIP_RS740)) 1410ad49f501SDave Airlie rdev->need_dma32 = true; 1411ad49f501SDave Airlie 1412ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 1413ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1414771fe6b9SJerome Glisse if (r) { 141562fff811SDaniel Haid rdev->need_dma32 = true; 1416c52494f6SKonrad Rzeszutek Wilk dma_bits = 32; 14177ca85295SJoe Perches pr_warn("radeon: No suitable DMA available\n"); 1418771fe6b9SJerome Glisse } 1419c52494f6SKonrad Rzeszutek Wilk r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1420c52494f6SKonrad Rzeszutek Wilk if (r) { 1421c52494f6SKonrad Rzeszutek Wilk pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32)); 14227ca85295SJoe Perches pr_warn("radeon: No coherent DMA available\n"); 1423c52494f6SKonrad Rzeszutek Wilk } 1424771fe6b9SJerome Glisse 1425771fe6b9SJerome Glisse /* Registers mapping */ 1426771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 14272c385151SDaniel Vetter spin_lock_init(&rdev->mmio_idx_lock); 1428fe78118cSAlex Deucher spin_lock_init(&rdev->smc_idx_lock); 14290a5b7b0bSAlex Deucher spin_lock_init(&rdev->pll_idx_lock); 14300a5b7b0bSAlex Deucher spin_lock_init(&rdev->mc_idx_lock); 14310a5b7b0bSAlex Deucher spin_lock_init(&rdev->pcie_idx_lock); 14320a5b7b0bSAlex Deucher spin_lock_init(&rdev->pciep_idx_lock); 14330a5b7b0bSAlex Deucher spin_lock_init(&rdev->pif_idx_lock); 14340a5b7b0bSAlex Deucher spin_lock_init(&rdev->cg_idx_lock); 14350a5b7b0bSAlex Deucher spin_lock_init(&rdev->uvd_idx_lock); 14360a5b7b0bSAlex Deucher spin_lock_init(&rdev->rcu_idx_lock); 14370a5b7b0bSAlex Deucher spin_lock_init(&rdev->didt_idx_lock); 14380a5b7b0bSAlex Deucher spin_lock_init(&rdev->end_idx_lock); 1439efad86dbSAlex Deucher if (rdev->family >= CHIP_BONAIRE) { 1440efad86dbSAlex Deucher rdev->rmmio_base = pci_resource_start(rdev->pdev, 5); 1441efad86dbSAlex Deucher rdev->rmmio_size = pci_resource_len(rdev->pdev, 5); 1442efad86dbSAlex Deucher } else { 144301d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 144401d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 1445efad86dbSAlex Deucher } 1446771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 1447a33c1a82SAndy Shevchenko if (rdev->rmmio == NULL) 1448771fe6b9SJerome Glisse return -ENOMEM; 1449771fe6b9SJerome Glisse 145075efdee1SAlex Deucher /* doorbell bar mapping */ 145175efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 145275efdee1SAlex Deucher radeon_doorbell_init(rdev); 145375efdee1SAlex Deucher 1454351a52a2SAlex Deucher /* io port mapping */ 1455351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1456351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 1457351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 1458351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 1459351a52a2SAlex Deucher break; 1460351a52a2SAlex Deucher } 1461351a52a2SAlex Deucher } 1462351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 1463351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 1464351a52a2SAlex Deucher 14654807c5a8SAlex Deucher if (rdev->flags & RADEON_IS_PX) 14664807c5a8SAlex Deucher radeon_device_handle_px_quirks(rdev); 14674807c5a8SAlex Deucher 146828d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 146993239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 147093239ea1SDave Airlie * ignore it */ 147193239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 147210ebc0bcSDave Airlie 1473bfaddd9fSAlex Deucher if (rdev->flags & RADEON_IS_PX) 147410ebc0bcSDave Airlie runtime = true; 14757ffb0ce3SLukas Wunner if (!pci_is_thunderbolt_attached(rdev->pdev)) 14767ffb0ce3SLukas Wunner vga_switcheroo_register_client(rdev->pdev, 14777ffb0ce3SLukas Wunner &radeon_switcheroo_ops, runtime); 147810ebc0bcSDave Airlie if (runtime) 147910ebc0bcSDave Airlie vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain); 148028d52043SDave Airlie 14813ce0a23dSJerome Glisse r = radeon_init(rdev); 1482b574f251SJerome Glisse if (r) 14832e97140dSAlex Deucher goto failed; 1484b1e3a6d1SMichel Dänzer 1485409851f4SJerome Glisse r = radeon_gem_debugfs_init(rdev); 1486409851f4SJerome Glisse if (r) { 1487409851f4SJerome Glisse DRM_ERROR("registering gem debugfs failed (%d).\n", r); 1488409851f4SJerome Glisse } 1489409851f4SJerome Glisse 14909843ead0SDave Airlie r = radeon_mst_debugfs_init(rdev); 14919843ead0SDave Airlie if (r) { 14929843ead0SDave Airlie DRM_ERROR("registering mst debugfs failed (%d).\n", r); 14939843ead0SDave Airlie } 14949843ead0SDave Airlie 1495b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 1496b574f251SJerome Glisse /* Acceleration not working on AGP card try again 1497b574f251SJerome Glisse * with fallback to PCI or PCIE GART 1498b574f251SJerome Glisse */ 1499a2d07b74SJerome Glisse radeon_asic_reset(rdev); 1500b574f251SJerome Glisse radeon_fini(rdev); 1501b574f251SJerome Glisse radeon_agp_disable(rdev); 1502b574f251SJerome Glisse r = radeon_init(rdev); 15034aac0473SJerome Glisse if (r) 15042e97140dSAlex Deucher goto failed; 15053ce0a23dSJerome Glisse } 15066c7bcceaSAlex Deucher 150713a7d299SChristian König r = radeon_ib_ring_tests(rdev); 150813a7d299SChristian König if (r) 150913a7d299SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 151013a7d299SChristian König 15116dfd1972SJérôme Glisse /* 15126dfd1972SJérôme Glisse * Turks/Thames GPU will freeze whole laptop if DPM is not restarted 15136dfd1972SJérôme Glisse * after the CP ring have chew one packet at least. Hence here we stop 15146dfd1972SJérôme Glisse * and restart DPM after the radeon_ib_ring_tests(). 15156dfd1972SJérôme Glisse */ 15166dfd1972SJérôme Glisse if (rdev->pm.dpm_enabled && 15176dfd1972SJérôme Glisse (rdev->pm.pm_method == PM_METHOD_DPM) && 15186dfd1972SJérôme Glisse (rdev->family == CHIP_TURKS) && 15196dfd1972SJérôme Glisse (rdev->flags & RADEON_IS_MOBILITY)) { 15206dfd1972SJérôme Glisse mutex_lock(&rdev->pm.mutex); 15216dfd1972SJérôme Glisse radeon_dpm_disable(rdev); 15226dfd1972SJérôme Glisse radeon_dpm_enable(rdev); 15236dfd1972SJérôme Glisse mutex_unlock(&rdev->pm.mutex); 15246dfd1972SJérôme Glisse } 15256dfd1972SJérôme Glisse 152660a7e396SChristian König if ((radeon_testing & 1)) { 15274a1132a0SAlex Deucher if (rdev->accel_working) 1528ecc0b326SMichel Dänzer radeon_test_moves(rdev); 15294a1132a0SAlex Deucher else 15304a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping move tests\n"); 1531ecc0b326SMichel Dänzer } 153260a7e396SChristian König if ((radeon_testing & 2)) { 15334a1132a0SAlex Deucher if (rdev->accel_working) 153460a7e396SChristian König radeon_test_syncing(rdev); 15354a1132a0SAlex Deucher else 15364a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping sync tests\n"); 153760a7e396SChristian König } 1538771fe6b9SJerome Glisse if (radeon_benchmarking) { 15394a1132a0SAlex Deucher if (rdev->accel_working) 1540638dd7dbSIlija Hadzic radeon_benchmark(rdev, radeon_benchmarking); 15414a1132a0SAlex Deucher else 15424a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n"); 1543771fe6b9SJerome Glisse } 15446cf8a3f5SJerome Glisse return 0; 15452e97140dSAlex Deucher 15462e97140dSAlex Deucher failed: 1547b8751946SLukas Wunner /* balance pm_runtime_get_sync() in radeon_driver_unload_kms() */ 1548b8751946SLukas Wunner if (radeon_is_px(ddev)) 1549b8751946SLukas Wunner pm_runtime_put_noidle(ddev->dev); 15502e97140dSAlex Deucher if (runtime) 15512e97140dSAlex Deucher vga_switcheroo_fini_domain_pm_ops(rdev->dev); 15522e97140dSAlex Deucher return r; 1553771fe6b9SJerome Glisse } 1554771fe6b9SJerome Glisse 15550c195119SAlex Deucher /** 15560c195119SAlex Deucher * radeon_device_fini - tear down the driver 15570c195119SAlex Deucher * 15580c195119SAlex Deucher * @rdev: radeon_device pointer 15590c195119SAlex Deucher * 15600c195119SAlex Deucher * Tear down the driver info (all asics). 15610c195119SAlex Deucher * Called at driver shutdown. 15620c195119SAlex Deucher */ 1563771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 1564771fe6b9SJerome Glisse { 1565771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 1566771fe6b9SJerome Glisse rdev->shutdown = true; 156790aca4d2SJerome Glisse /* evict vram memory */ 156890aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 15693ce0a23dSJerome Glisse radeon_fini(rdev); 15707ffb0ce3SLukas Wunner if (!pci_is_thunderbolt_attached(rdev->pdev)) 15716a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 15722e97140dSAlex Deucher if (rdev->flags & RADEON_IS_PX) 15732e97140dSAlex Deucher vga_switcheroo_fini_domain_pm_ops(rdev->dev); 1574c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 1575e0a2ca73SAlex Deucher if (rdev->rio_mem) 1576351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 1577351a52a2SAlex Deucher rdev->rio_mem = NULL; 1578771fe6b9SJerome Glisse iounmap(rdev->rmmio); 1579771fe6b9SJerome Glisse rdev->rmmio = NULL; 158075efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 158175efdee1SAlex Deucher radeon_doorbell_fini(rdev); 1582771fe6b9SJerome Glisse } 1583771fe6b9SJerome Glisse 1584771fe6b9SJerome Glisse 1585771fe6b9SJerome Glisse /* 1586771fe6b9SJerome Glisse * Suspend & resume. 1587771fe6b9SJerome Glisse */ 15880c195119SAlex Deucher /** 15890c195119SAlex Deucher * radeon_suspend_kms - initiate device suspend 15900c195119SAlex Deucher * 15910c195119SAlex Deucher * @pdev: drm dev pointer 15920c195119SAlex Deucher * @state: suspend state 15930c195119SAlex Deucher * 15940c195119SAlex Deucher * Puts the hw in the suspend state (all asics). 15950c195119SAlex Deucher * Returns 0 for success or an error on failure. 15960c195119SAlex Deucher * Called at driver suspend. 15970c195119SAlex Deucher */ 1598274ad65cSJérome Glisse int radeon_suspend_kms(struct drm_device *dev, bool suspend, 1599274ad65cSJérome Glisse bool fbcon, bool freeze) 1600771fe6b9SJerome Glisse { 1601875c1866SDarren Jenkins struct radeon_device *rdev; 1602771fe6b9SJerome Glisse struct drm_crtc *crtc; 1603d8dcaa1dSAlex Deucher struct drm_connector *connector; 16047465280cSAlex Deucher int i, r; 1605771fe6b9SJerome Glisse 1606875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 1607771fe6b9SJerome Glisse return -ENODEV; 1608771fe6b9SJerome Glisse } 16097473e830SDave Airlie 1610875c1866SDarren Jenkins rdev = dev->dev_private; 1611875c1866SDarren Jenkins 1612f2aba352SAlex Deucher if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 16136a9ee8afSDave Airlie return 0; 1614d8dcaa1dSAlex Deucher 161586698c20SSeth Forshee drm_kms_helper_poll_disable(dev); 161686698c20SSeth Forshee 16176adaed5bSDaniel Vetter drm_modeset_lock_all(dev); 1618d8dcaa1dSAlex Deucher /* turn off display hw */ 1619d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1620d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 1621d8dcaa1dSAlex Deucher } 16226adaed5bSDaniel Vetter drm_modeset_unlock_all(dev); 1623d8dcaa1dSAlex Deucher 1624f3cbb17bSGrigori Goronzy /* unpin the front buffers and cursors */ 1625771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1626f3cbb17bSGrigori Goronzy struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 1627f4510a27SMatt Roper struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb); 16284c788679SJerome Glisse struct radeon_bo *robj; 1629771fe6b9SJerome Glisse 1630f3cbb17bSGrigori Goronzy if (radeon_crtc->cursor_bo) { 1631f3cbb17bSGrigori Goronzy struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo); 1632f3cbb17bSGrigori Goronzy r = radeon_bo_reserve(robj, false); 1633f3cbb17bSGrigori Goronzy if (r == 0) { 1634f3cbb17bSGrigori Goronzy radeon_bo_unpin(robj); 1635f3cbb17bSGrigori Goronzy radeon_bo_unreserve(robj); 1636f3cbb17bSGrigori Goronzy } 1637f3cbb17bSGrigori Goronzy } 1638f3cbb17bSGrigori Goronzy 1639771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 1640771fe6b9SJerome Glisse continue; 1641771fe6b9SJerome Glisse } 16427e4d15d9SDaniel Vetter robj = gem_to_radeon_bo(rfb->obj); 164338651674SDave Airlie /* don't unpin kernel fb objects */ 164438651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 16454c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 164638651674SDave Airlie if (r == 0) { 16474c788679SJerome Glisse radeon_bo_unpin(robj); 16484c788679SJerome Glisse radeon_bo_unreserve(robj); 16494c788679SJerome Glisse } 1650771fe6b9SJerome Glisse } 1651771fe6b9SJerome Glisse } 1652771fe6b9SJerome Glisse /* evict vram memory */ 16534c788679SJerome Glisse radeon_bo_evict_vram(rdev); 16548a47cc9eSChristian König 1655771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 16565f8f635eSJerome Glisse for (i = 0; i < RADEON_NUM_RINGS; i++) { 165737615527SChristian König r = radeon_fence_wait_empty(rdev, i); 16585f8f635eSJerome Glisse if (r) { 16595f8f635eSJerome Glisse /* delay GPU reset to resume */ 1660eb98c709SChristian König radeon_fence_driver_force_completion(rdev, i); 16615f8f635eSJerome Glisse } 16625f8f635eSJerome Glisse } 1663771fe6b9SJerome Glisse 1664f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 1665f657c2a7SYang Zhao 16663ce0a23dSJerome Glisse radeon_suspend(rdev); 1667d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 1668ec9aaaffSAlex Deucher /* evict remaining vram memory 1669ec9aaaffSAlex Deucher * This second call to evict vram is to evict the gart page table 1670ec9aaaffSAlex Deucher * using the CPU. 1671ec9aaaffSAlex Deucher */ 16724c788679SJerome Glisse radeon_bo_evict_vram(rdev); 1673771fe6b9SJerome Glisse 167410b06122SJerome Glisse radeon_agp_suspend(rdev); 167510b06122SJerome Glisse 1676771fe6b9SJerome Glisse pci_save_state(dev->pdev); 1677ccaa2c12SJérôme Glisse if (freeze && rdev->family >= CHIP_CEDAR) { 1678274ad65cSJérome Glisse rdev->asic->asic_reset(rdev, true); 1679274ad65cSJérome Glisse pci_restore_state(dev->pdev); 1680274ad65cSJérome Glisse } else if (suspend) { 1681771fe6b9SJerome Glisse /* Shut down the device */ 1682771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 1683771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 1684771fe6b9SJerome Glisse } 168510ebc0bcSDave Airlie 168610ebc0bcSDave Airlie if (fbcon) { 1687ac751efaSTorben Hohn console_lock(); 168838651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 1689ac751efaSTorben Hohn console_unlock(); 169010ebc0bcSDave Airlie } 1691771fe6b9SJerome Glisse return 0; 1692771fe6b9SJerome Glisse } 1693771fe6b9SJerome Glisse 16940c195119SAlex Deucher /** 16950c195119SAlex Deucher * radeon_resume_kms - initiate device resume 16960c195119SAlex Deucher * 16970c195119SAlex Deucher * @pdev: drm dev pointer 16980c195119SAlex Deucher * 16990c195119SAlex Deucher * Bring the hw back to operating state (all asics). 17000c195119SAlex Deucher * Returns 0 for success or an error on failure. 17010c195119SAlex Deucher * Called at driver resume. 17020c195119SAlex Deucher */ 170310ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon) 1704771fe6b9SJerome Glisse { 170509bdf591SCedric Godin struct drm_connector *connector; 1706771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 1707f3cbb17bSGrigori Goronzy struct drm_crtc *crtc; 170804eb2206SChristian König int r; 1709771fe6b9SJerome Glisse 1710f2aba352SAlex Deucher if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 17116a9ee8afSDave Airlie return 0; 17126a9ee8afSDave Airlie 171310ebc0bcSDave Airlie if (fbcon) { 1714ac751efaSTorben Hohn console_lock(); 171510ebc0bcSDave Airlie } 17167473e830SDave Airlie if (resume) { 1717771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 1718771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 1719771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 172010ebc0bcSDave Airlie if (fbcon) 1721ac751efaSTorben Hohn console_unlock(); 1722771fe6b9SJerome Glisse return -1; 1723771fe6b9SJerome Glisse } 17247473e830SDave Airlie } 17250ebf1717SDave Airlie /* resume AGP if in use */ 17260ebf1717SDave Airlie radeon_agp_resume(rdev); 17273ce0a23dSJerome Glisse radeon_resume(rdev); 172804eb2206SChristian König 172904eb2206SChristian König r = radeon_ib_ring_tests(rdev); 173004eb2206SChristian König if (r) 173104eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 173204eb2206SChristian König 1733bc6a6295SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 17346c7bcceaSAlex Deucher /* do dpm late init */ 17356c7bcceaSAlex Deucher r = radeon_pm_late_init(rdev); 17366c7bcceaSAlex Deucher if (r) { 17376c7bcceaSAlex Deucher rdev->pm.dpm_enabled = false; 17386c7bcceaSAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 17396c7bcceaSAlex Deucher } 1740bc6a6295SAlex Deucher } else { 1741bc6a6295SAlex Deucher /* resume old pm late */ 1742bc6a6295SAlex Deucher radeon_pm_resume(rdev); 17436c7bcceaSAlex Deucher } 17446c7bcceaSAlex Deucher 1745f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 174609bdf591SCedric Godin 1747f3cbb17bSGrigori Goronzy /* pin cursors */ 1748f3cbb17bSGrigori Goronzy list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1749f3cbb17bSGrigori Goronzy struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc); 1750f3cbb17bSGrigori Goronzy 1751f3cbb17bSGrigori Goronzy if (radeon_crtc->cursor_bo) { 1752f3cbb17bSGrigori Goronzy struct radeon_bo *robj = gem_to_radeon_bo(radeon_crtc->cursor_bo); 1753f3cbb17bSGrigori Goronzy r = radeon_bo_reserve(robj, false); 1754f3cbb17bSGrigori Goronzy if (r == 0) { 1755f3cbb17bSGrigori Goronzy /* Only 27 bit offset for legacy cursor */ 1756f3cbb17bSGrigori Goronzy r = radeon_bo_pin_restricted(robj, 1757f3cbb17bSGrigori Goronzy RADEON_GEM_DOMAIN_VRAM, 1758f3cbb17bSGrigori Goronzy ASIC_IS_AVIVO(rdev) ? 1759f3cbb17bSGrigori Goronzy 0 : 1 << 27, 1760f3cbb17bSGrigori Goronzy &radeon_crtc->cursor_addr); 1761f3cbb17bSGrigori Goronzy if (r != 0) 1762f3cbb17bSGrigori Goronzy DRM_ERROR("Failed to pin cursor BO (%d)\n", r); 1763f3cbb17bSGrigori Goronzy radeon_bo_unreserve(robj); 1764f3cbb17bSGrigori Goronzy } 1765f3cbb17bSGrigori Goronzy } 1766f3cbb17bSGrigori Goronzy } 1767f3cbb17bSGrigori Goronzy 17683fa47d9eSAlex Deucher /* init dig PHYs, disp eng pll */ 17693fa47d9eSAlex Deucher if (rdev->is_atom_bios) { 1770ac89af1eSAlex Deucher radeon_atom_encoder_init(rdev); 1771f3f1f03eSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 1772bced76f2SAlex Deucher /* turn on the BL */ 1773bced76f2SAlex Deucher if (rdev->mode_info.bl_encoder) { 1774bced76f2SAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 1775bced76f2SAlex Deucher rdev->mode_info.bl_encoder); 1776bced76f2SAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 1777bced76f2SAlex Deucher bl_level); 1778bced76f2SAlex Deucher } 17793fa47d9eSAlex Deucher } 1780d4877cf2SAlex Deucher /* reset hpd state */ 1781d4877cf2SAlex Deucher radeon_hpd_init(rdev); 1782771fe6b9SJerome Glisse /* blat the mode back in */ 1783ec9954fcSDave Airlie if (fbcon) { 1784771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 1785a93f344dSAlex Deucher /* turn on display hw */ 17866adaed5bSDaniel Vetter drm_modeset_lock_all(dev); 1787a93f344dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1788a93f344dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 1789a93f344dSAlex Deucher } 17906adaed5bSDaniel Vetter drm_modeset_unlock_all(dev); 1791ec9954fcSDave Airlie } 179286698c20SSeth Forshee 179386698c20SSeth Forshee drm_kms_helper_poll_enable(dev); 179418ee37a4SDaniel Vetter 17953640da2fSAlex Deucher /* set the power state here in case we are a PX system or headless */ 17963640da2fSAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 17973640da2fSAlex Deucher radeon_pm_compute_clocks(rdev); 17983640da2fSAlex Deucher 179918ee37a4SDaniel Vetter if (fbcon) { 180018ee37a4SDaniel Vetter radeon_fbdev_set_suspend(rdev, 0); 180118ee37a4SDaniel Vetter console_unlock(); 180218ee37a4SDaniel Vetter } 180318ee37a4SDaniel Vetter 1804771fe6b9SJerome Glisse return 0; 1805771fe6b9SJerome Glisse } 1806771fe6b9SJerome Glisse 18070c195119SAlex Deucher /** 18080c195119SAlex Deucher * radeon_gpu_reset - reset the asic 18090c195119SAlex Deucher * 18100c195119SAlex Deucher * @rdev: radeon device pointer 18110c195119SAlex Deucher * 18120c195119SAlex Deucher * Attempt the reset the GPU if it has hung (all asics). 18130c195119SAlex Deucher * Returns 0 for success or an error on failure. 18140c195119SAlex Deucher */ 181590aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 181690aca4d2SJerome Glisse { 181755d7c221SChristian König unsigned ring_sizes[RADEON_NUM_RINGS]; 181855d7c221SChristian König uint32_t *ring_data[RADEON_NUM_RINGS]; 181955d7c221SChristian König 182055d7c221SChristian König bool saved = false; 182155d7c221SChristian König 182255d7c221SChristian König int i, r; 18238fd1b84cSDave Airlie int resched; 182490aca4d2SJerome Glisse 1825dee53e7fSJerome Glisse down_write(&rdev->exclusive_lock); 1826f9eaf9aeSChristian König 1827f9eaf9aeSChristian König if (!rdev->needs_reset) { 1828f9eaf9aeSChristian König up_write(&rdev->exclusive_lock); 1829f9eaf9aeSChristian König return 0; 1830f9eaf9aeSChristian König } 1831f9eaf9aeSChristian König 183272b9076bSMarek Olšák atomic_inc(&rdev->gpu_reset_counter); 183372b9076bSMarek Olšák 183490aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 18358fd1b84cSDave Airlie /* block TTM */ 18368fd1b84cSDave Airlie resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 183790aca4d2SJerome Glisse radeon_suspend(rdev); 183873ef0e0dSAlex Deucher radeon_hpd_fini(rdev); 183990aca4d2SJerome Glisse 184055d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 184155d7c221SChristian König ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], 184255d7c221SChristian König &ring_data[i]); 184355d7c221SChristian König if (ring_sizes[i]) { 184455d7c221SChristian König saved = true; 184555d7c221SChristian König dev_info(rdev->dev, "Saved %d dwords of commands " 184655d7c221SChristian König "on ring %d.\n", ring_sizes[i], i); 184755d7c221SChristian König } 184855d7c221SChristian König } 184955d7c221SChristian König 185090aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 185190aca4d2SJerome Glisse if (!r) { 185255d7c221SChristian König dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); 185390aca4d2SJerome Glisse radeon_resume(rdev); 185455d7c221SChristian König } 185504eb2206SChristian König 185690aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 185755d7c221SChristian König 185855d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 18599bb39ff4SMaarten Lankhorst if (!r && ring_data[i]) { 186055d7c221SChristian König radeon_ring_restore(rdev, &rdev->ring[i], 186155d7c221SChristian König ring_sizes[i], ring_data[i]); 186255d7c221SChristian König } else { 1863eb98c709SChristian König radeon_fence_driver_force_completion(rdev, i); 186455d7c221SChristian König kfree(ring_data[i]); 186555d7c221SChristian König } 186655d7c221SChristian König } 186755d7c221SChristian König 1868c940b447SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 1869c940b447SAlex Deucher /* do dpm late init */ 1870c940b447SAlex Deucher r = radeon_pm_late_init(rdev); 1871c940b447SAlex Deucher if (r) { 1872c940b447SAlex Deucher rdev->pm.dpm_enabled = false; 1873c940b447SAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 1874c940b447SAlex Deucher } 1875c940b447SAlex Deucher } else { 1876c940b447SAlex Deucher /* resume old pm late */ 187795f59509SAlex Deucher radeon_pm_resume(rdev); 1878c940b447SAlex Deucher } 1879c940b447SAlex Deucher 188073ef0e0dSAlex Deucher /* init dig PHYs, disp eng pll */ 188173ef0e0dSAlex Deucher if (rdev->is_atom_bios) { 188273ef0e0dSAlex Deucher radeon_atom_encoder_init(rdev); 188373ef0e0dSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 188473ef0e0dSAlex Deucher /* turn on the BL */ 188573ef0e0dSAlex Deucher if (rdev->mode_info.bl_encoder) { 188673ef0e0dSAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 188773ef0e0dSAlex Deucher rdev->mode_info.bl_encoder); 188873ef0e0dSAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 188973ef0e0dSAlex Deucher bl_level); 189073ef0e0dSAlex Deucher } 189173ef0e0dSAlex Deucher } 189273ef0e0dSAlex Deucher /* reset hpd state */ 189373ef0e0dSAlex Deucher radeon_hpd_init(rdev); 189473ef0e0dSAlex Deucher 18959bb39ff4SMaarten Lankhorst ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 18963c036389SChristian König 18973c036389SChristian König rdev->in_reset = true; 18983c036389SChristian König rdev->needs_reset = false; 18993c036389SChristian König 19009bb39ff4SMaarten Lankhorst downgrade_write(&rdev->exclusive_lock); 19019bb39ff4SMaarten Lankhorst 1902d3493574SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 1903d3493574SJerome Glisse 1904c940b447SAlex Deucher /* set the power state here in case we are a PX system or headless */ 1905c940b447SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 1906c940b447SAlex Deucher radeon_pm_compute_clocks(rdev); 1907c940b447SAlex Deucher 19089bb39ff4SMaarten Lankhorst if (!r) { 19099bb39ff4SMaarten Lankhorst r = radeon_ib_ring_tests(rdev); 19109bb39ff4SMaarten Lankhorst if (r && saved) 19119bb39ff4SMaarten Lankhorst r = -EAGAIN; 19129bb39ff4SMaarten Lankhorst } else { 191390aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 191490aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 19157a1619b9SMichel Dänzer } 19167a1619b9SMichel Dänzer 19179bb39ff4SMaarten Lankhorst rdev->needs_reset = r == -EAGAIN; 19189bb39ff4SMaarten Lankhorst rdev->in_reset = false; 19199bb39ff4SMaarten Lankhorst 19209bb39ff4SMaarten Lankhorst up_read(&rdev->exclusive_lock); 192190aca4d2SJerome Glisse return r; 192290aca4d2SJerome Glisse } 192390aca4d2SJerome Glisse 1924771fe6b9SJerome Glisse 1925771fe6b9SJerome Glisse /* 1926771fe6b9SJerome Glisse * Debugfs 1927771fe6b9SJerome Glisse */ 1928771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 1929771fe6b9SJerome Glisse struct drm_info_list *files, 1930771fe6b9SJerome Glisse unsigned nfiles) 1931771fe6b9SJerome Glisse { 1932771fe6b9SJerome Glisse unsigned i; 1933771fe6b9SJerome Glisse 19344d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 19354d8bf9aeSChristian König if (rdev->debugfs[i].files == files) { 1936771fe6b9SJerome Glisse /* Already registered */ 1937771fe6b9SJerome Glisse return 0; 1938771fe6b9SJerome Glisse } 1939771fe6b9SJerome Glisse } 1940c245cb9eSMichael Witten 19414d8bf9aeSChristian König i = rdev->debugfs_count + 1; 1942c245cb9eSMichael Witten if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { 1943c245cb9eSMichael Witten DRM_ERROR("Reached maximum number of debugfs components.\n"); 1944c245cb9eSMichael Witten DRM_ERROR("Report so we increase " 1945c245cb9eSMichael Witten "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); 1946771fe6b9SJerome Glisse return -EINVAL; 1947771fe6b9SJerome Glisse } 19484d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].files = files; 19494d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].num_files = nfiles; 19504d8bf9aeSChristian König rdev->debugfs_count = i; 1951771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1952771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1953771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 1954771fe6b9SJerome Glisse rdev->ddev->primary); 1955771fe6b9SJerome Glisse #endif 1956771fe6b9SJerome Glisse return 0; 1957771fe6b9SJerome Glisse } 1958