xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_device.c (revision 4510fb985d3c3c5dae4d66af0fbbf95cc0662f35)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/console.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include <drm/drmP.h>
31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h>
32771fe6b9SJerome Glisse #include <drm/radeon_drm.h>
3328d52043SDave Airlie #include <linux/vgaarb.h>
346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h>
35bcc65fd8SMatthew Garrett #include <linux/efi.h>
36771fe6b9SJerome Glisse #include "radeon_reg.h"
37771fe6b9SJerome Glisse #include "radeon.h"
38771fe6b9SJerome Glisse #include "atom.h"
39771fe6b9SJerome Glisse 
401b5331d9SJerome Glisse static const char radeon_family_name[][16] = {
411b5331d9SJerome Glisse 	"R100",
421b5331d9SJerome Glisse 	"RV100",
431b5331d9SJerome Glisse 	"RS100",
441b5331d9SJerome Glisse 	"RV200",
451b5331d9SJerome Glisse 	"RS200",
461b5331d9SJerome Glisse 	"R200",
471b5331d9SJerome Glisse 	"RV250",
481b5331d9SJerome Glisse 	"RS300",
491b5331d9SJerome Glisse 	"RV280",
501b5331d9SJerome Glisse 	"R300",
511b5331d9SJerome Glisse 	"R350",
521b5331d9SJerome Glisse 	"RV350",
531b5331d9SJerome Glisse 	"RV380",
541b5331d9SJerome Glisse 	"R420",
551b5331d9SJerome Glisse 	"R423",
561b5331d9SJerome Glisse 	"RV410",
571b5331d9SJerome Glisse 	"RS400",
581b5331d9SJerome Glisse 	"RS480",
591b5331d9SJerome Glisse 	"RS600",
601b5331d9SJerome Glisse 	"RS690",
611b5331d9SJerome Glisse 	"RS740",
621b5331d9SJerome Glisse 	"RV515",
631b5331d9SJerome Glisse 	"R520",
641b5331d9SJerome Glisse 	"RV530",
651b5331d9SJerome Glisse 	"RV560",
661b5331d9SJerome Glisse 	"RV570",
671b5331d9SJerome Glisse 	"R580",
681b5331d9SJerome Glisse 	"R600",
691b5331d9SJerome Glisse 	"RV610",
701b5331d9SJerome Glisse 	"RV630",
711b5331d9SJerome Glisse 	"RV670",
721b5331d9SJerome Glisse 	"RV620",
731b5331d9SJerome Glisse 	"RV635",
741b5331d9SJerome Glisse 	"RS780",
751b5331d9SJerome Glisse 	"RS880",
761b5331d9SJerome Glisse 	"RV770",
771b5331d9SJerome Glisse 	"RV730",
781b5331d9SJerome Glisse 	"RV710",
791b5331d9SJerome Glisse 	"RV740",
801b5331d9SJerome Glisse 	"CEDAR",
811b5331d9SJerome Glisse 	"REDWOOD",
821b5331d9SJerome Glisse 	"JUNIPER",
831b5331d9SJerome Glisse 	"CYPRESS",
841b5331d9SJerome Glisse 	"HEMLOCK",
85b08ebe7eSAlex Deucher 	"PALM",
864df64e65SAlex Deucher 	"SUMO",
874df64e65SAlex Deucher 	"SUMO2",
881fe18305SAlex Deucher 	"BARTS",
891fe18305SAlex Deucher 	"TURKS",
901fe18305SAlex Deucher 	"CAICOS",
91b7cfc9feSAlex Deucher 	"CAYMAN",
928848f759SAlex Deucher 	"ARUBA",
93cb28bb34SAlex Deucher 	"TAHITI",
94cb28bb34SAlex Deucher 	"PITCAIRN",
95cb28bb34SAlex Deucher 	"VERDE",
96624d3524SAlex Deucher 	"OLAND",
97b5d9d726SAlex Deucher 	"HAINAN",
986eac752eSAlex Deucher 	"BONAIRE",
996eac752eSAlex Deucher 	"KAVERI",
1006eac752eSAlex Deucher 	"KABINI",
1013bf599e8SAlex Deucher 	"HAWAII",
102b0a9f22aSSamuel Li 	"MULLINS",
1031b5331d9SJerome Glisse 	"LAST",
1041b5331d9SJerome Glisse };
1051b5331d9SJerome Glisse 
10690c4cde9SAlex Deucher bool radeon_is_px(struct drm_device *dev)
10790c4cde9SAlex Deucher {
10890c4cde9SAlex Deucher 	struct radeon_device *rdev = dev->dev_private;
10990c4cde9SAlex Deucher 
11090c4cde9SAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
11190c4cde9SAlex Deucher 		return true;
11290c4cde9SAlex Deucher 	return false;
11390c4cde9SAlex Deucher }
11410ebc0bcSDave Airlie 
1150c195119SAlex Deucher /**
1162e1b65f9SAlex Deucher  * radeon_program_register_sequence - program an array of registers.
1172e1b65f9SAlex Deucher  *
1182e1b65f9SAlex Deucher  * @rdev: radeon_device pointer
1192e1b65f9SAlex Deucher  * @registers: pointer to the register array
1202e1b65f9SAlex Deucher  * @array_size: size of the register array
1212e1b65f9SAlex Deucher  *
1222e1b65f9SAlex Deucher  * Programs an array or registers with and and or masks.
1232e1b65f9SAlex Deucher  * This is a helper for setting golden registers.
1242e1b65f9SAlex Deucher  */
1252e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev,
1262e1b65f9SAlex Deucher 				      const u32 *registers,
1272e1b65f9SAlex Deucher 				      const u32 array_size)
1282e1b65f9SAlex Deucher {
1292e1b65f9SAlex Deucher 	u32 tmp, reg, and_mask, or_mask;
1302e1b65f9SAlex Deucher 	int i;
1312e1b65f9SAlex Deucher 
1322e1b65f9SAlex Deucher 	if (array_size % 3)
1332e1b65f9SAlex Deucher 		return;
1342e1b65f9SAlex Deucher 
1352e1b65f9SAlex Deucher 	for (i = 0; i < array_size; i +=3) {
1362e1b65f9SAlex Deucher 		reg = registers[i + 0];
1372e1b65f9SAlex Deucher 		and_mask = registers[i + 1];
1382e1b65f9SAlex Deucher 		or_mask = registers[i + 2];
1392e1b65f9SAlex Deucher 
1402e1b65f9SAlex Deucher 		if (and_mask == 0xffffffff) {
1412e1b65f9SAlex Deucher 			tmp = or_mask;
1422e1b65f9SAlex Deucher 		} else {
1432e1b65f9SAlex Deucher 			tmp = RREG32(reg);
1442e1b65f9SAlex Deucher 			tmp &= ~and_mask;
1452e1b65f9SAlex Deucher 			tmp |= or_mask;
1462e1b65f9SAlex Deucher 		}
1472e1b65f9SAlex Deucher 		WREG32(reg, tmp);
1482e1b65f9SAlex Deucher 	}
1492e1b65f9SAlex Deucher }
1502e1b65f9SAlex Deucher 
1511a0041b8SAlex Deucher void radeon_pci_config_reset(struct radeon_device *rdev)
1521a0041b8SAlex Deucher {
1531a0041b8SAlex Deucher 	pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
1541a0041b8SAlex Deucher }
1551a0041b8SAlex Deucher 
1562e1b65f9SAlex Deucher /**
1570c195119SAlex Deucher  * radeon_surface_init - Clear GPU surface registers.
1580c195119SAlex Deucher  *
1590c195119SAlex Deucher  * @rdev: radeon_device pointer
1600c195119SAlex Deucher  *
1610c195119SAlex Deucher  * Clear GPU surface registers (r1xx-r5xx).
162b1e3a6d1SMichel Dänzer  */
1633ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev)
164b1e3a6d1SMichel Dänzer {
165b1e3a6d1SMichel Dänzer 	/* FIXME: check this out */
166b1e3a6d1SMichel Dänzer 	if (rdev->family < CHIP_R600) {
167b1e3a6d1SMichel Dänzer 		int i;
168b1e3a6d1SMichel Dänzer 
169550e2d92SDave Airlie 		for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
170550e2d92SDave Airlie 			if (rdev->surface_regs[i].bo)
171550e2d92SDave Airlie 				radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
172550e2d92SDave Airlie 			else
173550e2d92SDave Airlie 				radeon_clear_surface_reg(rdev, i);
174b1e3a6d1SMichel Dänzer 		}
175e024e110SDave Airlie 		/* enable surfaces */
176e024e110SDave Airlie 		WREG32(RADEON_SURFACE_CNTL, 0);
177b1e3a6d1SMichel Dänzer 	}
178b1e3a6d1SMichel Dänzer }
179b1e3a6d1SMichel Dänzer 
180b1e3a6d1SMichel Dänzer /*
181771fe6b9SJerome Glisse  * GPU scratch registers helpers function.
182771fe6b9SJerome Glisse  */
1830c195119SAlex Deucher /**
1840c195119SAlex Deucher  * radeon_scratch_init - Init scratch register driver information.
1850c195119SAlex Deucher  *
1860c195119SAlex Deucher  * @rdev: radeon_device pointer
1870c195119SAlex Deucher  *
1880c195119SAlex Deucher  * Init CP scratch register driver information (r1xx-r5xx)
1890c195119SAlex Deucher  */
1903ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev)
191771fe6b9SJerome Glisse {
192771fe6b9SJerome Glisse 	int i;
193771fe6b9SJerome Glisse 
194771fe6b9SJerome Glisse 	/* FIXME: check this out */
195771fe6b9SJerome Glisse 	if (rdev->family < CHIP_R300) {
196771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 5;
197771fe6b9SJerome Glisse 	} else {
198771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 7;
199771fe6b9SJerome Glisse 	}
200724c80e1SAlex Deucher 	rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
201771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
202771fe6b9SJerome Glisse 		rdev->scratch.free[i] = true;
203724c80e1SAlex Deucher 		rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
204771fe6b9SJerome Glisse 	}
205771fe6b9SJerome Glisse }
206771fe6b9SJerome Glisse 
2070c195119SAlex Deucher /**
2080c195119SAlex Deucher  * radeon_scratch_get - Allocate a scratch register
2090c195119SAlex Deucher  *
2100c195119SAlex Deucher  * @rdev: radeon_device pointer
2110c195119SAlex Deucher  * @reg: scratch register mmio offset
2120c195119SAlex Deucher  *
2130c195119SAlex Deucher  * Allocate a CP scratch register for use by the driver (all asics).
2140c195119SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
2150c195119SAlex Deucher  */
216771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
217771fe6b9SJerome Glisse {
218771fe6b9SJerome Glisse 	int i;
219771fe6b9SJerome Glisse 
220771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
221771fe6b9SJerome Glisse 		if (rdev->scratch.free[i]) {
222771fe6b9SJerome Glisse 			rdev->scratch.free[i] = false;
223771fe6b9SJerome Glisse 			*reg = rdev->scratch.reg[i];
224771fe6b9SJerome Glisse 			return 0;
225771fe6b9SJerome Glisse 		}
226771fe6b9SJerome Glisse 	}
227771fe6b9SJerome Glisse 	return -EINVAL;
228771fe6b9SJerome Glisse }
229771fe6b9SJerome Glisse 
2300c195119SAlex Deucher /**
2310c195119SAlex Deucher  * radeon_scratch_free - Free a scratch register
2320c195119SAlex Deucher  *
2330c195119SAlex Deucher  * @rdev: radeon_device pointer
2340c195119SAlex Deucher  * @reg: scratch register mmio offset
2350c195119SAlex Deucher  *
2360c195119SAlex Deucher  * Free a CP scratch register allocated for use by the driver (all asics)
2370c195119SAlex Deucher  */
238771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
239771fe6b9SJerome Glisse {
240771fe6b9SJerome Glisse 	int i;
241771fe6b9SJerome Glisse 
242771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
243771fe6b9SJerome Glisse 		if (rdev->scratch.reg[i] == reg) {
244771fe6b9SJerome Glisse 			rdev->scratch.free[i] = true;
245771fe6b9SJerome Glisse 			return;
246771fe6b9SJerome Glisse 		}
247771fe6b9SJerome Glisse 	}
248771fe6b9SJerome Glisse }
249771fe6b9SJerome Glisse 
2500c195119SAlex Deucher /*
25175efdee1SAlex Deucher  * GPU doorbell aperture helpers function.
25275efdee1SAlex Deucher  */
25375efdee1SAlex Deucher /**
25475efdee1SAlex Deucher  * radeon_doorbell_init - Init doorbell driver information.
25575efdee1SAlex Deucher  *
25675efdee1SAlex Deucher  * @rdev: radeon_device pointer
25775efdee1SAlex Deucher  *
25875efdee1SAlex Deucher  * Init doorbell driver information (CIK)
25975efdee1SAlex Deucher  * Returns 0 on success, error on failure.
26075efdee1SAlex Deucher  */
26128f5a6cdSRashika Kheria static int radeon_doorbell_init(struct radeon_device *rdev)
26275efdee1SAlex Deucher {
26375efdee1SAlex Deucher 	/* doorbell bar mapping */
26475efdee1SAlex Deucher 	rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
26575efdee1SAlex Deucher 	rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
26675efdee1SAlex Deucher 
267d5754ab8SAndrew Lewycky 	rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
268d5754ab8SAndrew Lewycky 	if (rdev->doorbell.num_doorbells == 0)
269d5754ab8SAndrew Lewycky 		return -EINVAL;
27075efdee1SAlex Deucher 
271d5754ab8SAndrew Lewycky 	rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
27275efdee1SAlex Deucher 	if (rdev->doorbell.ptr == NULL) {
27375efdee1SAlex Deucher 		return -ENOMEM;
27475efdee1SAlex Deucher 	}
27575efdee1SAlex Deucher 	DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
27675efdee1SAlex Deucher 	DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
27775efdee1SAlex Deucher 
278d5754ab8SAndrew Lewycky 	memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
27975efdee1SAlex Deucher 
28075efdee1SAlex Deucher 	return 0;
28175efdee1SAlex Deucher }
28275efdee1SAlex Deucher 
28375efdee1SAlex Deucher /**
28475efdee1SAlex Deucher  * radeon_doorbell_fini - Tear down doorbell driver information.
28575efdee1SAlex Deucher  *
28675efdee1SAlex Deucher  * @rdev: radeon_device pointer
28775efdee1SAlex Deucher  *
28875efdee1SAlex Deucher  * Tear down doorbell driver information (CIK)
28975efdee1SAlex Deucher  */
29028f5a6cdSRashika Kheria static void radeon_doorbell_fini(struct radeon_device *rdev)
29175efdee1SAlex Deucher {
29275efdee1SAlex Deucher 	iounmap(rdev->doorbell.ptr);
29375efdee1SAlex Deucher 	rdev->doorbell.ptr = NULL;
29475efdee1SAlex Deucher }
29575efdee1SAlex Deucher 
29675efdee1SAlex Deucher /**
297d5754ab8SAndrew Lewycky  * radeon_doorbell_get - Allocate a doorbell entry
29875efdee1SAlex Deucher  *
29975efdee1SAlex Deucher  * @rdev: radeon_device pointer
300d5754ab8SAndrew Lewycky  * @doorbell: doorbell index
30175efdee1SAlex Deucher  *
302d5754ab8SAndrew Lewycky  * Allocate a doorbell for use by the driver (all asics).
30375efdee1SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
30475efdee1SAlex Deucher  */
30575efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
30675efdee1SAlex Deucher {
307d5754ab8SAndrew Lewycky 	unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
308d5754ab8SAndrew Lewycky 	if (offset < rdev->doorbell.num_doorbells) {
309d5754ab8SAndrew Lewycky 		__set_bit(offset, rdev->doorbell.used);
310d5754ab8SAndrew Lewycky 		*doorbell = offset;
31175efdee1SAlex Deucher 		return 0;
312d5754ab8SAndrew Lewycky 	} else {
31375efdee1SAlex Deucher 		return -EINVAL;
31475efdee1SAlex Deucher 	}
315d5754ab8SAndrew Lewycky }
31675efdee1SAlex Deucher 
31775efdee1SAlex Deucher /**
318d5754ab8SAndrew Lewycky  * radeon_doorbell_free - Free a doorbell entry
31975efdee1SAlex Deucher  *
32075efdee1SAlex Deucher  * @rdev: radeon_device pointer
321d5754ab8SAndrew Lewycky  * @doorbell: doorbell index
32275efdee1SAlex Deucher  *
323d5754ab8SAndrew Lewycky  * Free a doorbell allocated for use by the driver (all asics)
32475efdee1SAlex Deucher  */
32575efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
32675efdee1SAlex Deucher {
327d5754ab8SAndrew Lewycky 	if (doorbell < rdev->doorbell.num_doorbells)
328d5754ab8SAndrew Lewycky 		__clear_bit(doorbell, rdev->doorbell.used);
32975efdee1SAlex Deucher }
33075efdee1SAlex Deucher 
33175efdee1SAlex Deucher /*
3320c195119SAlex Deucher  * radeon_wb_*()
3330c195119SAlex Deucher  * Writeback is the the method by which the the GPU updates special pages
3340c195119SAlex Deucher  * in memory with the status of certain GPU events (fences, ring pointers,
3350c195119SAlex Deucher  * etc.).
3360c195119SAlex Deucher  */
3370c195119SAlex Deucher 
3380c195119SAlex Deucher /**
3390c195119SAlex Deucher  * radeon_wb_disable - Disable Writeback
3400c195119SAlex Deucher  *
3410c195119SAlex Deucher  * @rdev: radeon_device pointer
3420c195119SAlex Deucher  *
3430c195119SAlex Deucher  * Disables Writeback (all asics).  Used for suspend.
3440c195119SAlex Deucher  */
345724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev)
346724c80e1SAlex Deucher {
347724c80e1SAlex Deucher 	rdev->wb.enabled = false;
348724c80e1SAlex Deucher }
349724c80e1SAlex Deucher 
3500c195119SAlex Deucher /**
3510c195119SAlex Deucher  * radeon_wb_fini - Disable Writeback and free memory
3520c195119SAlex Deucher  *
3530c195119SAlex Deucher  * @rdev: radeon_device pointer
3540c195119SAlex Deucher  *
3550c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
3560c195119SAlex Deucher  * Used at driver shutdown.
3570c195119SAlex Deucher  */
358724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev)
359724c80e1SAlex Deucher {
360724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
361724c80e1SAlex Deucher 	if (rdev->wb.wb_obj) {
362089920f2SJerome Glisse 		if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
363089920f2SJerome Glisse 			radeon_bo_kunmap(rdev->wb.wb_obj);
364089920f2SJerome Glisse 			radeon_bo_unpin(rdev->wb.wb_obj);
365089920f2SJerome Glisse 			radeon_bo_unreserve(rdev->wb.wb_obj);
366089920f2SJerome Glisse 		}
367724c80e1SAlex Deucher 		radeon_bo_unref(&rdev->wb.wb_obj);
368724c80e1SAlex Deucher 		rdev->wb.wb = NULL;
369724c80e1SAlex Deucher 		rdev->wb.wb_obj = NULL;
370724c80e1SAlex Deucher 	}
371724c80e1SAlex Deucher }
372724c80e1SAlex Deucher 
3730c195119SAlex Deucher /**
3740c195119SAlex Deucher  * radeon_wb_init- Init Writeback driver info and allocate memory
3750c195119SAlex Deucher  *
3760c195119SAlex Deucher  * @rdev: radeon_device pointer
3770c195119SAlex Deucher  *
3780c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
3790c195119SAlex Deucher  * Used at driver startup.
3800c195119SAlex Deucher  * Returns 0 on success or an -error on failure.
3810c195119SAlex Deucher  */
382724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev)
383724c80e1SAlex Deucher {
384724c80e1SAlex Deucher 	int r;
385724c80e1SAlex Deucher 
386724c80e1SAlex Deucher 	if (rdev->wb.wb_obj == NULL) {
387441921d5SDaniel Vetter 		r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
38840f5cf99SAlex Deucher 				     RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
389724c80e1SAlex Deucher 		if (r) {
390724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
391724c80e1SAlex Deucher 			return r;
392724c80e1SAlex Deucher 		}
393724c80e1SAlex Deucher 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
394724c80e1SAlex Deucher 		if (unlikely(r != 0)) {
395724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
396724c80e1SAlex Deucher 			return r;
397724c80e1SAlex Deucher 		}
398724c80e1SAlex Deucher 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
399724c80e1SAlex Deucher 				&rdev->wb.gpu_addr);
400724c80e1SAlex Deucher 		if (r) {
401724c80e1SAlex Deucher 			radeon_bo_unreserve(rdev->wb.wb_obj);
402724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
403724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
404724c80e1SAlex Deucher 			return r;
405724c80e1SAlex Deucher 		}
406724c80e1SAlex Deucher 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
407724c80e1SAlex Deucher 		radeon_bo_unreserve(rdev->wb.wb_obj);
408724c80e1SAlex Deucher 		if (r) {
409724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
410724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
411724c80e1SAlex Deucher 			return r;
412724c80e1SAlex Deucher 		}
413089920f2SJerome Glisse 	}
414724c80e1SAlex Deucher 
415e6ba7599SAlex Deucher 	/* clear wb memory */
416e6ba7599SAlex Deucher 	memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
417d0f8a854SAlex Deucher 	/* disable event_write fences */
418d0f8a854SAlex Deucher 	rdev->wb.use_event = false;
419724c80e1SAlex Deucher 	/* disabled via module param */
4203b7a2b24SJerome Glisse 	if (radeon_no_wb == 1) {
421724c80e1SAlex Deucher 		rdev->wb.enabled = false;
4223b7a2b24SJerome Glisse 	} else {
423724c80e1SAlex Deucher 		if (rdev->flags & RADEON_IS_AGP) {
42428eebb70SAlex Deucher 			/* often unreliable on AGP */
42528eebb70SAlex Deucher 			rdev->wb.enabled = false;
42628eebb70SAlex Deucher 		} else if (rdev->family < CHIP_R300) {
42728eebb70SAlex Deucher 			/* often unreliable on pre-r300 */
428724c80e1SAlex Deucher 			rdev->wb.enabled = false;
429d0f8a854SAlex Deucher 		} else {
430724c80e1SAlex Deucher 			rdev->wb.enabled = true;
431d0f8a854SAlex Deucher 			/* event_write fences are only available on r600+ */
4323b7a2b24SJerome Glisse 			if (rdev->family >= CHIP_R600) {
433d0f8a854SAlex Deucher 				rdev->wb.use_event = true;
434d0f8a854SAlex Deucher 			}
435724c80e1SAlex Deucher 		}
4363b7a2b24SJerome Glisse 	}
437c994ead6SAlex Deucher 	/* always use writeback/events on NI, APUs */
438c994ead6SAlex Deucher 	if (rdev->family >= CHIP_PALM) {
4397d52785dSAlex Deucher 		rdev->wb.enabled = true;
4407d52785dSAlex Deucher 		rdev->wb.use_event = true;
4417d52785dSAlex Deucher 	}
442724c80e1SAlex Deucher 
443724c80e1SAlex Deucher 	dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
444724c80e1SAlex Deucher 
445724c80e1SAlex Deucher 	return 0;
446724c80e1SAlex Deucher }
447724c80e1SAlex Deucher 
448d594e46aSJerome Glisse /**
449d594e46aSJerome Glisse  * radeon_vram_location - try to find VRAM location
450d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
451d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
452d594e46aSJerome Glisse  * @base: base address at which to put VRAM
453d594e46aSJerome Glisse  *
454d594e46aSJerome Glisse  * Function will place try to place VRAM at base address provided
455d594e46aSJerome Glisse  * as parameter (which is so far either PCI aperture address or
456d594e46aSJerome Glisse  * for IGP TOM base address).
457d594e46aSJerome Glisse  *
458d594e46aSJerome Glisse  * If there is not enough space to fit the unvisible VRAM in the 32bits
459d594e46aSJerome Glisse  * address space then we limit the VRAM size to the aperture.
460d594e46aSJerome Glisse  *
461d594e46aSJerome Glisse  * If we are using AGP and if the AGP aperture doesn't allow us to have
462d594e46aSJerome Glisse  * room for all the VRAM than we restrict the VRAM to the PCI aperture
463d594e46aSJerome Glisse  * size and print a warning.
464d594e46aSJerome Glisse  *
465d594e46aSJerome Glisse  * This function will never fails, worst case are limiting VRAM.
466d594e46aSJerome Glisse  *
467d594e46aSJerome Glisse  * Note: GTT start, end, size should be initialized before calling this
468d594e46aSJerome Glisse  * function on AGP platform.
469d594e46aSJerome Glisse  *
47025985edcSLucas De Marchi  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
471d594e46aSJerome Glisse  * this shouldn't be a problem as we are using the PCI aperture as a reference.
472d594e46aSJerome Glisse  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
473d594e46aSJerome Glisse  * not IGP.
474d594e46aSJerome Glisse  *
475d594e46aSJerome Glisse  * Note: we use mc_vram_size as on some board we need to program the mc to
476d594e46aSJerome Glisse  * cover the whole aperture even if VRAM size is inferior to aperture size
477d594e46aSJerome Glisse  * Novell bug 204882 + along with lots of ubuntu ones
478d594e46aSJerome Glisse  *
479d594e46aSJerome Glisse  * Note: when limiting vram it's safe to overwritte real_vram_size because
480d594e46aSJerome Glisse  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
481d594e46aSJerome Glisse  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
482d594e46aSJerome Glisse  * ones)
483d594e46aSJerome Glisse  *
484d594e46aSJerome Glisse  * Note: IGP TOM addr should be the same as the aperture addr, we don't
485d594e46aSJerome Glisse  * explicitly check for that thought.
486d594e46aSJerome Glisse  *
487d594e46aSJerome Glisse  * FIXME: when reducing VRAM size align new size on power of 2.
488771fe6b9SJerome Glisse  */
489d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
490771fe6b9SJerome Glisse {
4911bcb04f7SChristian König 	uint64_t limit = (uint64_t)radeon_vram_limit << 20;
4921bcb04f7SChristian König 
493d594e46aSJerome Glisse 	mc->vram_start = base;
4949ed8b1f9SAlex Deucher 	if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
495d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
496d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
497d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
498771fe6b9SJerome Glisse 	}
499d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
5002cbeb4efSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
501d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
502d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
503d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
504771fe6b9SJerome Glisse 	}
505d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
5061bcb04f7SChristian König 	if (limit && limit < mc->real_vram_size)
5071bcb04f7SChristian König 		mc->real_vram_size = limit;
508dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
509d594e46aSJerome Glisse 			mc->mc_vram_size >> 20, mc->vram_start,
510d594e46aSJerome Glisse 			mc->vram_end, mc->real_vram_size >> 20);
511771fe6b9SJerome Glisse }
512771fe6b9SJerome Glisse 
513d594e46aSJerome Glisse /**
514d594e46aSJerome Glisse  * radeon_gtt_location - try to find GTT location
515d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
516d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
517d594e46aSJerome Glisse  *
518d594e46aSJerome Glisse  * Function will place try to place GTT before or after VRAM.
519d594e46aSJerome Glisse  *
520d594e46aSJerome Glisse  * If GTT size is bigger than space left then we ajust GTT size.
521d594e46aSJerome Glisse  * Thus function will never fails.
522d594e46aSJerome Glisse  *
523d594e46aSJerome Glisse  * FIXME: when reducing GTT size align new size on power of 2.
524d594e46aSJerome Glisse  */
525d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
526d594e46aSJerome Glisse {
527d594e46aSJerome Glisse 	u64 size_af, size_bf;
528d594e46aSJerome Glisse 
5299ed8b1f9SAlex Deucher 	size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
5308d369bb1SAlex Deucher 	size_bf = mc->vram_start & ~mc->gtt_base_align;
531d594e46aSJerome Glisse 	if (size_bf > size_af) {
532d594e46aSJerome Glisse 		if (mc->gtt_size > size_bf) {
533d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
534d594e46aSJerome Glisse 			mc->gtt_size = size_bf;
535d594e46aSJerome Glisse 		}
5368d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
537d594e46aSJerome Glisse 	} else {
538d594e46aSJerome Glisse 		if (mc->gtt_size > size_af) {
539d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
540d594e46aSJerome Glisse 			mc->gtt_size = size_af;
541d594e46aSJerome Glisse 		}
5428d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
543d594e46aSJerome Glisse 	}
544d594e46aSJerome Glisse 	mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
545dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
546d594e46aSJerome Glisse 			mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
547d594e46aSJerome Glisse }
548771fe6b9SJerome Glisse 
549771fe6b9SJerome Glisse /*
550771fe6b9SJerome Glisse  * GPU helpers function.
551771fe6b9SJerome Glisse  */
5520c195119SAlex Deucher /**
5530c195119SAlex Deucher  * radeon_card_posted - check if the hw has already been initialized
5540c195119SAlex Deucher  *
5550c195119SAlex Deucher  * @rdev: radeon_device pointer
5560c195119SAlex Deucher  *
5570c195119SAlex Deucher  * Check if the asic has been initialized (all asics).
5580c195119SAlex Deucher  * Used at driver startup.
5590c195119SAlex Deucher  * Returns true if initialized or false if not.
5600c195119SAlex Deucher  */
5619f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev)
562771fe6b9SJerome Glisse {
563771fe6b9SJerome Glisse 	uint32_t reg;
564771fe6b9SJerome Glisse 
56550a583f6SAlex Deucher 	/* required for EFI mode on macbook2,1 which uses an r5xx asic */
56683e68189SMatt Fleming 	if (efi_enabled(EFI_BOOT) &&
56750a583f6SAlex Deucher 	    (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
56850a583f6SAlex Deucher 	    (rdev->family < CHIP_R600))
569bcc65fd8SMatthew Garrett 		return false;
570bcc65fd8SMatthew Garrett 
5712cf3a4fcSAlex Deucher 	if (ASIC_IS_NODCE(rdev))
5722cf3a4fcSAlex Deucher 		goto check_memsize;
5732cf3a4fcSAlex Deucher 
574771fe6b9SJerome Glisse 	/* first check CRTCs */
57509fb8bd1SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
57618007401SAlex Deucher 		reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
57718007401SAlex Deucher 			RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
57809fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 4) {
57909fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
58009fb8bd1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
58109fb8bd1SAlex Deucher 			}
58209fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 6) {
58309fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
584bcc1c2a1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
58509fb8bd1SAlex Deucher 			}
586bcc1c2a1SAlex Deucher 		if (reg & EVERGREEN_CRTC_MASTER_EN)
587bcc1c2a1SAlex Deucher 			return true;
588bcc1c2a1SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
589771fe6b9SJerome Glisse 		reg = RREG32(AVIVO_D1CRTC_CONTROL) |
590771fe6b9SJerome Glisse 		      RREG32(AVIVO_D2CRTC_CONTROL);
591771fe6b9SJerome Glisse 		if (reg & AVIVO_CRTC_EN) {
592771fe6b9SJerome Glisse 			return true;
593771fe6b9SJerome Glisse 		}
594771fe6b9SJerome Glisse 	} else {
595771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CRTC_GEN_CNTL) |
596771fe6b9SJerome Glisse 		      RREG32(RADEON_CRTC2_GEN_CNTL);
597771fe6b9SJerome Glisse 		if (reg & RADEON_CRTC_EN) {
598771fe6b9SJerome Glisse 			return true;
599771fe6b9SJerome Glisse 		}
600771fe6b9SJerome Glisse 	}
601771fe6b9SJerome Glisse 
6022cf3a4fcSAlex Deucher check_memsize:
603771fe6b9SJerome Glisse 	/* then check MEM_SIZE, in case the crtcs are off */
604771fe6b9SJerome Glisse 	if (rdev->family >= CHIP_R600)
605771fe6b9SJerome Glisse 		reg = RREG32(R600_CONFIG_MEMSIZE);
606771fe6b9SJerome Glisse 	else
607771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CONFIG_MEMSIZE);
608771fe6b9SJerome Glisse 
609771fe6b9SJerome Glisse 	if (reg)
610771fe6b9SJerome Glisse 		return true;
611771fe6b9SJerome Glisse 
612771fe6b9SJerome Glisse 	return false;
613771fe6b9SJerome Glisse 
614771fe6b9SJerome Glisse }
615771fe6b9SJerome Glisse 
6160c195119SAlex Deucher /**
6170c195119SAlex Deucher  * radeon_update_bandwidth_info - update display bandwidth params
6180c195119SAlex Deucher  *
6190c195119SAlex Deucher  * @rdev: radeon_device pointer
6200c195119SAlex Deucher  *
6210c195119SAlex Deucher  * Used when sclk/mclk are switched or display modes are set.
6220c195119SAlex Deucher  * params are used to calculate display watermarks (all asics)
6230c195119SAlex Deucher  */
624f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev)
625f47299c5SAlex Deucher {
626f47299c5SAlex Deucher 	fixed20_12 a;
6278807286eSAlex Deucher 	u32 sclk = rdev->pm.current_sclk;
6288807286eSAlex Deucher 	u32 mclk = rdev->pm.current_mclk;
629f47299c5SAlex Deucher 
6308807286eSAlex Deucher 	/* sclk/mclk in Mhz */
63168adac5eSBen Skeggs 	a.full = dfixed_const(100);
63268adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_const(sclk);
63368adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
63468adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_const(mclk);
63568adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
636f47299c5SAlex Deucher 
6378807286eSAlex Deucher 	if (rdev->flags & RADEON_IS_IGP) {
63868adac5eSBen Skeggs 		a.full = dfixed_const(16);
639f47299c5SAlex Deucher 		/* core_bandwidth = sclk(Mhz) * 16 */
64068adac5eSBen Skeggs 		rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
641f47299c5SAlex Deucher 	}
642f47299c5SAlex Deucher }
643f47299c5SAlex Deucher 
6440c195119SAlex Deucher /**
6450c195119SAlex Deucher  * radeon_boot_test_post_card - check and possibly initialize the hw
6460c195119SAlex Deucher  *
6470c195119SAlex Deucher  * @rdev: radeon_device pointer
6480c195119SAlex Deucher  *
6490c195119SAlex Deucher  * Check if the asic is initialized and if not, attempt to initialize
6500c195119SAlex Deucher  * it (all asics).
6510c195119SAlex Deucher  * Returns true if initialized or false if not.
6520c195119SAlex Deucher  */
65372542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev)
65472542d77SDave Airlie {
65572542d77SDave Airlie 	if (radeon_card_posted(rdev))
65672542d77SDave Airlie 		return true;
65772542d77SDave Airlie 
65872542d77SDave Airlie 	if (rdev->bios) {
65972542d77SDave Airlie 		DRM_INFO("GPU not posted. posting now...\n");
66072542d77SDave Airlie 		if (rdev->is_atom_bios)
66172542d77SDave Airlie 			atom_asic_init(rdev->mode_info.atom_context);
66272542d77SDave Airlie 		else
66372542d77SDave Airlie 			radeon_combios_asic_init(rdev->ddev);
66472542d77SDave Airlie 		return true;
66572542d77SDave Airlie 	} else {
66672542d77SDave Airlie 		dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
66772542d77SDave Airlie 		return false;
66872542d77SDave Airlie 	}
66972542d77SDave Airlie }
67072542d77SDave Airlie 
6710c195119SAlex Deucher /**
6720c195119SAlex Deucher  * radeon_dummy_page_init - init dummy page used by the driver
6730c195119SAlex Deucher  *
6740c195119SAlex Deucher  * @rdev: radeon_device pointer
6750c195119SAlex Deucher  *
6760c195119SAlex Deucher  * Allocate the dummy page used by the driver (all asics).
6770c195119SAlex Deucher  * This dummy page is used by the driver as a filler for gart entries
6780c195119SAlex Deucher  * when pages are taken out of the GART
6790c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
6800c195119SAlex Deucher  */
6813ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev)
6823ce0a23dSJerome Glisse {
68382568565SDave Airlie 	if (rdev->dummy_page.page)
68482568565SDave Airlie 		return 0;
6853ce0a23dSJerome Glisse 	rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
6863ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
6873ce0a23dSJerome Glisse 		return -ENOMEM;
6883ce0a23dSJerome Glisse 	rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
6893ce0a23dSJerome Glisse 					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
690a30f6fb7SBenjamin Herrenschmidt 	if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
691a30f6fb7SBenjamin Herrenschmidt 		dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
6923ce0a23dSJerome Glisse 		__free_page(rdev->dummy_page.page);
6933ce0a23dSJerome Glisse 		rdev->dummy_page.page = NULL;
6943ce0a23dSJerome Glisse 		return -ENOMEM;
6953ce0a23dSJerome Glisse 	}
6963ce0a23dSJerome Glisse 	return 0;
6973ce0a23dSJerome Glisse }
6983ce0a23dSJerome Glisse 
6990c195119SAlex Deucher /**
7000c195119SAlex Deucher  * radeon_dummy_page_fini - free dummy page used by the driver
7010c195119SAlex Deucher  *
7020c195119SAlex Deucher  * @rdev: radeon_device pointer
7030c195119SAlex Deucher  *
7040c195119SAlex Deucher  * Frees the dummy page used by the driver (all asics).
7050c195119SAlex Deucher  */
7063ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev)
7073ce0a23dSJerome Glisse {
7083ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
7093ce0a23dSJerome Glisse 		return;
7103ce0a23dSJerome Glisse 	pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
7113ce0a23dSJerome Glisse 			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
7123ce0a23dSJerome Glisse 	__free_page(rdev->dummy_page.page);
7133ce0a23dSJerome Glisse 	rdev->dummy_page.page = NULL;
7143ce0a23dSJerome Glisse }
7153ce0a23dSJerome Glisse 
716771fe6b9SJerome Glisse 
717771fe6b9SJerome Glisse /* ATOM accessor methods */
7180c195119SAlex Deucher /*
7190c195119SAlex Deucher  * ATOM is an interpreted byte code stored in tables in the vbios.  The
7200c195119SAlex Deucher  * driver registers callbacks to access registers and the interpreter
7210c195119SAlex Deucher  * in the driver parses the tables and executes then to program specific
7220c195119SAlex Deucher  * actions (set display modes, asic init, etc.).  See radeon_atombios.c,
7230c195119SAlex Deucher  * atombios.h, and atom.c
7240c195119SAlex Deucher  */
7250c195119SAlex Deucher 
7260c195119SAlex Deucher /**
7270c195119SAlex Deucher  * cail_pll_read - read PLL register
7280c195119SAlex Deucher  *
7290c195119SAlex Deucher  * @info: atom card_info pointer
7300c195119SAlex Deucher  * @reg: PLL register offset
7310c195119SAlex Deucher  *
7320c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
7330c195119SAlex Deucher  * Returns the value of the PLL register.
7340c195119SAlex Deucher  */
735771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
736771fe6b9SJerome Glisse {
737771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
738771fe6b9SJerome Glisse 	uint32_t r;
739771fe6b9SJerome Glisse 
740771fe6b9SJerome Glisse 	r = rdev->pll_rreg(rdev, reg);
741771fe6b9SJerome Glisse 	return r;
742771fe6b9SJerome Glisse }
743771fe6b9SJerome Glisse 
7440c195119SAlex Deucher /**
7450c195119SAlex Deucher  * cail_pll_write - write PLL register
7460c195119SAlex Deucher  *
7470c195119SAlex Deucher  * @info: atom card_info pointer
7480c195119SAlex Deucher  * @reg: PLL register offset
7490c195119SAlex Deucher  * @val: value to write to the pll register
7500c195119SAlex Deucher  *
7510c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
7520c195119SAlex Deucher  */
753771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
754771fe6b9SJerome Glisse {
755771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
756771fe6b9SJerome Glisse 
757771fe6b9SJerome Glisse 	rdev->pll_wreg(rdev, reg, val);
758771fe6b9SJerome Glisse }
759771fe6b9SJerome Glisse 
7600c195119SAlex Deucher /**
7610c195119SAlex Deucher  * cail_mc_read - read MC (Memory Controller) register
7620c195119SAlex Deucher  *
7630c195119SAlex Deucher  * @info: atom card_info pointer
7640c195119SAlex Deucher  * @reg: MC register offset
7650c195119SAlex Deucher  *
7660c195119SAlex Deucher  * Provides an MC register accessor for the atom interpreter (r4xx+).
7670c195119SAlex Deucher  * Returns the value of the MC register.
7680c195119SAlex Deucher  */
769771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
770771fe6b9SJerome Glisse {
771771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
772771fe6b9SJerome Glisse 	uint32_t r;
773771fe6b9SJerome Glisse 
774771fe6b9SJerome Glisse 	r = rdev->mc_rreg(rdev, reg);
775771fe6b9SJerome Glisse 	return r;
776771fe6b9SJerome Glisse }
777771fe6b9SJerome Glisse 
7780c195119SAlex Deucher /**
7790c195119SAlex Deucher  * cail_mc_write - write MC (Memory Controller) register
7800c195119SAlex Deucher  *
7810c195119SAlex Deucher  * @info: atom card_info pointer
7820c195119SAlex Deucher  * @reg: MC register offset
7830c195119SAlex Deucher  * @val: value to write to the pll register
7840c195119SAlex Deucher  *
7850c195119SAlex Deucher  * Provides a MC register accessor for the atom interpreter (r4xx+).
7860c195119SAlex Deucher  */
787771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
788771fe6b9SJerome Glisse {
789771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
790771fe6b9SJerome Glisse 
791771fe6b9SJerome Glisse 	rdev->mc_wreg(rdev, reg, val);
792771fe6b9SJerome Glisse }
793771fe6b9SJerome Glisse 
7940c195119SAlex Deucher /**
7950c195119SAlex Deucher  * cail_reg_write - write MMIO register
7960c195119SAlex Deucher  *
7970c195119SAlex Deucher  * @info: atom card_info pointer
7980c195119SAlex Deucher  * @reg: MMIO register offset
7990c195119SAlex Deucher  * @val: value to write to the pll register
8000c195119SAlex Deucher  *
8010c195119SAlex Deucher  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
8020c195119SAlex Deucher  */
803771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
804771fe6b9SJerome Glisse {
805771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
806771fe6b9SJerome Glisse 
807771fe6b9SJerome Glisse 	WREG32(reg*4, val);
808771fe6b9SJerome Glisse }
809771fe6b9SJerome Glisse 
8100c195119SAlex Deucher /**
8110c195119SAlex Deucher  * cail_reg_read - read MMIO register
8120c195119SAlex Deucher  *
8130c195119SAlex Deucher  * @info: atom card_info pointer
8140c195119SAlex Deucher  * @reg: MMIO register offset
8150c195119SAlex Deucher  *
8160c195119SAlex Deucher  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
8170c195119SAlex Deucher  * Returns the value of the MMIO register.
8180c195119SAlex Deucher  */
819771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
820771fe6b9SJerome Glisse {
821771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
822771fe6b9SJerome Glisse 	uint32_t r;
823771fe6b9SJerome Glisse 
824771fe6b9SJerome Glisse 	r = RREG32(reg*4);
825771fe6b9SJerome Glisse 	return r;
826771fe6b9SJerome Glisse }
827771fe6b9SJerome Glisse 
8280c195119SAlex Deucher /**
8290c195119SAlex Deucher  * cail_ioreg_write - write IO register
8300c195119SAlex Deucher  *
8310c195119SAlex Deucher  * @info: atom card_info pointer
8320c195119SAlex Deucher  * @reg: IO register offset
8330c195119SAlex Deucher  * @val: value to write to the pll register
8340c195119SAlex Deucher  *
8350c195119SAlex Deucher  * Provides a IO register accessor for the atom interpreter (r4xx+).
8360c195119SAlex Deucher  */
837351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
838351a52a2SAlex Deucher {
839351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
840351a52a2SAlex Deucher 
841351a52a2SAlex Deucher 	WREG32_IO(reg*4, val);
842351a52a2SAlex Deucher }
843351a52a2SAlex Deucher 
8440c195119SAlex Deucher /**
8450c195119SAlex Deucher  * cail_ioreg_read - read IO register
8460c195119SAlex Deucher  *
8470c195119SAlex Deucher  * @info: atom card_info pointer
8480c195119SAlex Deucher  * @reg: IO register offset
8490c195119SAlex Deucher  *
8500c195119SAlex Deucher  * Provides an IO register accessor for the atom interpreter (r4xx+).
8510c195119SAlex Deucher  * Returns the value of the IO register.
8520c195119SAlex Deucher  */
853351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
854351a52a2SAlex Deucher {
855351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
856351a52a2SAlex Deucher 	uint32_t r;
857351a52a2SAlex Deucher 
858351a52a2SAlex Deucher 	r = RREG32_IO(reg*4);
859351a52a2SAlex Deucher 	return r;
860351a52a2SAlex Deucher }
861351a52a2SAlex Deucher 
8620c195119SAlex Deucher /**
8630c195119SAlex Deucher  * radeon_atombios_init - init the driver info and callbacks for atombios
8640c195119SAlex Deucher  *
8650c195119SAlex Deucher  * @rdev: radeon_device pointer
8660c195119SAlex Deucher  *
8670c195119SAlex Deucher  * Initializes the driver info and register access callbacks for the
8680c195119SAlex Deucher  * ATOM interpreter (r4xx+).
8690c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
8700c195119SAlex Deucher  * Called at driver startup.
8710c195119SAlex Deucher  */
872771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev)
873771fe6b9SJerome Glisse {
87461c4b24bSMathias Fröhlich 	struct card_info *atom_card_info =
87561c4b24bSMathias Fröhlich 	    kzalloc(sizeof(struct card_info), GFP_KERNEL);
87661c4b24bSMathias Fröhlich 
87761c4b24bSMathias Fröhlich 	if (!atom_card_info)
87861c4b24bSMathias Fröhlich 		return -ENOMEM;
87961c4b24bSMathias Fröhlich 
88061c4b24bSMathias Fröhlich 	rdev->mode_info.atom_card_info = atom_card_info;
88161c4b24bSMathias Fröhlich 	atom_card_info->dev = rdev->ddev;
88261c4b24bSMathias Fröhlich 	atom_card_info->reg_read = cail_reg_read;
88361c4b24bSMathias Fröhlich 	atom_card_info->reg_write = cail_reg_write;
884351a52a2SAlex Deucher 	/* needed for iio ops */
885351a52a2SAlex Deucher 	if (rdev->rio_mem) {
886351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_ioreg_read;
887351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_ioreg_write;
888351a52a2SAlex Deucher 	} else {
889351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
890351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_reg_read;
891351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_reg_write;
892351a52a2SAlex Deucher 	}
89361c4b24bSMathias Fröhlich 	atom_card_info->mc_read = cail_mc_read;
89461c4b24bSMathias Fröhlich 	atom_card_info->mc_write = cail_mc_write;
89561c4b24bSMathias Fröhlich 	atom_card_info->pll_read = cail_pll_read;
89661c4b24bSMathias Fröhlich 	atom_card_info->pll_write = cail_pll_write;
89761c4b24bSMathias Fröhlich 
89861c4b24bSMathias Fröhlich 	rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
8990e34d094STim Gardner 	if (!rdev->mode_info.atom_context) {
9000e34d094STim Gardner 		radeon_atombios_fini(rdev);
9010e34d094STim Gardner 		return -ENOMEM;
9020e34d094STim Gardner 	}
9030e34d094STim Gardner 
904c31ad97fSRafał Miłecki 	mutex_init(&rdev->mode_info.atom_context->mutex);
905771fe6b9SJerome Glisse 	radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
906d904ef9bSDave Airlie 	atom_allocate_fb_scratch(rdev->mode_info.atom_context);
907771fe6b9SJerome Glisse 	return 0;
908771fe6b9SJerome Glisse }
909771fe6b9SJerome Glisse 
9100c195119SAlex Deucher /**
9110c195119SAlex Deucher  * radeon_atombios_fini - free the driver info and callbacks for atombios
9120c195119SAlex Deucher  *
9130c195119SAlex Deucher  * @rdev: radeon_device pointer
9140c195119SAlex Deucher  *
9150c195119SAlex Deucher  * Frees the driver info and register access callbacks for the ATOM
9160c195119SAlex Deucher  * interpreter (r4xx+).
9170c195119SAlex Deucher  * Called at driver shutdown.
9180c195119SAlex Deucher  */
919771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev)
920771fe6b9SJerome Glisse {
9214a04a844SJerome Glisse 	if (rdev->mode_info.atom_context) {
922d904ef9bSDave Airlie 		kfree(rdev->mode_info.atom_context->scratch);
9234a04a844SJerome Glisse 	}
9240e34d094STim Gardner 	kfree(rdev->mode_info.atom_context);
9250e34d094STim Gardner 	rdev->mode_info.atom_context = NULL;
92661c4b24bSMathias Fröhlich 	kfree(rdev->mode_info.atom_card_info);
9270e34d094STim Gardner 	rdev->mode_info.atom_card_info = NULL;
928771fe6b9SJerome Glisse }
929771fe6b9SJerome Glisse 
9300c195119SAlex Deucher /* COMBIOS */
9310c195119SAlex Deucher /*
9320c195119SAlex Deucher  * COMBIOS is the bios format prior to ATOM. It provides
9330c195119SAlex Deucher  * command tables similar to ATOM, but doesn't have a unified
9340c195119SAlex Deucher  * parser.  See radeon_combios.c
9350c195119SAlex Deucher  */
9360c195119SAlex Deucher 
9370c195119SAlex Deucher /**
9380c195119SAlex Deucher  * radeon_combios_init - init the driver info for combios
9390c195119SAlex Deucher  *
9400c195119SAlex Deucher  * @rdev: radeon_device pointer
9410c195119SAlex Deucher  *
9420c195119SAlex Deucher  * Initializes the driver info for combios (r1xx-r3xx).
9430c195119SAlex Deucher  * Returns 0 on sucess.
9440c195119SAlex Deucher  * Called at driver startup.
9450c195119SAlex Deucher  */
946771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev)
947771fe6b9SJerome Glisse {
948771fe6b9SJerome Glisse 	radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
949771fe6b9SJerome Glisse 	return 0;
950771fe6b9SJerome Glisse }
951771fe6b9SJerome Glisse 
9520c195119SAlex Deucher /**
9530c195119SAlex Deucher  * radeon_combios_fini - free the driver info for combios
9540c195119SAlex Deucher  *
9550c195119SAlex Deucher  * @rdev: radeon_device pointer
9560c195119SAlex Deucher  *
9570c195119SAlex Deucher  * Frees the driver info for combios (r1xx-r3xx).
9580c195119SAlex Deucher  * Called at driver shutdown.
9590c195119SAlex Deucher  */
960771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev)
961771fe6b9SJerome Glisse {
962771fe6b9SJerome Glisse }
963771fe6b9SJerome Glisse 
9640c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */
9650c195119SAlex Deucher /**
9660c195119SAlex Deucher  * radeon_vga_set_decode - enable/disable vga decode
9670c195119SAlex Deucher  *
9680c195119SAlex Deucher  * @cookie: radeon_device pointer
9690c195119SAlex Deucher  * @state: enable/disable vga decode
9700c195119SAlex Deucher  *
9710c195119SAlex Deucher  * Enable/disable vga decode (all asics).
9720c195119SAlex Deucher  * Returns VGA resource flags.
9730c195119SAlex Deucher  */
97428d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state)
97528d52043SDave Airlie {
97628d52043SDave Airlie 	struct radeon_device *rdev = cookie;
97728d52043SDave Airlie 	radeon_vga_set_state(rdev, state);
97828d52043SDave Airlie 	if (state)
97928d52043SDave Airlie 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
98028d52043SDave Airlie 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
98128d52043SDave Airlie 	else
98228d52043SDave Airlie 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
98328d52043SDave Airlie }
984c1176d6fSDave Airlie 
9850c195119SAlex Deucher /**
9861bcb04f7SChristian König  * radeon_check_pot_argument - check that argument is a power of two
9871bcb04f7SChristian König  *
9881bcb04f7SChristian König  * @arg: value to check
9891bcb04f7SChristian König  *
9901bcb04f7SChristian König  * Validates that a certain argument is a power of two (all asics).
9911bcb04f7SChristian König  * Returns true if argument is valid.
9921bcb04f7SChristian König  */
9931bcb04f7SChristian König static bool radeon_check_pot_argument(int arg)
9941bcb04f7SChristian König {
9951bcb04f7SChristian König 	return (arg & (arg - 1)) == 0;
9961bcb04f7SChristian König }
9971bcb04f7SChristian König 
9981bcb04f7SChristian König /**
9990c195119SAlex Deucher  * radeon_check_arguments - validate module params
10000c195119SAlex Deucher  *
10010c195119SAlex Deucher  * @rdev: radeon_device pointer
10020c195119SAlex Deucher  *
10030c195119SAlex Deucher  * Validates certain module parameters and updates
10040c195119SAlex Deucher  * the associated values used by the driver (all asics).
10050c195119SAlex Deucher  */
10061109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev)
100736421338SJerome Glisse {
100836421338SJerome Glisse 	/* vramlimit must be a power of two */
10091bcb04f7SChristian König 	if (!radeon_check_pot_argument(radeon_vram_limit)) {
101036421338SJerome Glisse 		dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
101136421338SJerome Glisse 				radeon_vram_limit);
101236421338SJerome Glisse 		radeon_vram_limit = 0;
101336421338SJerome Glisse 	}
10141bcb04f7SChristian König 
1015edcd26e8SAlex Deucher 	if (radeon_gart_size == -1) {
1016edcd26e8SAlex Deucher 		/* default to a larger gart size on newer asics */
1017edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1018edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1019edcd26e8SAlex Deucher 		else
1020edcd26e8SAlex Deucher 			radeon_gart_size = 512;
1021edcd26e8SAlex Deucher 	}
102236421338SJerome Glisse 	/* gtt size must be power of two and greater or equal to 32M */
10231bcb04f7SChristian König 	if (radeon_gart_size < 32) {
1024edcd26e8SAlex Deucher 		dev_warn(rdev->dev, "gart size (%d) too small\n",
102536421338SJerome Glisse 				radeon_gart_size);
1026edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1027edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1028edcd26e8SAlex Deucher 		else
102936421338SJerome Glisse 			radeon_gart_size = 512;
10301bcb04f7SChristian König 	} else if (!radeon_check_pot_argument(radeon_gart_size)) {
103136421338SJerome Glisse 		dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
103236421338SJerome Glisse 				radeon_gart_size);
1033edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1034edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1035edcd26e8SAlex Deucher 		else
103636421338SJerome Glisse 			radeon_gart_size = 512;
103736421338SJerome Glisse 	}
10381bcb04f7SChristian König 	rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
10391bcb04f7SChristian König 
104036421338SJerome Glisse 	/* AGP mode can only be -1, 1, 2, 4, 8 */
104136421338SJerome Glisse 	switch (radeon_agpmode) {
104236421338SJerome Glisse 	case -1:
104336421338SJerome Glisse 	case 0:
104436421338SJerome Glisse 	case 1:
104536421338SJerome Glisse 	case 2:
104636421338SJerome Glisse 	case 4:
104736421338SJerome Glisse 	case 8:
104836421338SJerome Glisse 		break;
104936421338SJerome Glisse 	default:
105036421338SJerome Glisse 		dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
105136421338SJerome Glisse 				"-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
105236421338SJerome Glisse 		radeon_agpmode = 0;
105336421338SJerome Glisse 		break;
105436421338SJerome Glisse 	}
1055c1c44132SChristian König 
1056c1c44132SChristian König 	if (!radeon_check_pot_argument(radeon_vm_size)) {
1057c1c44132SChristian König 		dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1058c1c44132SChristian König 			 radeon_vm_size);
1059c1c44132SChristian König 		radeon_vm_size = 4096;
1060c1c44132SChristian König 	}
1061c1c44132SChristian König 
1062c1c44132SChristian König 	if (radeon_vm_size < 4) {
1063c1c44132SChristian König 		dev_warn(rdev->dev, "VM size (%d) to small, min is 4MB\n",
1064c1c44132SChristian König 			 radeon_vm_size);
1065c1c44132SChristian König 		radeon_vm_size = 4096;
1066c1c44132SChristian König 	}
1067c1c44132SChristian König 
1068c1c44132SChristian König        /*
1069c1c44132SChristian König         * Max GPUVM size for Cayman, SI and CI are 40 bits.
1070c1c44132SChristian König         */
1071c1c44132SChristian König 	if (radeon_vm_size > 1024*1024) {
1072c1c44132SChristian König 		dev_warn(rdev->dev, "VM size (%d) to large, max is 1TB\n",
1073c1c44132SChristian König 			 radeon_vm_size);
1074c1c44132SChristian König 		radeon_vm_size = 4096;
1075c1c44132SChristian König 	}
1076*4510fb98SChristian König 
1077*4510fb98SChristian König 	/* defines number of bits in page table versus page directory,
1078*4510fb98SChristian König 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1079*4510fb98SChristian König 	 * page table and the remaining bits are in the page directory */
1080*4510fb98SChristian König 	if (radeon_vm_block_size < 9) {
1081*4510fb98SChristian König 		dev_warn(rdev->dev, "VM page table size (%d) to small\n",
1082*4510fb98SChristian König 			 radeon_vm_block_size);
1083*4510fb98SChristian König 		radeon_vm_block_size = 9;
1084*4510fb98SChristian König 	}
1085*4510fb98SChristian König 
1086*4510fb98SChristian König 	if (radeon_vm_block_size > 24 ||
1087*4510fb98SChristian König 	    radeon_vm_size < (1ull << radeon_vm_block_size)) {
1088*4510fb98SChristian König 		dev_warn(rdev->dev, "VM page table size (%d) to large\n",
1089*4510fb98SChristian König 			 radeon_vm_block_size);
1090*4510fb98SChristian König 		radeon_vm_block_size = 9;
1091*4510fb98SChristian König 	}
109236421338SJerome Glisse }
109336421338SJerome Glisse 
10940c195119SAlex Deucher /**
1095d1f9809eSMaarten Lankhorst  * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
1096d1f9809eSMaarten Lankhorst  * needed for waking up.
1097d1f9809eSMaarten Lankhorst  *
1098d1f9809eSMaarten Lankhorst  * @pdev: pci dev pointer
1099d1f9809eSMaarten Lankhorst  */
1100d1f9809eSMaarten Lankhorst static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
1101d1f9809eSMaarten Lankhorst {
1102d1f9809eSMaarten Lankhorst 
1103d1f9809eSMaarten Lankhorst 	/* 6600m in a macbook pro */
1104d1f9809eSMaarten Lankhorst 	if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1105d1f9809eSMaarten Lankhorst 	    pdev->subsystem_device == 0x00e2) {
1106d1f9809eSMaarten Lankhorst 		printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
1107d1f9809eSMaarten Lankhorst 		return true;
1108d1f9809eSMaarten Lankhorst 	}
1109d1f9809eSMaarten Lankhorst 
1110d1f9809eSMaarten Lankhorst 	return false;
1111d1f9809eSMaarten Lankhorst }
1112d1f9809eSMaarten Lankhorst 
1113d1f9809eSMaarten Lankhorst /**
11140c195119SAlex Deucher  * radeon_switcheroo_set_state - set switcheroo state
11150c195119SAlex Deucher  *
11160c195119SAlex Deucher  * @pdev: pci dev pointer
11170c195119SAlex Deucher  * @state: vga switcheroo state
11180c195119SAlex Deucher  *
11190c195119SAlex Deucher  * Callback for the switcheroo driver.  Suspends or resumes the
11200c195119SAlex Deucher  * the asics before or after it is powered up using ACPI methods.
11210c195119SAlex Deucher  */
11226a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
11236a9ee8afSDave Airlie {
11246a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
112510ebc0bcSDave Airlie 
112690c4cde9SAlex Deucher 	if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
112710ebc0bcSDave Airlie 		return;
112810ebc0bcSDave Airlie 
11296a9ee8afSDave Airlie 	if (state == VGA_SWITCHEROO_ON) {
1130d1f9809eSMaarten Lankhorst 		unsigned d3_delay = dev->pdev->d3_delay;
1131d1f9809eSMaarten Lankhorst 
11326a9ee8afSDave Airlie 		printk(KERN_INFO "radeon: switched on\n");
11336a9ee8afSDave Airlie 		/* don't suspend or resume card normally */
11345bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1135d1f9809eSMaarten Lankhorst 
1136d1f9809eSMaarten Lankhorst 		if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
1137d1f9809eSMaarten Lankhorst 			dev->pdev->d3_delay = 20;
1138d1f9809eSMaarten Lankhorst 
113910ebc0bcSDave Airlie 		radeon_resume_kms(dev, true, true);
1140d1f9809eSMaarten Lankhorst 
1141d1f9809eSMaarten Lankhorst 		dev->pdev->d3_delay = d3_delay;
1142d1f9809eSMaarten Lankhorst 
11435bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1144fbf81762SDave Airlie 		drm_kms_helper_poll_enable(dev);
11456a9ee8afSDave Airlie 	} else {
11466a9ee8afSDave Airlie 		printk(KERN_INFO "radeon: switched off\n");
1147fbf81762SDave Airlie 		drm_kms_helper_poll_disable(dev);
11485bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
114910ebc0bcSDave Airlie 		radeon_suspend_kms(dev, true, true);
11505bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
11516a9ee8afSDave Airlie 	}
11526a9ee8afSDave Airlie }
11536a9ee8afSDave Airlie 
11540c195119SAlex Deucher /**
11550c195119SAlex Deucher  * radeon_switcheroo_can_switch - see if switcheroo state can change
11560c195119SAlex Deucher  *
11570c195119SAlex Deucher  * @pdev: pci dev pointer
11580c195119SAlex Deucher  *
11590c195119SAlex Deucher  * Callback for the switcheroo driver.  Check of the switcheroo
11600c195119SAlex Deucher  * state can be changed.
11610c195119SAlex Deucher  * Returns true if the state can be changed, false if not.
11620c195119SAlex Deucher  */
11636a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
11646a9ee8afSDave Airlie {
11656a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
11666a9ee8afSDave Airlie 
1167fc8fd40eSDaniel Vetter 	/*
1168fc8fd40eSDaniel Vetter 	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1169fc8fd40eSDaniel Vetter 	 * locking inversion with the driver load path. And the access here is
1170fc8fd40eSDaniel Vetter 	 * completely racy anyway. So don't bother with locking for now.
1171fc8fd40eSDaniel Vetter 	 */
1172fc8fd40eSDaniel Vetter 	return dev->open_count == 0;
11736a9ee8afSDave Airlie }
11746a9ee8afSDave Airlie 
117526ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
117626ec685fSTakashi Iwai 	.set_gpu_state = radeon_switcheroo_set_state,
117726ec685fSTakashi Iwai 	.reprobe = NULL,
117826ec685fSTakashi Iwai 	.can_switch = radeon_switcheroo_can_switch,
117926ec685fSTakashi Iwai };
11806a9ee8afSDave Airlie 
11810c195119SAlex Deucher /**
11820c195119SAlex Deucher  * radeon_device_init - initialize the driver
11830c195119SAlex Deucher  *
11840c195119SAlex Deucher  * @rdev: radeon_device pointer
11850c195119SAlex Deucher  * @pdev: drm dev pointer
11860c195119SAlex Deucher  * @pdev: pci dev pointer
11870c195119SAlex Deucher  * @flags: driver flags
11880c195119SAlex Deucher  *
11890c195119SAlex Deucher  * Initializes the driver info and hw (all asics).
11900c195119SAlex Deucher  * Returns 0 for success or an error on failure.
11910c195119SAlex Deucher  * Called at driver startup.
11920c195119SAlex Deucher  */
1193771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev,
1194771fe6b9SJerome Glisse 		       struct drm_device *ddev,
1195771fe6b9SJerome Glisse 		       struct pci_dev *pdev,
1196771fe6b9SJerome Glisse 		       uint32_t flags)
1197771fe6b9SJerome Glisse {
1198351a52a2SAlex Deucher 	int r, i;
1199ad49f501SDave Airlie 	int dma_bits;
120010ebc0bcSDave Airlie 	bool runtime = false;
1201771fe6b9SJerome Glisse 
1202771fe6b9SJerome Glisse 	rdev->shutdown = false;
12039f022ddfSJerome Glisse 	rdev->dev = &pdev->dev;
1204771fe6b9SJerome Glisse 	rdev->ddev = ddev;
1205771fe6b9SJerome Glisse 	rdev->pdev = pdev;
1206771fe6b9SJerome Glisse 	rdev->flags = flags;
1207771fe6b9SJerome Glisse 	rdev->family = flags & RADEON_FAMILY_MASK;
1208771fe6b9SJerome Glisse 	rdev->is_atom_bios = false;
1209771fe6b9SJerome Glisse 	rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1210edcd26e8SAlex Deucher 	rdev->mc.gtt_size = 512 * 1024 * 1024;
1211733289c2SJerome Glisse 	rdev->accel_working = false;
12128b25ed34SAlex Deucher 	/* set up ring ids */
12138b25ed34SAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
12148b25ed34SAlex Deucher 		rdev->ring[i].idx = i;
12158b25ed34SAlex Deucher 	}
12161b5331d9SJerome Glisse 
1217d522d9ccSThomas Reim 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1218d522d9ccSThomas Reim 		radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1219d522d9ccSThomas Reim 		pdev->subsystem_vendor, pdev->subsystem_device);
12201b5331d9SJerome Glisse 
1221771fe6b9SJerome Glisse 	/* mutex initialization are all done here so we
1222771fe6b9SJerome Glisse 	 * can recall function without having locking issues */
1223d6999bc7SChristian König 	mutex_init(&rdev->ring_lock);
122440bacf16SAlex Deucher 	mutex_init(&rdev->dc_hw_i2c_mutex);
1225c20dc369SChristian Koenig 	atomic_set(&rdev->ih.lock, 0);
12264c788679SJerome Glisse 	mutex_init(&rdev->gem.mutex);
1227c913e23aSRafał Miłecki 	mutex_init(&rdev->pm.mutex);
12286759a0a7SMarek Olšák 	mutex_init(&rdev->gpu_clock_mutex);
1229f61d5b46SAlex Deucher 	mutex_init(&rdev->srbm_mutex);
1230db7fce39SChristian König 	init_rwsem(&rdev->pm.mclk_lock);
1231dee53e7fSJerome Glisse 	init_rwsem(&rdev->exclusive_lock);
123273a6d3fcSRafał Miłecki 	init_waitqueue_head(&rdev->irq.vblank_queue);
12331b9c3dd0SAlex Deucher 	r = radeon_gem_init(rdev);
12341b9c3dd0SAlex Deucher 	if (r)
12351b9c3dd0SAlex Deucher 		return r;
1236529364e0SChristian König 
1237c1c44132SChristian König 	radeon_check_arguments(rdev);
123823d4f1f2SAlex Deucher 	/* Adjust VM size here.
1239c1c44132SChristian König 	 * Max GPUVM size for cayman+ is 40 bits.
124023d4f1f2SAlex Deucher 	 */
1241c1c44132SChristian König 	rdev->vm_manager.max_pfn = radeon_vm_size << 8;
1242771fe6b9SJerome Glisse 
12434aac0473SJerome Glisse 	/* Set asic functions */
12444aac0473SJerome Glisse 	r = radeon_asic_init(rdev);
124536421338SJerome Glisse 	if (r)
12464aac0473SJerome Glisse 		return r;
12474aac0473SJerome Glisse 
1248f95df9caSAlex Deucher 	/* all of the newer IGP chips have an internal gart
1249f95df9caSAlex Deucher 	 * However some rs4xx report as AGP, so remove that here.
1250f95df9caSAlex Deucher 	 */
1251f95df9caSAlex Deucher 	if ((rdev->family >= CHIP_RS400) &&
1252f95df9caSAlex Deucher 	    (rdev->flags & RADEON_IS_IGP)) {
1253f95df9caSAlex Deucher 		rdev->flags &= ~RADEON_IS_AGP;
1254f95df9caSAlex Deucher 	}
1255f95df9caSAlex Deucher 
125630256a3fSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1257b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1258771fe6b9SJerome Glisse 	}
1259771fe6b9SJerome Glisse 
12609ed8b1f9SAlex Deucher 	/* Set the internal MC address mask
12619ed8b1f9SAlex Deucher 	 * This is the max address of the GPU's
12629ed8b1f9SAlex Deucher 	 * internal address space.
12639ed8b1f9SAlex Deucher 	 */
12649ed8b1f9SAlex Deucher 	if (rdev->family >= CHIP_CAYMAN)
12659ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
12669ed8b1f9SAlex Deucher 	else if (rdev->family >= CHIP_CEDAR)
12679ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
12689ed8b1f9SAlex Deucher 	else
12699ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
12709ed8b1f9SAlex Deucher 
1271ad49f501SDave Airlie 	/* set DMA mask + need_dma32 flags.
1272ad49f501SDave Airlie 	 * PCIE - can handle 40-bits.
1273005a83f1SAlex Deucher 	 * IGP - can handle 40-bits
1274ad49f501SDave Airlie 	 * AGP - generally dma32 is safest
1275005a83f1SAlex Deucher 	 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1276ad49f501SDave Airlie 	 */
1277ad49f501SDave Airlie 	rdev->need_dma32 = false;
1278ad49f501SDave Airlie 	if (rdev->flags & RADEON_IS_AGP)
1279ad49f501SDave Airlie 		rdev->need_dma32 = true;
1280005a83f1SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCI) &&
12814a2b6662SJerome Glisse 	    (rdev->family <= CHIP_RS740))
1282ad49f501SDave Airlie 		rdev->need_dma32 = true;
1283ad49f501SDave Airlie 
1284ad49f501SDave Airlie 	dma_bits = rdev->need_dma32 ? 32 : 40;
1285ad49f501SDave Airlie 	r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1286771fe6b9SJerome Glisse 	if (r) {
128762fff811SDaniel Haid 		rdev->need_dma32 = true;
1288c52494f6SKonrad Rzeszutek Wilk 		dma_bits = 32;
1289771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1290771fe6b9SJerome Glisse 	}
1291c52494f6SKonrad Rzeszutek Wilk 	r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1292c52494f6SKonrad Rzeszutek Wilk 	if (r) {
1293c52494f6SKonrad Rzeszutek Wilk 		pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1294c52494f6SKonrad Rzeszutek Wilk 		printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1295c52494f6SKonrad Rzeszutek Wilk 	}
1296771fe6b9SJerome Glisse 
1297771fe6b9SJerome Glisse 	/* Registers mapping */
1298771fe6b9SJerome Glisse 	/* TODO: block userspace mapping of io register */
12992c385151SDaniel Vetter 	spin_lock_init(&rdev->mmio_idx_lock);
1300fe78118cSAlex Deucher 	spin_lock_init(&rdev->smc_idx_lock);
13010a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pll_idx_lock);
13020a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->mc_idx_lock);
13030a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pcie_idx_lock);
13040a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pciep_idx_lock);
13050a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pif_idx_lock);
13060a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->cg_idx_lock);
13070a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->uvd_idx_lock);
13080a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->rcu_idx_lock);
13090a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->didt_idx_lock);
13100a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->end_idx_lock);
1311efad86dbSAlex Deucher 	if (rdev->family >= CHIP_BONAIRE) {
1312efad86dbSAlex Deucher 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1313efad86dbSAlex Deucher 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1314efad86dbSAlex Deucher 	} else {
131501d73a69SJordan Crouse 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
131601d73a69SJordan Crouse 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1317efad86dbSAlex Deucher 	}
1318771fe6b9SJerome Glisse 	rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1319771fe6b9SJerome Glisse 	if (rdev->rmmio == NULL) {
1320771fe6b9SJerome Glisse 		return -ENOMEM;
1321771fe6b9SJerome Glisse 	}
1322771fe6b9SJerome Glisse 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1323771fe6b9SJerome Glisse 	DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1324771fe6b9SJerome Glisse 
132575efdee1SAlex Deucher 	/* doorbell bar mapping */
132675efdee1SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE)
132775efdee1SAlex Deucher 		radeon_doorbell_init(rdev);
132875efdee1SAlex Deucher 
1329351a52a2SAlex Deucher 	/* io port mapping */
1330351a52a2SAlex Deucher 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1331351a52a2SAlex Deucher 		if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1332351a52a2SAlex Deucher 			rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1333351a52a2SAlex Deucher 			rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1334351a52a2SAlex Deucher 			break;
1335351a52a2SAlex Deucher 		}
1336351a52a2SAlex Deucher 	}
1337351a52a2SAlex Deucher 	if (rdev->rio_mem == NULL)
1338351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR\n");
1339351a52a2SAlex Deucher 
134028d52043SDave Airlie 	/* if we have > 1 VGA cards, then disable the radeon VGA resources */
134193239ea1SDave Airlie 	/* this will fail for cards that aren't VGA class devices, just
134293239ea1SDave Airlie 	 * ignore it */
134393239ea1SDave Airlie 	vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
134410ebc0bcSDave Airlie 
134590c4cde9SAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
134610ebc0bcSDave Airlie 		runtime = true;
134710ebc0bcSDave Airlie 	vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
134810ebc0bcSDave Airlie 	if (runtime)
134910ebc0bcSDave Airlie 		vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
135028d52043SDave Airlie 
13513ce0a23dSJerome Glisse 	r = radeon_init(rdev);
1352b574f251SJerome Glisse 	if (r)
1353b574f251SJerome Glisse 		return r;
1354b1e3a6d1SMichel Dänzer 
135504eb2206SChristian König 	r = radeon_ib_ring_tests(rdev);
135604eb2206SChristian König 	if (r)
135704eb2206SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
135804eb2206SChristian König 
1359409851f4SJerome Glisse 	r = radeon_gem_debugfs_init(rdev);
1360409851f4SJerome Glisse 	if (r) {
1361409851f4SJerome Glisse 		DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1362409851f4SJerome Glisse 	}
1363409851f4SJerome Glisse 
1364b574f251SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1365b574f251SJerome Glisse 		/* Acceleration not working on AGP card try again
1366b574f251SJerome Glisse 		 * with fallback to PCI or PCIE GART
1367b574f251SJerome Glisse 		 */
1368a2d07b74SJerome Glisse 		radeon_asic_reset(rdev);
1369b574f251SJerome Glisse 		radeon_fini(rdev);
1370b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1371b574f251SJerome Glisse 		r = radeon_init(rdev);
13724aac0473SJerome Glisse 		if (r)
13734aac0473SJerome Glisse 			return r;
13743ce0a23dSJerome Glisse 	}
13756c7bcceaSAlex Deucher 
137660a7e396SChristian König 	if ((radeon_testing & 1)) {
13774a1132a0SAlex Deucher 		if (rdev->accel_working)
1378ecc0b326SMichel Dänzer 			radeon_test_moves(rdev);
13794a1132a0SAlex Deucher 		else
13804a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1381ecc0b326SMichel Dänzer 	}
138260a7e396SChristian König 	if ((radeon_testing & 2)) {
13834a1132a0SAlex Deucher 		if (rdev->accel_working)
138460a7e396SChristian König 			radeon_test_syncing(rdev);
13854a1132a0SAlex Deucher 		else
13864a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
138760a7e396SChristian König 	}
1388771fe6b9SJerome Glisse 	if (radeon_benchmarking) {
13894a1132a0SAlex Deucher 		if (rdev->accel_working)
1390638dd7dbSIlija Hadzic 			radeon_benchmark(rdev, radeon_benchmarking);
13914a1132a0SAlex Deucher 		else
13924a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1393771fe6b9SJerome Glisse 	}
13946cf8a3f5SJerome Glisse 	return 0;
1395771fe6b9SJerome Glisse }
1396771fe6b9SJerome Glisse 
13974d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev);
13984d8bf9aeSChristian König 
13990c195119SAlex Deucher /**
14000c195119SAlex Deucher  * radeon_device_fini - tear down the driver
14010c195119SAlex Deucher  *
14020c195119SAlex Deucher  * @rdev: radeon_device pointer
14030c195119SAlex Deucher  *
14040c195119SAlex Deucher  * Tear down the driver info (all asics).
14050c195119SAlex Deucher  * Called at driver shutdown.
14060c195119SAlex Deucher  */
1407771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev)
1408771fe6b9SJerome Glisse {
1409771fe6b9SJerome Glisse 	DRM_INFO("radeon: finishing device.\n");
1410771fe6b9SJerome Glisse 	rdev->shutdown = true;
141190aca4d2SJerome Glisse 	/* evict vram memory */
141290aca4d2SJerome Glisse 	radeon_bo_evict_vram(rdev);
14133ce0a23dSJerome Glisse 	radeon_fini(rdev);
14146a9ee8afSDave Airlie 	vga_switcheroo_unregister_client(rdev->pdev);
1415c1176d6fSDave Airlie 	vga_client_register(rdev->pdev, NULL, NULL, NULL);
1416e0a2ca73SAlex Deucher 	if (rdev->rio_mem)
1417351a52a2SAlex Deucher 		pci_iounmap(rdev->pdev, rdev->rio_mem);
1418351a52a2SAlex Deucher 	rdev->rio_mem = NULL;
1419771fe6b9SJerome Glisse 	iounmap(rdev->rmmio);
1420771fe6b9SJerome Glisse 	rdev->rmmio = NULL;
142175efdee1SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE)
142275efdee1SAlex Deucher 		radeon_doorbell_fini(rdev);
14234d8bf9aeSChristian König 	radeon_debugfs_remove_files(rdev);
1424771fe6b9SJerome Glisse }
1425771fe6b9SJerome Glisse 
1426771fe6b9SJerome Glisse 
1427771fe6b9SJerome Glisse /*
1428771fe6b9SJerome Glisse  * Suspend & resume.
1429771fe6b9SJerome Glisse  */
14300c195119SAlex Deucher /**
14310c195119SAlex Deucher  * radeon_suspend_kms - initiate device suspend
14320c195119SAlex Deucher  *
14330c195119SAlex Deucher  * @pdev: drm dev pointer
14340c195119SAlex Deucher  * @state: suspend state
14350c195119SAlex Deucher  *
14360c195119SAlex Deucher  * Puts the hw in the suspend state (all asics).
14370c195119SAlex Deucher  * Returns 0 for success or an error on failure.
14380c195119SAlex Deucher  * Called at driver suspend.
14390c195119SAlex Deucher  */
144010ebc0bcSDave Airlie int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1441771fe6b9SJerome Glisse {
1442875c1866SDarren Jenkins 	struct radeon_device *rdev;
1443771fe6b9SJerome Glisse 	struct drm_crtc *crtc;
1444d8dcaa1dSAlex Deucher 	struct drm_connector *connector;
14457465280cSAlex Deucher 	int i, r;
14465f8f635eSJerome Glisse 	bool force_completion = false;
1447771fe6b9SJerome Glisse 
1448875c1866SDarren Jenkins 	if (dev == NULL || dev->dev_private == NULL) {
1449771fe6b9SJerome Glisse 		return -ENODEV;
1450771fe6b9SJerome Glisse 	}
14517473e830SDave Airlie 
1452875c1866SDarren Jenkins 	rdev = dev->dev_private;
1453875c1866SDarren Jenkins 
14545bcf719bSDave Airlie 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
14556a9ee8afSDave Airlie 		return 0;
1456d8dcaa1dSAlex Deucher 
145786698c20SSeth Forshee 	drm_kms_helper_poll_disable(dev);
145886698c20SSeth Forshee 
1459d8dcaa1dSAlex Deucher 	/* turn off display hw */
1460d8dcaa1dSAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1461d8dcaa1dSAlex Deucher 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1462d8dcaa1dSAlex Deucher 	}
1463d8dcaa1dSAlex Deucher 
1464771fe6b9SJerome Glisse 	/* unpin the front buffers */
1465771fe6b9SJerome Glisse 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1466f4510a27SMatt Roper 		struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
14674c788679SJerome Glisse 		struct radeon_bo *robj;
1468771fe6b9SJerome Glisse 
1469771fe6b9SJerome Glisse 		if (rfb == NULL || rfb->obj == NULL) {
1470771fe6b9SJerome Glisse 			continue;
1471771fe6b9SJerome Glisse 		}
14727e4d15d9SDaniel Vetter 		robj = gem_to_radeon_bo(rfb->obj);
147338651674SDave Airlie 		/* don't unpin kernel fb objects */
147438651674SDave Airlie 		if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
14754c788679SJerome Glisse 			r = radeon_bo_reserve(robj, false);
147638651674SDave Airlie 			if (r == 0) {
14774c788679SJerome Glisse 				radeon_bo_unpin(robj);
14784c788679SJerome Glisse 				radeon_bo_unreserve(robj);
14794c788679SJerome Glisse 			}
1480771fe6b9SJerome Glisse 		}
1481771fe6b9SJerome Glisse 	}
1482771fe6b9SJerome Glisse 	/* evict vram memory */
14834c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
14848a47cc9eSChristian König 
1485771fe6b9SJerome Glisse 	/* wait for gpu to finish processing current batch */
14865f8f635eSJerome Glisse 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
148737615527SChristian König 		r = radeon_fence_wait_empty(rdev, i);
14885f8f635eSJerome Glisse 		if (r) {
14895f8f635eSJerome Glisse 			/* delay GPU reset to resume */
14905f8f635eSJerome Glisse 			force_completion = true;
14915f8f635eSJerome Glisse 		}
14925f8f635eSJerome Glisse 	}
14935f8f635eSJerome Glisse 	if (force_completion) {
14945f8f635eSJerome Glisse 		radeon_fence_driver_force_completion(rdev);
14955f8f635eSJerome Glisse 	}
1496771fe6b9SJerome Glisse 
1497f657c2a7SYang Zhao 	radeon_save_bios_scratch_regs(rdev);
1498f657c2a7SYang Zhao 
14993ce0a23dSJerome Glisse 	radeon_suspend(rdev);
1500d4877cf2SAlex Deucher 	radeon_hpd_fini(rdev);
1501771fe6b9SJerome Glisse 	/* evict remaining vram memory */
15024c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
1503771fe6b9SJerome Glisse 
150410b06122SJerome Glisse 	radeon_agp_suspend(rdev);
150510b06122SJerome Glisse 
1506771fe6b9SJerome Glisse 	pci_save_state(dev->pdev);
15077473e830SDave Airlie 	if (suspend) {
1508771fe6b9SJerome Glisse 		/* Shut down the device */
1509771fe6b9SJerome Glisse 		pci_disable_device(dev->pdev);
1510771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D3hot);
1511771fe6b9SJerome Glisse 	}
151210ebc0bcSDave Airlie 
151310ebc0bcSDave Airlie 	if (fbcon) {
1514ac751efaSTorben Hohn 		console_lock();
151538651674SDave Airlie 		radeon_fbdev_set_suspend(rdev, 1);
1516ac751efaSTorben Hohn 		console_unlock();
151710ebc0bcSDave Airlie 	}
1518771fe6b9SJerome Glisse 	return 0;
1519771fe6b9SJerome Glisse }
1520771fe6b9SJerome Glisse 
15210c195119SAlex Deucher /**
15220c195119SAlex Deucher  * radeon_resume_kms - initiate device resume
15230c195119SAlex Deucher  *
15240c195119SAlex Deucher  * @pdev: drm dev pointer
15250c195119SAlex Deucher  *
15260c195119SAlex Deucher  * Bring the hw back to operating state (all asics).
15270c195119SAlex Deucher  * Returns 0 for success or an error on failure.
15280c195119SAlex Deucher  * Called at driver resume.
15290c195119SAlex Deucher  */
153010ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1531771fe6b9SJerome Glisse {
153209bdf591SCedric Godin 	struct drm_connector *connector;
1533771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
153404eb2206SChristian König 	int r;
1535771fe6b9SJerome Glisse 
15365bcf719bSDave Airlie 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
15376a9ee8afSDave Airlie 		return 0;
15386a9ee8afSDave Airlie 
153910ebc0bcSDave Airlie 	if (fbcon) {
1540ac751efaSTorben Hohn 		console_lock();
154110ebc0bcSDave Airlie 	}
15427473e830SDave Airlie 	if (resume) {
1543771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D0);
1544771fe6b9SJerome Glisse 		pci_restore_state(dev->pdev);
1545771fe6b9SJerome Glisse 		if (pci_enable_device(dev->pdev)) {
154610ebc0bcSDave Airlie 			if (fbcon)
1547ac751efaSTorben Hohn 				console_unlock();
1548771fe6b9SJerome Glisse 			return -1;
1549771fe6b9SJerome Glisse 		}
15507473e830SDave Airlie 	}
15510ebf1717SDave Airlie 	/* resume AGP if in use */
15520ebf1717SDave Airlie 	radeon_agp_resume(rdev);
15533ce0a23dSJerome Glisse 	radeon_resume(rdev);
155404eb2206SChristian König 
155504eb2206SChristian König 	r = radeon_ib_ring_tests(rdev);
155604eb2206SChristian König 	if (r)
155704eb2206SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
155804eb2206SChristian König 
1559bc6a6295SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
15606c7bcceaSAlex Deucher 		/* do dpm late init */
15616c7bcceaSAlex Deucher 		r = radeon_pm_late_init(rdev);
15626c7bcceaSAlex Deucher 		if (r) {
15636c7bcceaSAlex Deucher 			rdev->pm.dpm_enabled = false;
15646c7bcceaSAlex Deucher 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
15656c7bcceaSAlex Deucher 		}
1566bc6a6295SAlex Deucher 	} else {
1567bc6a6295SAlex Deucher 		/* resume old pm late */
1568bc6a6295SAlex Deucher 		radeon_pm_resume(rdev);
15696c7bcceaSAlex Deucher 	}
15706c7bcceaSAlex Deucher 
1571f657c2a7SYang Zhao 	radeon_restore_bios_scratch_regs(rdev);
157209bdf591SCedric Godin 
15733fa47d9eSAlex Deucher 	/* init dig PHYs, disp eng pll */
15743fa47d9eSAlex Deucher 	if (rdev->is_atom_bios) {
1575ac89af1eSAlex Deucher 		radeon_atom_encoder_init(rdev);
1576f3f1f03eSAlex Deucher 		radeon_atom_disp_eng_pll_init(rdev);
1577bced76f2SAlex Deucher 		/* turn on the BL */
1578bced76f2SAlex Deucher 		if (rdev->mode_info.bl_encoder) {
1579bced76f2SAlex Deucher 			u8 bl_level = radeon_get_backlight_level(rdev,
1580bced76f2SAlex Deucher 								 rdev->mode_info.bl_encoder);
1581bced76f2SAlex Deucher 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1582bced76f2SAlex Deucher 						   bl_level);
1583bced76f2SAlex Deucher 		}
15843fa47d9eSAlex Deucher 	}
1585d4877cf2SAlex Deucher 	/* reset hpd state */
1586d4877cf2SAlex Deucher 	radeon_hpd_init(rdev);
1587771fe6b9SJerome Glisse 	/* blat the mode back in */
1588ec9954fcSDave Airlie 	if (fbcon) {
1589771fe6b9SJerome Glisse 		drm_helper_resume_force_mode(dev);
1590a93f344dSAlex Deucher 		/* turn on display hw */
1591a93f344dSAlex Deucher 		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1592a93f344dSAlex Deucher 			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1593a93f344dSAlex Deucher 		}
1594ec9954fcSDave Airlie 	}
159586698c20SSeth Forshee 
159686698c20SSeth Forshee 	drm_kms_helper_poll_enable(dev);
159718ee37a4SDaniel Vetter 
15983640da2fSAlex Deucher 	/* set the power state here in case we are a PX system or headless */
15993640da2fSAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
16003640da2fSAlex Deucher 		radeon_pm_compute_clocks(rdev);
16013640da2fSAlex Deucher 
160218ee37a4SDaniel Vetter 	if (fbcon) {
160318ee37a4SDaniel Vetter 		radeon_fbdev_set_suspend(rdev, 0);
160418ee37a4SDaniel Vetter 		console_unlock();
160518ee37a4SDaniel Vetter 	}
160618ee37a4SDaniel Vetter 
1607771fe6b9SJerome Glisse 	return 0;
1608771fe6b9SJerome Glisse }
1609771fe6b9SJerome Glisse 
16100c195119SAlex Deucher /**
16110c195119SAlex Deucher  * radeon_gpu_reset - reset the asic
16120c195119SAlex Deucher  *
16130c195119SAlex Deucher  * @rdev: radeon device pointer
16140c195119SAlex Deucher  *
16150c195119SAlex Deucher  * Attempt the reset the GPU if it has hung (all asics).
16160c195119SAlex Deucher  * Returns 0 for success or an error on failure.
16170c195119SAlex Deucher  */
161890aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev)
161990aca4d2SJerome Glisse {
162055d7c221SChristian König 	unsigned ring_sizes[RADEON_NUM_RINGS];
162155d7c221SChristian König 	uint32_t *ring_data[RADEON_NUM_RINGS];
162255d7c221SChristian König 
162355d7c221SChristian König 	bool saved = false;
162455d7c221SChristian König 
162555d7c221SChristian König 	int i, r;
16268fd1b84cSDave Airlie 	int resched;
162790aca4d2SJerome Glisse 
1628dee53e7fSJerome Glisse 	down_write(&rdev->exclusive_lock);
1629f9eaf9aeSChristian König 
1630f9eaf9aeSChristian König 	if (!rdev->needs_reset) {
1631f9eaf9aeSChristian König 		up_write(&rdev->exclusive_lock);
1632f9eaf9aeSChristian König 		return 0;
1633f9eaf9aeSChristian König 	}
1634f9eaf9aeSChristian König 
1635f9eaf9aeSChristian König 	rdev->needs_reset = false;
1636f9eaf9aeSChristian König 
163790aca4d2SJerome Glisse 	radeon_save_bios_scratch_regs(rdev);
16388fd1b84cSDave Airlie 	/* block TTM */
16398fd1b84cSDave Airlie 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
164095f59509SAlex Deucher 	radeon_pm_suspend(rdev);
164190aca4d2SJerome Glisse 	radeon_suspend(rdev);
164290aca4d2SJerome Glisse 
164355d7c221SChristian König 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
164455d7c221SChristian König 		ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
164555d7c221SChristian König 						   &ring_data[i]);
164655d7c221SChristian König 		if (ring_sizes[i]) {
164755d7c221SChristian König 			saved = true;
164855d7c221SChristian König 			dev_info(rdev->dev, "Saved %d dwords of commands "
164955d7c221SChristian König 				 "on ring %d.\n", ring_sizes[i], i);
165055d7c221SChristian König 		}
165155d7c221SChristian König 	}
165255d7c221SChristian König 
165355d7c221SChristian König retry:
165490aca4d2SJerome Glisse 	r = radeon_asic_reset(rdev);
165590aca4d2SJerome Glisse 	if (!r) {
165655d7c221SChristian König 		dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
165790aca4d2SJerome Glisse 		radeon_resume(rdev);
165855d7c221SChristian König 	}
165904eb2206SChristian König 
166090aca4d2SJerome Glisse 	radeon_restore_bios_scratch_regs(rdev);
166155d7c221SChristian König 
166255d7c221SChristian König 	if (!r) {
166355d7c221SChristian König 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
166455d7c221SChristian König 			radeon_ring_restore(rdev, &rdev->ring[i],
166555d7c221SChristian König 					    ring_sizes[i], ring_data[i]);
1666f54b350dSChristian König 			ring_sizes[i] = 0;
1667f54b350dSChristian König 			ring_data[i] = NULL;
166890aca4d2SJerome Glisse 		}
16697a1619b9SMichel Dänzer 
167055d7c221SChristian König 		r = radeon_ib_ring_tests(rdev);
167155d7c221SChristian König 		if (r) {
167255d7c221SChristian König 			dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
167355d7c221SChristian König 			if (saved) {
1674f54b350dSChristian König 				saved = false;
167555d7c221SChristian König 				radeon_suspend(rdev);
167655d7c221SChristian König 				goto retry;
167755d7c221SChristian König 			}
167855d7c221SChristian König 		}
167955d7c221SChristian König 	} else {
168076903b96SJerome Glisse 		radeon_fence_driver_force_completion(rdev);
168155d7c221SChristian König 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
168255d7c221SChristian König 			kfree(ring_data[i]);
168355d7c221SChristian König 		}
168455d7c221SChristian König 	}
168555d7c221SChristian König 
168695f59509SAlex Deucher 	radeon_pm_resume(rdev);
1687d3493574SJerome Glisse 	drm_helper_resume_force_mode(rdev->ddev);
1688d3493574SJerome Glisse 
168955d7c221SChristian König 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
16907a1619b9SMichel Dänzer 	if (r) {
169190aca4d2SJerome Glisse 		/* bad news, how to tell it to userspace ? */
169290aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset failed\n");
16937a1619b9SMichel Dänzer 	}
16947a1619b9SMichel Dänzer 
1695dee53e7fSJerome Glisse 	up_write(&rdev->exclusive_lock);
169690aca4d2SJerome Glisse 	return r;
169790aca4d2SJerome Glisse }
169890aca4d2SJerome Glisse 
1699771fe6b9SJerome Glisse 
1700771fe6b9SJerome Glisse /*
1701771fe6b9SJerome Glisse  * Debugfs
1702771fe6b9SJerome Glisse  */
1703771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev,
1704771fe6b9SJerome Glisse 			     struct drm_info_list *files,
1705771fe6b9SJerome Glisse 			     unsigned nfiles)
1706771fe6b9SJerome Glisse {
1707771fe6b9SJerome Glisse 	unsigned i;
1708771fe6b9SJerome Glisse 
17094d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
17104d8bf9aeSChristian König 		if (rdev->debugfs[i].files == files) {
1711771fe6b9SJerome Glisse 			/* Already registered */
1712771fe6b9SJerome Glisse 			return 0;
1713771fe6b9SJerome Glisse 		}
1714771fe6b9SJerome Glisse 	}
1715c245cb9eSMichael Witten 
17164d8bf9aeSChristian König 	i = rdev->debugfs_count + 1;
1717c245cb9eSMichael Witten 	if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1718c245cb9eSMichael Witten 		DRM_ERROR("Reached maximum number of debugfs components.\n");
1719c245cb9eSMichael Witten 		DRM_ERROR("Report so we increase "
1720c245cb9eSMichael Witten 		          "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1721771fe6b9SJerome Glisse 		return -EINVAL;
1722771fe6b9SJerome Glisse 	}
17234d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].files = files;
17244d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
17254d8bf9aeSChristian König 	rdev->debugfs_count = i;
1726771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1727771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1728771fe6b9SJerome Glisse 				 rdev->ddev->control->debugfs_root,
1729771fe6b9SJerome Glisse 				 rdev->ddev->control);
1730771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1731771fe6b9SJerome Glisse 				 rdev->ddev->primary->debugfs_root,
1732771fe6b9SJerome Glisse 				 rdev->ddev->primary);
1733771fe6b9SJerome Glisse #endif
1734771fe6b9SJerome Glisse 	return 0;
1735771fe6b9SJerome Glisse }
1736771fe6b9SJerome Glisse 
17374d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev)
17384d8bf9aeSChristian König {
17394d8bf9aeSChristian König #if defined(CONFIG_DEBUG_FS)
17404d8bf9aeSChristian König 	unsigned i;
17414d8bf9aeSChristian König 
17424d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
17434d8bf9aeSChristian König 		drm_debugfs_remove_files(rdev->debugfs[i].files,
17444d8bf9aeSChristian König 					 rdev->debugfs[i].num_files,
17454d8bf9aeSChristian König 					 rdev->ddev->control);
17464d8bf9aeSChristian König 		drm_debugfs_remove_files(rdev->debugfs[i].files,
17474d8bf9aeSChristian König 					 rdev->debugfs[i].num_files,
17484d8bf9aeSChristian König 					 rdev->ddev->primary);
17494d8bf9aeSChristian König 	}
17504d8bf9aeSChristian König #endif
17514d8bf9aeSChristian König }
17524d8bf9aeSChristian König 
1753771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1754771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor)
1755771fe6b9SJerome Glisse {
1756771fe6b9SJerome Glisse 	return 0;
1757771fe6b9SJerome Glisse }
1758771fe6b9SJerome Glisse 
1759771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor)
1760771fe6b9SJerome Glisse {
1761771fe6b9SJerome Glisse }
1762771fe6b9SJerome Glisse #endif
1763