1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3328d52043SDave Airlie #include <linux/vgaarb.h> 346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 35bcc65fd8SMatthew Garrett #include <linux/efi.h> 36771fe6b9SJerome Glisse #include "radeon_reg.h" 37771fe6b9SJerome Glisse #include "radeon.h" 38771fe6b9SJerome Glisse #include "atom.h" 39771fe6b9SJerome Glisse 401b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 411b5331d9SJerome Glisse "R100", 421b5331d9SJerome Glisse "RV100", 431b5331d9SJerome Glisse "RS100", 441b5331d9SJerome Glisse "RV200", 451b5331d9SJerome Glisse "RS200", 461b5331d9SJerome Glisse "R200", 471b5331d9SJerome Glisse "RV250", 481b5331d9SJerome Glisse "RS300", 491b5331d9SJerome Glisse "RV280", 501b5331d9SJerome Glisse "R300", 511b5331d9SJerome Glisse "R350", 521b5331d9SJerome Glisse "RV350", 531b5331d9SJerome Glisse "RV380", 541b5331d9SJerome Glisse "R420", 551b5331d9SJerome Glisse "R423", 561b5331d9SJerome Glisse "RV410", 571b5331d9SJerome Glisse "RS400", 581b5331d9SJerome Glisse "RS480", 591b5331d9SJerome Glisse "RS600", 601b5331d9SJerome Glisse "RS690", 611b5331d9SJerome Glisse "RS740", 621b5331d9SJerome Glisse "RV515", 631b5331d9SJerome Glisse "R520", 641b5331d9SJerome Glisse "RV530", 651b5331d9SJerome Glisse "RV560", 661b5331d9SJerome Glisse "RV570", 671b5331d9SJerome Glisse "R580", 681b5331d9SJerome Glisse "R600", 691b5331d9SJerome Glisse "RV610", 701b5331d9SJerome Glisse "RV630", 711b5331d9SJerome Glisse "RV670", 721b5331d9SJerome Glisse "RV620", 731b5331d9SJerome Glisse "RV635", 741b5331d9SJerome Glisse "RS780", 751b5331d9SJerome Glisse "RS880", 761b5331d9SJerome Glisse "RV770", 771b5331d9SJerome Glisse "RV730", 781b5331d9SJerome Glisse "RV710", 791b5331d9SJerome Glisse "RV740", 801b5331d9SJerome Glisse "CEDAR", 811b5331d9SJerome Glisse "REDWOOD", 821b5331d9SJerome Glisse "JUNIPER", 831b5331d9SJerome Glisse "CYPRESS", 841b5331d9SJerome Glisse "HEMLOCK", 85b08ebe7eSAlex Deucher "PALM", 864df64e65SAlex Deucher "SUMO", 874df64e65SAlex Deucher "SUMO2", 881fe18305SAlex Deucher "BARTS", 891fe18305SAlex Deucher "TURKS", 901fe18305SAlex Deucher "CAICOS", 91b7cfc9feSAlex Deucher "CAYMAN", 928848f759SAlex Deucher "ARUBA", 93cb28bb34SAlex Deucher "TAHITI", 94cb28bb34SAlex Deucher "PITCAIRN", 95cb28bb34SAlex Deucher "VERDE", 96624d3524SAlex Deucher "OLAND", 97b5d9d726SAlex Deucher "HAINAN", 986eac752eSAlex Deucher "BONAIRE", 996eac752eSAlex Deucher "KAVERI", 1006eac752eSAlex Deucher "KABINI", 101*3bf599e8SAlex Deucher "HAWAII", 1021b5331d9SJerome Glisse "LAST", 1031b5331d9SJerome Glisse }; 1041b5331d9SJerome Glisse 10510ebc0bcSDave Airlie #if defined(CONFIG_VGA_SWITCHEROO) 10610ebc0bcSDave Airlie bool radeon_is_px(void); 10710ebc0bcSDave Airlie #else 10810ebc0bcSDave Airlie static inline bool radeon_is_px(void) { return false; } 10910ebc0bcSDave Airlie #endif 11010ebc0bcSDave Airlie 1110c195119SAlex Deucher /** 1122e1b65f9SAlex Deucher * radeon_program_register_sequence - program an array of registers. 1132e1b65f9SAlex Deucher * 1142e1b65f9SAlex Deucher * @rdev: radeon_device pointer 1152e1b65f9SAlex Deucher * @registers: pointer to the register array 1162e1b65f9SAlex Deucher * @array_size: size of the register array 1172e1b65f9SAlex Deucher * 1182e1b65f9SAlex Deucher * Programs an array or registers with and and or masks. 1192e1b65f9SAlex Deucher * This is a helper for setting golden registers. 1202e1b65f9SAlex Deucher */ 1212e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev, 1222e1b65f9SAlex Deucher const u32 *registers, 1232e1b65f9SAlex Deucher const u32 array_size) 1242e1b65f9SAlex Deucher { 1252e1b65f9SAlex Deucher u32 tmp, reg, and_mask, or_mask; 1262e1b65f9SAlex Deucher int i; 1272e1b65f9SAlex Deucher 1282e1b65f9SAlex Deucher if (array_size % 3) 1292e1b65f9SAlex Deucher return; 1302e1b65f9SAlex Deucher 1312e1b65f9SAlex Deucher for (i = 0; i < array_size; i +=3) { 1322e1b65f9SAlex Deucher reg = registers[i + 0]; 1332e1b65f9SAlex Deucher and_mask = registers[i + 1]; 1342e1b65f9SAlex Deucher or_mask = registers[i + 2]; 1352e1b65f9SAlex Deucher 1362e1b65f9SAlex Deucher if (and_mask == 0xffffffff) { 1372e1b65f9SAlex Deucher tmp = or_mask; 1382e1b65f9SAlex Deucher } else { 1392e1b65f9SAlex Deucher tmp = RREG32(reg); 1402e1b65f9SAlex Deucher tmp &= ~and_mask; 1412e1b65f9SAlex Deucher tmp |= or_mask; 1422e1b65f9SAlex Deucher } 1432e1b65f9SAlex Deucher WREG32(reg, tmp); 1442e1b65f9SAlex Deucher } 1452e1b65f9SAlex Deucher } 1462e1b65f9SAlex Deucher 1472e1b65f9SAlex Deucher /** 1480c195119SAlex Deucher * radeon_surface_init - Clear GPU surface registers. 1490c195119SAlex Deucher * 1500c195119SAlex Deucher * @rdev: radeon_device pointer 1510c195119SAlex Deucher * 1520c195119SAlex Deucher * Clear GPU surface registers (r1xx-r5xx). 153b1e3a6d1SMichel Dänzer */ 1543ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 155b1e3a6d1SMichel Dänzer { 156b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 157b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 158b1e3a6d1SMichel Dänzer int i; 159b1e3a6d1SMichel Dänzer 160550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 161550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 162550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 163550e2d92SDave Airlie else 164550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 165b1e3a6d1SMichel Dänzer } 166e024e110SDave Airlie /* enable surfaces */ 167e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 168b1e3a6d1SMichel Dänzer } 169b1e3a6d1SMichel Dänzer } 170b1e3a6d1SMichel Dänzer 171b1e3a6d1SMichel Dänzer /* 172771fe6b9SJerome Glisse * GPU scratch registers helpers function. 173771fe6b9SJerome Glisse */ 1740c195119SAlex Deucher /** 1750c195119SAlex Deucher * radeon_scratch_init - Init scratch register driver information. 1760c195119SAlex Deucher * 1770c195119SAlex Deucher * @rdev: radeon_device pointer 1780c195119SAlex Deucher * 1790c195119SAlex Deucher * Init CP scratch register driver information (r1xx-r5xx) 1800c195119SAlex Deucher */ 1813ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 182771fe6b9SJerome Glisse { 183771fe6b9SJerome Glisse int i; 184771fe6b9SJerome Glisse 185771fe6b9SJerome Glisse /* FIXME: check this out */ 186771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 187771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 188771fe6b9SJerome Glisse } else { 189771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 190771fe6b9SJerome Glisse } 191724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 192771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 193771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 194724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 195771fe6b9SJerome Glisse } 196771fe6b9SJerome Glisse } 197771fe6b9SJerome Glisse 1980c195119SAlex Deucher /** 1990c195119SAlex Deucher * radeon_scratch_get - Allocate a scratch register 2000c195119SAlex Deucher * 2010c195119SAlex Deucher * @rdev: radeon_device pointer 2020c195119SAlex Deucher * @reg: scratch register mmio offset 2030c195119SAlex Deucher * 2040c195119SAlex Deucher * Allocate a CP scratch register for use by the driver (all asics). 2050c195119SAlex Deucher * Returns 0 on success or -EINVAL on failure. 2060c195119SAlex Deucher */ 207771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 208771fe6b9SJerome Glisse { 209771fe6b9SJerome Glisse int i; 210771fe6b9SJerome Glisse 211771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 212771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 213771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 214771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 215771fe6b9SJerome Glisse return 0; 216771fe6b9SJerome Glisse } 217771fe6b9SJerome Glisse } 218771fe6b9SJerome Glisse return -EINVAL; 219771fe6b9SJerome Glisse } 220771fe6b9SJerome Glisse 2210c195119SAlex Deucher /** 2220c195119SAlex Deucher * radeon_scratch_free - Free a scratch register 2230c195119SAlex Deucher * 2240c195119SAlex Deucher * @rdev: radeon_device pointer 2250c195119SAlex Deucher * @reg: scratch register mmio offset 2260c195119SAlex Deucher * 2270c195119SAlex Deucher * Free a CP scratch register allocated for use by the driver (all asics) 2280c195119SAlex Deucher */ 229771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 230771fe6b9SJerome Glisse { 231771fe6b9SJerome Glisse int i; 232771fe6b9SJerome Glisse 233771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 234771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 235771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 236771fe6b9SJerome Glisse return; 237771fe6b9SJerome Glisse } 238771fe6b9SJerome Glisse } 239771fe6b9SJerome Glisse } 240771fe6b9SJerome Glisse 2410c195119SAlex Deucher /* 24275efdee1SAlex Deucher * GPU doorbell aperture helpers function. 24375efdee1SAlex Deucher */ 24475efdee1SAlex Deucher /** 24575efdee1SAlex Deucher * radeon_doorbell_init - Init doorbell driver information. 24675efdee1SAlex Deucher * 24775efdee1SAlex Deucher * @rdev: radeon_device pointer 24875efdee1SAlex Deucher * 24975efdee1SAlex Deucher * Init doorbell driver information (CIK) 25075efdee1SAlex Deucher * Returns 0 on success, error on failure. 25175efdee1SAlex Deucher */ 25275efdee1SAlex Deucher int radeon_doorbell_init(struct radeon_device *rdev) 25375efdee1SAlex Deucher { 25475efdee1SAlex Deucher int i; 25575efdee1SAlex Deucher 25675efdee1SAlex Deucher /* doorbell bar mapping */ 25775efdee1SAlex Deucher rdev->doorbell.base = pci_resource_start(rdev->pdev, 2); 25875efdee1SAlex Deucher rdev->doorbell.size = pci_resource_len(rdev->pdev, 2); 25975efdee1SAlex Deucher 26075efdee1SAlex Deucher /* limit to 4 MB for now */ 26175efdee1SAlex Deucher if (rdev->doorbell.size > (4 * 1024 * 1024)) 26275efdee1SAlex Deucher rdev->doorbell.size = 4 * 1024 * 1024; 26375efdee1SAlex Deucher 26475efdee1SAlex Deucher rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.size); 26575efdee1SAlex Deucher if (rdev->doorbell.ptr == NULL) { 26675efdee1SAlex Deucher return -ENOMEM; 26775efdee1SAlex Deucher } 26875efdee1SAlex Deucher DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base); 26975efdee1SAlex Deucher DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size); 27075efdee1SAlex Deucher 27175efdee1SAlex Deucher rdev->doorbell.num_pages = rdev->doorbell.size / PAGE_SIZE; 27275efdee1SAlex Deucher 27375efdee1SAlex Deucher for (i = 0; i < rdev->doorbell.num_pages; i++) { 27475efdee1SAlex Deucher rdev->doorbell.free[i] = true; 27575efdee1SAlex Deucher } 27675efdee1SAlex Deucher return 0; 27775efdee1SAlex Deucher } 27875efdee1SAlex Deucher 27975efdee1SAlex Deucher /** 28075efdee1SAlex Deucher * radeon_doorbell_fini - Tear down doorbell driver information. 28175efdee1SAlex Deucher * 28275efdee1SAlex Deucher * @rdev: radeon_device pointer 28375efdee1SAlex Deucher * 28475efdee1SAlex Deucher * Tear down doorbell driver information (CIK) 28575efdee1SAlex Deucher */ 28675efdee1SAlex Deucher void radeon_doorbell_fini(struct radeon_device *rdev) 28775efdee1SAlex Deucher { 28875efdee1SAlex Deucher iounmap(rdev->doorbell.ptr); 28975efdee1SAlex Deucher rdev->doorbell.ptr = NULL; 29075efdee1SAlex Deucher } 29175efdee1SAlex Deucher 29275efdee1SAlex Deucher /** 29375efdee1SAlex Deucher * radeon_doorbell_get - Allocate a doorbell page 29475efdee1SAlex Deucher * 29575efdee1SAlex Deucher * @rdev: radeon_device pointer 29675efdee1SAlex Deucher * @doorbell: doorbell page number 29775efdee1SAlex Deucher * 29875efdee1SAlex Deucher * Allocate a doorbell page for use by the driver (all asics). 29975efdee1SAlex Deucher * Returns 0 on success or -EINVAL on failure. 30075efdee1SAlex Deucher */ 30175efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell) 30275efdee1SAlex Deucher { 30375efdee1SAlex Deucher int i; 30475efdee1SAlex Deucher 30575efdee1SAlex Deucher for (i = 0; i < rdev->doorbell.num_pages; i++) { 30675efdee1SAlex Deucher if (rdev->doorbell.free[i]) { 30775efdee1SAlex Deucher rdev->doorbell.free[i] = false; 30875efdee1SAlex Deucher *doorbell = i; 30975efdee1SAlex Deucher return 0; 31075efdee1SAlex Deucher } 31175efdee1SAlex Deucher } 31275efdee1SAlex Deucher return -EINVAL; 31375efdee1SAlex Deucher } 31475efdee1SAlex Deucher 31575efdee1SAlex Deucher /** 31675efdee1SAlex Deucher * radeon_doorbell_free - Free a doorbell page 31775efdee1SAlex Deucher * 31875efdee1SAlex Deucher * @rdev: radeon_device pointer 31975efdee1SAlex Deucher * @doorbell: doorbell page number 32075efdee1SAlex Deucher * 32175efdee1SAlex Deucher * Free a doorbell page allocated for use by the driver (all asics) 32275efdee1SAlex Deucher */ 32375efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell) 32475efdee1SAlex Deucher { 32575efdee1SAlex Deucher if (doorbell < rdev->doorbell.num_pages) 32675efdee1SAlex Deucher rdev->doorbell.free[doorbell] = true; 32775efdee1SAlex Deucher } 32875efdee1SAlex Deucher 32975efdee1SAlex Deucher /* 3300c195119SAlex Deucher * radeon_wb_*() 3310c195119SAlex Deucher * Writeback is the the method by which the the GPU updates special pages 3320c195119SAlex Deucher * in memory with the status of certain GPU events (fences, ring pointers, 3330c195119SAlex Deucher * etc.). 3340c195119SAlex Deucher */ 3350c195119SAlex Deucher 3360c195119SAlex Deucher /** 3370c195119SAlex Deucher * radeon_wb_disable - Disable Writeback 3380c195119SAlex Deucher * 3390c195119SAlex Deucher * @rdev: radeon_device pointer 3400c195119SAlex Deucher * 3410c195119SAlex Deucher * Disables Writeback (all asics). Used for suspend. 3420c195119SAlex Deucher */ 343724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 344724c80e1SAlex Deucher { 345724c80e1SAlex Deucher rdev->wb.enabled = false; 346724c80e1SAlex Deucher } 347724c80e1SAlex Deucher 3480c195119SAlex Deucher /** 3490c195119SAlex Deucher * radeon_wb_fini - Disable Writeback and free memory 3500c195119SAlex Deucher * 3510c195119SAlex Deucher * @rdev: radeon_device pointer 3520c195119SAlex Deucher * 3530c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 3540c195119SAlex Deucher * Used at driver shutdown. 3550c195119SAlex Deucher */ 356724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 357724c80e1SAlex Deucher { 358724c80e1SAlex Deucher radeon_wb_disable(rdev); 359724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 360089920f2SJerome Glisse if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) { 361089920f2SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 362089920f2SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 363089920f2SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 364089920f2SJerome Glisse } 365724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 366724c80e1SAlex Deucher rdev->wb.wb = NULL; 367724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 368724c80e1SAlex Deucher } 369724c80e1SAlex Deucher } 370724c80e1SAlex Deucher 3710c195119SAlex Deucher /** 3720c195119SAlex Deucher * radeon_wb_init- Init Writeback driver info and allocate memory 3730c195119SAlex Deucher * 3740c195119SAlex Deucher * @rdev: radeon_device pointer 3750c195119SAlex Deucher * 3760c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 3770c195119SAlex Deucher * Used at driver startup. 3780c195119SAlex Deucher * Returns 0 on success or an -error on failure. 3790c195119SAlex Deucher */ 380724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 381724c80e1SAlex Deucher { 382724c80e1SAlex Deucher int r; 383724c80e1SAlex Deucher 384724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 385441921d5SDaniel Vetter r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 38640f5cf99SAlex Deucher RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj); 387724c80e1SAlex Deucher if (r) { 388724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 389724c80e1SAlex Deucher return r; 390724c80e1SAlex Deucher } 391724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 392724c80e1SAlex Deucher if (unlikely(r != 0)) { 393724c80e1SAlex Deucher radeon_wb_fini(rdev); 394724c80e1SAlex Deucher return r; 395724c80e1SAlex Deucher } 396724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 397724c80e1SAlex Deucher &rdev->wb.gpu_addr); 398724c80e1SAlex Deucher if (r) { 399724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 400724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 401724c80e1SAlex Deucher radeon_wb_fini(rdev); 402724c80e1SAlex Deucher return r; 403724c80e1SAlex Deucher } 404724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 405724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 406724c80e1SAlex Deucher if (r) { 407724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 408724c80e1SAlex Deucher radeon_wb_fini(rdev); 409724c80e1SAlex Deucher return r; 410724c80e1SAlex Deucher } 411089920f2SJerome Glisse } 412724c80e1SAlex Deucher 413e6ba7599SAlex Deucher /* clear wb memory */ 414e6ba7599SAlex Deucher memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); 415d0f8a854SAlex Deucher /* disable event_write fences */ 416d0f8a854SAlex Deucher rdev->wb.use_event = false; 417724c80e1SAlex Deucher /* disabled via module param */ 4183b7a2b24SJerome Glisse if (radeon_no_wb == 1) { 419724c80e1SAlex Deucher rdev->wb.enabled = false; 4203b7a2b24SJerome Glisse } else { 421724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 42228eebb70SAlex Deucher /* often unreliable on AGP */ 42328eebb70SAlex Deucher rdev->wb.enabled = false; 42428eebb70SAlex Deucher } else if (rdev->family < CHIP_R300) { 42528eebb70SAlex Deucher /* often unreliable on pre-r300 */ 426724c80e1SAlex Deucher rdev->wb.enabled = false; 427d0f8a854SAlex Deucher } else { 428724c80e1SAlex Deucher rdev->wb.enabled = true; 429d0f8a854SAlex Deucher /* event_write fences are only available on r600+ */ 4303b7a2b24SJerome Glisse if (rdev->family >= CHIP_R600) { 431d0f8a854SAlex Deucher rdev->wb.use_event = true; 432d0f8a854SAlex Deucher } 433724c80e1SAlex Deucher } 4343b7a2b24SJerome Glisse } 435c994ead6SAlex Deucher /* always use writeback/events on NI, APUs */ 436c994ead6SAlex Deucher if (rdev->family >= CHIP_PALM) { 4377d52785dSAlex Deucher rdev->wb.enabled = true; 4387d52785dSAlex Deucher rdev->wb.use_event = true; 4397d52785dSAlex Deucher } 440724c80e1SAlex Deucher 441724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 442724c80e1SAlex Deucher 443724c80e1SAlex Deucher return 0; 444724c80e1SAlex Deucher } 445724c80e1SAlex Deucher 446d594e46aSJerome Glisse /** 447d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 448d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 449d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 450d594e46aSJerome Glisse * @base: base address at which to put VRAM 451d594e46aSJerome Glisse * 452d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 453d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 454d594e46aSJerome Glisse * for IGP TOM base address). 455d594e46aSJerome Glisse * 456d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 457d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 458d594e46aSJerome Glisse * 459d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 460d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 461d594e46aSJerome Glisse * size and print a warning. 462d594e46aSJerome Glisse * 463d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 464d594e46aSJerome Glisse * 465d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 466d594e46aSJerome Glisse * function on AGP platform. 467d594e46aSJerome Glisse * 46825985edcSLucas De Marchi * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, 469d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 470d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 471d594e46aSJerome Glisse * not IGP. 472d594e46aSJerome Glisse * 473d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 474d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 475d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 476d594e46aSJerome Glisse * 477d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 478d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 479d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 480d594e46aSJerome Glisse * ones) 481d594e46aSJerome Glisse * 482d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 483d594e46aSJerome Glisse * explicitly check for that thought. 484d594e46aSJerome Glisse * 485d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 486771fe6b9SJerome Glisse */ 487d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 488771fe6b9SJerome Glisse { 4891bcb04f7SChristian König uint64_t limit = (uint64_t)radeon_vram_limit << 20; 4901bcb04f7SChristian König 491d594e46aSJerome Glisse mc->vram_start = base; 4929ed8b1f9SAlex Deucher if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) { 493d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 494d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 495d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 496771fe6b9SJerome Glisse } 497d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 4982cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 499d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 500d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 501d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 502771fe6b9SJerome Glisse } 503d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5041bcb04f7SChristian König if (limit && limit < mc->real_vram_size) 5051bcb04f7SChristian König mc->real_vram_size = limit; 506dd7cc55aSAlex Deucher dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 507d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 508d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 509771fe6b9SJerome Glisse } 510771fe6b9SJerome Glisse 511d594e46aSJerome Glisse /** 512d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 513d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 514d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 515d594e46aSJerome Glisse * 516d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 517d594e46aSJerome Glisse * 518d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 519d594e46aSJerome Glisse * Thus function will never fails. 520d594e46aSJerome Glisse * 521d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 522d594e46aSJerome Glisse */ 523d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 524d594e46aSJerome Glisse { 525d594e46aSJerome Glisse u64 size_af, size_bf; 526d594e46aSJerome Glisse 5279ed8b1f9SAlex Deucher size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 5288d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 529d594e46aSJerome Glisse if (size_bf > size_af) { 530d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 531d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 532d594e46aSJerome Glisse mc->gtt_size = size_bf; 533d594e46aSJerome Glisse } 5348d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 535d594e46aSJerome Glisse } else { 536d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 537d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 538d594e46aSJerome Glisse mc->gtt_size = size_af; 539d594e46aSJerome Glisse } 5408d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 541d594e46aSJerome Glisse } 542d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 543dd7cc55aSAlex Deucher dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 544d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 545d594e46aSJerome Glisse } 546771fe6b9SJerome Glisse 547771fe6b9SJerome Glisse /* 548771fe6b9SJerome Glisse * GPU helpers function. 549771fe6b9SJerome Glisse */ 5500c195119SAlex Deucher /** 5510c195119SAlex Deucher * radeon_card_posted - check if the hw has already been initialized 5520c195119SAlex Deucher * 5530c195119SAlex Deucher * @rdev: radeon_device pointer 5540c195119SAlex Deucher * 5550c195119SAlex Deucher * Check if the asic has been initialized (all asics). 5560c195119SAlex Deucher * Used at driver startup. 5570c195119SAlex Deucher * Returns true if initialized or false if not. 5580c195119SAlex Deucher */ 5599f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 560771fe6b9SJerome Glisse { 561771fe6b9SJerome Glisse uint32_t reg; 562771fe6b9SJerome Glisse 56350a583f6SAlex Deucher /* required for EFI mode on macbook2,1 which uses an r5xx asic */ 56483e68189SMatt Fleming if (efi_enabled(EFI_BOOT) && 56550a583f6SAlex Deucher (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) && 56650a583f6SAlex Deucher (rdev->family < CHIP_R600)) 567bcc65fd8SMatthew Garrett return false; 568bcc65fd8SMatthew Garrett 5692cf3a4fcSAlex Deucher if (ASIC_IS_NODCE(rdev)) 5702cf3a4fcSAlex Deucher goto check_memsize; 5712cf3a4fcSAlex Deucher 572771fe6b9SJerome Glisse /* first check CRTCs */ 57309fb8bd1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 57418007401SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 57518007401SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 57609fb8bd1SAlex Deucher if (rdev->num_crtc >= 4) { 57709fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 57809fb8bd1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET); 57909fb8bd1SAlex Deucher } 58009fb8bd1SAlex Deucher if (rdev->num_crtc >= 6) { 58109fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 582bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 58309fb8bd1SAlex Deucher } 584bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 585bcc1c2a1SAlex Deucher return true; 586bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 587771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 588771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 589771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 590771fe6b9SJerome Glisse return true; 591771fe6b9SJerome Glisse } 592771fe6b9SJerome Glisse } else { 593771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 594771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 595771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 596771fe6b9SJerome Glisse return true; 597771fe6b9SJerome Glisse } 598771fe6b9SJerome Glisse } 599771fe6b9SJerome Glisse 6002cf3a4fcSAlex Deucher check_memsize: 601771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 602771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 603771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 604771fe6b9SJerome Glisse else 605771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 606771fe6b9SJerome Glisse 607771fe6b9SJerome Glisse if (reg) 608771fe6b9SJerome Glisse return true; 609771fe6b9SJerome Glisse 610771fe6b9SJerome Glisse return false; 611771fe6b9SJerome Glisse 612771fe6b9SJerome Glisse } 613771fe6b9SJerome Glisse 6140c195119SAlex Deucher /** 6150c195119SAlex Deucher * radeon_update_bandwidth_info - update display bandwidth params 6160c195119SAlex Deucher * 6170c195119SAlex Deucher * @rdev: radeon_device pointer 6180c195119SAlex Deucher * 6190c195119SAlex Deucher * Used when sclk/mclk are switched or display modes are set. 6200c195119SAlex Deucher * params are used to calculate display watermarks (all asics) 6210c195119SAlex Deucher */ 622f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 623f47299c5SAlex Deucher { 624f47299c5SAlex Deucher fixed20_12 a; 6258807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 6268807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 627f47299c5SAlex Deucher 6288807286eSAlex Deucher /* sclk/mclk in Mhz */ 62968adac5eSBen Skeggs a.full = dfixed_const(100); 63068adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 63168adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 63268adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 63368adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 634f47299c5SAlex Deucher 6358807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 63668adac5eSBen Skeggs a.full = dfixed_const(16); 637f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 63868adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 639f47299c5SAlex Deucher } 640f47299c5SAlex Deucher } 641f47299c5SAlex Deucher 6420c195119SAlex Deucher /** 6430c195119SAlex Deucher * radeon_boot_test_post_card - check and possibly initialize the hw 6440c195119SAlex Deucher * 6450c195119SAlex Deucher * @rdev: radeon_device pointer 6460c195119SAlex Deucher * 6470c195119SAlex Deucher * Check if the asic is initialized and if not, attempt to initialize 6480c195119SAlex Deucher * it (all asics). 6490c195119SAlex Deucher * Returns true if initialized or false if not. 6500c195119SAlex Deucher */ 65172542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 65272542d77SDave Airlie { 65372542d77SDave Airlie if (radeon_card_posted(rdev)) 65472542d77SDave Airlie return true; 65572542d77SDave Airlie 65672542d77SDave Airlie if (rdev->bios) { 65772542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 65872542d77SDave Airlie if (rdev->is_atom_bios) 65972542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 66072542d77SDave Airlie else 66172542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 66272542d77SDave Airlie return true; 66372542d77SDave Airlie } else { 66472542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 66572542d77SDave Airlie return false; 66672542d77SDave Airlie } 66772542d77SDave Airlie } 66872542d77SDave Airlie 6690c195119SAlex Deucher /** 6700c195119SAlex Deucher * radeon_dummy_page_init - init dummy page used by the driver 6710c195119SAlex Deucher * 6720c195119SAlex Deucher * @rdev: radeon_device pointer 6730c195119SAlex Deucher * 6740c195119SAlex Deucher * Allocate the dummy page used by the driver (all asics). 6750c195119SAlex Deucher * This dummy page is used by the driver as a filler for gart entries 6760c195119SAlex Deucher * when pages are taken out of the GART 6770c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 6780c195119SAlex Deucher */ 6793ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 6803ce0a23dSJerome Glisse { 68182568565SDave Airlie if (rdev->dummy_page.page) 68282568565SDave Airlie return 0; 6833ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 6843ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 6853ce0a23dSJerome Glisse return -ENOMEM; 6863ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 6873ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 688a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 689a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 6903ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 6913ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 6923ce0a23dSJerome Glisse return -ENOMEM; 6933ce0a23dSJerome Glisse } 6943ce0a23dSJerome Glisse return 0; 6953ce0a23dSJerome Glisse } 6963ce0a23dSJerome Glisse 6970c195119SAlex Deucher /** 6980c195119SAlex Deucher * radeon_dummy_page_fini - free dummy page used by the driver 6990c195119SAlex Deucher * 7000c195119SAlex Deucher * @rdev: radeon_device pointer 7010c195119SAlex Deucher * 7020c195119SAlex Deucher * Frees the dummy page used by the driver (all asics). 7030c195119SAlex Deucher */ 7043ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 7053ce0a23dSJerome Glisse { 7063ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 7073ce0a23dSJerome Glisse return; 7083ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 7093ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 7103ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 7113ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 7123ce0a23dSJerome Glisse } 7133ce0a23dSJerome Glisse 714771fe6b9SJerome Glisse 715771fe6b9SJerome Glisse /* ATOM accessor methods */ 7160c195119SAlex Deucher /* 7170c195119SAlex Deucher * ATOM is an interpreted byte code stored in tables in the vbios. The 7180c195119SAlex Deucher * driver registers callbacks to access registers and the interpreter 7190c195119SAlex Deucher * in the driver parses the tables and executes then to program specific 7200c195119SAlex Deucher * actions (set display modes, asic init, etc.). See radeon_atombios.c, 7210c195119SAlex Deucher * atombios.h, and atom.c 7220c195119SAlex Deucher */ 7230c195119SAlex Deucher 7240c195119SAlex Deucher /** 7250c195119SAlex Deucher * cail_pll_read - read PLL register 7260c195119SAlex Deucher * 7270c195119SAlex Deucher * @info: atom card_info pointer 7280c195119SAlex Deucher * @reg: PLL register offset 7290c195119SAlex Deucher * 7300c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 7310c195119SAlex Deucher * Returns the value of the PLL register. 7320c195119SAlex Deucher */ 733771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 734771fe6b9SJerome Glisse { 735771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 736771fe6b9SJerome Glisse uint32_t r; 737771fe6b9SJerome Glisse 738771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 739771fe6b9SJerome Glisse return r; 740771fe6b9SJerome Glisse } 741771fe6b9SJerome Glisse 7420c195119SAlex Deucher /** 7430c195119SAlex Deucher * cail_pll_write - write PLL register 7440c195119SAlex Deucher * 7450c195119SAlex Deucher * @info: atom card_info pointer 7460c195119SAlex Deucher * @reg: PLL register offset 7470c195119SAlex Deucher * @val: value to write to the pll register 7480c195119SAlex Deucher * 7490c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 7500c195119SAlex Deucher */ 751771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 752771fe6b9SJerome Glisse { 753771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 754771fe6b9SJerome Glisse 755771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 756771fe6b9SJerome Glisse } 757771fe6b9SJerome Glisse 7580c195119SAlex Deucher /** 7590c195119SAlex Deucher * cail_mc_read - read MC (Memory Controller) register 7600c195119SAlex Deucher * 7610c195119SAlex Deucher * @info: atom card_info pointer 7620c195119SAlex Deucher * @reg: MC register offset 7630c195119SAlex Deucher * 7640c195119SAlex Deucher * Provides an MC register accessor for the atom interpreter (r4xx+). 7650c195119SAlex Deucher * Returns the value of the MC register. 7660c195119SAlex Deucher */ 767771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 768771fe6b9SJerome Glisse { 769771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 770771fe6b9SJerome Glisse uint32_t r; 771771fe6b9SJerome Glisse 772771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 773771fe6b9SJerome Glisse return r; 774771fe6b9SJerome Glisse } 775771fe6b9SJerome Glisse 7760c195119SAlex Deucher /** 7770c195119SAlex Deucher * cail_mc_write - write MC (Memory Controller) register 7780c195119SAlex Deucher * 7790c195119SAlex Deucher * @info: atom card_info pointer 7800c195119SAlex Deucher * @reg: MC register offset 7810c195119SAlex Deucher * @val: value to write to the pll register 7820c195119SAlex Deucher * 7830c195119SAlex Deucher * Provides a MC register accessor for the atom interpreter (r4xx+). 7840c195119SAlex Deucher */ 785771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 786771fe6b9SJerome Glisse { 787771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 788771fe6b9SJerome Glisse 789771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 790771fe6b9SJerome Glisse } 791771fe6b9SJerome Glisse 7920c195119SAlex Deucher /** 7930c195119SAlex Deucher * cail_reg_write - write MMIO register 7940c195119SAlex Deucher * 7950c195119SAlex Deucher * @info: atom card_info pointer 7960c195119SAlex Deucher * @reg: MMIO register offset 7970c195119SAlex Deucher * @val: value to write to the pll register 7980c195119SAlex Deucher * 7990c195119SAlex Deucher * Provides a MMIO register accessor for the atom interpreter (r4xx+). 8000c195119SAlex Deucher */ 801771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 802771fe6b9SJerome Glisse { 803771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 804771fe6b9SJerome Glisse 805771fe6b9SJerome Glisse WREG32(reg*4, val); 806771fe6b9SJerome Glisse } 807771fe6b9SJerome Glisse 8080c195119SAlex Deucher /** 8090c195119SAlex Deucher * cail_reg_read - read MMIO register 8100c195119SAlex Deucher * 8110c195119SAlex Deucher * @info: atom card_info pointer 8120c195119SAlex Deucher * @reg: MMIO register offset 8130c195119SAlex Deucher * 8140c195119SAlex Deucher * Provides an MMIO register accessor for the atom interpreter (r4xx+). 8150c195119SAlex Deucher * Returns the value of the MMIO register. 8160c195119SAlex Deucher */ 817771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 818771fe6b9SJerome Glisse { 819771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 820771fe6b9SJerome Glisse uint32_t r; 821771fe6b9SJerome Glisse 822771fe6b9SJerome Glisse r = RREG32(reg*4); 823771fe6b9SJerome Glisse return r; 824771fe6b9SJerome Glisse } 825771fe6b9SJerome Glisse 8260c195119SAlex Deucher /** 8270c195119SAlex Deucher * cail_ioreg_write - write IO register 8280c195119SAlex Deucher * 8290c195119SAlex Deucher * @info: atom card_info pointer 8300c195119SAlex Deucher * @reg: IO register offset 8310c195119SAlex Deucher * @val: value to write to the pll register 8320c195119SAlex Deucher * 8330c195119SAlex Deucher * Provides a IO register accessor for the atom interpreter (r4xx+). 8340c195119SAlex Deucher */ 835351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 836351a52a2SAlex Deucher { 837351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 838351a52a2SAlex Deucher 839351a52a2SAlex Deucher WREG32_IO(reg*4, val); 840351a52a2SAlex Deucher } 841351a52a2SAlex Deucher 8420c195119SAlex Deucher /** 8430c195119SAlex Deucher * cail_ioreg_read - read IO register 8440c195119SAlex Deucher * 8450c195119SAlex Deucher * @info: atom card_info pointer 8460c195119SAlex Deucher * @reg: IO register offset 8470c195119SAlex Deucher * 8480c195119SAlex Deucher * Provides an IO register accessor for the atom interpreter (r4xx+). 8490c195119SAlex Deucher * Returns the value of the IO register. 8500c195119SAlex Deucher */ 851351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 852351a52a2SAlex Deucher { 853351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 854351a52a2SAlex Deucher uint32_t r; 855351a52a2SAlex Deucher 856351a52a2SAlex Deucher r = RREG32_IO(reg*4); 857351a52a2SAlex Deucher return r; 858351a52a2SAlex Deucher } 859351a52a2SAlex Deucher 8600c195119SAlex Deucher /** 8610c195119SAlex Deucher * radeon_atombios_init - init the driver info and callbacks for atombios 8620c195119SAlex Deucher * 8630c195119SAlex Deucher * @rdev: radeon_device pointer 8640c195119SAlex Deucher * 8650c195119SAlex Deucher * Initializes the driver info and register access callbacks for the 8660c195119SAlex Deucher * ATOM interpreter (r4xx+). 8670c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 8680c195119SAlex Deucher * Called at driver startup. 8690c195119SAlex Deucher */ 870771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 871771fe6b9SJerome Glisse { 87261c4b24bSMathias Fröhlich struct card_info *atom_card_info = 87361c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 87461c4b24bSMathias Fröhlich 87561c4b24bSMathias Fröhlich if (!atom_card_info) 87661c4b24bSMathias Fröhlich return -ENOMEM; 87761c4b24bSMathias Fröhlich 87861c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 87961c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 88061c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 88161c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 882351a52a2SAlex Deucher /* needed for iio ops */ 883351a52a2SAlex Deucher if (rdev->rio_mem) { 884351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 885351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 886351a52a2SAlex Deucher } else { 887351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 888351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 889351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 890351a52a2SAlex Deucher } 89161c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 89261c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 89361c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 89461c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 89561c4b24bSMathias Fröhlich 89661c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 8970e34d094STim Gardner if (!rdev->mode_info.atom_context) { 8980e34d094STim Gardner radeon_atombios_fini(rdev); 8990e34d094STim Gardner return -ENOMEM; 9000e34d094STim Gardner } 9010e34d094STim Gardner 902c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 903771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 904d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 905771fe6b9SJerome Glisse return 0; 906771fe6b9SJerome Glisse } 907771fe6b9SJerome Glisse 9080c195119SAlex Deucher /** 9090c195119SAlex Deucher * radeon_atombios_fini - free the driver info and callbacks for atombios 9100c195119SAlex Deucher * 9110c195119SAlex Deucher * @rdev: radeon_device pointer 9120c195119SAlex Deucher * 9130c195119SAlex Deucher * Frees the driver info and register access callbacks for the ATOM 9140c195119SAlex Deucher * interpreter (r4xx+). 9150c195119SAlex Deucher * Called at driver shutdown. 9160c195119SAlex Deucher */ 917771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 918771fe6b9SJerome Glisse { 9194a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 920d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 9214a04a844SJerome Glisse } 9220e34d094STim Gardner kfree(rdev->mode_info.atom_context); 9230e34d094STim Gardner rdev->mode_info.atom_context = NULL; 92461c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 9250e34d094STim Gardner rdev->mode_info.atom_card_info = NULL; 926771fe6b9SJerome Glisse } 927771fe6b9SJerome Glisse 9280c195119SAlex Deucher /* COMBIOS */ 9290c195119SAlex Deucher /* 9300c195119SAlex Deucher * COMBIOS is the bios format prior to ATOM. It provides 9310c195119SAlex Deucher * command tables similar to ATOM, but doesn't have a unified 9320c195119SAlex Deucher * parser. See radeon_combios.c 9330c195119SAlex Deucher */ 9340c195119SAlex Deucher 9350c195119SAlex Deucher /** 9360c195119SAlex Deucher * radeon_combios_init - init the driver info for combios 9370c195119SAlex Deucher * 9380c195119SAlex Deucher * @rdev: radeon_device pointer 9390c195119SAlex Deucher * 9400c195119SAlex Deucher * Initializes the driver info for combios (r1xx-r3xx). 9410c195119SAlex Deucher * Returns 0 on sucess. 9420c195119SAlex Deucher * Called at driver startup. 9430c195119SAlex Deucher */ 944771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 945771fe6b9SJerome Glisse { 946771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 947771fe6b9SJerome Glisse return 0; 948771fe6b9SJerome Glisse } 949771fe6b9SJerome Glisse 9500c195119SAlex Deucher /** 9510c195119SAlex Deucher * radeon_combios_fini - free the driver info for combios 9520c195119SAlex Deucher * 9530c195119SAlex Deucher * @rdev: radeon_device pointer 9540c195119SAlex Deucher * 9550c195119SAlex Deucher * Frees the driver info for combios (r1xx-r3xx). 9560c195119SAlex Deucher * Called at driver shutdown. 9570c195119SAlex Deucher */ 958771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 959771fe6b9SJerome Glisse { 960771fe6b9SJerome Glisse } 961771fe6b9SJerome Glisse 9620c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */ 9630c195119SAlex Deucher /** 9640c195119SAlex Deucher * radeon_vga_set_decode - enable/disable vga decode 9650c195119SAlex Deucher * 9660c195119SAlex Deucher * @cookie: radeon_device pointer 9670c195119SAlex Deucher * @state: enable/disable vga decode 9680c195119SAlex Deucher * 9690c195119SAlex Deucher * Enable/disable vga decode (all asics). 9700c195119SAlex Deucher * Returns VGA resource flags. 9710c195119SAlex Deucher */ 97228d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 97328d52043SDave Airlie { 97428d52043SDave Airlie struct radeon_device *rdev = cookie; 97528d52043SDave Airlie radeon_vga_set_state(rdev, state); 97628d52043SDave Airlie if (state) 97728d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 97828d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 97928d52043SDave Airlie else 98028d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 98128d52043SDave Airlie } 982c1176d6fSDave Airlie 9830c195119SAlex Deucher /** 9841bcb04f7SChristian König * radeon_check_pot_argument - check that argument is a power of two 9851bcb04f7SChristian König * 9861bcb04f7SChristian König * @arg: value to check 9871bcb04f7SChristian König * 9881bcb04f7SChristian König * Validates that a certain argument is a power of two (all asics). 9891bcb04f7SChristian König * Returns true if argument is valid. 9901bcb04f7SChristian König */ 9911bcb04f7SChristian König static bool radeon_check_pot_argument(int arg) 9921bcb04f7SChristian König { 9931bcb04f7SChristian König return (arg & (arg - 1)) == 0; 9941bcb04f7SChristian König } 9951bcb04f7SChristian König 9961bcb04f7SChristian König /** 9970c195119SAlex Deucher * radeon_check_arguments - validate module params 9980c195119SAlex Deucher * 9990c195119SAlex Deucher * @rdev: radeon_device pointer 10000c195119SAlex Deucher * 10010c195119SAlex Deucher * Validates certain module parameters and updates 10020c195119SAlex Deucher * the associated values used by the driver (all asics). 10030c195119SAlex Deucher */ 10041109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev) 100536421338SJerome Glisse { 100636421338SJerome Glisse /* vramlimit must be a power of two */ 10071bcb04f7SChristian König if (!radeon_check_pot_argument(radeon_vram_limit)) { 100836421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 100936421338SJerome Glisse radeon_vram_limit); 101036421338SJerome Glisse radeon_vram_limit = 0; 101136421338SJerome Glisse } 10121bcb04f7SChristian König 1013edcd26e8SAlex Deucher if (radeon_gart_size == -1) { 1014edcd26e8SAlex Deucher /* default to a larger gart size on newer asics */ 1015edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1016edcd26e8SAlex Deucher radeon_gart_size = 1024; 1017edcd26e8SAlex Deucher else 1018edcd26e8SAlex Deucher radeon_gart_size = 512; 1019edcd26e8SAlex Deucher } 102036421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 10211bcb04f7SChristian König if (radeon_gart_size < 32) { 1022edcd26e8SAlex Deucher dev_warn(rdev->dev, "gart size (%d) too small\n", 102336421338SJerome Glisse radeon_gart_size); 1024edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1025edcd26e8SAlex Deucher radeon_gart_size = 1024; 1026edcd26e8SAlex Deucher else 102736421338SJerome Glisse radeon_gart_size = 512; 10281bcb04f7SChristian König } else if (!radeon_check_pot_argument(radeon_gart_size)) { 102936421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 103036421338SJerome Glisse radeon_gart_size); 1031edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1032edcd26e8SAlex Deucher radeon_gart_size = 1024; 1033edcd26e8SAlex Deucher else 103436421338SJerome Glisse radeon_gart_size = 512; 103536421338SJerome Glisse } 10361bcb04f7SChristian König rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20; 10371bcb04f7SChristian König 103836421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 103936421338SJerome Glisse switch (radeon_agpmode) { 104036421338SJerome Glisse case -1: 104136421338SJerome Glisse case 0: 104236421338SJerome Glisse case 1: 104336421338SJerome Glisse case 2: 104436421338SJerome Glisse case 4: 104536421338SJerome Glisse case 8: 104636421338SJerome Glisse break; 104736421338SJerome Glisse default: 104836421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 104936421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 105036421338SJerome Glisse radeon_agpmode = 0; 105136421338SJerome Glisse break; 105236421338SJerome Glisse } 105336421338SJerome Glisse } 105436421338SJerome Glisse 10550c195119SAlex Deucher /** 1056d1f9809eSMaarten Lankhorst * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is 1057d1f9809eSMaarten Lankhorst * needed for waking up. 1058d1f9809eSMaarten Lankhorst * 1059d1f9809eSMaarten Lankhorst * @pdev: pci dev pointer 1060d1f9809eSMaarten Lankhorst */ 1061d1f9809eSMaarten Lankhorst static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev) 1062d1f9809eSMaarten Lankhorst { 1063d1f9809eSMaarten Lankhorst 1064d1f9809eSMaarten Lankhorst /* 6600m in a macbook pro */ 1065d1f9809eSMaarten Lankhorst if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE && 1066d1f9809eSMaarten Lankhorst pdev->subsystem_device == 0x00e2) { 1067d1f9809eSMaarten Lankhorst printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n"); 1068d1f9809eSMaarten Lankhorst return true; 1069d1f9809eSMaarten Lankhorst } 1070d1f9809eSMaarten Lankhorst 1071d1f9809eSMaarten Lankhorst return false; 1072d1f9809eSMaarten Lankhorst } 1073d1f9809eSMaarten Lankhorst 1074d1f9809eSMaarten Lankhorst /** 10750c195119SAlex Deucher * radeon_switcheroo_set_state - set switcheroo state 10760c195119SAlex Deucher * 10770c195119SAlex Deucher * @pdev: pci dev pointer 10780c195119SAlex Deucher * @state: vga switcheroo state 10790c195119SAlex Deucher * 10800c195119SAlex Deucher * Callback for the switcheroo driver. Suspends or resumes the 10810c195119SAlex Deucher * the asics before or after it is powered up using ACPI methods. 10820c195119SAlex Deucher */ 10836a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 10846a9ee8afSDave Airlie { 10856a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 108610ebc0bcSDave Airlie 108710ebc0bcSDave Airlie if (radeon_is_px() && state == VGA_SWITCHEROO_OFF) 108810ebc0bcSDave Airlie return; 108910ebc0bcSDave Airlie 10906a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 1091d1f9809eSMaarten Lankhorst unsigned d3_delay = dev->pdev->d3_delay; 1092d1f9809eSMaarten Lankhorst 10936a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched on\n"); 10946a9ee8afSDave Airlie /* don't suspend or resume card normally */ 10955bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1096d1f9809eSMaarten Lankhorst 1097d1f9809eSMaarten Lankhorst if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev)) 1098d1f9809eSMaarten Lankhorst dev->pdev->d3_delay = 20; 1099d1f9809eSMaarten Lankhorst 110010ebc0bcSDave Airlie radeon_resume_kms(dev, true, true); 1101d1f9809eSMaarten Lankhorst 1102d1f9809eSMaarten Lankhorst dev->pdev->d3_delay = d3_delay; 1103d1f9809eSMaarten Lankhorst 11045bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_ON; 1105fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 11066a9ee8afSDave Airlie } else { 11076a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched off\n"); 1108fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 11095bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 111010ebc0bcSDave Airlie radeon_suspend_kms(dev, true, true); 11115bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_OFF; 11126a9ee8afSDave Airlie } 11136a9ee8afSDave Airlie } 11146a9ee8afSDave Airlie 11150c195119SAlex Deucher /** 11160c195119SAlex Deucher * radeon_switcheroo_can_switch - see if switcheroo state can change 11170c195119SAlex Deucher * 11180c195119SAlex Deucher * @pdev: pci dev pointer 11190c195119SAlex Deucher * 11200c195119SAlex Deucher * Callback for the switcheroo driver. Check of the switcheroo 11210c195119SAlex Deucher * state can be changed. 11220c195119SAlex Deucher * Returns true if the state can be changed, false if not. 11230c195119SAlex Deucher */ 11246a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 11256a9ee8afSDave Airlie { 11266a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 11276a9ee8afSDave Airlie bool can_switch; 11286a9ee8afSDave Airlie 11296a9ee8afSDave Airlie spin_lock(&dev->count_lock); 11306a9ee8afSDave Airlie can_switch = (dev->open_count == 0); 11316a9ee8afSDave Airlie spin_unlock(&dev->count_lock); 11326a9ee8afSDave Airlie return can_switch; 11336a9ee8afSDave Airlie } 11346a9ee8afSDave Airlie 113526ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { 113626ec685fSTakashi Iwai .set_gpu_state = radeon_switcheroo_set_state, 113726ec685fSTakashi Iwai .reprobe = NULL, 113826ec685fSTakashi Iwai .can_switch = radeon_switcheroo_can_switch, 113926ec685fSTakashi Iwai }; 11406a9ee8afSDave Airlie 11410c195119SAlex Deucher /** 11420c195119SAlex Deucher * radeon_device_init - initialize the driver 11430c195119SAlex Deucher * 11440c195119SAlex Deucher * @rdev: radeon_device pointer 11450c195119SAlex Deucher * @pdev: drm dev pointer 11460c195119SAlex Deucher * @pdev: pci dev pointer 11470c195119SAlex Deucher * @flags: driver flags 11480c195119SAlex Deucher * 11490c195119SAlex Deucher * Initializes the driver info and hw (all asics). 11500c195119SAlex Deucher * Returns 0 for success or an error on failure. 11510c195119SAlex Deucher * Called at driver startup. 11520c195119SAlex Deucher */ 1153771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 1154771fe6b9SJerome Glisse struct drm_device *ddev, 1155771fe6b9SJerome Glisse struct pci_dev *pdev, 1156771fe6b9SJerome Glisse uint32_t flags) 1157771fe6b9SJerome Glisse { 1158351a52a2SAlex Deucher int r, i; 1159ad49f501SDave Airlie int dma_bits; 116010ebc0bcSDave Airlie bool runtime = false; 1161771fe6b9SJerome Glisse 1162771fe6b9SJerome Glisse rdev->shutdown = false; 11639f022ddfSJerome Glisse rdev->dev = &pdev->dev; 1164771fe6b9SJerome Glisse rdev->ddev = ddev; 1165771fe6b9SJerome Glisse rdev->pdev = pdev; 1166771fe6b9SJerome Glisse rdev->flags = flags; 1167771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 1168771fe6b9SJerome Glisse rdev->is_atom_bios = false; 1169771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 1170edcd26e8SAlex Deucher rdev->mc.gtt_size = 512 * 1024 * 1024; 1171733289c2SJerome Glisse rdev->accel_working = false; 11728b25ed34SAlex Deucher /* set up ring ids */ 11738b25ed34SAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 11748b25ed34SAlex Deucher rdev->ring[i].idx = i; 11758b25ed34SAlex Deucher } 11761b5331d9SJerome Glisse 1177d522d9ccSThomas Reim DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n", 1178d522d9ccSThomas Reim radeon_family_name[rdev->family], pdev->vendor, pdev->device, 1179d522d9ccSThomas Reim pdev->subsystem_vendor, pdev->subsystem_device); 11801b5331d9SJerome Glisse 1181771fe6b9SJerome Glisse /* mutex initialization are all done here so we 1182771fe6b9SJerome Glisse * can recall function without having locking issues */ 1183d6999bc7SChristian König mutex_init(&rdev->ring_lock); 118440bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 1185c20dc369SChristian Koenig atomic_set(&rdev->ih.lock, 0); 11864c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 1187c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 11886759a0a7SMarek Olšák mutex_init(&rdev->gpu_clock_mutex); 1189f61d5b46SAlex Deucher mutex_init(&rdev->srbm_mutex); 1190db7fce39SChristian König init_rwsem(&rdev->pm.mclk_lock); 1191dee53e7fSJerome Glisse init_rwsem(&rdev->exclusive_lock); 119273a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 11931b9c3dd0SAlex Deucher r = radeon_gem_init(rdev); 11941b9c3dd0SAlex Deucher if (r) 11951b9c3dd0SAlex Deucher return r; 1196721604a1SJerome Glisse /* initialize vm here */ 119736ff39c4SChristian König mutex_init(&rdev->vm_manager.lock); 119823d4f1f2SAlex Deucher /* Adjust VM size here. 119923d4f1f2SAlex Deucher * Currently set to 4GB ((1 << 20) 4k pages). 120023d4f1f2SAlex Deucher * Max GPUVM size for cayman and SI is 40 bits. 120123d4f1f2SAlex Deucher */ 1202721604a1SJerome Glisse rdev->vm_manager.max_pfn = 1 << 20; 1203721604a1SJerome Glisse INIT_LIST_HEAD(&rdev->vm_manager.lru_vm); 1204771fe6b9SJerome Glisse 12054aac0473SJerome Glisse /* Set asic functions */ 12064aac0473SJerome Glisse r = radeon_asic_init(rdev); 120736421338SJerome Glisse if (r) 12084aac0473SJerome Glisse return r; 120936421338SJerome Glisse radeon_check_arguments(rdev); 12104aac0473SJerome Glisse 1211f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 1212f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 1213f95df9caSAlex Deucher */ 1214f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 1215f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 1216f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 1217f95df9caSAlex Deucher } 1218f95df9caSAlex Deucher 121930256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 1220b574f251SJerome Glisse radeon_agp_disable(rdev); 1221771fe6b9SJerome Glisse } 1222771fe6b9SJerome Glisse 12239ed8b1f9SAlex Deucher /* Set the internal MC address mask 12249ed8b1f9SAlex Deucher * This is the max address of the GPU's 12259ed8b1f9SAlex Deucher * internal address space. 12269ed8b1f9SAlex Deucher */ 12279ed8b1f9SAlex Deucher if (rdev->family >= CHIP_CAYMAN) 12289ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */ 12299ed8b1f9SAlex Deucher else if (rdev->family >= CHIP_CEDAR) 12309ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */ 12319ed8b1f9SAlex Deucher else 12329ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */ 12339ed8b1f9SAlex Deucher 1234ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 1235ad49f501SDave Airlie * PCIE - can handle 40-bits. 1236005a83f1SAlex Deucher * IGP - can handle 40-bits 1237ad49f501SDave Airlie * AGP - generally dma32 is safest 1238005a83f1SAlex Deucher * PCI - dma32 for legacy pci gart, 40 bits on newer asics 1239ad49f501SDave Airlie */ 1240ad49f501SDave Airlie rdev->need_dma32 = false; 1241ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 1242ad49f501SDave Airlie rdev->need_dma32 = true; 1243005a83f1SAlex Deucher if ((rdev->flags & RADEON_IS_PCI) && 12444a2b6662SJerome Glisse (rdev->family <= CHIP_RS740)) 1245ad49f501SDave Airlie rdev->need_dma32 = true; 1246ad49f501SDave Airlie 1247ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 1248ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1249771fe6b9SJerome Glisse if (r) { 125062fff811SDaniel Haid rdev->need_dma32 = true; 1251c52494f6SKonrad Rzeszutek Wilk dma_bits = 32; 1252771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 1253771fe6b9SJerome Glisse } 1254c52494f6SKonrad Rzeszutek Wilk r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1255c52494f6SKonrad Rzeszutek Wilk if (r) { 1256c52494f6SKonrad Rzeszutek Wilk pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32)); 1257c52494f6SKonrad Rzeszutek Wilk printk(KERN_WARNING "radeon: No coherent DMA available.\n"); 1258c52494f6SKonrad Rzeszutek Wilk } 1259771fe6b9SJerome Glisse 1260771fe6b9SJerome Glisse /* Registers mapping */ 1261771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 12622c385151SDaniel Vetter spin_lock_init(&rdev->mmio_idx_lock); 1263fe78118cSAlex Deucher spin_lock_init(&rdev->smc_idx_lock); 12640a5b7b0bSAlex Deucher spin_lock_init(&rdev->pll_idx_lock); 12650a5b7b0bSAlex Deucher spin_lock_init(&rdev->mc_idx_lock); 12660a5b7b0bSAlex Deucher spin_lock_init(&rdev->pcie_idx_lock); 12670a5b7b0bSAlex Deucher spin_lock_init(&rdev->pciep_idx_lock); 12680a5b7b0bSAlex Deucher spin_lock_init(&rdev->pif_idx_lock); 12690a5b7b0bSAlex Deucher spin_lock_init(&rdev->cg_idx_lock); 12700a5b7b0bSAlex Deucher spin_lock_init(&rdev->uvd_idx_lock); 12710a5b7b0bSAlex Deucher spin_lock_init(&rdev->rcu_idx_lock); 12720a5b7b0bSAlex Deucher spin_lock_init(&rdev->didt_idx_lock); 12730a5b7b0bSAlex Deucher spin_lock_init(&rdev->end_idx_lock); 1274efad86dbSAlex Deucher if (rdev->family >= CHIP_BONAIRE) { 1275efad86dbSAlex Deucher rdev->rmmio_base = pci_resource_start(rdev->pdev, 5); 1276efad86dbSAlex Deucher rdev->rmmio_size = pci_resource_len(rdev->pdev, 5); 1277efad86dbSAlex Deucher } else { 127801d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 127901d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 1280efad86dbSAlex Deucher } 1281771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 1282771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 1283771fe6b9SJerome Glisse return -ENOMEM; 1284771fe6b9SJerome Glisse } 1285771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 1286771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 1287771fe6b9SJerome Glisse 128875efdee1SAlex Deucher /* doorbell bar mapping */ 128975efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 129075efdee1SAlex Deucher radeon_doorbell_init(rdev); 129175efdee1SAlex Deucher 1292351a52a2SAlex Deucher /* io port mapping */ 1293351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1294351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 1295351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 1296351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 1297351a52a2SAlex Deucher break; 1298351a52a2SAlex Deucher } 1299351a52a2SAlex Deucher } 1300351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 1301351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 1302351a52a2SAlex Deucher 130328d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 130493239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 130593239ea1SDave Airlie * ignore it */ 130693239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 130710ebc0bcSDave Airlie 130810ebc0bcSDave Airlie if (radeon_runtime_pm == 1) 130910ebc0bcSDave Airlie runtime = true; 131010ebc0bcSDave Airlie if ((radeon_runtime_pm == -1) && radeon_is_px()) 131110ebc0bcSDave Airlie runtime = true; 131210ebc0bcSDave Airlie vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime); 131310ebc0bcSDave Airlie if (runtime) 131410ebc0bcSDave Airlie vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain); 131528d52043SDave Airlie 13163ce0a23dSJerome Glisse r = radeon_init(rdev); 1317b574f251SJerome Glisse if (r) 1318b574f251SJerome Glisse return r; 1319b1e3a6d1SMichel Dänzer 132004eb2206SChristian König r = radeon_ib_ring_tests(rdev); 132104eb2206SChristian König if (r) 132204eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 132304eb2206SChristian König 1324409851f4SJerome Glisse r = radeon_gem_debugfs_init(rdev); 1325409851f4SJerome Glisse if (r) { 1326409851f4SJerome Glisse DRM_ERROR("registering gem debugfs failed (%d).\n", r); 1327409851f4SJerome Glisse } 1328409851f4SJerome Glisse 1329b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 1330b574f251SJerome Glisse /* Acceleration not working on AGP card try again 1331b574f251SJerome Glisse * with fallback to PCI or PCIE GART 1332b574f251SJerome Glisse */ 1333a2d07b74SJerome Glisse radeon_asic_reset(rdev); 1334b574f251SJerome Glisse radeon_fini(rdev); 1335b574f251SJerome Glisse radeon_agp_disable(rdev); 1336b574f251SJerome Glisse r = radeon_init(rdev); 13374aac0473SJerome Glisse if (r) 13384aac0473SJerome Glisse return r; 13393ce0a23dSJerome Glisse } 134060a7e396SChristian König if ((radeon_testing & 1)) { 13414a1132a0SAlex Deucher if (rdev->accel_working) 1342ecc0b326SMichel Dänzer radeon_test_moves(rdev); 13434a1132a0SAlex Deucher else 13444a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping move tests\n"); 1345ecc0b326SMichel Dänzer } 134660a7e396SChristian König if ((radeon_testing & 2)) { 13474a1132a0SAlex Deucher if (rdev->accel_working) 134860a7e396SChristian König radeon_test_syncing(rdev); 13494a1132a0SAlex Deucher else 13504a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping sync tests\n"); 135160a7e396SChristian König } 1352771fe6b9SJerome Glisse if (radeon_benchmarking) { 13534a1132a0SAlex Deucher if (rdev->accel_working) 1354638dd7dbSIlija Hadzic radeon_benchmark(rdev, radeon_benchmarking); 13554a1132a0SAlex Deucher else 13564a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n"); 1357771fe6b9SJerome Glisse } 13586cf8a3f5SJerome Glisse return 0; 1359771fe6b9SJerome Glisse } 1360771fe6b9SJerome Glisse 13614d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev); 13624d8bf9aeSChristian König 13630c195119SAlex Deucher /** 13640c195119SAlex Deucher * radeon_device_fini - tear down the driver 13650c195119SAlex Deucher * 13660c195119SAlex Deucher * @rdev: radeon_device pointer 13670c195119SAlex Deucher * 13680c195119SAlex Deucher * Tear down the driver info (all asics). 13690c195119SAlex Deucher * Called at driver shutdown. 13700c195119SAlex Deucher */ 1371771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 1372771fe6b9SJerome Glisse { 1373771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 1374771fe6b9SJerome Glisse rdev->shutdown = true; 137590aca4d2SJerome Glisse /* evict vram memory */ 137690aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 13773ce0a23dSJerome Glisse radeon_fini(rdev); 13786a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 1379c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 1380e0a2ca73SAlex Deucher if (rdev->rio_mem) 1381351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 1382351a52a2SAlex Deucher rdev->rio_mem = NULL; 1383771fe6b9SJerome Glisse iounmap(rdev->rmmio); 1384771fe6b9SJerome Glisse rdev->rmmio = NULL; 138575efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 138675efdee1SAlex Deucher radeon_doorbell_fini(rdev); 13874d8bf9aeSChristian König radeon_debugfs_remove_files(rdev); 1388771fe6b9SJerome Glisse } 1389771fe6b9SJerome Glisse 1390771fe6b9SJerome Glisse 1391771fe6b9SJerome Glisse /* 1392771fe6b9SJerome Glisse * Suspend & resume. 1393771fe6b9SJerome Glisse */ 13940c195119SAlex Deucher /** 13950c195119SAlex Deucher * radeon_suspend_kms - initiate device suspend 13960c195119SAlex Deucher * 13970c195119SAlex Deucher * @pdev: drm dev pointer 13980c195119SAlex Deucher * @state: suspend state 13990c195119SAlex Deucher * 14000c195119SAlex Deucher * Puts the hw in the suspend state (all asics). 14010c195119SAlex Deucher * Returns 0 for success or an error on failure. 14020c195119SAlex Deucher * Called at driver suspend. 14030c195119SAlex Deucher */ 140410ebc0bcSDave Airlie int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon) 1405771fe6b9SJerome Glisse { 1406875c1866SDarren Jenkins struct radeon_device *rdev; 1407771fe6b9SJerome Glisse struct drm_crtc *crtc; 1408d8dcaa1dSAlex Deucher struct drm_connector *connector; 14097465280cSAlex Deucher int i, r; 14105f8f635eSJerome Glisse bool force_completion = false; 1411771fe6b9SJerome Glisse 1412875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 1413771fe6b9SJerome Glisse return -ENODEV; 1414771fe6b9SJerome Glisse } 14157473e830SDave Airlie 1416875c1866SDarren Jenkins rdev = dev->dev_private; 1417875c1866SDarren Jenkins 14185bcf719bSDave Airlie if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 14196a9ee8afSDave Airlie return 0; 1420d8dcaa1dSAlex Deucher 142186698c20SSeth Forshee drm_kms_helper_poll_disable(dev); 142286698c20SSeth Forshee 1423d8dcaa1dSAlex Deucher /* turn off display hw */ 1424d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1425d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 1426d8dcaa1dSAlex Deucher } 1427d8dcaa1dSAlex Deucher 1428771fe6b9SJerome Glisse /* unpin the front buffers */ 1429771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1430771fe6b9SJerome Glisse struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb); 14314c788679SJerome Glisse struct radeon_bo *robj; 1432771fe6b9SJerome Glisse 1433771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 1434771fe6b9SJerome Glisse continue; 1435771fe6b9SJerome Glisse } 14367e4d15d9SDaniel Vetter robj = gem_to_radeon_bo(rfb->obj); 143738651674SDave Airlie /* don't unpin kernel fb objects */ 143838651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 14394c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 144038651674SDave Airlie if (r == 0) { 14414c788679SJerome Glisse radeon_bo_unpin(robj); 14424c788679SJerome Glisse radeon_bo_unreserve(robj); 14434c788679SJerome Glisse } 1444771fe6b9SJerome Glisse } 1445771fe6b9SJerome Glisse } 1446771fe6b9SJerome Glisse /* evict vram memory */ 14474c788679SJerome Glisse radeon_bo_evict_vram(rdev); 14488a47cc9eSChristian König 14498a47cc9eSChristian König mutex_lock(&rdev->ring_lock); 1450771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 14515f8f635eSJerome Glisse for (i = 0; i < RADEON_NUM_RINGS; i++) { 14525f8f635eSJerome Glisse r = radeon_fence_wait_empty_locked(rdev, i); 14535f8f635eSJerome Glisse if (r) { 14545f8f635eSJerome Glisse /* delay GPU reset to resume */ 14555f8f635eSJerome Glisse force_completion = true; 14565f8f635eSJerome Glisse } 14575f8f635eSJerome Glisse } 14585f8f635eSJerome Glisse if (force_completion) { 14595f8f635eSJerome Glisse radeon_fence_driver_force_completion(rdev); 14605f8f635eSJerome Glisse } 14618a47cc9eSChristian König mutex_unlock(&rdev->ring_lock); 1462771fe6b9SJerome Glisse 1463f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 1464f657c2a7SYang Zhao 1465ce8f5370SAlex Deucher radeon_pm_suspend(rdev); 14663ce0a23dSJerome Glisse radeon_suspend(rdev); 1467d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 1468771fe6b9SJerome Glisse /* evict remaining vram memory */ 14694c788679SJerome Glisse radeon_bo_evict_vram(rdev); 1470771fe6b9SJerome Glisse 147110b06122SJerome Glisse radeon_agp_suspend(rdev); 147210b06122SJerome Glisse 1473771fe6b9SJerome Glisse pci_save_state(dev->pdev); 14747473e830SDave Airlie if (suspend) { 1475771fe6b9SJerome Glisse /* Shut down the device */ 1476771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 1477771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 1478771fe6b9SJerome Glisse } 147910ebc0bcSDave Airlie 148010ebc0bcSDave Airlie if (fbcon) { 1481ac751efaSTorben Hohn console_lock(); 148238651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 1483ac751efaSTorben Hohn console_unlock(); 148410ebc0bcSDave Airlie } 1485771fe6b9SJerome Glisse return 0; 1486771fe6b9SJerome Glisse } 1487771fe6b9SJerome Glisse 14880c195119SAlex Deucher /** 14890c195119SAlex Deucher * radeon_resume_kms - initiate device resume 14900c195119SAlex Deucher * 14910c195119SAlex Deucher * @pdev: drm dev pointer 14920c195119SAlex Deucher * 14930c195119SAlex Deucher * Bring the hw back to operating state (all asics). 14940c195119SAlex Deucher * Returns 0 for success or an error on failure. 14950c195119SAlex Deucher * Called at driver resume. 14960c195119SAlex Deucher */ 149710ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon) 1498771fe6b9SJerome Glisse { 149909bdf591SCedric Godin struct drm_connector *connector; 1500771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 150104eb2206SChristian König int r; 1502771fe6b9SJerome Glisse 15035bcf719bSDave Airlie if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 15046a9ee8afSDave Airlie return 0; 15056a9ee8afSDave Airlie 150610ebc0bcSDave Airlie if (fbcon) { 1507ac751efaSTorben Hohn console_lock(); 150810ebc0bcSDave Airlie } 15097473e830SDave Airlie if (resume) { 1510771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 1511771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 1512771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 151310ebc0bcSDave Airlie if (fbcon) 1514ac751efaSTorben Hohn console_unlock(); 1515771fe6b9SJerome Glisse return -1; 1516771fe6b9SJerome Glisse } 15177473e830SDave Airlie } 15180ebf1717SDave Airlie /* resume AGP if in use */ 15190ebf1717SDave Airlie radeon_agp_resume(rdev); 15203ce0a23dSJerome Glisse radeon_resume(rdev); 152104eb2206SChristian König 152204eb2206SChristian König r = radeon_ib_ring_tests(rdev); 152304eb2206SChristian König if (r) 152404eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 152504eb2206SChristian König 1526ce8f5370SAlex Deucher radeon_pm_resume(rdev); 1527f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 152809bdf591SCedric Godin 152910ebc0bcSDave Airlie if (fbcon) { 153038651674SDave Airlie radeon_fbdev_set_suspend(rdev, 0); 1531ac751efaSTorben Hohn console_unlock(); 153210ebc0bcSDave Airlie } 1533771fe6b9SJerome Glisse 15343fa47d9eSAlex Deucher /* init dig PHYs, disp eng pll */ 15353fa47d9eSAlex Deucher if (rdev->is_atom_bios) { 1536ac89af1eSAlex Deucher radeon_atom_encoder_init(rdev); 1537f3f1f03eSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 1538bced76f2SAlex Deucher /* turn on the BL */ 1539bced76f2SAlex Deucher if (rdev->mode_info.bl_encoder) { 1540bced76f2SAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 1541bced76f2SAlex Deucher rdev->mode_info.bl_encoder); 1542bced76f2SAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 1543bced76f2SAlex Deucher bl_level); 1544bced76f2SAlex Deucher } 15453fa47d9eSAlex Deucher } 1546d4877cf2SAlex Deucher /* reset hpd state */ 1547d4877cf2SAlex Deucher radeon_hpd_init(rdev); 1548771fe6b9SJerome Glisse /* blat the mode back in */ 1549771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 1550a93f344dSAlex Deucher /* turn on display hw */ 1551a93f344dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1552a93f344dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 1553a93f344dSAlex Deucher } 155486698c20SSeth Forshee 155586698c20SSeth Forshee drm_kms_helper_poll_enable(dev); 1556771fe6b9SJerome Glisse return 0; 1557771fe6b9SJerome Glisse } 1558771fe6b9SJerome Glisse 15590c195119SAlex Deucher /** 15600c195119SAlex Deucher * radeon_gpu_reset - reset the asic 15610c195119SAlex Deucher * 15620c195119SAlex Deucher * @rdev: radeon device pointer 15630c195119SAlex Deucher * 15640c195119SAlex Deucher * Attempt the reset the GPU if it has hung (all asics). 15650c195119SAlex Deucher * Returns 0 for success or an error on failure. 15660c195119SAlex Deucher */ 156790aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 156890aca4d2SJerome Glisse { 156955d7c221SChristian König unsigned ring_sizes[RADEON_NUM_RINGS]; 157055d7c221SChristian König uint32_t *ring_data[RADEON_NUM_RINGS]; 157155d7c221SChristian König 157255d7c221SChristian König bool saved = false; 157355d7c221SChristian König 157455d7c221SChristian König int i, r; 15758fd1b84cSDave Airlie int resched; 157690aca4d2SJerome Glisse 1577dee53e7fSJerome Glisse down_write(&rdev->exclusive_lock); 1578f9eaf9aeSChristian König 1579f9eaf9aeSChristian König if (!rdev->needs_reset) { 1580f9eaf9aeSChristian König up_write(&rdev->exclusive_lock); 1581f9eaf9aeSChristian König return 0; 1582f9eaf9aeSChristian König } 1583f9eaf9aeSChristian König 1584f9eaf9aeSChristian König rdev->needs_reset = false; 1585f9eaf9aeSChristian König 158690aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 15878fd1b84cSDave Airlie /* block TTM */ 15888fd1b84cSDave Airlie resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 158995f59509SAlex Deucher radeon_pm_suspend(rdev); 159090aca4d2SJerome Glisse radeon_suspend(rdev); 159190aca4d2SJerome Glisse 159255d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 159355d7c221SChristian König ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], 159455d7c221SChristian König &ring_data[i]); 159555d7c221SChristian König if (ring_sizes[i]) { 159655d7c221SChristian König saved = true; 159755d7c221SChristian König dev_info(rdev->dev, "Saved %d dwords of commands " 159855d7c221SChristian König "on ring %d.\n", ring_sizes[i], i); 159955d7c221SChristian König } 160055d7c221SChristian König } 160155d7c221SChristian König 160255d7c221SChristian König retry: 160390aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 160490aca4d2SJerome Glisse if (!r) { 160555d7c221SChristian König dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); 160690aca4d2SJerome Glisse radeon_resume(rdev); 160755d7c221SChristian König } 160804eb2206SChristian König 160990aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 161055d7c221SChristian König 161155d7c221SChristian König if (!r) { 161255d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 161355d7c221SChristian König radeon_ring_restore(rdev, &rdev->ring[i], 161455d7c221SChristian König ring_sizes[i], ring_data[i]); 1615f54b350dSChristian König ring_sizes[i] = 0; 1616f54b350dSChristian König ring_data[i] = NULL; 161790aca4d2SJerome Glisse } 16187a1619b9SMichel Dänzer 161955d7c221SChristian König r = radeon_ib_ring_tests(rdev); 162055d7c221SChristian König if (r) { 162155d7c221SChristian König dev_err(rdev->dev, "ib ring test failed (%d).\n", r); 162255d7c221SChristian König if (saved) { 1623f54b350dSChristian König saved = false; 162455d7c221SChristian König radeon_suspend(rdev); 162555d7c221SChristian König goto retry; 162655d7c221SChristian König } 162755d7c221SChristian König } 162855d7c221SChristian König } else { 162976903b96SJerome Glisse radeon_fence_driver_force_completion(rdev); 163055d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 163155d7c221SChristian König kfree(ring_data[i]); 163255d7c221SChristian König } 163355d7c221SChristian König } 163455d7c221SChristian König 163595f59509SAlex Deucher radeon_pm_resume(rdev); 1636d3493574SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 1637d3493574SJerome Glisse 163855d7c221SChristian König ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 16397a1619b9SMichel Dänzer if (r) { 164090aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 164190aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 16427a1619b9SMichel Dänzer } 16437a1619b9SMichel Dänzer 1644dee53e7fSJerome Glisse up_write(&rdev->exclusive_lock); 164590aca4d2SJerome Glisse return r; 164690aca4d2SJerome Glisse } 164790aca4d2SJerome Glisse 1648771fe6b9SJerome Glisse 1649771fe6b9SJerome Glisse /* 1650771fe6b9SJerome Glisse * Debugfs 1651771fe6b9SJerome Glisse */ 1652771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 1653771fe6b9SJerome Glisse struct drm_info_list *files, 1654771fe6b9SJerome Glisse unsigned nfiles) 1655771fe6b9SJerome Glisse { 1656771fe6b9SJerome Glisse unsigned i; 1657771fe6b9SJerome Glisse 16584d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 16594d8bf9aeSChristian König if (rdev->debugfs[i].files == files) { 1660771fe6b9SJerome Glisse /* Already registered */ 1661771fe6b9SJerome Glisse return 0; 1662771fe6b9SJerome Glisse } 1663771fe6b9SJerome Glisse } 1664c245cb9eSMichael Witten 16654d8bf9aeSChristian König i = rdev->debugfs_count + 1; 1666c245cb9eSMichael Witten if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { 1667c245cb9eSMichael Witten DRM_ERROR("Reached maximum number of debugfs components.\n"); 1668c245cb9eSMichael Witten DRM_ERROR("Report so we increase " 1669c245cb9eSMichael Witten "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); 1670771fe6b9SJerome Glisse return -EINVAL; 1671771fe6b9SJerome Glisse } 16724d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].files = files; 16734d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].num_files = nfiles; 16744d8bf9aeSChristian König rdev->debugfs_count = i; 1675771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1676771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1677771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 1678771fe6b9SJerome Glisse rdev->ddev->control); 1679771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1680771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 1681771fe6b9SJerome Glisse rdev->ddev->primary); 1682771fe6b9SJerome Glisse #endif 1683771fe6b9SJerome Glisse return 0; 1684771fe6b9SJerome Glisse } 1685771fe6b9SJerome Glisse 16864d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev) 16874d8bf9aeSChristian König { 16884d8bf9aeSChristian König #if defined(CONFIG_DEBUG_FS) 16894d8bf9aeSChristian König unsigned i; 16904d8bf9aeSChristian König 16914d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 16924d8bf9aeSChristian König drm_debugfs_remove_files(rdev->debugfs[i].files, 16934d8bf9aeSChristian König rdev->debugfs[i].num_files, 16944d8bf9aeSChristian König rdev->ddev->control); 16954d8bf9aeSChristian König drm_debugfs_remove_files(rdev->debugfs[i].files, 16964d8bf9aeSChristian König rdev->debugfs[i].num_files, 16974d8bf9aeSChristian König rdev->ddev->primary); 16984d8bf9aeSChristian König } 16994d8bf9aeSChristian König #endif 17004d8bf9aeSChristian König } 17014d8bf9aeSChristian König 1702771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1703771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 1704771fe6b9SJerome Glisse { 1705771fe6b9SJerome Glisse return 0; 1706771fe6b9SJerome Glisse } 1707771fe6b9SJerome Glisse 1708771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 1709771fe6b9SJerome Glisse { 1710771fe6b9SJerome Glisse } 1711771fe6b9SJerome Glisse #endif 1712