xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_device.c (revision 37615527c5669f0c332534a797e5aaa175b6f3cb)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/console.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include <drm/drmP.h>
31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h>
32771fe6b9SJerome Glisse #include <drm/radeon_drm.h>
3328d52043SDave Airlie #include <linux/vgaarb.h>
346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h>
35bcc65fd8SMatthew Garrett #include <linux/efi.h>
36771fe6b9SJerome Glisse #include "radeon_reg.h"
37771fe6b9SJerome Glisse #include "radeon.h"
38771fe6b9SJerome Glisse #include "atom.h"
39771fe6b9SJerome Glisse 
401b5331d9SJerome Glisse static const char radeon_family_name[][16] = {
411b5331d9SJerome Glisse 	"R100",
421b5331d9SJerome Glisse 	"RV100",
431b5331d9SJerome Glisse 	"RS100",
441b5331d9SJerome Glisse 	"RV200",
451b5331d9SJerome Glisse 	"RS200",
461b5331d9SJerome Glisse 	"R200",
471b5331d9SJerome Glisse 	"RV250",
481b5331d9SJerome Glisse 	"RS300",
491b5331d9SJerome Glisse 	"RV280",
501b5331d9SJerome Glisse 	"R300",
511b5331d9SJerome Glisse 	"R350",
521b5331d9SJerome Glisse 	"RV350",
531b5331d9SJerome Glisse 	"RV380",
541b5331d9SJerome Glisse 	"R420",
551b5331d9SJerome Glisse 	"R423",
561b5331d9SJerome Glisse 	"RV410",
571b5331d9SJerome Glisse 	"RS400",
581b5331d9SJerome Glisse 	"RS480",
591b5331d9SJerome Glisse 	"RS600",
601b5331d9SJerome Glisse 	"RS690",
611b5331d9SJerome Glisse 	"RS740",
621b5331d9SJerome Glisse 	"RV515",
631b5331d9SJerome Glisse 	"R520",
641b5331d9SJerome Glisse 	"RV530",
651b5331d9SJerome Glisse 	"RV560",
661b5331d9SJerome Glisse 	"RV570",
671b5331d9SJerome Glisse 	"R580",
681b5331d9SJerome Glisse 	"R600",
691b5331d9SJerome Glisse 	"RV610",
701b5331d9SJerome Glisse 	"RV630",
711b5331d9SJerome Glisse 	"RV670",
721b5331d9SJerome Glisse 	"RV620",
731b5331d9SJerome Glisse 	"RV635",
741b5331d9SJerome Glisse 	"RS780",
751b5331d9SJerome Glisse 	"RS880",
761b5331d9SJerome Glisse 	"RV770",
771b5331d9SJerome Glisse 	"RV730",
781b5331d9SJerome Glisse 	"RV710",
791b5331d9SJerome Glisse 	"RV740",
801b5331d9SJerome Glisse 	"CEDAR",
811b5331d9SJerome Glisse 	"REDWOOD",
821b5331d9SJerome Glisse 	"JUNIPER",
831b5331d9SJerome Glisse 	"CYPRESS",
841b5331d9SJerome Glisse 	"HEMLOCK",
85b08ebe7eSAlex Deucher 	"PALM",
864df64e65SAlex Deucher 	"SUMO",
874df64e65SAlex Deucher 	"SUMO2",
881fe18305SAlex Deucher 	"BARTS",
891fe18305SAlex Deucher 	"TURKS",
901fe18305SAlex Deucher 	"CAICOS",
91b7cfc9feSAlex Deucher 	"CAYMAN",
928848f759SAlex Deucher 	"ARUBA",
93cb28bb34SAlex Deucher 	"TAHITI",
94cb28bb34SAlex Deucher 	"PITCAIRN",
95cb28bb34SAlex Deucher 	"VERDE",
96624d3524SAlex Deucher 	"OLAND",
97b5d9d726SAlex Deucher 	"HAINAN",
986eac752eSAlex Deucher 	"BONAIRE",
996eac752eSAlex Deucher 	"KAVERI",
1006eac752eSAlex Deucher 	"KABINI",
1013bf599e8SAlex Deucher 	"HAWAII",
1021b5331d9SJerome Glisse 	"LAST",
1031b5331d9SJerome Glisse };
1041b5331d9SJerome Glisse 
10510ebc0bcSDave Airlie #if defined(CONFIG_VGA_SWITCHEROO)
10610ebc0bcSDave Airlie bool radeon_is_px(void);
10710ebc0bcSDave Airlie #else
10810ebc0bcSDave Airlie static inline bool radeon_is_px(void) { return false; }
10910ebc0bcSDave Airlie #endif
11010ebc0bcSDave Airlie 
1110c195119SAlex Deucher /**
1122e1b65f9SAlex Deucher  * radeon_program_register_sequence - program an array of registers.
1132e1b65f9SAlex Deucher  *
1142e1b65f9SAlex Deucher  * @rdev: radeon_device pointer
1152e1b65f9SAlex Deucher  * @registers: pointer to the register array
1162e1b65f9SAlex Deucher  * @array_size: size of the register array
1172e1b65f9SAlex Deucher  *
1182e1b65f9SAlex Deucher  * Programs an array or registers with and and or masks.
1192e1b65f9SAlex Deucher  * This is a helper for setting golden registers.
1202e1b65f9SAlex Deucher  */
1212e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev,
1222e1b65f9SAlex Deucher 				      const u32 *registers,
1232e1b65f9SAlex Deucher 				      const u32 array_size)
1242e1b65f9SAlex Deucher {
1252e1b65f9SAlex Deucher 	u32 tmp, reg, and_mask, or_mask;
1262e1b65f9SAlex Deucher 	int i;
1272e1b65f9SAlex Deucher 
1282e1b65f9SAlex Deucher 	if (array_size % 3)
1292e1b65f9SAlex Deucher 		return;
1302e1b65f9SAlex Deucher 
1312e1b65f9SAlex Deucher 	for (i = 0; i < array_size; i +=3) {
1322e1b65f9SAlex Deucher 		reg = registers[i + 0];
1332e1b65f9SAlex Deucher 		and_mask = registers[i + 1];
1342e1b65f9SAlex Deucher 		or_mask = registers[i + 2];
1352e1b65f9SAlex Deucher 
1362e1b65f9SAlex Deucher 		if (and_mask == 0xffffffff) {
1372e1b65f9SAlex Deucher 			tmp = or_mask;
1382e1b65f9SAlex Deucher 		} else {
1392e1b65f9SAlex Deucher 			tmp = RREG32(reg);
1402e1b65f9SAlex Deucher 			tmp &= ~and_mask;
1412e1b65f9SAlex Deucher 			tmp |= or_mask;
1422e1b65f9SAlex Deucher 		}
1432e1b65f9SAlex Deucher 		WREG32(reg, tmp);
1442e1b65f9SAlex Deucher 	}
1452e1b65f9SAlex Deucher }
1462e1b65f9SAlex Deucher 
1471a0041b8SAlex Deucher void radeon_pci_config_reset(struct radeon_device *rdev)
1481a0041b8SAlex Deucher {
1491a0041b8SAlex Deucher 	pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
1501a0041b8SAlex Deucher }
1511a0041b8SAlex Deucher 
1522e1b65f9SAlex Deucher /**
1530c195119SAlex Deucher  * radeon_surface_init - Clear GPU surface registers.
1540c195119SAlex Deucher  *
1550c195119SAlex Deucher  * @rdev: radeon_device pointer
1560c195119SAlex Deucher  *
1570c195119SAlex Deucher  * Clear GPU surface registers (r1xx-r5xx).
158b1e3a6d1SMichel Dänzer  */
1593ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev)
160b1e3a6d1SMichel Dänzer {
161b1e3a6d1SMichel Dänzer 	/* FIXME: check this out */
162b1e3a6d1SMichel Dänzer 	if (rdev->family < CHIP_R600) {
163b1e3a6d1SMichel Dänzer 		int i;
164b1e3a6d1SMichel Dänzer 
165550e2d92SDave Airlie 		for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
166550e2d92SDave Airlie 			if (rdev->surface_regs[i].bo)
167550e2d92SDave Airlie 				radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
168550e2d92SDave Airlie 			else
169550e2d92SDave Airlie 				radeon_clear_surface_reg(rdev, i);
170b1e3a6d1SMichel Dänzer 		}
171e024e110SDave Airlie 		/* enable surfaces */
172e024e110SDave Airlie 		WREG32(RADEON_SURFACE_CNTL, 0);
173b1e3a6d1SMichel Dänzer 	}
174b1e3a6d1SMichel Dänzer }
175b1e3a6d1SMichel Dänzer 
176b1e3a6d1SMichel Dänzer /*
177771fe6b9SJerome Glisse  * GPU scratch registers helpers function.
178771fe6b9SJerome Glisse  */
1790c195119SAlex Deucher /**
1800c195119SAlex Deucher  * radeon_scratch_init - Init scratch register driver information.
1810c195119SAlex Deucher  *
1820c195119SAlex Deucher  * @rdev: radeon_device pointer
1830c195119SAlex Deucher  *
1840c195119SAlex Deucher  * Init CP scratch register driver information (r1xx-r5xx)
1850c195119SAlex Deucher  */
1863ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev)
187771fe6b9SJerome Glisse {
188771fe6b9SJerome Glisse 	int i;
189771fe6b9SJerome Glisse 
190771fe6b9SJerome Glisse 	/* FIXME: check this out */
191771fe6b9SJerome Glisse 	if (rdev->family < CHIP_R300) {
192771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 5;
193771fe6b9SJerome Glisse 	} else {
194771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 7;
195771fe6b9SJerome Glisse 	}
196724c80e1SAlex Deucher 	rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
197771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
198771fe6b9SJerome Glisse 		rdev->scratch.free[i] = true;
199724c80e1SAlex Deucher 		rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
200771fe6b9SJerome Glisse 	}
201771fe6b9SJerome Glisse }
202771fe6b9SJerome Glisse 
2030c195119SAlex Deucher /**
2040c195119SAlex Deucher  * radeon_scratch_get - Allocate a scratch register
2050c195119SAlex Deucher  *
2060c195119SAlex Deucher  * @rdev: radeon_device pointer
2070c195119SAlex Deucher  * @reg: scratch register mmio offset
2080c195119SAlex Deucher  *
2090c195119SAlex Deucher  * Allocate a CP scratch register for use by the driver (all asics).
2100c195119SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
2110c195119SAlex Deucher  */
212771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
213771fe6b9SJerome Glisse {
214771fe6b9SJerome Glisse 	int i;
215771fe6b9SJerome Glisse 
216771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
217771fe6b9SJerome Glisse 		if (rdev->scratch.free[i]) {
218771fe6b9SJerome Glisse 			rdev->scratch.free[i] = false;
219771fe6b9SJerome Glisse 			*reg = rdev->scratch.reg[i];
220771fe6b9SJerome Glisse 			return 0;
221771fe6b9SJerome Glisse 		}
222771fe6b9SJerome Glisse 	}
223771fe6b9SJerome Glisse 	return -EINVAL;
224771fe6b9SJerome Glisse }
225771fe6b9SJerome Glisse 
2260c195119SAlex Deucher /**
2270c195119SAlex Deucher  * radeon_scratch_free - Free a scratch register
2280c195119SAlex Deucher  *
2290c195119SAlex Deucher  * @rdev: radeon_device pointer
2300c195119SAlex Deucher  * @reg: scratch register mmio offset
2310c195119SAlex Deucher  *
2320c195119SAlex Deucher  * Free a CP scratch register allocated for use by the driver (all asics)
2330c195119SAlex Deucher  */
234771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
235771fe6b9SJerome Glisse {
236771fe6b9SJerome Glisse 	int i;
237771fe6b9SJerome Glisse 
238771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
239771fe6b9SJerome Glisse 		if (rdev->scratch.reg[i] == reg) {
240771fe6b9SJerome Glisse 			rdev->scratch.free[i] = true;
241771fe6b9SJerome Glisse 			return;
242771fe6b9SJerome Glisse 		}
243771fe6b9SJerome Glisse 	}
244771fe6b9SJerome Glisse }
245771fe6b9SJerome Glisse 
2460c195119SAlex Deucher /*
24775efdee1SAlex Deucher  * GPU doorbell aperture helpers function.
24875efdee1SAlex Deucher  */
24975efdee1SAlex Deucher /**
25075efdee1SAlex Deucher  * radeon_doorbell_init - Init doorbell driver information.
25175efdee1SAlex Deucher  *
25275efdee1SAlex Deucher  * @rdev: radeon_device pointer
25375efdee1SAlex Deucher  *
25475efdee1SAlex Deucher  * Init doorbell driver information (CIK)
25575efdee1SAlex Deucher  * Returns 0 on success, error on failure.
25675efdee1SAlex Deucher  */
25728f5a6cdSRashika Kheria static int radeon_doorbell_init(struct radeon_device *rdev)
25875efdee1SAlex Deucher {
25975efdee1SAlex Deucher 	/* doorbell bar mapping */
26075efdee1SAlex Deucher 	rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
26175efdee1SAlex Deucher 	rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
26275efdee1SAlex Deucher 
263d5754ab8SAndrew Lewycky 	rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
264d5754ab8SAndrew Lewycky 	if (rdev->doorbell.num_doorbells == 0)
265d5754ab8SAndrew Lewycky 		return -EINVAL;
26675efdee1SAlex Deucher 
267d5754ab8SAndrew Lewycky 	rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
26875efdee1SAlex Deucher 	if (rdev->doorbell.ptr == NULL) {
26975efdee1SAlex Deucher 		return -ENOMEM;
27075efdee1SAlex Deucher 	}
27175efdee1SAlex Deucher 	DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
27275efdee1SAlex Deucher 	DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
27375efdee1SAlex Deucher 
274d5754ab8SAndrew Lewycky 	memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
27575efdee1SAlex Deucher 
27675efdee1SAlex Deucher 	return 0;
27775efdee1SAlex Deucher }
27875efdee1SAlex Deucher 
27975efdee1SAlex Deucher /**
28075efdee1SAlex Deucher  * radeon_doorbell_fini - Tear down doorbell driver information.
28175efdee1SAlex Deucher  *
28275efdee1SAlex Deucher  * @rdev: radeon_device pointer
28375efdee1SAlex Deucher  *
28475efdee1SAlex Deucher  * Tear down doorbell driver information (CIK)
28575efdee1SAlex Deucher  */
28628f5a6cdSRashika Kheria static void radeon_doorbell_fini(struct radeon_device *rdev)
28775efdee1SAlex Deucher {
28875efdee1SAlex Deucher 	iounmap(rdev->doorbell.ptr);
28975efdee1SAlex Deucher 	rdev->doorbell.ptr = NULL;
29075efdee1SAlex Deucher }
29175efdee1SAlex Deucher 
29275efdee1SAlex Deucher /**
293d5754ab8SAndrew Lewycky  * radeon_doorbell_get - Allocate a doorbell entry
29475efdee1SAlex Deucher  *
29575efdee1SAlex Deucher  * @rdev: radeon_device pointer
296d5754ab8SAndrew Lewycky  * @doorbell: doorbell index
29775efdee1SAlex Deucher  *
298d5754ab8SAndrew Lewycky  * Allocate a doorbell for use by the driver (all asics).
29975efdee1SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
30075efdee1SAlex Deucher  */
30175efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
30275efdee1SAlex Deucher {
303d5754ab8SAndrew Lewycky 	unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
304d5754ab8SAndrew Lewycky 	if (offset < rdev->doorbell.num_doorbells) {
305d5754ab8SAndrew Lewycky 		__set_bit(offset, rdev->doorbell.used);
306d5754ab8SAndrew Lewycky 		*doorbell = offset;
30775efdee1SAlex Deucher 		return 0;
308d5754ab8SAndrew Lewycky 	} else {
30975efdee1SAlex Deucher 		return -EINVAL;
31075efdee1SAlex Deucher 	}
311d5754ab8SAndrew Lewycky }
31275efdee1SAlex Deucher 
31375efdee1SAlex Deucher /**
314d5754ab8SAndrew Lewycky  * radeon_doorbell_free - Free a doorbell entry
31575efdee1SAlex Deucher  *
31675efdee1SAlex Deucher  * @rdev: radeon_device pointer
317d5754ab8SAndrew Lewycky  * @doorbell: doorbell index
31875efdee1SAlex Deucher  *
319d5754ab8SAndrew Lewycky  * Free a doorbell allocated for use by the driver (all asics)
32075efdee1SAlex Deucher  */
32175efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
32275efdee1SAlex Deucher {
323d5754ab8SAndrew Lewycky 	if (doorbell < rdev->doorbell.num_doorbells)
324d5754ab8SAndrew Lewycky 		__clear_bit(doorbell, rdev->doorbell.used);
32575efdee1SAlex Deucher }
32675efdee1SAlex Deucher 
32775efdee1SAlex Deucher /*
3280c195119SAlex Deucher  * radeon_wb_*()
3290c195119SAlex Deucher  * Writeback is the the method by which the the GPU updates special pages
3300c195119SAlex Deucher  * in memory with the status of certain GPU events (fences, ring pointers,
3310c195119SAlex Deucher  * etc.).
3320c195119SAlex Deucher  */
3330c195119SAlex Deucher 
3340c195119SAlex Deucher /**
3350c195119SAlex Deucher  * radeon_wb_disable - Disable Writeback
3360c195119SAlex Deucher  *
3370c195119SAlex Deucher  * @rdev: radeon_device pointer
3380c195119SAlex Deucher  *
3390c195119SAlex Deucher  * Disables Writeback (all asics).  Used for suspend.
3400c195119SAlex Deucher  */
341724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev)
342724c80e1SAlex Deucher {
343724c80e1SAlex Deucher 	rdev->wb.enabled = false;
344724c80e1SAlex Deucher }
345724c80e1SAlex Deucher 
3460c195119SAlex Deucher /**
3470c195119SAlex Deucher  * radeon_wb_fini - Disable Writeback and free memory
3480c195119SAlex Deucher  *
3490c195119SAlex Deucher  * @rdev: radeon_device pointer
3500c195119SAlex Deucher  *
3510c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
3520c195119SAlex Deucher  * Used at driver shutdown.
3530c195119SAlex Deucher  */
354724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev)
355724c80e1SAlex Deucher {
356724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
357724c80e1SAlex Deucher 	if (rdev->wb.wb_obj) {
358089920f2SJerome Glisse 		if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
359089920f2SJerome Glisse 			radeon_bo_kunmap(rdev->wb.wb_obj);
360089920f2SJerome Glisse 			radeon_bo_unpin(rdev->wb.wb_obj);
361089920f2SJerome Glisse 			radeon_bo_unreserve(rdev->wb.wb_obj);
362089920f2SJerome Glisse 		}
363724c80e1SAlex Deucher 		radeon_bo_unref(&rdev->wb.wb_obj);
364724c80e1SAlex Deucher 		rdev->wb.wb = NULL;
365724c80e1SAlex Deucher 		rdev->wb.wb_obj = NULL;
366724c80e1SAlex Deucher 	}
367724c80e1SAlex Deucher }
368724c80e1SAlex Deucher 
3690c195119SAlex Deucher /**
3700c195119SAlex Deucher  * radeon_wb_init- Init Writeback driver info and allocate memory
3710c195119SAlex Deucher  *
3720c195119SAlex Deucher  * @rdev: radeon_device pointer
3730c195119SAlex Deucher  *
3740c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
3750c195119SAlex Deucher  * Used at driver startup.
3760c195119SAlex Deucher  * Returns 0 on success or an -error on failure.
3770c195119SAlex Deucher  */
378724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev)
379724c80e1SAlex Deucher {
380724c80e1SAlex Deucher 	int r;
381724c80e1SAlex Deucher 
382724c80e1SAlex Deucher 	if (rdev->wb.wb_obj == NULL) {
383441921d5SDaniel Vetter 		r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
38440f5cf99SAlex Deucher 				     RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
385724c80e1SAlex Deucher 		if (r) {
386724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
387724c80e1SAlex Deucher 			return r;
388724c80e1SAlex Deucher 		}
389724c80e1SAlex Deucher 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
390724c80e1SAlex Deucher 		if (unlikely(r != 0)) {
391724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
392724c80e1SAlex Deucher 			return r;
393724c80e1SAlex Deucher 		}
394724c80e1SAlex Deucher 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
395724c80e1SAlex Deucher 				&rdev->wb.gpu_addr);
396724c80e1SAlex Deucher 		if (r) {
397724c80e1SAlex Deucher 			radeon_bo_unreserve(rdev->wb.wb_obj);
398724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
399724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
400724c80e1SAlex Deucher 			return r;
401724c80e1SAlex Deucher 		}
402724c80e1SAlex Deucher 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
403724c80e1SAlex Deucher 		radeon_bo_unreserve(rdev->wb.wb_obj);
404724c80e1SAlex Deucher 		if (r) {
405724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
406724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
407724c80e1SAlex Deucher 			return r;
408724c80e1SAlex Deucher 		}
409089920f2SJerome Glisse 	}
410724c80e1SAlex Deucher 
411e6ba7599SAlex Deucher 	/* clear wb memory */
412e6ba7599SAlex Deucher 	memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
413d0f8a854SAlex Deucher 	/* disable event_write fences */
414d0f8a854SAlex Deucher 	rdev->wb.use_event = false;
415724c80e1SAlex Deucher 	/* disabled via module param */
4163b7a2b24SJerome Glisse 	if (radeon_no_wb == 1) {
417724c80e1SAlex Deucher 		rdev->wb.enabled = false;
4183b7a2b24SJerome Glisse 	} else {
419724c80e1SAlex Deucher 		if (rdev->flags & RADEON_IS_AGP) {
42028eebb70SAlex Deucher 			/* often unreliable on AGP */
42128eebb70SAlex Deucher 			rdev->wb.enabled = false;
42228eebb70SAlex Deucher 		} else if (rdev->family < CHIP_R300) {
42328eebb70SAlex Deucher 			/* often unreliable on pre-r300 */
424724c80e1SAlex Deucher 			rdev->wb.enabled = false;
425d0f8a854SAlex Deucher 		} else {
426724c80e1SAlex Deucher 			rdev->wb.enabled = true;
427d0f8a854SAlex Deucher 			/* event_write fences are only available on r600+ */
4283b7a2b24SJerome Glisse 			if (rdev->family >= CHIP_R600) {
429d0f8a854SAlex Deucher 				rdev->wb.use_event = true;
430d0f8a854SAlex Deucher 			}
431724c80e1SAlex Deucher 		}
4323b7a2b24SJerome Glisse 	}
433c994ead6SAlex Deucher 	/* always use writeback/events on NI, APUs */
434c994ead6SAlex Deucher 	if (rdev->family >= CHIP_PALM) {
4357d52785dSAlex Deucher 		rdev->wb.enabled = true;
4367d52785dSAlex Deucher 		rdev->wb.use_event = true;
4377d52785dSAlex Deucher 	}
438724c80e1SAlex Deucher 
439724c80e1SAlex Deucher 	dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
440724c80e1SAlex Deucher 
441724c80e1SAlex Deucher 	return 0;
442724c80e1SAlex Deucher }
443724c80e1SAlex Deucher 
444d594e46aSJerome Glisse /**
445d594e46aSJerome Glisse  * radeon_vram_location - try to find VRAM location
446d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
447d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
448d594e46aSJerome Glisse  * @base: base address at which to put VRAM
449d594e46aSJerome Glisse  *
450d594e46aSJerome Glisse  * Function will place try to place VRAM at base address provided
451d594e46aSJerome Glisse  * as parameter (which is so far either PCI aperture address or
452d594e46aSJerome Glisse  * for IGP TOM base address).
453d594e46aSJerome Glisse  *
454d594e46aSJerome Glisse  * If there is not enough space to fit the unvisible VRAM in the 32bits
455d594e46aSJerome Glisse  * address space then we limit the VRAM size to the aperture.
456d594e46aSJerome Glisse  *
457d594e46aSJerome Glisse  * If we are using AGP and if the AGP aperture doesn't allow us to have
458d594e46aSJerome Glisse  * room for all the VRAM than we restrict the VRAM to the PCI aperture
459d594e46aSJerome Glisse  * size and print a warning.
460d594e46aSJerome Glisse  *
461d594e46aSJerome Glisse  * This function will never fails, worst case are limiting VRAM.
462d594e46aSJerome Glisse  *
463d594e46aSJerome Glisse  * Note: GTT start, end, size should be initialized before calling this
464d594e46aSJerome Glisse  * function on AGP platform.
465d594e46aSJerome Glisse  *
46625985edcSLucas De Marchi  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
467d594e46aSJerome Glisse  * this shouldn't be a problem as we are using the PCI aperture as a reference.
468d594e46aSJerome Glisse  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
469d594e46aSJerome Glisse  * not IGP.
470d594e46aSJerome Glisse  *
471d594e46aSJerome Glisse  * Note: we use mc_vram_size as on some board we need to program the mc to
472d594e46aSJerome Glisse  * cover the whole aperture even if VRAM size is inferior to aperture size
473d594e46aSJerome Glisse  * Novell bug 204882 + along with lots of ubuntu ones
474d594e46aSJerome Glisse  *
475d594e46aSJerome Glisse  * Note: when limiting vram it's safe to overwritte real_vram_size because
476d594e46aSJerome Glisse  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
477d594e46aSJerome Glisse  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
478d594e46aSJerome Glisse  * ones)
479d594e46aSJerome Glisse  *
480d594e46aSJerome Glisse  * Note: IGP TOM addr should be the same as the aperture addr, we don't
481d594e46aSJerome Glisse  * explicitly check for that thought.
482d594e46aSJerome Glisse  *
483d594e46aSJerome Glisse  * FIXME: when reducing VRAM size align new size on power of 2.
484771fe6b9SJerome Glisse  */
485d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
486771fe6b9SJerome Glisse {
4871bcb04f7SChristian König 	uint64_t limit = (uint64_t)radeon_vram_limit << 20;
4881bcb04f7SChristian König 
489d594e46aSJerome Glisse 	mc->vram_start = base;
4909ed8b1f9SAlex Deucher 	if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
491d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
492d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
493d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
494771fe6b9SJerome Glisse 	}
495d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
4962cbeb4efSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
497d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
498d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
499d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
500771fe6b9SJerome Glisse 	}
501d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
5021bcb04f7SChristian König 	if (limit && limit < mc->real_vram_size)
5031bcb04f7SChristian König 		mc->real_vram_size = limit;
504dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
505d594e46aSJerome Glisse 			mc->mc_vram_size >> 20, mc->vram_start,
506d594e46aSJerome Glisse 			mc->vram_end, mc->real_vram_size >> 20);
507771fe6b9SJerome Glisse }
508771fe6b9SJerome Glisse 
509d594e46aSJerome Glisse /**
510d594e46aSJerome Glisse  * radeon_gtt_location - try to find GTT location
511d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
512d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
513d594e46aSJerome Glisse  *
514d594e46aSJerome Glisse  * Function will place try to place GTT before or after VRAM.
515d594e46aSJerome Glisse  *
516d594e46aSJerome Glisse  * If GTT size is bigger than space left then we ajust GTT size.
517d594e46aSJerome Glisse  * Thus function will never fails.
518d594e46aSJerome Glisse  *
519d594e46aSJerome Glisse  * FIXME: when reducing GTT size align new size on power of 2.
520d594e46aSJerome Glisse  */
521d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
522d594e46aSJerome Glisse {
523d594e46aSJerome Glisse 	u64 size_af, size_bf;
524d594e46aSJerome Glisse 
5259ed8b1f9SAlex Deucher 	size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
5268d369bb1SAlex Deucher 	size_bf = mc->vram_start & ~mc->gtt_base_align;
527d594e46aSJerome Glisse 	if (size_bf > size_af) {
528d594e46aSJerome Glisse 		if (mc->gtt_size > size_bf) {
529d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
530d594e46aSJerome Glisse 			mc->gtt_size = size_bf;
531d594e46aSJerome Glisse 		}
5328d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
533d594e46aSJerome Glisse 	} else {
534d594e46aSJerome Glisse 		if (mc->gtt_size > size_af) {
535d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
536d594e46aSJerome Glisse 			mc->gtt_size = size_af;
537d594e46aSJerome Glisse 		}
5388d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
539d594e46aSJerome Glisse 	}
540d594e46aSJerome Glisse 	mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
541dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
542d594e46aSJerome Glisse 			mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
543d594e46aSJerome Glisse }
544771fe6b9SJerome Glisse 
545771fe6b9SJerome Glisse /*
546771fe6b9SJerome Glisse  * GPU helpers function.
547771fe6b9SJerome Glisse  */
5480c195119SAlex Deucher /**
5490c195119SAlex Deucher  * radeon_card_posted - check if the hw has already been initialized
5500c195119SAlex Deucher  *
5510c195119SAlex Deucher  * @rdev: radeon_device pointer
5520c195119SAlex Deucher  *
5530c195119SAlex Deucher  * Check if the asic has been initialized (all asics).
5540c195119SAlex Deucher  * Used at driver startup.
5550c195119SAlex Deucher  * Returns true if initialized or false if not.
5560c195119SAlex Deucher  */
5579f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev)
558771fe6b9SJerome Glisse {
559771fe6b9SJerome Glisse 	uint32_t reg;
560771fe6b9SJerome Glisse 
56150a583f6SAlex Deucher 	/* required for EFI mode on macbook2,1 which uses an r5xx asic */
56283e68189SMatt Fleming 	if (efi_enabled(EFI_BOOT) &&
56350a583f6SAlex Deucher 	    (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
56450a583f6SAlex Deucher 	    (rdev->family < CHIP_R600))
565bcc65fd8SMatthew Garrett 		return false;
566bcc65fd8SMatthew Garrett 
5672cf3a4fcSAlex Deucher 	if (ASIC_IS_NODCE(rdev))
5682cf3a4fcSAlex Deucher 		goto check_memsize;
5692cf3a4fcSAlex Deucher 
570771fe6b9SJerome Glisse 	/* first check CRTCs */
57109fb8bd1SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
57218007401SAlex Deucher 		reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
57318007401SAlex Deucher 			RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
57409fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 4) {
57509fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
57609fb8bd1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
57709fb8bd1SAlex Deucher 			}
57809fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 6) {
57909fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
580bcc1c2a1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
58109fb8bd1SAlex Deucher 			}
582bcc1c2a1SAlex Deucher 		if (reg & EVERGREEN_CRTC_MASTER_EN)
583bcc1c2a1SAlex Deucher 			return true;
584bcc1c2a1SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
585771fe6b9SJerome Glisse 		reg = RREG32(AVIVO_D1CRTC_CONTROL) |
586771fe6b9SJerome Glisse 		      RREG32(AVIVO_D2CRTC_CONTROL);
587771fe6b9SJerome Glisse 		if (reg & AVIVO_CRTC_EN) {
588771fe6b9SJerome Glisse 			return true;
589771fe6b9SJerome Glisse 		}
590771fe6b9SJerome Glisse 	} else {
591771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CRTC_GEN_CNTL) |
592771fe6b9SJerome Glisse 		      RREG32(RADEON_CRTC2_GEN_CNTL);
593771fe6b9SJerome Glisse 		if (reg & RADEON_CRTC_EN) {
594771fe6b9SJerome Glisse 			return true;
595771fe6b9SJerome Glisse 		}
596771fe6b9SJerome Glisse 	}
597771fe6b9SJerome Glisse 
5982cf3a4fcSAlex Deucher check_memsize:
599771fe6b9SJerome Glisse 	/* then check MEM_SIZE, in case the crtcs are off */
600771fe6b9SJerome Glisse 	if (rdev->family >= CHIP_R600)
601771fe6b9SJerome Glisse 		reg = RREG32(R600_CONFIG_MEMSIZE);
602771fe6b9SJerome Glisse 	else
603771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CONFIG_MEMSIZE);
604771fe6b9SJerome Glisse 
605771fe6b9SJerome Glisse 	if (reg)
606771fe6b9SJerome Glisse 		return true;
607771fe6b9SJerome Glisse 
608771fe6b9SJerome Glisse 	return false;
609771fe6b9SJerome Glisse 
610771fe6b9SJerome Glisse }
611771fe6b9SJerome Glisse 
6120c195119SAlex Deucher /**
6130c195119SAlex Deucher  * radeon_update_bandwidth_info - update display bandwidth params
6140c195119SAlex Deucher  *
6150c195119SAlex Deucher  * @rdev: radeon_device pointer
6160c195119SAlex Deucher  *
6170c195119SAlex Deucher  * Used when sclk/mclk are switched or display modes are set.
6180c195119SAlex Deucher  * params are used to calculate display watermarks (all asics)
6190c195119SAlex Deucher  */
620f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev)
621f47299c5SAlex Deucher {
622f47299c5SAlex Deucher 	fixed20_12 a;
6238807286eSAlex Deucher 	u32 sclk = rdev->pm.current_sclk;
6248807286eSAlex Deucher 	u32 mclk = rdev->pm.current_mclk;
625f47299c5SAlex Deucher 
6268807286eSAlex Deucher 	/* sclk/mclk in Mhz */
62768adac5eSBen Skeggs 	a.full = dfixed_const(100);
62868adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_const(sclk);
62968adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
63068adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_const(mclk);
63168adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
632f47299c5SAlex Deucher 
6338807286eSAlex Deucher 	if (rdev->flags & RADEON_IS_IGP) {
63468adac5eSBen Skeggs 		a.full = dfixed_const(16);
635f47299c5SAlex Deucher 		/* core_bandwidth = sclk(Mhz) * 16 */
63668adac5eSBen Skeggs 		rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
637f47299c5SAlex Deucher 	}
638f47299c5SAlex Deucher }
639f47299c5SAlex Deucher 
6400c195119SAlex Deucher /**
6410c195119SAlex Deucher  * radeon_boot_test_post_card - check and possibly initialize the hw
6420c195119SAlex Deucher  *
6430c195119SAlex Deucher  * @rdev: radeon_device pointer
6440c195119SAlex Deucher  *
6450c195119SAlex Deucher  * Check if the asic is initialized and if not, attempt to initialize
6460c195119SAlex Deucher  * it (all asics).
6470c195119SAlex Deucher  * Returns true if initialized or false if not.
6480c195119SAlex Deucher  */
64972542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev)
65072542d77SDave Airlie {
65172542d77SDave Airlie 	if (radeon_card_posted(rdev))
65272542d77SDave Airlie 		return true;
65372542d77SDave Airlie 
65472542d77SDave Airlie 	if (rdev->bios) {
65572542d77SDave Airlie 		DRM_INFO("GPU not posted. posting now...\n");
65672542d77SDave Airlie 		if (rdev->is_atom_bios)
65772542d77SDave Airlie 			atom_asic_init(rdev->mode_info.atom_context);
65872542d77SDave Airlie 		else
65972542d77SDave Airlie 			radeon_combios_asic_init(rdev->ddev);
66072542d77SDave Airlie 		return true;
66172542d77SDave Airlie 	} else {
66272542d77SDave Airlie 		dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
66372542d77SDave Airlie 		return false;
66472542d77SDave Airlie 	}
66572542d77SDave Airlie }
66672542d77SDave Airlie 
6670c195119SAlex Deucher /**
6680c195119SAlex Deucher  * radeon_dummy_page_init - init dummy page used by the driver
6690c195119SAlex Deucher  *
6700c195119SAlex Deucher  * @rdev: radeon_device pointer
6710c195119SAlex Deucher  *
6720c195119SAlex Deucher  * Allocate the dummy page used by the driver (all asics).
6730c195119SAlex Deucher  * This dummy page is used by the driver as a filler for gart entries
6740c195119SAlex Deucher  * when pages are taken out of the GART
6750c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
6760c195119SAlex Deucher  */
6773ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev)
6783ce0a23dSJerome Glisse {
67982568565SDave Airlie 	if (rdev->dummy_page.page)
68082568565SDave Airlie 		return 0;
6813ce0a23dSJerome Glisse 	rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
6823ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
6833ce0a23dSJerome Glisse 		return -ENOMEM;
6843ce0a23dSJerome Glisse 	rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
6853ce0a23dSJerome Glisse 					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
686a30f6fb7SBenjamin Herrenschmidt 	if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
687a30f6fb7SBenjamin Herrenschmidt 		dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
6883ce0a23dSJerome Glisse 		__free_page(rdev->dummy_page.page);
6893ce0a23dSJerome Glisse 		rdev->dummy_page.page = NULL;
6903ce0a23dSJerome Glisse 		return -ENOMEM;
6913ce0a23dSJerome Glisse 	}
6923ce0a23dSJerome Glisse 	return 0;
6933ce0a23dSJerome Glisse }
6943ce0a23dSJerome Glisse 
6950c195119SAlex Deucher /**
6960c195119SAlex Deucher  * radeon_dummy_page_fini - free dummy page used by the driver
6970c195119SAlex Deucher  *
6980c195119SAlex Deucher  * @rdev: radeon_device pointer
6990c195119SAlex Deucher  *
7000c195119SAlex Deucher  * Frees the dummy page used by the driver (all asics).
7010c195119SAlex Deucher  */
7023ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev)
7033ce0a23dSJerome Glisse {
7043ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
7053ce0a23dSJerome Glisse 		return;
7063ce0a23dSJerome Glisse 	pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
7073ce0a23dSJerome Glisse 			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
7083ce0a23dSJerome Glisse 	__free_page(rdev->dummy_page.page);
7093ce0a23dSJerome Glisse 	rdev->dummy_page.page = NULL;
7103ce0a23dSJerome Glisse }
7113ce0a23dSJerome Glisse 
712771fe6b9SJerome Glisse 
713771fe6b9SJerome Glisse /* ATOM accessor methods */
7140c195119SAlex Deucher /*
7150c195119SAlex Deucher  * ATOM is an interpreted byte code stored in tables in the vbios.  The
7160c195119SAlex Deucher  * driver registers callbacks to access registers and the interpreter
7170c195119SAlex Deucher  * in the driver parses the tables and executes then to program specific
7180c195119SAlex Deucher  * actions (set display modes, asic init, etc.).  See radeon_atombios.c,
7190c195119SAlex Deucher  * atombios.h, and atom.c
7200c195119SAlex Deucher  */
7210c195119SAlex Deucher 
7220c195119SAlex Deucher /**
7230c195119SAlex Deucher  * cail_pll_read - read PLL register
7240c195119SAlex Deucher  *
7250c195119SAlex Deucher  * @info: atom card_info pointer
7260c195119SAlex Deucher  * @reg: PLL register offset
7270c195119SAlex Deucher  *
7280c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
7290c195119SAlex Deucher  * Returns the value of the PLL register.
7300c195119SAlex Deucher  */
731771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
732771fe6b9SJerome Glisse {
733771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
734771fe6b9SJerome Glisse 	uint32_t r;
735771fe6b9SJerome Glisse 
736771fe6b9SJerome Glisse 	r = rdev->pll_rreg(rdev, reg);
737771fe6b9SJerome Glisse 	return r;
738771fe6b9SJerome Glisse }
739771fe6b9SJerome Glisse 
7400c195119SAlex Deucher /**
7410c195119SAlex Deucher  * cail_pll_write - write PLL register
7420c195119SAlex Deucher  *
7430c195119SAlex Deucher  * @info: atom card_info pointer
7440c195119SAlex Deucher  * @reg: PLL register offset
7450c195119SAlex Deucher  * @val: value to write to the pll register
7460c195119SAlex Deucher  *
7470c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
7480c195119SAlex Deucher  */
749771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
750771fe6b9SJerome Glisse {
751771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
752771fe6b9SJerome Glisse 
753771fe6b9SJerome Glisse 	rdev->pll_wreg(rdev, reg, val);
754771fe6b9SJerome Glisse }
755771fe6b9SJerome Glisse 
7560c195119SAlex Deucher /**
7570c195119SAlex Deucher  * cail_mc_read - read MC (Memory Controller) register
7580c195119SAlex Deucher  *
7590c195119SAlex Deucher  * @info: atom card_info pointer
7600c195119SAlex Deucher  * @reg: MC register offset
7610c195119SAlex Deucher  *
7620c195119SAlex Deucher  * Provides an MC register accessor for the atom interpreter (r4xx+).
7630c195119SAlex Deucher  * Returns the value of the MC register.
7640c195119SAlex Deucher  */
765771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
766771fe6b9SJerome Glisse {
767771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
768771fe6b9SJerome Glisse 	uint32_t r;
769771fe6b9SJerome Glisse 
770771fe6b9SJerome Glisse 	r = rdev->mc_rreg(rdev, reg);
771771fe6b9SJerome Glisse 	return r;
772771fe6b9SJerome Glisse }
773771fe6b9SJerome Glisse 
7740c195119SAlex Deucher /**
7750c195119SAlex Deucher  * cail_mc_write - write MC (Memory Controller) register
7760c195119SAlex Deucher  *
7770c195119SAlex Deucher  * @info: atom card_info pointer
7780c195119SAlex Deucher  * @reg: MC register offset
7790c195119SAlex Deucher  * @val: value to write to the pll register
7800c195119SAlex Deucher  *
7810c195119SAlex Deucher  * Provides a MC register accessor for the atom interpreter (r4xx+).
7820c195119SAlex Deucher  */
783771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
784771fe6b9SJerome Glisse {
785771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
786771fe6b9SJerome Glisse 
787771fe6b9SJerome Glisse 	rdev->mc_wreg(rdev, reg, val);
788771fe6b9SJerome Glisse }
789771fe6b9SJerome Glisse 
7900c195119SAlex Deucher /**
7910c195119SAlex Deucher  * cail_reg_write - write MMIO register
7920c195119SAlex Deucher  *
7930c195119SAlex Deucher  * @info: atom card_info pointer
7940c195119SAlex Deucher  * @reg: MMIO register offset
7950c195119SAlex Deucher  * @val: value to write to the pll register
7960c195119SAlex Deucher  *
7970c195119SAlex Deucher  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
7980c195119SAlex Deucher  */
799771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
800771fe6b9SJerome Glisse {
801771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
802771fe6b9SJerome Glisse 
803771fe6b9SJerome Glisse 	WREG32(reg*4, val);
804771fe6b9SJerome Glisse }
805771fe6b9SJerome Glisse 
8060c195119SAlex Deucher /**
8070c195119SAlex Deucher  * cail_reg_read - read MMIO register
8080c195119SAlex Deucher  *
8090c195119SAlex Deucher  * @info: atom card_info pointer
8100c195119SAlex Deucher  * @reg: MMIO register offset
8110c195119SAlex Deucher  *
8120c195119SAlex Deucher  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
8130c195119SAlex Deucher  * Returns the value of the MMIO register.
8140c195119SAlex Deucher  */
815771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
816771fe6b9SJerome Glisse {
817771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
818771fe6b9SJerome Glisse 	uint32_t r;
819771fe6b9SJerome Glisse 
820771fe6b9SJerome Glisse 	r = RREG32(reg*4);
821771fe6b9SJerome Glisse 	return r;
822771fe6b9SJerome Glisse }
823771fe6b9SJerome Glisse 
8240c195119SAlex Deucher /**
8250c195119SAlex Deucher  * cail_ioreg_write - write IO register
8260c195119SAlex Deucher  *
8270c195119SAlex Deucher  * @info: atom card_info pointer
8280c195119SAlex Deucher  * @reg: IO register offset
8290c195119SAlex Deucher  * @val: value to write to the pll register
8300c195119SAlex Deucher  *
8310c195119SAlex Deucher  * Provides a IO register accessor for the atom interpreter (r4xx+).
8320c195119SAlex Deucher  */
833351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
834351a52a2SAlex Deucher {
835351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
836351a52a2SAlex Deucher 
837351a52a2SAlex Deucher 	WREG32_IO(reg*4, val);
838351a52a2SAlex Deucher }
839351a52a2SAlex Deucher 
8400c195119SAlex Deucher /**
8410c195119SAlex Deucher  * cail_ioreg_read - read IO register
8420c195119SAlex Deucher  *
8430c195119SAlex Deucher  * @info: atom card_info pointer
8440c195119SAlex Deucher  * @reg: IO register offset
8450c195119SAlex Deucher  *
8460c195119SAlex Deucher  * Provides an IO register accessor for the atom interpreter (r4xx+).
8470c195119SAlex Deucher  * Returns the value of the IO register.
8480c195119SAlex Deucher  */
849351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
850351a52a2SAlex Deucher {
851351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
852351a52a2SAlex Deucher 	uint32_t r;
853351a52a2SAlex Deucher 
854351a52a2SAlex Deucher 	r = RREG32_IO(reg*4);
855351a52a2SAlex Deucher 	return r;
856351a52a2SAlex Deucher }
857351a52a2SAlex Deucher 
8580c195119SAlex Deucher /**
8590c195119SAlex Deucher  * radeon_atombios_init - init the driver info and callbacks for atombios
8600c195119SAlex Deucher  *
8610c195119SAlex Deucher  * @rdev: radeon_device pointer
8620c195119SAlex Deucher  *
8630c195119SAlex Deucher  * Initializes the driver info and register access callbacks for the
8640c195119SAlex Deucher  * ATOM interpreter (r4xx+).
8650c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
8660c195119SAlex Deucher  * Called at driver startup.
8670c195119SAlex Deucher  */
868771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev)
869771fe6b9SJerome Glisse {
87061c4b24bSMathias Fröhlich 	struct card_info *atom_card_info =
87161c4b24bSMathias Fröhlich 	    kzalloc(sizeof(struct card_info), GFP_KERNEL);
87261c4b24bSMathias Fröhlich 
87361c4b24bSMathias Fröhlich 	if (!atom_card_info)
87461c4b24bSMathias Fröhlich 		return -ENOMEM;
87561c4b24bSMathias Fröhlich 
87661c4b24bSMathias Fröhlich 	rdev->mode_info.atom_card_info = atom_card_info;
87761c4b24bSMathias Fröhlich 	atom_card_info->dev = rdev->ddev;
87861c4b24bSMathias Fröhlich 	atom_card_info->reg_read = cail_reg_read;
87961c4b24bSMathias Fröhlich 	atom_card_info->reg_write = cail_reg_write;
880351a52a2SAlex Deucher 	/* needed for iio ops */
881351a52a2SAlex Deucher 	if (rdev->rio_mem) {
882351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_ioreg_read;
883351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_ioreg_write;
884351a52a2SAlex Deucher 	} else {
885351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
886351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_reg_read;
887351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_reg_write;
888351a52a2SAlex Deucher 	}
88961c4b24bSMathias Fröhlich 	atom_card_info->mc_read = cail_mc_read;
89061c4b24bSMathias Fröhlich 	atom_card_info->mc_write = cail_mc_write;
89161c4b24bSMathias Fröhlich 	atom_card_info->pll_read = cail_pll_read;
89261c4b24bSMathias Fröhlich 	atom_card_info->pll_write = cail_pll_write;
89361c4b24bSMathias Fröhlich 
89461c4b24bSMathias Fröhlich 	rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
8950e34d094STim Gardner 	if (!rdev->mode_info.atom_context) {
8960e34d094STim Gardner 		radeon_atombios_fini(rdev);
8970e34d094STim Gardner 		return -ENOMEM;
8980e34d094STim Gardner 	}
8990e34d094STim Gardner 
900c31ad97fSRafał Miłecki 	mutex_init(&rdev->mode_info.atom_context->mutex);
901771fe6b9SJerome Glisse 	radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
902d904ef9bSDave Airlie 	atom_allocate_fb_scratch(rdev->mode_info.atom_context);
903771fe6b9SJerome Glisse 	return 0;
904771fe6b9SJerome Glisse }
905771fe6b9SJerome Glisse 
9060c195119SAlex Deucher /**
9070c195119SAlex Deucher  * radeon_atombios_fini - free the driver info and callbacks for atombios
9080c195119SAlex Deucher  *
9090c195119SAlex Deucher  * @rdev: radeon_device pointer
9100c195119SAlex Deucher  *
9110c195119SAlex Deucher  * Frees the driver info and register access callbacks for the ATOM
9120c195119SAlex Deucher  * interpreter (r4xx+).
9130c195119SAlex Deucher  * Called at driver shutdown.
9140c195119SAlex Deucher  */
915771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev)
916771fe6b9SJerome Glisse {
9174a04a844SJerome Glisse 	if (rdev->mode_info.atom_context) {
918d904ef9bSDave Airlie 		kfree(rdev->mode_info.atom_context->scratch);
9194a04a844SJerome Glisse 	}
9200e34d094STim Gardner 	kfree(rdev->mode_info.atom_context);
9210e34d094STim Gardner 	rdev->mode_info.atom_context = NULL;
92261c4b24bSMathias Fröhlich 	kfree(rdev->mode_info.atom_card_info);
9230e34d094STim Gardner 	rdev->mode_info.atom_card_info = NULL;
924771fe6b9SJerome Glisse }
925771fe6b9SJerome Glisse 
9260c195119SAlex Deucher /* COMBIOS */
9270c195119SAlex Deucher /*
9280c195119SAlex Deucher  * COMBIOS is the bios format prior to ATOM. It provides
9290c195119SAlex Deucher  * command tables similar to ATOM, but doesn't have a unified
9300c195119SAlex Deucher  * parser.  See radeon_combios.c
9310c195119SAlex Deucher  */
9320c195119SAlex Deucher 
9330c195119SAlex Deucher /**
9340c195119SAlex Deucher  * radeon_combios_init - init the driver info for combios
9350c195119SAlex Deucher  *
9360c195119SAlex Deucher  * @rdev: radeon_device pointer
9370c195119SAlex Deucher  *
9380c195119SAlex Deucher  * Initializes the driver info for combios (r1xx-r3xx).
9390c195119SAlex Deucher  * Returns 0 on sucess.
9400c195119SAlex Deucher  * Called at driver startup.
9410c195119SAlex Deucher  */
942771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev)
943771fe6b9SJerome Glisse {
944771fe6b9SJerome Glisse 	radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
945771fe6b9SJerome Glisse 	return 0;
946771fe6b9SJerome Glisse }
947771fe6b9SJerome Glisse 
9480c195119SAlex Deucher /**
9490c195119SAlex Deucher  * radeon_combios_fini - free the driver info for combios
9500c195119SAlex Deucher  *
9510c195119SAlex Deucher  * @rdev: radeon_device pointer
9520c195119SAlex Deucher  *
9530c195119SAlex Deucher  * Frees the driver info for combios (r1xx-r3xx).
9540c195119SAlex Deucher  * Called at driver shutdown.
9550c195119SAlex Deucher  */
956771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev)
957771fe6b9SJerome Glisse {
958771fe6b9SJerome Glisse }
959771fe6b9SJerome Glisse 
9600c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */
9610c195119SAlex Deucher /**
9620c195119SAlex Deucher  * radeon_vga_set_decode - enable/disable vga decode
9630c195119SAlex Deucher  *
9640c195119SAlex Deucher  * @cookie: radeon_device pointer
9650c195119SAlex Deucher  * @state: enable/disable vga decode
9660c195119SAlex Deucher  *
9670c195119SAlex Deucher  * Enable/disable vga decode (all asics).
9680c195119SAlex Deucher  * Returns VGA resource flags.
9690c195119SAlex Deucher  */
97028d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state)
97128d52043SDave Airlie {
97228d52043SDave Airlie 	struct radeon_device *rdev = cookie;
97328d52043SDave Airlie 	radeon_vga_set_state(rdev, state);
97428d52043SDave Airlie 	if (state)
97528d52043SDave Airlie 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
97628d52043SDave Airlie 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
97728d52043SDave Airlie 	else
97828d52043SDave Airlie 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
97928d52043SDave Airlie }
980c1176d6fSDave Airlie 
9810c195119SAlex Deucher /**
9821bcb04f7SChristian König  * radeon_check_pot_argument - check that argument is a power of two
9831bcb04f7SChristian König  *
9841bcb04f7SChristian König  * @arg: value to check
9851bcb04f7SChristian König  *
9861bcb04f7SChristian König  * Validates that a certain argument is a power of two (all asics).
9871bcb04f7SChristian König  * Returns true if argument is valid.
9881bcb04f7SChristian König  */
9891bcb04f7SChristian König static bool radeon_check_pot_argument(int arg)
9901bcb04f7SChristian König {
9911bcb04f7SChristian König 	return (arg & (arg - 1)) == 0;
9921bcb04f7SChristian König }
9931bcb04f7SChristian König 
9941bcb04f7SChristian König /**
9950c195119SAlex Deucher  * radeon_check_arguments - validate module params
9960c195119SAlex Deucher  *
9970c195119SAlex Deucher  * @rdev: radeon_device pointer
9980c195119SAlex Deucher  *
9990c195119SAlex Deucher  * Validates certain module parameters and updates
10000c195119SAlex Deucher  * the associated values used by the driver (all asics).
10010c195119SAlex Deucher  */
10021109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev)
100336421338SJerome Glisse {
100436421338SJerome Glisse 	/* vramlimit must be a power of two */
10051bcb04f7SChristian König 	if (!radeon_check_pot_argument(radeon_vram_limit)) {
100636421338SJerome Glisse 		dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
100736421338SJerome Glisse 				radeon_vram_limit);
100836421338SJerome Glisse 		radeon_vram_limit = 0;
100936421338SJerome Glisse 	}
10101bcb04f7SChristian König 
1011edcd26e8SAlex Deucher 	if (radeon_gart_size == -1) {
1012edcd26e8SAlex Deucher 		/* default to a larger gart size on newer asics */
1013edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1014edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1015edcd26e8SAlex Deucher 		else
1016edcd26e8SAlex Deucher 			radeon_gart_size = 512;
1017edcd26e8SAlex Deucher 	}
101836421338SJerome Glisse 	/* gtt size must be power of two and greater or equal to 32M */
10191bcb04f7SChristian König 	if (radeon_gart_size < 32) {
1020edcd26e8SAlex Deucher 		dev_warn(rdev->dev, "gart size (%d) too small\n",
102136421338SJerome Glisse 				radeon_gart_size);
1022edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1023edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1024edcd26e8SAlex Deucher 		else
102536421338SJerome Glisse 			radeon_gart_size = 512;
10261bcb04f7SChristian König 	} else if (!radeon_check_pot_argument(radeon_gart_size)) {
102736421338SJerome Glisse 		dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
102836421338SJerome Glisse 				radeon_gart_size);
1029edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1030edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1031edcd26e8SAlex Deucher 		else
103236421338SJerome Glisse 			radeon_gart_size = 512;
103336421338SJerome Glisse 	}
10341bcb04f7SChristian König 	rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
10351bcb04f7SChristian König 
103636421338SJerome Glisse 	/* AGP mode can only be -1, 1, 2, 4, 8 */
103736421338SJerome Glisse 	switch (radeon_agpmode) {
103836421338SJerome Glisse 	case -1:
103936421338SJerome Glisse 	case 0:
104036421338SJerome Glisse 	case 1:
104136421338SJerome Glisse 	case 2:
104236421338SJerome Glisse 	case 4:
104336421338SJerome Glisse 	case 8:
104436421338SJerome Glisse 		break;
104536421338SJerome Glisse 	default:
104636421338SJerome Glisse 		dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
104736421338SJerome Glisse 				"-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
104836421338SJerome Glisse 		radeon_agpmode = 0;
104936421338SJerome Glisse 		break;
105036421338SJerome Glisse 	}
105136421338SJerome Glisse }
105236421338SJerome Glisse 
10530c195119SAlex Deucher /**
1054d1f9809eSMaarten Lankhorst  * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
1055d1f9809eSMaarten Lankhorst  * needed for waking up.
1056d1f9809eSMaarten Lankhorst  *
1057d1f9809eSMaarten Lankhorst  * @pdev: pci dev pointer
1058d1f9809eSMaarten Lankhorst  */
1059d1f9809eSMaarten Lankhorst static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
1060d1f9809eSMaarten Lankhorst {
1061d1f9809eSMaarten Lankhorst 
1062d1f9809eSMaarten Lankhorst 	/* 6600m in a macbook pro */
1063d1f9809eSMaarten Lankhorst 	if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
1064d1f9809eSMaarten Lankhorst 	    pdev->subsystem_device == 0x00e2) {
1065d1f9809eSMaarten Lankhorst 		printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
1066d1f9809eSMaarten Lankhorst 		return true;
1067d1f9809eSMaarten Lankhorst 	}
1068d1f9809eSMaarten Lankhorst 
1069d1f9809eSMaarten Lankhorst 	return false;
1070d1f9809eSMaarten Lankhorst }
1071d1f9809eSMaarten Lankhorst 
1072d1f9809eSMaarten Lankhorst /**
10730c195119SAlex Deucher  * radeon_switcheroo_set_state - set switcheroo state
10740c195119SAlex Deucher  *
10750c195119SAlex Deucher  * @pdev: pci dev pointer
10760c195119SAlex Deucher  * @state: vga switcheroo state
10770c195119SAlex Deucher  *
10780c195119SAlex Deucher  * Callback for the switcheroo driver.  Suspends or resumes the
10790c195119SAlex Deucher  * the asics before or after it is powered up using ACPI methods.
10800c195119SAlex Deucher  */
10816a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
10826a9ee8afSDave Airlie {
10836a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
108410ebc0bcSDave Airlie 
108510ebc0bcSDave Airlie 	if (radeon_is_px() && state == VGA_SWITCHEROO_OFF)
108610ebc0bcSDave Airlie 		return;
108710ebc0bcSDave Airlie 
10886a9ee8afSDave Airlie 	if (state == VGA_SWITCHEROO_ON) {
1089d1f9809eSMaarten Lankhorst 		unsigned d3_delay = dev->pdev->d3_delay;
1090d1f9809eSMaarten Lankhorst 
10916a9ee8afSDave Airlie 		printk(KERN_INFO "radeon: switched on\n");
10926a9ee8afSDave Airlie 		/* don't suspend or resume card normally */
10935bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1094d1f9809eSMaarten Lankhorst 
1095d1f9809eSMaarten Lankhorst 		if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
1096d1f9809eSMaarten Lankhorst 			dev->pdev->d3_delay = 20;
1097d1f9809eSMaarten Lankhorst 
109810ebc0bcSDave Airlie 		radeon_resume_kms(dev, true, true);
1099d1f9809eSMaarten Lankhorst 
1100d1f9809eSMaarten Lankhorst 		dev->pdev->d3_delay = d3_delay;
1101d1f9809eSMaarten Lankhorst 
11025bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1103fbf81762SDave Airlie 		drm_kms_helper_poll_enable(dev);
11046a9ee8afSDave Airlie 	} else {
11056a9ee8afSDave Airlie 		printk(KERN_INFO "radeon: switched off\n");
1106fbf81762SDave Airlie 		drm_kms_helper_poll_disable(dev);
11075bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
110810ebc0bcSDave Airlie 		radeon_suspend_kms(dev, true, true);
11095bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
11106a9ee8afSDave Airlie 	}
11116a9ee8afSDave Airlie }
11126a9ee8afSDave Airlie 
11130c195119SAlex Deucher /**
11140c195119SAlex Deucher  * radeon_switcheroo_can_switch - see if switcheroo state can change
11150c195119SAlex Deucher  *
11160c195119SAlex Deucher  * @pdev: pci dev pointer
11170c195119SAlex Deucher  *
11180c195119SAlex Deucher  * Callback for the switcheroo driver.  Check of the switcheroo
11190c195119SAlex Deucher  * state can be changed.
11200c195119SAlex Deucher  * Returns true if the state can be changed, false if not.
11210c195119SAlex Deucher  */
11226a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
11236a9ee8afSDave Airlie {
11246a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
11256a9ee8afSDave Airlie 	bool can_switch;
11266a9ee8afSDave Airlie 
11276a9ee8afSDave Airlie 	spin_lock(&dev->count_lock);
11286a9ee8afSDave Airlie 	can_switch = (dev->open_count == 0);
11296a9ee8afSDave Airlie 	spin_unlock(&dev->count_lock);
11306a9ee8afSDave Airlie 	return can_switch;
11316a9ee8afSDave Airlie }
11326a9ee8afSDave Airlie 
113326ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
113426ec685fSTakashi Iwai 	.set_gpu_state = radeon_switcheroo_set_state,
113526ec685fSTakashi Iwai 	.reprobe = NULL,
113626ec685fSTakashi Iwai 	.can_switch = radeon_switcheroo_can_switch,
113726ec685fSTakashi Iwai };
11386a9ee8afSDave Airlie 
11390c195119SAlex Deucher /**
11400c195119SAlex Deucher  * radeon_device_init - initialize the driver
11410c195119SAlex Deucher  *
11420c195119SAlex Deucher  * @rdev: radeon_device pointer
11430c195119SAlex Deucher  * @pdev: drm dev pointer
11440c195119SAlex Deucher  * @pdev: pci dev pointer
11450c195119SAlex Deucher  * @flags: driver flags
11460c195119SAlex Deucher  *
11470c195119SAlex Deucher  * Initializes the driver info and hw (all asics).
11480c195119SAlex Deucher  * Returns 0 for success or an error on failure.
11490c195119SAlex Deucher  * Called at driver startup.
11500c195119SAlex Deucher  */
1151771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev,
1152771fe6b9SJerome Glisse 		       struct drm_device *ddev,
1153771fe6b9SJerome Glisse 		       struct pci_dev *pdev,
1154771fe6b9SJerome Glisse 		       uint32_t flags)
1155771fe6b9SJerome Glisse {
1156351a52a2SAlex Deucher 	int r, i;
1157ad49f501SDave Airlie 	int dma_bits;
115810ebc0bcSDave Airlie 	bool runtime = false;
1159771fe6b9SJerome Glisse 
1160771fe6b9SJerome Glisse 	rdev->shutdown = false;
11619f022ddfSJerome Glisse 	rdev->dev = &pdev->dev;
1162771fe6b9SJerome Glisse 	rdev->ddev = ddev;
1163771fe6b9SJerome Glisse 	rdev->pdev = pdev;
1164771fe6b9SJerome Glisse 	rdev->flags = flags;
1165771fe6b9SJerome Glisse 	rdev->family = flags & RADEON_FAMILY_MASK;
1166771fe6b9SJerome Glisse 	rdev->is_atom_bios = false;
1167771fe6b9SJerome Glisse 	rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1168edcd26e8SAlex Deucher 	rdev->mc.gtt_size = 512 * 1024 * 1024;
1169733289c2SJerome Glisse 	rdev->accel_working = false;
11708b25ed34SAlex Deucher 	/* set up ring ids */
11718b25ed34SAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
11728b25ed34SAlex Deucher 		rdev->ring[i].idx = i;
11738b25ed34SAlex Deucher 	}
11741b5331d9SJerome Glisse 
1175d522d9ccSThomas Reim 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1176d522d9ccSThomas Reim 		radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1177d522d9ccSThomas Reim 		pdev->subsystem_vendor, pdev->subsystem_device);
11781b5331d9SJerome Glisse 
1179771fe6b9SJerome Glisse 	/* mutex initialization are all done here so we
1180771fe6b9SJerome Glisse 	 * can recall function without having locking issues */
1181d6999bc7SChristian König 	mutex_init(&rdev->ring_lock);
118240bacf16SAlex Deucher 	mutex_init(&rdev->dc_hw_i2c_mutex);
1183c20dc369SChristian Koenig 	atomic_set(&rdev->ih.lock, 0);
11844c788679SJerome Glisse 	mutex_init(&rdev->gem.mutex);
1185c913e23aSRafał Miłecki 	mutex_init(&rdev->pm.mutex);
11866759a0a7SMarek Olšák 	mutex_init(&rdev->gpu_clock_mutex);
1187f61d5b46SAlex Deucher 	mutex_init(&rdev->srbm_mutex);
1188db7fce39SChristian König 	init_rwsem(&rdev->pm.mclk_lock);
1189dee53e7fSJerome Glisse 	init_rwsem(&rdev->exclusive_lock);
119073a6d3fcSRafał Miłecki 	init_waitqueue_head(&rdev->irq.vblank_queue);
11911b9c3dd0SAlex Deucher 	r = radeon_gem_init(rdev);
11921b9c3dd0SAlex Deucher 	if (r)
11931b9c3dd0SAlex Deucher 		return r;
1194721604a1SJerome Glisse 	/* initialize vm here */
119536ff39c4SChristian König 	mutex_init(&rdev->vm_manager.lock);
119623d4f1f2SAlex Deucher 	/* Adjust VM size here.
119723d4f1f2SAlex Deucher 	 * Currently set to 4GB ((1 << 20) 4k pages).
119823d4f1f2SAlex Deucher 	 * Max GPUVM size for cayman and SI is 40 bits.
119923d4f1f2SAlex Deucher 	 */
1200721604a1SJerome Glisse 	rdev->vm_manager.max_pfn = 1 << 20;
1201721604a1SJerome Glisse 	INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
1202771fe6b9SJerome Glisse 
12034aac0473SJerome Glisse 	/* Set asic functions */
12044aac0473SJerome Glisse 	r = radeon_asic_init(rdev);
120536421338SJerome Glisse 	if (r)
12064aac0473SJerome Glisse 		return r;
120736421338SJerome Glisse 	radeon_check_arguments(rdev);
12084aac0473SJerome Glisse 
1209f95df9caSAlex Deucher 	/* all of the newer IGP chips have an internal gart
1210f95df9caSAlex Deucher 	 * However some rs4xx report as AGP, so remove that here.
1211f95df9caSAlex Deucher 	 */
1212f95df9caSAlex Deucher 	if ((rdev->family >= CHIP_RS400) &&
1213f95df9caSAlex Deucher 	    (rdev->flags & RADEON_IS_IGP)) {
1214f95df9caSAlex Deucher 		rdev->flags &= ~RADEON_IS_AGP;
1215f95df9caSAlex Deucher 	}
1216f95df9caSAlex Deucher 
121730256a3fSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1218b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1219771fe6b9SJerome Glisse 	}
1220771fe6b9SJerome Glisse 
12219ed8b1f9SAlex Deucher 	/* Set the internal MC address mask
12229ed8b1f9SAlex Deucher 	 * This is the max address of the GPU's
12239ed8b1f9SAlex Deucher 	 * internal address space.
12249ed8b1f9SAlex Deucher 	 */
12259ed8b1f9SAlex Deucher 	if (rdev->family >= CHIP_CAYMAN)
12269ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
12279ed8b1f9SAlex Deucher 	else if (rdev->family >= CHIP_CEDAR)
12289ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
12299ed8b1f9SAlex Deucher 	else
12309ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
12319ed8b1f9SAlex Deucher 
1232ad49f501SDave Airlie 	/* set DMA mask + need_dma32 flags.
1233ad49f501SDave Airlie 	 * PCIE - can handle 40-bits.
1234005a83f1SAlex Deucher 	 * IGP - can handle 40-bits
1235ad49f501SDave Airlie 	 * AGP - generally dma32 is safest
1236005a83f1SAlex Deucher 	 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1237ad49f501SDave Airlie 	 */
1238ad49f501SDave Airlie 	rdev->need_dma32 = false;
1239ad49f501SDave Airlie 	if (rdev->flags & RADEON_IS_AGP)
1240ad49f501SDave Airlie 		rdev->need_dma32 = true;
1241005a83f1SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCI) &&
12424a2b6662SJerome Glisse 	    (rdev->family <= CHIP_RS740))
1243ad49f501SDave Airlie 		rdev->need_dma32 = true;
1244ad49f501SDave Airlie 
1245ad49f501SDave Airlie 	dma_bits = rdev->need_dma32 ? 32 : 40;
1246ad49f501SDave Airlie 	r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1247771fe6b9SJerome Glisse 	if (r) {
124862fff811SDaniel Haid 		rdev->need_dma32 = true;
1249c52494f6SKonrad Rzeszutek Wilk 		dma_bits = 32;
1250771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1251771fe6b9SJerome Glisse 	}
1252c52494f6SKonrad Rzeszutek Wilk 	r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1253c52494f6SKonrad Rzeszutek Wilk 	if (r) {
1254c52494f6SKonrad Rzeszutek Wilk 		pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1255c52494f6SKonrad Rzeszutek Wilk 		printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1256c52494f6SKonrad Rzeszutek Wilk 	}
1257771fe6b9SJerome Glisse 
1258771fe6b9SJerome Glisse 	/* Registers mapping */
1259771fe6b9SJerome Glisse 	/* TODO: block userspace mapping of io register */
12602c385151SDaniel Vetter 	spin_lock_init(&rdev->mmio_idx_lock);
1261fe78118cSAlex Deucher 	spin_lock_init(&rdev->smc_idx_lock);
12620a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pll_idx_lock);
12630a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->mc_idx_lock);
12640a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pcie_idx_lock);
12650a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pciep_idx_lock);
12660a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pif_idx_lock);
12670a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->cg_idx_lock);
12680a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->uvd_idx_lock);
12690a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->rcu_idx_lock);
12700a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->didt_idx_lock);
12710a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->end_idx_lock);
1272efad86dbSAlex Deucher 	if (rdev->family >= CHIP_BONAIRE) {
1273efad86dbSAlex Deucher 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1274efad86dbSAlex Deucher 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1275efad86dbSAlex Deucher 	} else {
127601d73a69SJordan Crouse 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
127701d73a69SJordan Crouse 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1278efad86dbSAlex Deucher 	}
1279771fe6b9SJerome Glisse 	rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1280771fe6b9SJerome Glisse 	if (rdev->rmmio == NULL) {
1281771fe6b9SJerome Glisse 		return -ENOMEM;
1282771fe6b9SJerome Glisse 	}
1283771fe6b9SJerome Glisse 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1284771fe6b9SJerome Glisse 	DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1285771fe6b9SJerome Glisse 
128675efdee1SAlex Deucher 	/* doorbell bar mapping */
128775efdee1SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE)
128875efdee1SAlex Deucher 		radeon_doorbell_init(rdev);
128975efdee1SAlex Deucher 
1290351a52a2SAlex Deucher 	/* io port mapping */
1291351a52a2SAlex Deucher 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1292351a52a2SAlex Deucher 		if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1293351a52a2SAlex Deucher 			rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1294351a52a2SAlex Deucher 			rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1295351a52a2SAlex Deucher 			break;
1296351a52a2SAlex Deucher 		}
1297351a52a2SAlex Deucher 	}
1298351a52a2SAlex Deucher 	if (rdev->rio_mem == NULL)
1299351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR\n");
1300351a52a2SAlex Deucher 
130128d52043SDave Airlie 	/* if we have > 1 VGA cards, then disable the radeon VGA resources */
130293239ea1SDave Airlie 	/* this will fail for cards that aren't VGA class devices, just
130393239ea1SDave Airlie 	 * ignore it */
130493239ea1SDave Airlie 	vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
130510ebc0bcSDave Airlie 
130610ebc0bcSDave Airlie 	if (radeon_runtime_pm == 1)
130710ebc0bcSDave Airlie 		runtime = true;
130810ebc0bcSDave Airlie 	if ((radeon_runtime_pm == -1) && radeon_is_px())
130910ebc0bcSDave Airlie 		runtime = true;
131010ebc0bcSDave Airlie 	vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
131110ebc0bcSDave Airlie 	if (runtime)
131210ebc0bcSDave Airlie 		vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
131328d52043SDave Airlie 
13143ce0a23dSJerome Glisse 	r = radeon_init(rdev);
1315b574f251SJerome Glisse 	if (r)
1316b574f251SJerome Glisse 		return r;
1317b1e3a6d1SMichel Dänzer 
131804eb2206SChristian König 	r = radeon_ib_ring_tests(rdev);
131904eb2206SChristian König 	if (r)
132004eb2206SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
132104eb2206SChristian König 
1322409851f4SJerome Glisse 	r = radeon_gem_debugfs_init(rdev);
1323409851f4SJerome Glisse 	if (r) {
1324409851f4SJerome Glisse 		DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1325409851f4SJerome Glisse 	}
1326409851f4SJerome Glisse 
1327b574f251SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1328b574f251SJerome Glisse 		/* Acceleration not working on AGP card try again
1329b574f251SJerome Glisse 		 * with fallback to PCI or PCIE GART
1330b574f251SJerome Glisse 		 */
1331a2d07b74SJerome Glisse 		radeon_asic_reset(rdev);
1332b574f251SJerome Glisse 		radeon_fini(rdev);
1333b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1334b574f251SJerome Glisse 		r = radeon_init(rdev);
13354aac0473SJerome Glisse 		if (r)
13364aac0473SJerome Glisse 			return r;
13373ce0a23dSJerome Glisse 	}
13386c7bcceaSAlex Deucher 
133960a7e396SChristian König 	if ((radeon_testing & 1)) {
13404a1132a0SAlex Deucher 		if (rdev->accel_working)
1341ecc0b326SMichel Dänzer 			radeon_test_moves(rdev);
13424a1132a0SAlex Deucher 		else
13434a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1344ecc0b326SMichel Dänzer 	}
134560a7e396SChristian König 	if ((radeon_testing & 2)) {
13464a1132a0SAlex Deucher 		if (rdev->accel_working)
134760a7e396SChristian König 			radeon_test_syncing(rdev);
13484a1132a0SAlex Deucher 		else
13494a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
135060a7e396SChristian König 	}
1351771fe6b9SJerome Glisse 	if (radeon_benchmarking) {
13524a1132a0SAlex Deucher 		if (rdev->accel_working)
1353638dd7dbSIlija Hadzic 			radeon_benchmark(rdev, radeon_benchmarking);
13544a1132a0SAlex Deucher 		else
13554a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1356771fe6b9SJerome Glisse 	}
13576cf8a3f5SJerome Glisse 	return 0;
1358771fe6b9SJerome Glisse }
1359771fe6b9SJerome Glisse 
13604d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev);
13614d8bf9aeSChristian König 
13620c195119SAlex Deucher /**
13630c195119SAlex Deucher  * radeon_device_fini - tear down the driver
13640c195119SAlex Deucher  *
13650c195119SAlex Deucher  * @rdev: radeon_device pointer
13660c195119SAlex Deucher  *
13670c195119SAlex Deucher  * Tear down the driver info (all asics).
13680c195119SAlex Deucher  * Called at driver shutdown.
13690c195119SAlex Deucher  */
1370771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev)
1371771fe6b9SJerome Glisse {
1372771fe6b9SJerome Glisse 	DRM_INFO("radeon: finishing device.\n");
1373771fe6b9SJerome Glisse 	rdev->shutdown = true;
137490aca4d2SJerome Glisse 	/* evict vram memory */
137590aca4d2SJerome Glisse 	radeon_bo_evict_vram(rdev);
13763ce0a23dSJerome Glisse 	radeon_fini(rdev);
13776a9ee8afSDave Airlie 	vga_switcheroo_unregister_client(rdev->pdev);
1378c1176d6fSDave Airlie 	vga_client_register(rdev->pdev, NULL, NULL, NULL);
1379e0a2ca73SAlex Deucher 	if (rdev->rio_mem)
1380351a52a2SAlex Deucher 		pci_iounmap(rdev->pdev, rdev->rio_mem);
1381351a52a2SAlex Deucher 	rdev->rio_mem = NULL;
1382771fe6b9SJerome Glisse 	iounmap(rdev->rmmio);
1383771fe6b9SJerome Glisse 	rdev->rmmio = NULL;
138475efdee1SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE)
138575efdee1SAlex Deucher 		radeon_doorbell_fini(rdev);
13864d8bf9aeSChristian König 	radeon_debugfs_remove_files(rdev);
1387771fe6b9SJerome Glisse }
1388771fe6b9SJerome Glisse 
1389771fe6b9SJerome Glisse 
1390771fe6b9SJerome Glisse /*
1391771fe6b9SJerome Glisse  * Suspend & resume.
1392771fe6b9SJerome Glisse  */
13930c195119SAlex Deucher /**
13940c195119SAlex Deucher  * radeon_suspend_kms - initiate device suspend
13950c195119SAlex Deucher  *
13960c195119SAlex Deucher  * @pdev: drm dev pointer
13970c195119SAlex Deucher  * @state: suspend state
13980c195119SAlex Deucher  *
13990c195119SAlex Deucher  * Puts the hw in the suspend state (all asics).
14000c195119SAlex Deucher  * Returns 0 for success or an error on failure.
14010c195119SAlex Deucher  * Called at driver suspend.
14020c195119SAlex Deucher  */
140310ebc0bcSDave Airlie int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1404771fe6b9SJerome Glisse {
1405875c1866SDarren Jenkins 	struct radeon_device *rdev;
1406771fe6b9SJerome Glisse 	struct drm_crtc *crtc;
1407d8dcaa1dSAlex Deucher 	struct drm_connector *connector;
14087465280cSAlex Deucher 	int i, r;
14095f8f635eSJerome Glisse 	bool force_completion = false;
1410771fe6b9SJerome Glisse 
1411875c1866SDarren Jenkins 	if (dev == NULL || dev->dev_private == NULL) {
1412771fe6b9SJerome Glisse 		return -ENODEV;
1413771fe6b9SJerome Glisse 	}
14147473e830SDave Airlie 
1415875c1866SDarren Jenkins 	rdev = dev->dev_private;
1416875c1866SDarren Jenkins 
14175bcf719bSDave Airlie 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
14186a9ee8afSDave Airlie 		return 0;
1419d8dcaa1dSAlex Deucher 
142086698c20SSeth Forshee 	drm_kms_helper_poll_disable(dev);
142186698c20SSeth Forshee 
1422d8dcaa1dSAlex Deucher 	/* turn off display hw */
1423d8dcaa1dSAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1424d8dcaa1dSAlex Deucher 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1425d8dcaa1dSAlex Deucher 	}
1426d8dcaa1dSAlex Deucher 
1427771fe6b9SJerome Glisse 	/* unpin the front buffers */
1428771fe6b9SJerome Glisse 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1429771fe6b9SJerome Glisse 		struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
14304c788679SJerome Glisse 		struct radeon_bo *robj;
1431771fe6b9SJerome Glisse 
1432771fe6b9SJerome Glisse 		if (rfb == NULL || rfb->obj == NULL) {
1433771fe6b9SJerome Glisse 			continue;
1434771fe6b9SJerome Glisse 		}
14357e4d15d9SDaniel Vetter 		robj = gem_to_radeon_bo(rfb->obj);
143638651674SDave Airlie 		/* don't unpin kernel fb objects */
143738651674SDave Airlie 		if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
14384c788679SJerome Glisse 			r = radeon_bo_reserve(robj, false);
143938651674SDave Airlie 			if (r == 0) {
14404c788679SJerome Glisse 				radeon_bo_unpin(robj);
14414c788679SJerome Glisse 				radeon_bo_unreserve(robj);
14424c788679SJerome Glisse 			}
1443771fe6b9SJerome Glisse 		}
1444771fe6b9SJerome Glisse 	}
1445771fe6b9SJerome Glisse 	/* evict vram memory */
14464c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
14478a47cc9eSChristian König 
1448771fe6b9SJerome Glisse 	/* wait for gpu to finish processing current batch */
14495f8f635eSJerome Glisse 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1450*37615527SChristian König 		r = radeon_fence_wait_empty(rdev, i);
14515f8f635eSJerome Glisse 		if (r) {
14525f8f635eSJerome Glisse 			/* delay GPU reset to resume */
14535f8f635eSJerome Glisse 			force_completion = true;
14545f8f635eSJerome Glisse 		}
14555f8f635eSJerome Glisse 	}
14565f8f635eSJerome Glisse 	if (force_completion) {
14575f8f635eSJerome Glisse 		radeon_fence_driver_force_completion(rdev);
14585f8f635eSJerome Glisse 	}
1459771fe6b9SJerome Glisse 
1460f657c2a7SYang Zhao 	radeon_save_bios_scratch_regs(rdev);
1461f657c2a7SYang Zhao 
14623ce0a23dSJerome Glisse 	radeon_suspend(rdev);
1463d4877cf2SAlex Deucher 	radeon_hpd_fini(rdev);
1464771fe6b9SJerome Glisse 	/* evict remaining vram memory */
14654c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
1466771fe6b9SJerome Glisse 
146710b06122SJerome Glisse 	radeon_agp_suspend(rdev);
146810b06122SJerome Glisse 
1469771fe6b9SJerome Glisse 	pci_save_state(dev->pdev);
14707473e830SDave Airlie 	if (suspend) {
1471771fe6b9SJerome Glisse 		/* Shut down the device */
1472771fe6b9SJerome Glisse 		pci_disable_device(dev->pdev);
1473771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D3hot);
1474771fe6b9SJerome Glisse 	}
147510ebc0bcSDave Airlie 
147610ebc0bcSDave Airlie 	if (fbcon) {
1477ac751efaSTorben Hohn 		console_lock();
147838651674SDave Airlie 		radeon_fbdev_set_suspend(rdev, 1);
1479ac751efaSTorben Hohn 		console_unlock();
148010ebc0bcSDave Airlie 	}
1481771fe6b9SJerome Glisse 	return 0;
1482771fe6b9SJerome Glisse }
1483771fe6b9SJerome Glisse 
14840c195119SAlex Deucher /**
14850c195119SAlex Deucher  * radeon_resume_kms - initiate device resume
14860c195119SAlex Deucher  *
14870c195119SAlex Deucher  * @pdev: drm dev pointer
14880c195119SAlex Deucher  *
14890c195119SAlex Deucher  * Bring the hw back to operating state (all asics).
14900c195119SAlex Deucher  * Returns 0 for success or an error on failure.
14910c195119SAlex Deucher  * Called at driver resume.
14920c195119SAlex Deucher  */
149310ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1494771fe6b9SJerome Glisse {
149509bdf591SCedric Godin 	struct drm_connector *connector;
1496771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
149704eb2206SChristian König 	int r;
1498771fe6b9SJerome Glisse 
14995bcf719bSDave Airlie 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
15006a9ee8afSDave Airlie 		return 0;
15016a9ee8afSDave Airlie 
150210ebc0bcSDave Airlie 	if (fbcon) {
1503ac751efaSTorben Hohn 		console_lock();
150410ebc0bcSDave Airlie 	}
15057473e830SDave Airlie 	if (resume) {
1506771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D0);
1507771fe6b9SJerome Glisse 		pci_restore_state(dev->pdev);
1508771fe6b9SJerome Glisse 		if (pci_enable_device(dev->pdev)) {
150910ebc0bcSDave Airlie 			if (fbcon)
1510ac751efaSTorben Hohn 				console_unlock();
1511771fe6b9SJerome Glisse 			return -1;
1512771fe6b9SJerome Glisse 		}
15137473e830SDave Airlie 	}
15140ebf1717SDave Airlie 	/* resume AGP if in use */
15150ebf1717SDave Airlie 	radeon_agp_resume(rdev);
15163ce0a23dSJerome Glisse 	radeon_resume(rdev);
151704eb2206SChristian König 
151804eb2206SChristian König 	r = radeon_ib_ring_tests(rdev);
151904eb2206SChristian König 	if (r)
152004eb2206SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
152104eb2206SChristian König 
15226c7bcceaSAlex Deucher 	if (rdev->pm.dpm_enabled) {
15236c7bcceaSAlex Deucher 		/* do dpm late init */
15246c7bcceaSAlex Deucher 		r = radeon_pm_late_init(rdev);
15256c7bcceaSAlex Deucher 		if (r) {
15266c7bcceaSAlex Deucher 			rdev->pm.dpm_enabled = false;
15276c7bcceaSAlex Deucher 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
15286c7bcceaSAlex Deucher 		}
15296c7bcceaSAlex Deucher 	}
15306c7bcceaSAlex Deucher 
1531f657c2a7SYang Zhao 	radeon_restore_bios_scratch_regs(rdev);
153209bdf591SCedric Godin 
153310ebc0bcSDave Airlie 	if (fbcon) {
153438651674SDave Airlie 		radeon_fbdev_set_suspend(rdev, 0);
1535ac751efaSTorben Hohn 		console_unlock();
153610ebc0bcSDave Airlie 	}
1537771fe6b9SJerome Glisse 
15383fa47d9eSAlex Deucher 	/* init dig PHYs, disp eng pll */
15393fa47d9eSAlex Deucher 	if (rdev->is_atom_bios) {
1540ac89af1eSAlex Deucher 		radeon_atom_encoder_init(rdev);
1541f3f1f03eSAlex Deucher 		radeon_atom_disp_eng_pll_init(rdev);
1542bced76f2SAlex Deucher 		/* turn on the BL */
1543bced76f2SAlex Deucher 		if (rdev->mode_info.bl_encoder) {
1544bced76f2SAlex Deucher 			u8 bl_level = radeon_get_backlight_level(rdev,
1545bced76f2SAlex Deucher 								 rdev->mode_info.bl_encoder);
1546bced76f2SAlex Deucher 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1547bced76f2SAlex Deucher 						   bl_level);
1548bced76f2SAlex Deucher 		}
15493fa47d9eSAlex Deucher 	}
1550d4877cf2SAlex Deucher 	/* reset hpd state */
1551d4877cf2SAlex Deucher 	radeon_hpd_init(rdev);
1552771fe6b9SJerome Glisse 	/* blat the mode back in */
1553771fe6b9SJerome Glisse 	drm_helper_resume_force_mode(dev);
1554a93f344dSAlex Deucher 	/* turn on display hw */
1555a93f344dSAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1556a93f344dSAlex Deucher 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1557a93f344dSAlex Deucher 	}
155886698c20SSeth Forshee 
155986698c20SSeth Forshee 	drm_kms_helper_poll_enable(dev);
1560771fe6b9SJerome Glisse 	return 0;
1561771fe6b9SJerome Glisse }
1562771fe6b9SJerome Glisse 
15630c195119SAlex Deucher /**
15640c195119SAlex Deucher  * radeon_gpu_reset - reset the asic
15650c195119SAlex Deucher  *
15660c195119SAlex Deucher  * @rdev: radeon device pointer
15670c195119SAlex Deucher  *
15680c195119SAlex Deucher  * Attempt the reset the GPU if it has hung (all asics).
15690c195119SAlex Deucher  * Returns 0 for success or an error on failure.
15700c195119SAlex Deucher  */
157190aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev)
157290aca4d2SJerome Glisse {
157355d7c221SChristian König 	unsigned ring_sizes[RADEON_NUM_RINGS];
157455d7c221SChristian König 	uint32_t *ring_data[RADEON_NUM_RINGS];
157555d7c221SChristian König 
157655d7c221SChristian König 	bool saved = false;
157755d7c221SChristian König 
157855d7c221SChristian König 	int i, r;
15798fd1b84cSDave Airlie 	int resched;
158090aca4d2SJerome Glisse 
1581dee53e7fSJerome Glisse 	down_write(&rdev->exclusive_lock);
1582f9eaf9aeSChristian König 
1583f9eaf9aeSChristian König 	if (!rdev->needs_reset) {
1584f9eaf9aeSChristian König 		up_write(&rdev->exclusive_lock);
1585f9eaf9aeSChristian König 		return 0;
1586f9eaf9aeSChristian König 	}
1587f9eaf9aeSChristian König 
1588f9eaf9aeSChristian König 	rdev->needs_reset = false;
1589f9eaf9aeSChristian König 
159090aca4d2SJerome Glisse 	radeon_save_bios_scratch_regs(rdev);
15918fd1b84cSDave Airlie 	/* block TTM */
15928fd1b84cSDave Airlie 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
159395f59509SAlex Deucher 	radeon_pm_suspend(rdev);
159490aca4d2SJerome Glisse 	radeon_suspend(rdev);
159590aca4d2SJerome Glisse 
159655d7c221SChristian König 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
159755d7c221SChristian König 		ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
159855d7c221SChristian König 						   &ring_data[i]);
159955d7c221SChristian König 		if (ring_sizes[i]) {
160055d7c221SChristian König 			saved = true;
160155d7c221SChristian König 			dev_info(rdev->dev, "Saved %d dwords of commands "
160255d7c221SChristian König 				 "on ring %d.\n", ring_sizes[i], i);
160355d7c221SChristian König 		}
160455d7c221SChristian König 	}
160555d7c221SChristian König 
160655d7c221SChristian König retry:
160790aca4d2SJerome Glisse 	r = radeon_asic_reset(rdev);
160890aca4d2SJerome Glisse 	if (!r) {
160955d7c221SChristian König 		dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
161090aca4d2SJerome Glisse 		radeon_resume(rdev);
161155d7c221SChristian König 	}
161204eb2206SChristian König 
161390aca4d2SJerome Glisse 	radeon_restore_bios_scratch_regs(rdev);
161455d7c221SChristian König 
161555d7c221SChristian König 	if (!r) {
161655d7c221SChristian König 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
161755d7c221SChristian König 			radeon_ring_restore(rdev, &rdev->ring[i],
161855d7c221SChristian König 					    ring_sizes[i], ring_data[i]);
1619f54b350dSChristian König 			ring_sizes[i] = 0;
1620f54b350dSChristian König 			ring_data[i] = NULL;
162190aca4d2SJerome Glisse 		}
16227a1619b9SMichel Dänzer 
162355d7c221SChristian König 		r = radeon_ib_ring_tests(rdev);
162455d7c221SChristian König 		if (r) {
162555d7c221SChristian König 			dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
162655d7c221SChristian König 			if (saved) {
1627f54b350dSChristian König 				saved = false;
162855d7c221SChristian König 				radeon_suspend(rdev);
162955d7c221SChristian König 				goto retry;
163055d7c221SChristian König 			}
163155d7c221SChristian König 		}
163255d7c221SChristian König 	} else {
163376903b96SJerome Glisse 		radeon_fence_driver_force_completion(rdev);
163455d7c221SChristian König 		for (i = 0; i < RADEON_NUM_RINGS; ++i) {
163555d7c221SChristian König 			kfree(ring_data[i]);
163655d7c221SChristian König 		}
163755d7c221SChristian König 	}
163855d7c221SChristian König 
163995f59509SAlex Deucher 	radeon_pm_resume(rdev);
1640d3493574SJerome Glisse 	drm_helper_resume_force_mode(rdev->ddev);
1641d3493574SJerome Glisse 
164255d7c221SChristian König 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
16437a1619b9SMichel Dänzer 	if (r) {
164490aca4d2SJerome Glisse 		/* bad news, how to tell it to userspace ? */
164590aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset failed\n");
16467a1619b9SMichel Dänzer 	}
16477a1619b9SMichel Dänzer 
1648dee53e7fSJerome Glisse 	up_write(&rdev->exclusive_lock);
164990aca4d2SJerome Glisse 	return r;
165090aca4d2SJerome Glisse }
165190aca4d2SJerome Glisse 
1652771fe6b9SJerome Glisse 
1653771fe6b9SJerome Glisse /*
1654771fe6b9SJerome Glisse  * Debugfs
1655771fe6b9SJerome Glisse  */
1656771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev,
1657771fe6b9SJerome Glisse 			     struct drm_info_list *files,
1658771fe6b9SJerome Glisse 			     unsigned nfiles)
1659771fe6b9SJerome Glisse {
1660771fe6b9SJerome Glisse 	unsigned i;
1661771fe6b9SJerome Glisse 
16624d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
16634d8bf9aeSChristian König 		if (rdev->debugfs[i].files == files) {
1664771fe6b9SJerome Glisse 			/* Already registered */
1665771fe6b9SJerome Glisse 			return 0;
1666771fe6b9SJerome Glisse 		}
1667771fe6b9SJerome Glisse 	}
1668c245cb9eSMichael Witten 
16694d8bf9aeSChristian König 	i = rdev->debugfs_count + 1;
1670c245cb9eSMichael Witten 	if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1671c245cb9eSMichael Witten 		DRM_ERROR("Reached maximum number of debugfs components.\n");
1672c245cb9eSMichael Witten 		DRM_ERROR("Report so we increase "
1673c245cb9eSMichael Witten 		          "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1674771fe6b9SJerome Glisse 		return -EINVAL;
1675771fe6b9SJerome Glisse 	}
16764d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].files = files;
16774d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
16784d8bf9aeSChristian König 	rdev->debugfs_count = i;
1679771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1680771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1681771fe6b9SJerome Glisse 				 rdev->ddev->control->debugfs_root,
1682771fe6b9SJerome Glisse 				 rdev->ddev->control);
1683771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1684771fe6b9SJerome Glisse 				 rdev->ddev->primary->debugfs_root,
1685771fe6b9SJerome Glisse 				 rdev->ddev->primary);
1686771fe6b9SJerome Glisse #endif
1687771fe6b9SJerome Glisse 	return 0;
1688771fe6b9SJerome Glisse }
1689771fe6b9SJerome Glisse 
16904d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev)
16914d8bf9aeSChristian König {
16924d8bf9aeSChristian König #if defined(CONFIG_DEBUG_FS)
16934d8bf9aeSChristian König 	unsigned i;
16944d8bf9aeSChristian König 
16954d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
16964d8bf9aeSChristian König 		drm_debugfs_remove_files(rdev->debugfs[i].files,
16974d8bf9aeSChristian König 					 rdev->debugfs[i].num_files,
16984d8bf9aeSChristian König 					 rdev->ddev->control);
16994d8bf9aeSChristian König 		drm_debugfs_remove_files(rdev->debugfs[i].files,
17004d8bf9aeSChristian König 					 rdev->debugfs[i].num_files,
17014d8bf9aeSChristian König 					 rdev->ddev->primary);
17024d8bf9aeSChristian König 	}
17034d8bf9aeSChristian König #endif
17044d8bf9aeSChristian König }
17054d8bf9aeSChristian König 
1706771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1707771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor)
1708771fe6b9SJerome Glisse {
1709771fe6b9SJerome Glisse 	return 0;
1710771fe6b9SJerome Glisse }
1711771fe6b9SJerome Glisse 
1712771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor)
1713771fe6b9SJerome Glisse {
1714771fe6b9SJerome Glisse }
1715771fe6b9SJerome Glisse #endif
1716