1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/console.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include <drm/drmP.h> 31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h> 32771fe6b9SJerome Glisse #include <drm/radeon_drm.h> 3328d52043SDave Airlie #include <linux/vgaarb.h> 346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h> 35bcc65fd8SMatthew Garrett #include <linux/efi.h> 36771fe6b9SJerome Glisse #include "radeon_reg.h" 37771fe6b9SJerome Glisse #include "radeon.h" 38771fe6b9SJerome Glisse #include "atom.h" 39771fe6b9SJerome Glisse 401b5331d9SJerome Glisse static const char radeon_family_name[][16] = { 411b5331d9SJerome Glisse "R100", 421b5331d9SJerome Glisse "RV100", 431b5331d9SJerome Glisse "RS100", 441b5331d9SJerome Glisse "RV200", 451b5331d9SJerome Glisse "RS200", 461b5331d9SJerome Glisse "R200", 471b5331d9SJerome Glisse "RV250", 481b5331d9SJerome Glisse "RS300", 491b5331d9SJerome Glisse "RV280", 501b5331d9SJerome Glisse "R300", 511b5331d9SJerome Glisse "R350", 521b5331d9SJerome Glisse "RV350", 531b5331d9SJerome Glisse "RV380", 541b5331d9SJerome Glisse "R420", 551b5331d9SJerome Glisse "R423", 561b5331d9SJerome Glisse "RV410", 571b5331d9SJerome Glisse "RS400", 581b5331d9SJerome Glisse "RS480", 591b5331d9SJerome Glisse "RS600", 601b5331d9SJerome Glisse "RS690", 611b5331d9SJerome Glisse "RS740", 621b5331d9SJerome Glisse "RV515", 631b5331d9SJerome Glisse "R520", 641b5331d9SJerome Glisse "RV530", 651b5331d9SJerome Glisse "RV560", 661b5331d9SJerome Glisse "RV570", 671b5331d9SJerome Glisse "R580", 681b5331d9SJerome Glisse "R600", 691b5331d9SJerome Glisse "RV610", 701b5331d9SJerome Glisse "RV630", 711b5331d9SJerome Glisse "RV670", 721b5331d9SJerome Glisse "RV620", 731b5331d9SJerome Glisse "RV635", 741b5331d9SJerome Glisse "RS780", 751b5331d9SJerome Glisse "RS880", 761b5331d9SJerome Glisse "RV770", 771b5331d9SJerome Glisse "RV730", 781b5331d9SJerome Glisse "RV710", 791b5331d9SJerome Glisse "RV740", 801b5331d9SJerome Glisse "CEDAR", 811b5331d9SJerome Glisse "REDWOOD", 821b5331d9SJerome Glisse "JUNIPER", 831b5331d9SJerome Glisse "CYPRESS", 841b5331d9SJerome Glisse "HEMLOCK", 85b08ebe7eSAlex Deucher "PALM", 864df64e65SAlex Deucher "SUMO", 874df64e65SAlex Deucher "SUMO2", 881fe18305SAlex Deucher "BARTS", 891fe18305SAlex Deucher "TURKS", 901fe18305SAlex Deucher "CAICOS", 91b7cfc9feSAlex Deucher "CAYMAN", 928848f759SAlex Deucher "ARUBA", 93cb28bb34SAlex Deucher "TAHITI", 94cb28bb34SAlex Deucher "PITCAIRN", 95cb28bb34SAlex Deucher "VERDE", 96624d3524SAlex Deucher "OLAND", 97b5d9d726SAlex Deucher "HAINAN", 986eac752eSAlex Deucher "BONAIRE", 996eac752eSAlex Deucher "KAVERI", 1006eac752eSAlex Deucher "KABINI", 1013bf599e8SAlex Deucher "HAWAII", 102b0a9f22aSSamuel Li "MULLINS", 1031b5331d9SJerome Glisse "LAST", 1041b5331d9SJerome Glisse }; 1051b5331d9SJerome Glisse 1064807c5a8SAlex Deucher #define RADEON_PX_QUIRK_DISABLE_PX (1 << 0) 1074807c5a8SAlex Deucher #define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1) 1084807c5a8SAlex Deucher 1094807c5a8SAlex Deucher struct radeon_px_quirk { 1104807c5a8SAlex Deucher u32 chip_vendor; 1114807c5a8SAlex Deucher u32 chip_device; 1124807c5a8SAlex Deucher u32 subsys_vendor; 1134807c5a8SAlex Deucher u32 subsys_device; 1144807c5a8SAlex Deucher u32 px_quirk_flags; 1154807c5a8SAlex Deucher }; 1164807c5a8SAlex Deucher 1174807c5a8SAlex Deucher static struct radeon_px_quirk radeon_px_quirk_list[] = { 1184807c5a8SAlex Deucher /* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m) 1194807c5a8SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=74551 1204807c5a8SAlex Deucher */ 1214807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX }, 1224807c5a8SAlex Deucher /* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU 1234807c5a8SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=51381 1244807c5a8SAlex Deucher */ 1254807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX }, 126ff1b1294SAlex Deucher /* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU 127ff1b1294SAlex Deucher * https://bugzilla.kernel.org/show_bug.cgi?id=51381 128ff1b1294SAlex Deucher */ 129ff1b1294SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX }, 1304807c5a8SAlex Deucher /* macbook pro 8.2 */ 1314807c5a8SAlex Deucher { PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP }, 1324807c5a8SAlex Deucher { 0, 0, 0, 0, 0 }, 1334807c5a8SAlex Deucher }; 1344807c5a8SAlex Deucher 13590c4cde9SAlex Deucher bool radeon_is_px(struct drm_device *dev) 13690c4cde9SAlex Deucher { 13790c4cde9SAlex Deucher struct radeon_device *rdev = dev->dev_private; 13890c4cde9SAlex Deucher 13990c4cde9SAlex Deucher if (rdev->flags & RADEON_IS_PX) 14090c4cde9SAlex Deucher return true; 14190c4cde9SAlex Deucher return false; 14290c4cde9SAlex Deucher } 14310ebc0bcSDave Airlie 1444807c5a8SAlex Deucher static void radeon_device_handle_px_quirks(struct radeon_device *rdev) 1454807c5a8SAlex Deucher { 1464807c5a8SAlex Deucher struct radeon_px_quirk *p = radeon_px_quirk_list; 1474807c5a8SAlex Deucher 1484807c5a8SAlex Deucher /* Apply PX quirks */ 1494807c5a8SAlex Deucher while (p && p->chip_device != 0) { 1504807c5a8SAlex Deucher if (rdev->pdev->vendor == p->chip_vendor && 1514807c5a8SAlex Deucher rdev->pdev->device == p->chip_device && 1524807c5a8SAlex Deucher rdev->pdev->subsystem_vendor == p->subsys_vendor && 1534807c5a8SAlex Deucher rdev->pdev->subsystem_device == p->subsys_device) { 1544807c5a8SAlex Deucher rdev->px_quirk_flags = p->px_quirk_flags; 1554807c5a8SAlex Deucher break; 1564807c5a8SAlex Deucher } 1574807c5a8SAlex Deucher ++p; 1584807c5a8SAlex Deucher } 1594807c5a8SAlex Deucher 1604807c5a8SAlex Deucher if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX) 1614807c5a8SAlex Deucher rdev->flags &= ~RADEON_IS_PX; 1624807c5a8SAlex Deucher } 1634807c5a8SAlex Deucher 1640c195119SAlex Deucher /** 1652e1b65f9SAlex Deucher * radeon_program_register_sequence - program an array of registers. 1662e1b65f9SAlex Deucher * 1672e1b65f9SAlex Deucher * @rdev: radeon_device pointer 1682e1b65f9SAlex Deucher * @registers: pointer to the register array 1692e1b65f9SAlex Deucher * @array_size: size of the register array 1702e1b65f9SAlex Deucher * 1712e1b65f9SAlex Deucher * Programs an array or registers with and and or masks. 1722e1b65f9SAlex Deucher * This is a helper for setting golden registers. 1732e1b65f9SAlex Deucher */ 1742e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev, 1752e1b65f9SAlex Deucher const u32 *registers, 1762e1b65f9SAlex Deucher const u32 array_size) 1772e1b65f9SAlex Deucher { 1782e1b65f9SAlex Deucher u32 tmp, reg, and_mask, or_mask; 1792e1b65f9SAlex Deucher int i; 1802e1b65f9SAlex Deucher 1812e1b65f9SAlex Deucher if (array_size % 3) 1822e1b65f9SAlex Deucher return; 1832e1b65f9SAlex Deucher 1842e1b65f9SAlex Deucher for (i = 0; i < array_size; i +=3) { 1852e1b65f9SAlex Deucher reg = registers[i + 0]; 1862e1b65f9SAlex Deucher and_mask = registers[i + 1]; 1872e1b65f9SAlex Deucher or_mask = registers[i + 2]; 1882e1b65f9SAlex Deucher 1892e1b65f9SAlex Deucher if (and_mask == 0xffffffff) { 1902e1b65f9SAlex Deucher tmp = or_mask; 1912e1b65f9SAlex Deucher } else { 1922e1b65f9SAlex Deucher tmp = RREG32(reg); 1932e1b65f9SAlex Deucher tmp &= ~and_mask; 1942e1b65f9SAlex Deucher tmp |= or_mask; 1952e1b65f9SAlex Deucher } 1962e1b65f9SAlex Deucher WREG32(reg, tmp); 1972e1b65f9SAlex Deucher } 1982e1b65f9SAlex Deucher } 1992e1b65f9SAlex Deucher 2001a0041b8SAlex Deucher void radeon_pci_config_reset(struct radeon_device *rdev) 2011a0041b8SAlex Deucher { 2021a0041b8SAlex Deucher pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA); 2031a0041b8SAlex Deucher } 2041a0041b8SAlex Deucher 2052e1b65f9SAlex Deucher /** 2060c195119SAlex Deucher * radeon_surface_init - Clear GPU surface registers. 2070c195119SAlex Deucher * 2080c195119SAlex Deucher * @rdev: radeon_device pointer 2090c195119SAlex Deucher * 2100c195119SAlex Deucher * Clear GPU surface registers (r1xx-r5xx). 211b1e3a6d1SMichel Dänzer */ 2123ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev) 213b1e3a6d1SMichel Dänzer { 214b1e3a6d1SMichel Dänzer /* FIXME: check this out */ 215b1e3a6d1SMichel Dänzer if (rdev->family < CHIP_R600) { 216b1e3a6d1SMichel Dänzer int i; 217b1e3a6d1SMichel Dänzer 218550e2d92SDave Airlie for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) { 219550e2d92SDave Airlie if (rdev->surface_regs[i].bo) 220550e2d92SDave Airlie radeon_bo_get_surface_reg(rdev->surface_regs[i].bo); 221550e2d92SDave Airlie else 222550e2d92SDave Airlie radeon_clear_surface_reg(rdev, i); 223b1e3a6d1SMichel Dänzer } 224e024e110SDave Airlie /* enable surfaces */ 225e024e110SDave Airlie WREG32(RADEON_SURFACE_CNTL, 0); 226b1e3a6d1SMichel Dänzer } 227b1e3a6d1SMichel Dänzer } 228b1e3a6d1SMichel Dänzer 229b1e3a6d1SMichel Dänzer /* 230771fe6b9SJerome Glisse * GPU scratch registers helpers function. 231771fe6b9SJerome Glisse */ 2320c195119SAlex Deucher /** 2330c195119SAlex Deucher * radeon_scratch_init - Init scratch register driver information. 2340c195119SAlex Deucher * 2350c195119SAlex Deucher * @rdev: radeon_device pointer 2360c195119SAlex Deucher * 2370c195119SAlex Deucher * Init CP scratch register driver information (r1xx-r5xx) 2380c195119SAlex Deucher */ 2393ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev) 240771fe6b9SJerome Glisse { 241771fe6b9SJerome Glisse int i; 242771fe6b9SJerome Glisse 243771fe6b9SJerome Glisse /* FIXME: check this out */ 244771fe6b9SJerome Glisse if (rdev->family < CHIP_R300) { 245771fe6b9SJerome Glisse rdev->scratch.num_reg = 5; 246771fe6b9SJerome Glisse } else { 247771fe6b9SJerome Glisse rdev->scratch.num_reg = 7; 248771fe6b9SJerome Glisse } 249724c80e1SAlex Deucher rdev->scratch.reg_base = RADEON_SCRATCH_REG0; 250771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 251771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 252724c80e1SAlex Deucher rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4); 253771fe6b9SJerome Glisse } 254771fe6b9SJerome Glisse } 255771fe6b9SJerome Glisse 2560c195119SAlex Deucher /** 2570c195119SAlex Deucher * radeon_scratch_get - Allocate a scratch register 2580c195119SAlex Deucher * 2590c195119SAlex Deucher * @rdev: radeon_device pointer 2600c195119SAlex Deucher * @reg: scratch register mmio offset 2610c195119SAlex Deucher * 2620c195119SAlex Deucher * Allocate a CP scratch register for use by the driver (all asics). 2630c195119SAlex Deucher * Returns 0 on success or -EINVAL on failure. 2640c195119SAlex Deucher */ 265771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg) 266771fe6b9SJerome Glisse { 267771fe6b9SJerome Glisse int i; 268771fe6b9SJerome Glisse 269771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 270771fe6b9SJerome Glisse if (rdev->scratch.free[i]) { 271771fe6b9SJerome Glisse rdev->scratch.free[i] = false; 272771fe6b9SJerome Glisse *reg = rdev->scratch.reg[i]; 273771fe6b9SJerome Glisse return 0; 274771fe6b9SJerome Glisse } 275771fe6b9SJerome Glisse } 276771fe6b9SJerome Glisse return -EINVAL; 277771fe6b9SJerome Glisse } 278771fe6b9SJerome Glisse 2790c195119SAlex Deucher /** 2800c195119SAlex Deucher * radeon_scratch_free - Free a scratch register 2810c195119SAlex Deucher * 2820c195119SAlex Deucher * @rdev: radeon_device pointer 2830c195119SAlex Deucher * @reg: scratch register mmio offset 2840c195119SAlex Deucher * 2850c195119SAlex Deucher * Free a CP scratch register allocated for use by the driver (all asics) 2860c195119SAlex Deucher */ 287771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg) 288771fe6b9SJerome Glisse { 289771fe6b9SJerome Glisse int i; 290771fe6b9SJerome Glisse 291771fe6b9SJerome Glisse for (i = 0; i < rdev->scratch.num_reg; i++) { 292771fe6b9SJerome Glisse if (rdev->scratch.reg[i] == reg) { 293771fe6b9SJerome Glisse rdev->scratch.free[i] = true; 294771fe6b9SJerome Glisse return; 295771fe6b9SJerome Glisse } 296771fe6b9SJerome Glisse } 297771fe6b9SJerome Glisse } 298771fe6b9SJerome Glisse 2990c195119SAlex Deucher /* 30075efdee1SAlex Deucher * GPU doorbell aperture helpers function. 30175efdee1SAlex Deucher */ 30275efdee1SAlex Deucher /** 30375efdee1SAlex Deucher * radeon_doorbell_init - Init doorbell driver information. 30475efdee1SAlex Deucher * 30575efdee1SAlex Deucher * @rdev: radeon_device pointer 30675efdee1SAlex Deucher * 30775efdee1SAlex Deucher * Init doorbell driver information (CIK) 30875efdee1SAlex Deucher * Returns 0 on success, error on failure. 30975efdee1SAlex Deucher */ 31028f5a6cdSRashika Kheria static int radeon_doorbell_init(struct radeon_device *rdev) 31175efdee1SAlex Deucher { 31275efdee1SAlex Deucher /* doorbell bar mapping */ 31375efdee1SAlex Deucher rdev->doorbell.base = pci_resource_start(rdev->pdev, 2); 31475efdee1SAlex Deucher rdev->doorbell.size = pci_resource_len(rdev->pdev, 2); 31575efdee1SAlex Deucher 316d5754ab8SAndrew Lewycky rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS); 317d5754ab8SAndrew Lewycky if (rdev->doorbell.num_doorbells == 0) 318d5754ab8SAndrew Lewycky return -EINVAL; 31975efdee1SAlex Deucher 320d5754ab8SAndrew Lewycky rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32)); 32175efdee1SAlex Deucher if (rdev->doorbell.ptr == NULL) { 32275efdee1SAlex Deucher return -ENOMEM; 32375efdee1SAlex Deucher } 32475efdee1SAlex Deucher DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base); 32575efdee1SAlex Deucher DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size); 32675efdee1SAlex Deucher 327d5754ab8SAndrew Lewycky memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used)); 32875efdee1SAlex Deucher 32975efdee1SAlex Deucher return 0; 33075efdee1SAlex Deucher } 33175efdee1SAlex Deucher 33275efdee1SAlex Deucher /** 33375efdee1SAlex Deucher * radeon_doorbell_fini - Tear down doorbell driver information. 33475efdee1SAlex Deucher * 33575efdee1SAlex Deucher * @rdev: radeon_device pointer 33675efdee1SAlex Deucher * 33775efdee1SAlex Deucher * Tear down doorbell driver information (CIK) 33875efdee1SAlex Deucher */ 33928f5a6cdSRashika Kheria static void radeon_doorbell_fini(struct radeon_device *rdev) 34075efdee1SAlex Deucher { 34175efdee1SAlex Deucher iounmap(rdev->doorbell.ptr); 34275efdee1SAlex Deucher rdev->doorbell.ptr = NULL; 34375efdee1SAlex Deucher } 34475efdee1SAlex Deucher 34575efdee1SAlex Deucher /** 346d5754ab8SAndrew Lewycky * radeon_doorbell_get - Allocate a doorbell entry 34775efdee1SAlex Deucher * 34875efdee1SAlex Deucher * @rdev: radeon_device pointer 349d5754ab8SAndrew Lewycky * @doorbell: doorbell index 35075efdee1SAlex Deucher * 351d5754ab8SAndrew Lewycky * Allocate a doorbell for use by the driver (all asics). 35275efdee1SAlex Deucher * Returns 0 on success or -EINVAL on failure. 35375efdee1SAlex Deucher */ 35475efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell) 35575efdee1SAlex Deucher { 356d5754ab8SAndrew Lewycky unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells); 357d5754ab8SAndrew Lewycky if (offset < rdev->doorbell.num_doorbells) { 358d5754ab8SAndrew Lewycky __set_bit(offset, rdev->doorbell.used); 359d5754ab8SAndrew Lewycky *doorbell = offset; 36075efdee1SAlex Deucher return 0; 361d5754ab8SAndrew Lewycky } else { 36275efdee1SAlex Deucher return -EINVAL; 36375efdee1SAlex Deucher } 364d5754ab8SAndrew Lewycky } 36575efdee1SAlex Deucher 36675efdee1SAlex Deucher /** 367d5754ab8SAndrew Lewycky * radeon_doorbell_free - Free a doorbell entry 36875efdee1SAlex Deucher * 36975efdee1SAlex Deucher * @rdev: radeon_device pointer 370d5754ab8SAndrew Lewycky * @doorbell: doorbell index 37175efdee1SAlex Deucher * 372d5754ab8SAndrew Lewycky * Free a doorbell allocated for use by the driver (all asics) 37375efdee1SAlex Deucher */ 37475efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell) 37575efdee1SAlex Deucher { 376d5754ab8SAndrew Lewycky if (doorbell < rdev->doorbell.num_doorbells) 377d5754ab8SAndrew Lewycky __clear_bit(doorbell, rdev->doorbell.used); 37875efdee1SAlex Deucher } 37975efdee1SAlex Deucher 38075efdee1SAlex Deucher /* 3810c195119SAlex Deucher * radeon_wb_*() 3820c195119SAlex Deucher * Writeback is the the method by which the the GPU updates special pages 3830c195119SAlex Deucher * in memory with the status of certain GPU events (fences, ring pointers, 3840c195119SAlex Deucher * etc.). 3850c195119SAlex Deucher */ 3860c195119SAlex Deucher 3870c195119SAlex Deucher /** 3880c195119SAlex Deucher * radeon_wb_disable - Disable Writeback 3890c195119SAlex Deucher * 3900c195119SAlex Deucher * @rdev: radeon_device pointer 3910c195119SAlex Deucher * 3920c195119SAlex Deucher * Disables Writeback (all asics). Used for suspend. 3930c195119SAlex Deucher */ 394724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev) 395724c80e1SAlex Deucher { 396724c80e1SAlex Deucher rdev->wb.enabled = false; 397724c80e1SAlex Deucher } 398724c80e1SAlex Deucher 3990c195119SAlex Deucher /** 4000c195119SAlex Deucher * radeon_wb_fini - Disable Writeback and free memory 4010c195119SAlex Deucher * 4020c195119SAlex Deucher * @rdev: radeon_device pointer 4030c195119SAlex Deucher * 4040c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 4050c195119SAlex Deucher * Used at driver shutdown. 4060c195119SAlex Deucher */ 407724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev) 408724c80e1SAlex Deucher { 409724c80e1SAlex Deucher radeon_wb_disable(rdev); 410724c80e1SAlex Deucher if (rdev->wb.wb_obj) { 411089920f2SJerome Glisse if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) { 412089920f2SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 413089920f2SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 414089920f2SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 415089920f2SJerome Glisse } 416724c80e1SAlex Deucher radeon_bo_unref(&rdev->wb.wb_obj); 417724c80e1SAlex Deucher rdev->wb.wb = NULL; 418724c80e1SAlex Deucher rdev->wb.wb_obj = NULL; 419724c80e1SAlex Deucher } 420724c80e1SAlex Deucher } 421724c80e1SAlex Deucher 4220c195119SAlex Deucher /** 4230c195119SAlex Deucher * radeon_wb_init- Init Writeback driver info and allocate memory 4240c195119SAlex Deucher * 4250c195119SAlex Deucher * @rdev: radeon_device pointer 4260c195119SAlex Deucher * 4270c195119SAlex Deucher * Disables Writeback and frees the Writeback memory (all asics). 4280c195119SAlex Deucher * Used at driver startup. 4290c195119SAlex Deucher * Returns 0 on success or an -error on failure. 4300c195119SAlex Deucher */ 431724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev) 432724c80e1SAlex Deucher { 433724c80e1SAlex Deucher int r; 434724c80e1SAlex Deucher 435724c80e1SAlex Deucher if (rdev->wb.wb_obj == NULL) { 436441921d5SDaniel Vetter r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true, 437831b6966SMaarten Lankhorst RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL, 43802376d82SMichel Dänzer &rdev->wb.wb_obj); 439724c80e1SAlex Deucher if (r) { 440724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) create WB bo failed\n", r); 441724c80e1SAlex Deucher return r; 442724c80e1SAlex Deucher } 443724c80e1SAlex Deucher r = radeon_bo_reserve(rdev->wb.wb_obj, false); 444724c80e1SAlex Deucher if (unlikely(r != 0)) { 445724c80e1SAlex Deucher radeon_wb_fini(rdev); 446724c80e1SAlex Deucher return r; 447724c80e1SAlex Deucher } 448724c80e1SAlex Deucher r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 449724c80e1SAlex Deucher &rdev->wb.gpu_addr); 450724c80e1SAlex Deucher if (r) { 451724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 452724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r); 453724c80e1SAlex Deucher radeon_wb_fini(rdev); 454724c80e1SAlex Deucher return r; 455724c80e1SAlex Deucher } 456724c80e1SAlex Deucher r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 457724c80e1SAlex Deucher radeon_bo_unreserve(rdev->wb.wb_obj); 458724c80e1SAlex Deucher if (r) { 459724c80e1SAlex Deucher dev_warn(rdev->dev, "(%d) map WB bo failed\n", r); 460724c80e1SAlex Deucher radeon_wb_fini(rdev); 461724c80e1SAlex Deucher return r; 462724c80e1SAlex Deucher } 463089920f2SJerome Glisse } 464724c80e1SAlex Deucher 465e6ba7599SAlex Deucher /* clear wb memory */ 466e6ba7599SAlex Deucher memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE); 467d0f8a854SAlex Deucher /* disable event_write fences */ 468d0f8a854SAlex Deucher rdev->wb.use_event = false; 469724c80e1SAlex Deucher /* disabled via module param */ 4703b7a2b24SJerome Glisse if (radeon_no_wb == 1) { 471724c80e1SAlex Deucher rdev->wb.enabled = false; 4723b7a2b24SJerome Glisse } else { 473724c80e1SAlex Deucher if (rdev->flags & RADEON_IS_AGP) { 47428eebb70SAlex Deucher /* often unreliable on AGP */ 47528eebb70SAlex Deucher rdev->wb.enabled = false; 47628eebb70SAlex Deucher } else if (rdev->family < CHIP_R300) { 47728eebb70SAlex Deucher /* often unreliable on pre-r300 */ 478724c80e1SAlex Deucher rdev->wb.enabled = false; 479d0f8a854SAlex Deucher } else { 480724c80e1SAlex Deucher rdev->wb.enabled = true; 481d0f8a854SAlex Deucher /* event_write fences are only available on r600+ */ 4823b7a2b24SJerome Glisse if (rdev->family >= CHIP_R600) { 483d0f8a854SAlex Deucher rdev->wb.use_event = true; 484d0f8a854SAlex Deucher } 485724c80e1SAlex Deucher } 4863b7a2b24SJerome Glisse } 487c994ead6SAlex Deucher /* always use writeback/events on NI, APUs */ 488c994ead6SAlex Deucher if (rdev->family >= CHIP_PALM) { 4897d52785dSAlex Deucher rdev->wb.enabled = true; 4907d52785dSAlex Deucher rdev->wb.use_event = true; 4917d52785dSAlex Deucher } 492724c80e1SAlex Deucher 493724c80e1SAlex Deucher dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis"); 494724c80e1SAlex Deucher 495724c80e1SAlex Deucher return 0; 496724c80e1SAlex Deucher } 497724c80e1SAlex Deucher 498d594e46aSJerome Glisse /** 499d594e46aSJerome Glisse * radeon_vram_location - try to find VRAM location 500d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 501d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 502d594e46aSJerome Glisse * @base: base address at which to put VRAM 503d594e46aSJerome Glisse * 504d594e46aSJerome Glisse * Function will place try to place VRAM at base address provided 505d594e46aSJerome Glisse * as parameter (which is so far either PCI aperture address or 506d594e46aSJerome Glisse * for IGP TOM base address). 507d594e46aSJerome Glisse * 508d594e46aSJerome Glisse * If there is not enough space to fit the unvisible VRAM in the 32bits 509d594e46aSJerome Glisse * address space then we limit the VRAM size to the aperture. 510d594e46aSJerome Glisse * 511d594e46aSJerome Glisse * If we are using AGP and if the AGP aperture doesn't allow us to have 512d594e46aSJerome Glisse * room for all the VRAM than we restrict the VRAM to the PCI aperture 513d594e46aSJerome Glisse * size and print a warning. 514d594e46aSJerome Glisse * 515d594e46aSJerome Glisse * This function will never fails, worst case are limiting VRAM. 516d594e46aSJerome Glisse * 517d594e46aSJerome Glisse * Note: GTT start, end, size should be initialized before calling this 518d594e46aSJerome Glisse * function on AGP platform. 519d594e46aSJerome Glisse * 52025985edcSLucas De Marchi * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size, 521d594e46aSJerome Glisse * this shouldn't be a problem as we are using the PCI aperture as a reference. 522d594e46aSJerome Glisse * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but 523d594e46aSJerome Glisse * not IGP. 524d594e46aSJerome Glisse * 525d594e46aSJerome Glisse * Note: we use mc_vram_size as on some board we need to program the mc to 526d594e46aSJerome Glisse * cover the whole aperture even if VRAM size is inferior to aperture size 527d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 528d594e46aSJerome Glisse * 529d594e46aSJerome Glisse * Note: when limiting vram it's safe to overwritte real_vram_size because 530d594e46aSJerome Glisse * we are not in case where real_vram_size is inferior to mc_vram_size (ie 531d594e46aSJerome Glisse * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu 532d594e46aSJerome Glisse * ones) 533d594e46aSJerome Glisse * 534d594e46aSJerome Glisse * Note: IGP TOM addr should be the same as the aperture addr, we don't 535d594e46aSJerome Glisse * explicitly check for that thought. 536d594e46aSJerome Glisse * 537d594e46aSJerome Glisse * FIXME: when reducing VRAM size align new size on power of 2. 538771fe6b9SJerome Glisse */ 539d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base) 540771fe6b9SJerome Glisse { 5411bcb04f7SChristian König uint64_t limit = (uint64_t)radeon_vram_limit << 20; 5421bcb04f7SChristian König 543d594e46aSJerome Glisse mc->vram_start = base; 5449ed8b1f9SAlex Deucher if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) { 545d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 546d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 547d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 548771fe6b9SJerome Glisse } 549d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5502cbeb4efSJerome Glisse if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) { 551d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n"); 552d594e46aSJerome Glisse mc->real_vram_size = mc->aper_size; 553d594e46aSJerome Glisse mc->mc_vram_size = mc->aper_size; 554771fe6b9SJerome Glisse } 555d594e46aSJerome Glisse mc->vram_end = mc->vram_start + mc->mc_vram_size - 1; 5561bcb04f7SChristian König if (limit && limit < mc->real_vram_size) 5571bcb04f7SChristian König mc->real_vram_size = limit; 558dd7cc55aSAlex Deucher dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n", 559d594e46aSJerome Glisse mc->mc_vram_size >> 20, mc->vram_start, 560d594e46aSJerome Glisse mc->vram_end, mc->real_vram_size >> 20); 561771fe6b9SJerome Glisse } 562771fe6b9SJerome Glisse 563d594e46aSJerome Glisse /** 564d594e46aSJerome Glisse * radeon_gtt_location - try to find GTT location 565d594e46aSJerome Glisse * @rdev: radeon device structure holding all necessary informations 566d594e46aSJerome Glisse * @mc: memory controller structure holding memory informations 567d594e46aSJerome Glisse * 568d594e46aSJerome Glisse * Function will place try to place GTT before or after VRAM. 569d594e46aSJerome Glisse * 570d594e46aSJerome Glisse * If GTT size is bigger than space left then we ajust GTT size. 571d594e46aSJerome Glisse * Thus function will never fails. 572d594e46aSJerome Glisse * 573d594e46aSJerome Glisse * FIXME: when reducing GTT size align new size on power of 2. 574d594e46aSJerome Glisse */ 575d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc) 576d594e46aSJerome Glisse { 577d594e46aSJerome Glisse u64 size_af, size_bf; 578d594e46aSJerome Glisse 5799ed8b1f9SAlex Deucher size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align; 5808d369bb1SAlex Deucher size_bf = mc->vram_start & ~mc->gtt_base_align; 581d594e46aSJerome Glisse if (size_bf > size_af) { 582d594e46aSJerome Glisse if (mc->gtt_size > size_bf) { 583d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 584d594e46aSJerome Glisse mc->gtt_size = size_bf; 585d594e46aSJerome Glisse } 5868d369bb1SAlex Deucher mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size; 587d594e46aSJerome Glisse } else { 588d594e46aSJerome Glisse if (mc->gtt_size > size_af) { 589d594e46aSJerome Glisse dev_warn(rdev->dev, "limiting GTT\n"); 590d594e46aSJerome Glisse mc->gtt_size = size_af; 591d594e46aSJerome Glisse } 5928d369bb1SAlex Deucher mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align; 593d594e46aSJerome Glisse } 594d594e46aSJerome Glisse mc->gtt_end = mc->gtt_start + mc->gtt_size - 1; 595dd7cc55aSAlex Deucher dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n", 596d594e46aSJerome Glisse mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end); 597d594e46aSJerome Glisse } 598771fe6b9SJerome Glisse 599771fe6b9SJerome Glisse /* 600771fe6b9SJerome Glisse * GPU helpers function. 601771fe6b9SJerome Glisse */ 6020c195119SAlex Deucher /** 6030c195119SAlex Deucher * radeon_card_posted - check if the hw has already been initialized 6040c195119SAlex Deucher * 6050c195119SAlex Deucher * @rdev: radeon_device pointer 6060c195119SAlex Deucher * 6070c195119SAlex Deucher * Check if the asic has been initialized (all asics). 6080c195119SAlex Deucher * Used at driver startup. 6090c195119SAlex Deucher * Returns true if initialized or false if not. 6100c195119SAlex Deucher */ 6119f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev) 612771fe6b9SJerome Glisse { 613771fe6b9SJerome Glisse uint32_t reg; 614771fe6b9SJerome Glisse 61550a583f6SAlex Deucher /* required for EFI mode on macbook2,1 which uses an r5xx asic */ 61683e68189SMatt Fleming if (efi_enabled(EFI_BOOT) && 61750a583f6SAlex Deucher (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) && 61850a583f6SAlex Deucher (rdev->family < CHIP_R600)) 619bcc65fd8SMatthew Garrett return false; 620bcc65fd8SMatthew Garrett 6212cf3a4fcSAlex Deucher if (ASIC_IS_NODCE(rdev)) 6222cf3a4fcSAlex Deucher goto check_memsize; 6232cf3a4fcSAlex Deucher 624771fe6b9SJerome Glisse /* first check CRTCs */ 62509fb8bd1SAlex Deucher if (ASIC_IS_DCE4(rdev)) { 62618007401SAlex Deucher reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) | 62718007401SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET); 62809fb8bd1SAlex Deucher if (rdev->num_crtc >= 4) { 62909fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) | 63009fb8bd1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET); 63109fb8bd1SAlex Deucher } 63209fb8bd1SAlex Deucher if (rdev->num_crtc >= 6) { 63309fb8bd1SAlex Deucher reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) | 634bcc1c2a1SAlex Deucher RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET); 63509fb8bd1SAlex Deucher } 636bcc1c2a1SAlex Deucher if (reg & EVERGREEN_CRTC_MASTER_EN) 637bcc1c2a1SAlex Deucher return true; 638bcc1c2a1SAlex Deucher } else if (ASIC_IS_AVIVO(rdev)) { 639771fe6b9SJerome Glisse reg = RREG32(AVIVO_D1CRTC_CONTROL) | 640771fe6b9SJerome Glisse RREG32(AVIVO_D2CRTC_CONTROL); 641771fe6b9SJerome Glisse if (reg & AVIVO_CRTC_EN) { 642771fe6b9SJerome Glisse return true; 643771fe6b9SJerome Glisse } 644771fe6b9SJerome Glisse } else { 645771fe6b9SJerome Glisse reg = RREG32(RADEON_CRTC_GEN_CNTL) | 646771fe6b9SJerome Glisse RREG32(RADEON_CRTC2_GEN_CNTL); 647771fe6b9SJerome Glisse if (reg & RADEON_CRTC_EN) { 648771fe6b9SJerome Glisse return true; 649771fe6b9SJerome Glisse } 650771fe6b9SJerome Glisse } 651771fe6b9SJerome Glisse 6522cf3a4fcSAlex Deucher check_memsize: 653771fe6b9SJerome Glisse /* then check MEM_SIZE, in case the crtcs are off */ 654771fe6b9SJerome Glisse if (rdev->family >= CHIP_R600) 655771fe6b9SJerome Glisse reg = RREG32(R600_CONFIG_MEMSIZE); 656771fe6b9SJerome Glisse else 657771fe6b9SJerome Glisse reg = RREG32(RADEON_CONFIG_MEMSIZE); 658771fe6b9SJerome Glisse 659771fe6b9SJerome Glisse if (reg) 660771fe6b9SJerome Glisse return true; 661771fe6b9SJerome Glisse 662771fe6b9SJerome Glisse return false; 663771fe6b9SJerome Glisse 664771fe6b9SJerome Glisse } 665771fe6b9SJerome Glisse 6660c195119SAlex Deucher /** 6670c195119SAlex Deucher * radeon_update_bandwidth_info - update display bandwidth params 6680c195119SAlex Deucher * 6690c195119SAlex Deucher * @rdev: radeon_device pointer 6700c195119SAlex Deucher * 6710c195119SAlex Deucher * Used when sclk/mclk are switched or display modes are set. 6720c195119SAlex Deucher * params are used to calculate display watermarks (all asics) 6730c195119SAlex Deucher */ 674f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev) 675f47299c5SAlex Deucher { 676f47299c5SAlex Deucher fixed20_12 a; 6778807286eSAlex Deucher u32 sclk = rdev->pm.current_sclk; 6788807286eSAlex Deucher u32 mclk = rdev->pm.current_mclk; 679f47299c5SAlex Deucher 6808807286eSAlex Deucher /* sclk/mclk in Mhz */ 68168adac5eSBen Skeggs a.full = dfixed_const(100); 68268adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_const(sclk); 68368adac5eSBen Skeggs rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a); 68468adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_const(mclk); 68568adac5eSBen Skeggs rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a); 686f47299c5SAlex Deucher 6878807286eSAlex Deucher if (rdev->flags & RADEON_IS_IGP) { 68868adac5eSBen Skeggs a.full = dfixed_const(16); 689f47299c5SAlex Deucher /* core_bandwidth = sclk(Mhz) * 16 */ 69068adac5eSBen Skeggs rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a); 691f47299c5SAlex Deucher } 692f47299c5SAlex Deucher } 693f47299c5SAlex Deucher 6940c195119SAlex Deucher /** 6950c195119SAlex Deucher * radeon_boot_test_post_card - check and possibly initialize the hw 6960c195119SAlex Deucher * 6970c195119SAlex Deucher * @rdev: radeon_device pointer 6980c195119SAlex Deucher * 6990c195119SAlex Deucher * Check if the asic is initialized and if not, attempt to initialize 7000c195119SAlex Deucher * it (all asics). 7010c195119SAlex Deucher * Returns true if initialized or false if not. 7020c195119SAlex Deucher */ 70372542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev) 70472542d77SDave Airlie { 70572542d77SDave Airlie if (radeon_card_posted(rdev)) 70672542d77SDave Airlie return true; 70772542d77SDave Airlie 70872542d77SDave Airlie if (rdev->bios) { 70972542d77SDave Airlie DRM_INFO("GPU not posted. posting now...\n"); 71072542d77SDave Airlie if (rdev->is_atom_bios) 71172542d77SDave Airlie atom_asic_init(rdev->mode_info.atom_context); 71272542d77SDave Airlie else 71372542d77SDave Airlie radeon_combios_asic_init(rdev->ddev); 71472542d77SDave Airlie return true; 71572542d77SDave Airlie } else { 71672542d77SDave Airlie dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n"); 71772542d77SDave Airlie return false; 71872542d77SDave Airlie } 71972542d77SDave Airlie } 72072542d77SDave Airlie 7210c195119SAlex Deucher /** 7220c195119SAlex Deucher * radeon_dummy_page_init - init dummy page used by the driver 7230c195119SAlex Deucher * 7240c195119SAlex Deucher * @rdev: radeon_device pointer 7250c195119SAlex Deucher * 7260c195119SAlex Deucher * Allocate the dummy page used by the driver (all asics). 7270c195119SAlex Deucher * This dummy page is used by the driver as a filler for gart entries 7280c195119SAlex Deucher * when pages are taken out of the GART 7290c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 7300c195119SAlex Deucher */ 7313ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev) 7323ce0a23dSJerome Glisse { 73382568565SDave Airlie if (rdev->dummy_page.page) 73482568565SDave Airlie return 0; 7353ce0a23dSJerome Glisse rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO); 7363ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 7373ce0a23dSJerome Glisse return -ENOMEM; 7383ce0a23dSJerome Glisse rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page, 7393ce0a23dSJerome Glisse 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 740a30f6fb7SBenjamin Herrenschmidt if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) { 741a30f6fb7SBenjamin Herrenschmidt dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n"); 7423ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 7433ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 7443ce0a23dSJerome Glisse return -ENOMEM; 7453ce0a23dSJerome Glisse } 7463ce0a23dSJerome Glisse return 0; 7473ce0a23dSJerome Glisse } 7483ce0a23dSJerome Glisse 7490c195119SAlex Deucher /** 7500c195119SAlex Deucher * radeon_dummy_page_fini - free dummy page used by the driver 7510c195119SAlex Deucher * 7520c195119SAlex Deucher * @rdev: radeon_device pointer 7530c195119SAlex Deucher * 7540c195119SAlex Deucher * Frees the dummy page used by the driver (all asics). 7550c195119SAlex Deucher */ 7563ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev) 7573ce0a23dSJerome Glisse { 7583ce0a23dSJerome Glisse if (rdev->dummy_page.page == NULL) 7593ce0a23dSJerome Glisse return; 7603ce0a23dSJerome Glisse pci_unmap_page(rdev->pdev, rdev->dummy_page.addr, 7613ce0a23dSJerome Glisse PAGE_SIZE, PCI_DMA_BIDIRECTIONAL); 7623ce0a23dSJerome Glisse __free_page(rdev->dummy_page.page); 7633ce0a23dSJerome Glisse rdev->dummy_page.page = NULL; 7643ce0a23dSJerome Glisse } 7653ce0a23dSJerome Glisse 766771fe6b9SJerome Glisse 767771fe6b9SJerome Glisse /* ATOM accessor methods */ 7680c195119SAlex Deucher /* 7690c195119SAlex Deucher * ATOM is an interpreted byte code stored in tables in the vbios. The 7700c195119SAlex Deucher * driver registers callbacks to access registers and the interpreter 7710c195119SAlex Deucher * in the driver parses the tables and executes then to program specific 7720c195119SAlex Deucher * actions (set display modes, asic init, etc.). See radeon_atombios.c, 7730c195119SAlex Deucher * atombios.h, and atom.c 7740c195119SAlex Deucher */ 7750c195119SAlex Deucher 7760c195119SAlex Deucher /** 7770c195119SAlex Deucher * cail_pll_read - read PLL register 7780c195119SAlex Deucher * 7790c195119SAlex Deucher * @info: atom card_info pointer 7800c195119SAlex Deucher * @reg: PLL register offset 7810c195119SAlex Deucher * 7820c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 7830c195119SAlex Deucher * Returns the value of the PLL register. 7840c195119SAlex Deucher */ 785771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg) 786771fe6b9SJerome Glisse { 787771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 788771fe6b9SJerome Glisse uint32_t r; 789771fe6b9SJerome Glisse 790771fe6b9SJerome Glisse r = rdev->pll_rreg(rdev, reg); 791771fe6b9SJerome Glisse return r; 792771fe6b9SJerome Glisse } 793771fe6b9SJerome Glisse 7940c195119SAlex Deucher /** 7950c195119SAlex Deucher * cail_pll_write - write PLL register 7960c195119SAlex Deucher * 7970c195119SAlex Deucher * @info: atom card_info pointer 7980c195119SAlex Deucher * @reg: PLL register offset 7990c195119SAlex Deucher * @val: value to write to the pll register 8000c195119SAlex Deucher * 8010c195119SAlex Deucher * Provides a PLL register accessor for the atom interpreter (r4xx+). 8020c195119SAlex Deucher */ 803771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val) 804771fe6b9SJerome Glisse { 805771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 806771fe6b9SJerome Glisse 807771fe6b9SJerome Glisse rdev->pll_wreg(rdev, reg, val); 808771fe6b9SJerome Glisse } 809771fe6b9SJerome Glisse 8100c195119SAlex Deucher /** 8110c195119SAlex Deucher * cail_mc_read - read MC (Memory Controller) register 8120c195119SAlex Deucher * 8130c195119SAlex Deucher * @info: atom card_info pointer 8140c195119SAlex Deucher * @reg: MC register offset 8150c195119SAlex Deucher * 8160c195119SAlex Deucher * Provides an MC register accessor for the atom interpreter (r4xx+). 8170c195119SAlex Deucher * Returns the value of the MC register. 8180c195119SAlex Deucher */ 819771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg) 820771fe6b9SJerome Glisse { 821771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 822771fe6b9SJerome Glisse uint32_t r; 823771fe6b9SJerome Glisse 824771fe6b9SJerome Glisse r = rdev->mc_rreg(rdev, reg); 825771fe6b9SJerome Glisse return r; 826771fe6b9SJerome Glisse } 827771fe6b9SJerome Glisse 8280c195119SAlex Deucher /** 8290c195119SAlex Deucher * cail_mc_write - write MC (Memory Controller) register 8300c195119SAlex Deucher * 8310c195119SAlex Deucher * @info: atom card_info pointer 8320c195119SAlex Deucher * @reg: MC register offset 8330c195119SAlex Deucher * @val: value to write to the pll register 8340c195119SAlex Deucher * 8350c195119SAlex Deucher * Provides a MC register accessor for the atom interpreter (r4xx+). 8360c195119SAlex Deucher */ 837771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val) 838771fe6b9SJerome Glisse { 839771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 840771fe6b9SJerome Glisse 841771fe6b9SJerome Glisse rdev->mc_wreg(rdev, reg, val); 842771fe6b9SJerome Glisse } 843771fe6b9SJerome Glisse 8440c195119SAlex Deucher /** 8450c195119SAlex Deucher * cail_reg_write - write MMIO register 8460c195119SAlex Deucher * 8470c195119SAlex Deucher * @info: atom card_info pointer 8480c195119SAlex Deucher * @reg: MMIO register offset 8490c195119SAlex Deucher * @val: value to write to the pll register 8500c195119SAlex Deucher * 8510c195119SAlex Deucher * Provides a MMIO register accessor for the atom interpreter (r4xx+). 8520c195119SAlex Deucher */ 853771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val) 854771fe6b9SJerome Glisse { 855771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 856771fe6b9SJerome Glisse 857771fe6b9SJerome Glisse WREG32(reg*4, val); 858771fe6b9SJerome Glisse } 859771fe6b9SJerome Glisse 8600c195119SAlex Deucher /** 8610c195119SAlex Deucher * cail_reg_read - read MMIO register 8620c195119SAlex Deucher * 8630c195119SAlex Deucher * @info: atom card_info pointer 8640c195119SAlex Deucher * @reg: MMIO register offset 8650c195119SAlex Deucher * 8660c195119SAlex Deucher * Provides an MMIO register accessor for the atom interpreter (r4xx+). 8670c195119SAlex Deucher * Returns the value of the MMIO register. 8680c195119SAlex Deucher */ 869771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg) 870771fe6b9SJerome Glisse { 871771fe6b9SJerome Glisse struct radeon_device *rdev = info->dev->dev_private; 872771fe6b9SJerome Glisse uint32_t r; 873771fe6b9SJerome Glisse 874771fe6b9SJerome Glisse r = RREG32(reg*4); 875771fe6b9SJerome Glisse return r; 876771fe6b9SJerome Glisse } 877771fe6b9SJerome Glisse 8780c195119SAlex Deucher /** 8790c195119SAlex Deucher * cail_ioreg_write - write IO register 8800c195119SAlex Deucher * 8810c195119SAlex Deucher * @info: atom card_info pointer 8820c195119SAlex Deucher * @reg: IO register offset 8830c195119SAlex Deucher * @val: value to write to the pll register 8840c195119SAlex Deucher * 8850c195119SAlex Deucher * Provides a IO register accessor for the atom interpreter (r4xx+). 8860c195119SAlex Deucher */ 887351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val) 888351a52a2SAlex Deucher { 889351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 890351a52a2SAlex Deucher 891351a52a2SAlex Deucher WREG32_IO(reg*4, val); 892351a52a2SAlex Deucher } 893351a52a2SAlex Deucher 8940c195119SAlex Deucher /** 8950c195119SAlex Deucher * cail_ioreg_read - read IO register 8960c195119SAlex Deucher * 8970c195119SAlex Deucher * @info: atom card_info pointer 8980c195119SAlex Deucher * @reg: IO register offset 8990c195119SAlex Deucher * 9000c195119SAlex Deucher * Provides an IO register accessor for the atom interpreter (r4xx+). 9010c195119SAlex Deucher * Returns the value of the IO register. 9020c195119SAlex Deucher */ 903351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg) 904351a52a2SAlex Deucher { 905351a52a2SAlex Deucher struct radeon_device *rdev = info->dev->dev_private; 906351a52a2SAlex Deucher uint32_t r; 907351a52a2SAlex Deucher 908351a52a2SAlex Deucher r = RREG32_IO(reg*4); 909351a52a2SAlex Deucher return r; 910351a52a2SAlex Deucher } 911351a52a2SAlex Deucher 9120c195119SAlex Deucher /** 9130c195119SAlex Deucher * radeon_atombios_init - init the driver info and callbacks for atombios 9140c195119SAlex Deucher * 9150c195119SAlex Deucher * @rdev: radeon_device pointer 9160c195119SAlex Deucher * 9170c195119SAlex Deucher * Initializes the driver info and register access callbacks for the 9180c195119SAlex Deucher * ATOM interpreter (r4xx+). 9190c195119SAlex Deucher * Returns 0 on sucess, -ENOMEM on failure. 9200c195119SAlex Deucher * Called at driver startup. 9210c195119SAlex Deucher */ 922771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev) 923771fe6b9SJerome Glisse { 92461c4b24bSMathias Fröhlich struct card_info *atom_card_info = 92561c4b24bSMathias Fröhlich kzalloc(sizeof(struct card_info), GFP_KERNEL); 92661c4b24bSMathias Fröhlich 92761c4b24bSMathias Fröhlich if (!atom_card_info) 92861c4b24bSMathias Fröhlich return -ENOMEM; 92961c4b24bSMathias Fröhlich 93061c4b24bSMathias Fröhlich rdev->mode_info.atom_card_info = atom_card_info; 93161c4b24bSMathias Fröhlich atom_card_info->dev = rdev->ddev; 93261c4b24bSMathias Fröhlich atom_card_info->reg_read = cail_reg_read; 93361c4b24bSMathias Fröhlich atom_card_info->reg_write = cail_reg_write; 934351a52a2SAlex Deucher /* needed for iio ops */ 935351a52a2SAlex Deucher if (rdev->rio_mem) { 936351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_ioreg_read; 937351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_ioreg_write; 938351a52a2SAlex Deucher } else { 939351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n"); 940351a52a2SAlex Deucher atom_card_info->ioreg_read = cail_reg_read; 941351a52a2SAlex Deucher atom_card_info->ioreg_write = cail_reg_write; 942351a52a2SAlex Deucher } 94361c4b24bSMathias Fröhlich atom_card_info->mc_read = cail_mc_read; 94461c4b24bSMathias Fröhlich atom_card_info->mc_write = cail_mc_write; 94561c4b24bSMathias Fröhlich atom_card_info->pll_read = cail_pll_read; 94661c4b24bSMathias Fröhlich atom_card_info->pll_write = cail_pll_write; 94761c4b24bSMathias Fröhlich 94861c4b24bSMathias Fröhlich rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios); 9490e34d094STim Gardner if (!rdev->mode_info.atom_context) { 9500e34d094STim Gardner radeon_atombios_fini(rdev); 9510e34d094STim Gardner return -ENOMEM; 9520e34d094STim Gardner } 9530e34d094STim Gardner 954c31ad97fSRafał Miłecki mutex_init(&rdev->mode_info.atom_context->mutex); 955*1c949842SDave Airlie mutex_init(&rdev->mode_info.atom_context->scratch_mutex); 956771fe6b9SJerome Glisse radeon_atom_initialize_bios_scratch_regs(rdev->ddev); 957d904ef9bSDave Airlie atom_allocate_fb_scratch(rdev->mode_info.atom_context); 958771fe6b9SJerome Glisse return 0; 959771fe6b9SJerome Glisse } 960771fe6b9SJerome Glisse 9610c195119SAlex Deucher /** 9620c195119SAlex Deucher * radeon_atombios_fini - free the driver info and callbacks for atombios 9630c195119SAlex Deucher * 9640c195119SAlex Deucher * @rdev: radeon_device pointer 9650c195119SAlex Deucher * 9660c195119SAlex Deucher * Frees the driver info and register access callbacks for the ATOM 9670c195119SAlex Deucher * interpreter (r4xx+). 9680c195119SAlex Deucher * Called at driver shutdown. 9690c195119SAlex Deucher */ 970771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev) 971771fe6b9SJerome Glisse { 9724a04a844SJerome Glisse if (rdev->mode_info.atom_context) { 973d904ef9bSDave Airlie kfree(rdev->mode_info.atom_context->scratch); 9744a04a844SJerome Glisse } 9750e34d094STim Gardner kfree(rdev->mode_info.atom_context); 9760e34d094STim Gardner rdev->mode_info.atom_context = NULL; 97761c4b24bSMathias Fröhlich kfree(rdev->mode_info.atom_card_info); 9780e34d094STim Gardner rdev->mode_info.atom_card_info = NULL; 979771fe6b9SJerome Glisse } 980771fe6b9SJerome Glisse 9810c195119SAlex Deucher /* COMBIOS */ 9820c195119SAlex Deucher /* 9830c195119SAlex Deucher * COMBIOS is the bios format prior to ATOM. It provides 9840c195119SAlex Deucher * command tables similar to ATOM, but doesn't have a unified 9850c195119SAlex Deucher * parser. See radeon_combios.c 9860c195119SAlex Deucher */ 9870c195119SAlex Deucher 9880c195119SAlex Deucher /** 9890c195119SAlex Deucher * radeon_combios_init - init the driver info for combios 9900c195119SAlex Deucher * 9910c195119SAlex Deucher * @rdev: radeon_device pointer 9920c195119SAlex Deucher * 9930c195119SAlex Deucher * Initializes the driver info for combios (r1xx-r3xx). 9940c195119SAlex Deucher * Returns 0 on sucess. 9950c195119SAlex Deucher * Called at driver startup. 9960c195119SAlex Deucher */ 997771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev) 998771fe6b9SJerome Glisse { 999771fe6b9SJerome Glisse radeon_combios_initialize_bios_scratch_regs(rdev->ddev); 1000771fe6b9SJerome Glisse return 0; 1001771fe6b9SJerome Glisse } 1002771fe6b9SJerome Glisse 10030c195119SAlex Deucher /** 10040c195119SAlex Deucher * radeon_combios_fini - free the driver info for combios 10050c195119SAlex Deucher * 10060c195119SAlex Deucher * @rdev: radeon_device pointer 10070c195119SAlex Deucher * 10080c195119SAlex Deucher * Frees the driver info for combios (r1xx-r3xx). 10090c195119SAlex Deucher * Called at driver shutdown. 10100c195119SAlex Deucher */ 1011771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev) 1012771fe6b9SJerome Glisse { 1013771fe6b9SJerome Glisse } 1014771fe6b9SJerome Glisse 10150c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */ 10160c195119SAlex Deucher /** 10170c195119SAlex Deucher * radeon_vga_set_decode - enable/disable vga decode 10180c195119SAlex Deucher * 10190c195119SAlex Deucher * @cookie: radeon_device pointer 10200c195119SAlex Deucher * @state: enable/disable vga decode 10210c195119SAlex Deucher * 10220c195119SAlex Deucher * Enable/disable vga decode (all asics). 10230c195119SAlex Deucher * Returns VGA resource flags. 10240c195119SAlex Deucher */ 102528d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state) 102628d52043SDave Airlie { 102728d52043SDave Airlie struct radeon_device *rdev = cookie; 102828d52043SDave Airlie radeon_vga_set_state(rdev, state); 102928d52043SDave Airlie if (state) 103028d52043SDave Airlie return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM | 103128d52043SDave Airlie VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 103228d52043SDave Airlie else 103328d52043SDave Airlie return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM; 103428d52043SDave Airlie } 1035c1176d6fSDave Airlie 10360c195119SAlex Deucher /** 10371bcb04f7SChristian König * radeon_check_pot_argument - check that argument is a power of two 10381bcb04f7SChristian König * 10391bcb04f7SChristian König * @arg: value to check 10401bcb04f7SChristian König * 10411bcb04f7SChristian König * Validates that a certain argument is a power of two (all asics). 10421bcb04f7SChristian König * Returns true if argument is valid. 10431bcb04f7SChristian König */ 10441bcb04f7SChristian König static bool radeon_check_pot_argument(int arg) 10451bcb04f7SChristian König { 10461bcb04f7SChristian König return (arg & (arg - 1)) == 0; 10471bcb04f7SChristian König } 10481bcb04f7SChristian König 10491bcb04f7SChristian König /** 10500c195119SAlex Deucher * radeon_check_arguments - validate module params 10510c195119SAlex Deucher * 10520c195119SAlex Deucher * @rdev: radeon_device pointer 10530c195119SAlex Deucher * 10540c195119SAlex Deucher * Validates certain module parameters and updates 10550c195119SAlex Deucher * the associated values used by the driver (all asics). 10560c195119SAlex Deucher */ 10571109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev) 105836421338SJerome Glisse { 105936421338SJerome Glisse /* vramlimit must be a power of two */ 10601bcb04f7SChristian König if (!radeon_check_pot_argument(radeon_vram_limit)) { 106136421338SJerome Glisse dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n", 106236421338SJerome Glisse radeon_vram_limit); 106336421338SJerome Glisse radeon_vram_limit = 0; 106436421338SJerome Glisse } 10651bcb04f7SChristian König 1066edcd26e8SAlex Deucher if (radeon_gart_size == -1) { 1067edcd26e8SAlex Deucher /* default to a larger gart size on newer asics */ 1068edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1069edcd26e8SAlex Deucher radeon_gart_size = 1024; 1070edcd26e8SAlex Deucher else 1071edcd26e8SAlex Deucher radeon_gart_size = 512; 1072edcd26e8SAlex Deucher } 107336421338SJerome Glisse /* gtt size must be power of two and greater or equal to 32M */ 10741bcb04f7SChristian König if (radeon_gart_size < 32) { 1075edcd26e8SAlex Deucher dev_warn(rdev->dev, "gart size (%d) too small\n", 107636421338SJerome Glisse radeon_gart_size); 1077edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1078edcd26e8SAlex Deucher radeon_gart_size = 1024; 1079edcd26e8SAlex Deucher else 108036421338SJerome Glisse radeon_gart_size = 512; 10811bcb04f7SChristian König } else if (!radeon_check_pot_argument(radeon_gart_size)) { 108236421338SJerome Glisse dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n", 108336421338SJerome Glisse radeon_gart_size); 1084edcd26e8SAlex Deucher if (rdev->family >= CHIP_RV770) 1085edcd26e8SAlex Deucher radeon_gart_size = 1024; 1086edcd26e8SAlex Deucher else 108736421338SJerome Glisse radeon_gart_size = 512; 108836421338SJerome Glisse } 10891bcb04f7SChristian König rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20; 10901bcb04f7SChristian König 109136421338SJerome Glisse /* AGP mode can only be -1, 1, 2, 4, 8 */ 109236421338SJerome Glisse switch (radeon_agpmode) { 109336421338SJerome Glisse case -1: 109436421338SJerome Glisse case 0: 109536421338SJerome Glisse case 1: 109636421338SJerome Glisse case 2: 109736421338SJerome Glisse case 4: 109836421338SJerome Glisse case 8: 109936421338SJerome Glisse break; 110036421338SJerome Glisse default: 110136421338SJerome Glisse dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: " 110236421338SJerome Glisse "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode); 110336421338SJerome Glisse radeon_agpmode = 0; 110436421338SJerome Glisse break; 110536421338SJerome Glisse } 1106c1c44132SChristian König 1107c1c44132SChristian König if (!radeon_check_pot_argument(radeon_vm_size)) { 1108c1c44132SChristian König dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n", 1109c1c44132SChristian König radeon_vm_size); 111020b2656dSChristian König radeon_vm_size = 4; 1111c1c44132SChristian König } 1112c1c44132SChristian König 111320b2656dSChristian König if (radeon_vm_size < 1) { 111420b2656dSChristian König dev_warn(rdev->dev, "VM size (%d) to small, min is 1GB\n", 1115c1c44132SChristian König radeon_vm_size); 111620b2656dSChristian König radeon_vm_size = 4; 1117c1c44132SChristian König } 1118c1c44132SChristian König 1119c1c44132SChristian König /* 1120c1c44132SChristian König * Max GPUVM size for Cayman, SI and CI are 40 bits. 1121c1c44132SChristian König */ 112220b2656dSChristian König if (radeon_vm_size > 1024) { 112320b2656dSChristian König dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n", 1124c1c44132SChristian König radeon_vm_size); 112520b2656dSChristian König radeon_vm_size = 4; 1126c1c44132SChristian König } 11274510fb98SChristian König 11284510fb98SChristian König /* defines number of bits in page table versus page directory, 11294510fb98SChristian König * a page is 4KB so we have 12 bits offset, minimum 9 bits in the 11304510fb98SChristian König * page table and the remaining bits are in the page directory */ 1131dfc230f9SChristian König if (radeon_vm_block_size == -1) { 1132dfc230f9SChristian König 1133dfc230f9SChristian König /* Total bits covered by PD + PTs */ 11348e66e134SAlex Deucher unsigned bits = ilog2(radeon_vm_size) + 18; 1135dfc230f9SChristian König 1136dfc230f9SChristian König /* Make sure the PD is 4K in size up to 8GB address space. 1137dfc230f9SChristian König Above that split equal between PD and PTs */ 1138dfc230f9SChristian König if (radeon_vm_size <= 8) 1139dfc230f9SChristian König radeon_vm_block_size = bits - 9; 1140dfc230f9SChristian König else 1141dfc230f9SChristian König radeon_vm_block_size = (bits + 3) / 2; 1142dfc230f9SChristian König 1143dfc230f9SChristian König } else if (radeon_vm_block_size < 9) { 114420b2656dSChristian König dev_warn(rdev->dev, "VM page table size (%d) too small\n", 11454510fb98SChristian König radeon_vm_block_size); 11464510fb98SChristian König radeon_vm_block_size = 9; 11474510fb98SChristian König } 11484510fb98SChristian König 11494510fb98SChristian König if (radeon_vm_block_size > 24 || 115020b2656dSChristian König (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) { 115120b2656dSChristian König dev_warn(rdev->dev, "VM page table size (%d) too large\n", 11524510fb98SChristian König radeon_vm_block_size); 11534510fb98SChristian König radeon_vm_block_size = 9; 11544510fb98SChristian König } 115536421338SJerome Glisse } 115636421338SJerome Glisse 11570c195119SAlex Deucher /** 11580c195119SAlex Deucher * radeon_switcheroo_set_state - set switcheroo state 11590c195119SAlex Deucher * 11600c195119SAlex Deucher * @pdev: pci dev pointer 11610c195119SAlex Deucher * @state: vga switcheroo state 11620c195119SAlex Deucher * 11630c195119SAlex Deucher * Callback for the switcheroo driver. Suspends or resumes the 11640c195119SAlex Deucher * the asics before or after it is powered up using ACPI methods. 11650c195119SAlex Deucher */ 11666a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state) 11676a9ee8afSDave Airlie { 11686a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 11694807c5a8SAlex Deucher struct radeon_device *rdev = dev->dev_private; 117010ebc0bcSDave Airlie 117190c4cde9SAlex Deucher if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF) 117210ebc0bcSDave Airlie return; 117310ebc0bcSDave Airlie 11746a9ee8afSDave Airlie if (state == VGA_SWITCHEROO_ON) { 1175d1f9809eSMaarten Lankhorst unsigned d3_delay = dev->pdev->d3_delay; 1176d1f9809eSMaarten Lankhorst 11776a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched on\n"); 11786a9ee8afSDave Airlie /* don't suspend or resume card normally */ 11795bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 1180d1f9809eSMaarten Lankhorst 11814807c5a8SAlex Deucher if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP)) 1182d1f9809eSMaarten Lankhorst dev->pdev->d3_delay = 20; 1183d1f9809eSMaarten Lankhorst 118410ebc0bcSDave Airlie radeon_resume_kms(dev, true, true); 1185d1f9809eSMaarten Lankhorst 1186d1f9809eSMaarten Lankhorst dev->pdev->d3_delay = d3_delay; 1187d1f9809eSMaarten Lankhorst 11885bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_ON; 1189fbf81762SDave Airlie drm_kms_helper_poll_enable(dev); 11906a9ee8afSDave Airlie } else { 11916a9ee8afSDave Airlie printk(KERN_INFO "radeon: switched off\n"); 1192fbf81762SDave Airlie drm_kms_helper_poll_disable(dev); 11935bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_CHANGING; 119410ebc0bcSDave Airlie radeon_suspend_kms(dev, true, true); 11955bcf719bSDave Airlie dev->switch_power_state = DRM_SWITCH_POWER_OFF; 11966a9ee8afSDave Airlie } 11976a9ee8afSDave Airlie } 11986a9ee8afSDave Airlie 11990c195119SAlex Deucher /** 12000c195119SAlex Deucher * radeon_switcheroo_can_switch - see if switcheroo state can change 12010c195119SAlex Deucher * 12020c195119SAlex Deucher * @pdev: pci dev pointer 12030c195119SAlex Deucher * 12040c195119SAlex Deucher * Callback for the switcheroo driver. Check of the switcheroo 12050c195119SAlex Deucher * state can be changed. 12060c195119SAlex Deucher * Returns true if the state can be changed, false if not. 12070c195119SAlex Deucher */ 12086a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev) 12096a9ee8afSDave Airlie { 12106a9ee8afSDave Airlie struct drm_device *dev = pci_get_drvdata(pdev); 12116a9ee8afSDave Airlie 1212fc8fd40eSDaniel Vetter /* 1213fc8fd40eSDaniel Vetter * FIXME: open_count is protected by drm_global_mutex but that would lead to 1214fc8fd40eSDaniel Vetter * locking inversion with the driver load path. And the access here is 1215fc8fd40eSDaniel Vetter * completely racy anyway. So don't bother with locking for now. 1216fc8fd40eSDaniel Vetter */ 1217fc8fd40eSDaniel Vetter return dev->open_count == 0; 12186a9ee8afSDave Airlie } 12196a9ee8afSDave Airlie 122026ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = { 122126ec685fSTakashi Iwai .set_gpu_state = radeon_switcheroo_set_state, 122226ec685fSTakashi Iwai .reprobe = NULL, 122326ec685fSTakashi Iwai .can_switch = radeon_switcheroo_can_switch, 122426ec685fSTakashi Iwai }; 12256a9ee8afSDave Airlie 12260c195119SAlex Deucher /** 12270c195119SAlex Deucher * radeon_device_init - initialize the driver 12280c195119SAlex Deucher * 12290c195119SAlex Deucher * @rdev: radeon_device pointer 12300c195119SAlex Deucher * @pdev: drm dev pointer 12310c195119SAlex Deucher * @pdev: pci dev pointer 12320c195119SAlex Deucher * @flags: driver flags 12330c195119SAlex Deucher * 12340c195119SAlex Deucher * Initializes the driver info and hw (all asics). 12350c195119SAlex Deucher * Returns 0 for success or an error on failure. 12360c195119SAlex Deucher * Called at driver startup. 12370c195119SAlex Deucher */ 1238771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev, 1239771fe6b9SJerome Glisse struct drm_device *ddev, 1240771fe6b9SJerome Glisse struct pci_dev *pdev, 1241771fe6b9SJerome Glisse uint32_t flags) 1242771fe6b9SJerome Glisse { 1243351a52a2SAlex Deucher int r, i; 1244ad49f501SDave Airlie int dma_bits; 124510ebc0bcSDave Airlie bool runtime = false; 1246771fe6b9SJerome Glisse 1247771fe6b9SJerome Glisse rdev->shutdown = false; 12489f022ddfSJerome Glisse rdev->dev = &pdev->dev; 1249771fe6b9SJerome Glisse rdev->ddev = ddev; 1250771fe6b9SJerome Glisse rdev->pdev = pdev; 1251771fe6b9SJerome Glisse rdev->flags = flags; 1252771fe6b9SJerome Glisse rdev->family = flags & RADEON_FAMILY_MASK; 1253771fe6b9SJerome Glisse rdev->is_atom_bios = false; 1254771fe6b9SJerome Glisse rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT; 1255edcd26e8SAlex Deucher rdev->mc.gtt_size = 512 * 1024 * 1024; 1256733289c2SJerome Glisse rdev->accel_working = false; 12578b25ed34SAlex Deucher /* set up ring ids */ 12588b25ed34SAlex Deucher for (i = 0; i < RADEON_NUM_RINGS; i++) { 12598b25ed34SAlex Deucher rdev->ring[i].idx = i; 12608b25ed34SAlex Deucher } 1261954605caSMaarten Lankhorst rdev->fence_context = fence_context_alloc(RADEON_NUM_RINGS); 12621b5331d9SJerome Glisse 1263d522d9ccSThomas Reim DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n", 1264d522d9ccSThomas Reim radeon_family_name[rdev->family], pdev->vendor, pdev->device, 1265d522d9ccSThomas Reim pdev->subsystem_vendor, pdev->subsystem_device); 12661b5331d9SJerome Glisse 1267771fe6b9SJerome Glisse /* mutex initialization are all done here so we 1268771fe6b9SJerome Glisse * can recall function without having locking issues */ 1269d6999bc7SChristian König mutex_init(&rdev->ring_lock); 127040bacf16SAlex Deucher mutex_init(&rdev->dc_hw_i2c_mutex); 1271c20dc369SChristian Koenig atomic_set(&rdev->ih.lock, 0); 12724c788679SJerome Glisse mutex_init(&rdev->gem.mutex); 1273c913e23aSRafał Miłecki mutex_init(&rdev->pm.mutex); 12746759a0a7SMarek Olšák mutex_init(&rdev->gpu_clock_mutex); 1275f61d5b46SAlex Deucher mutex_init(&rdev->srbm_mutex); 1276db7fce39SChristian König init_rwsem(&rdev->pm.mclk_lock); 1277dee53e7fSJerome Glisse init_rwsem(&rdev->exclusive_lock); 127873a6d3fcSRafał Miłecki init_waitqueue_head(&rdev->irq.vblank_queue); 1279341cb9e4SChristian König mutex_init(&rdev->mn_lock); 1280341cb9e4SChristian König hash_init(rdev->mn_hash); 12811b9c3dd0SAlex Deucher r = radeon_gem_init(rdev); 12821b9c3dd0SAlex Deucher if (r) 12831b9c3dd0SAlex Deucher return r; 1284529364e0SChristian König 1285c1c44132SChristian König radeon_check_arguments(rdev); 128623d4f1f2SAlex Deucher /* Adjust VM size here. 1287c1c44132SChristian König * Max GPUVM size for cayman+ is 40 bits. 128823d4f1f2SAlex Deucher */ 128920b2656dSChristian König rdev->vm_manager.max_pfn = radeon_vm_size << 18; 1290771fe6b9SJerome Glisse 12914aac0473SJerome Glisse /* Set asic functions */ 12924aac0473SJerome Glisse r = radeon_asic_init(rdev); 129336421338SJerome Glisse if (r) 12944aac0473SJerome Glisse return r; 12954aac0473SJerome Glisse 1296f95df9caSAlex Deucher /* all of the newer IGP chips have an internal gart 1297f95df9caSAlex Deucher * However some rs4xx report as AGP, so remove that here. 1298f95df9caSAlex Deucher */ 1299f95df9caSAlex Deucher if ((rdev->family >= CHIP_RS400) && 1300f95df9caSAlex Deucher (rdev->flags & RADEON_IS_IGP)) { 1301f95df9caSAlex Deucher rdev->flags &= ~RADEON_IS_AGP; 1302f95df9caSAlex Deucher } 1303f95df9caSAlex Deucher 130430256a3fSJerome Glisse if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) { 1305b574f251SJerome Glisse radeon_agp_disable(rdev); 1306771fe6b9SJerome Glisse } 1307771fe6b9SJerome Glisse 13089ed8b1f9SAlex Deucher /* Set the internal MC address mask 13099ed8b1f9SAlex Deucher * This is the max address of the GPU's 13109ed8b1f9SAlex Deucher * internal address space. 13119ed8b1f9SAlex Deucher */ 13129ed8b1f9SAlex Deucher if (rdev->family >= CHIP_CAYMAN) 13139ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */ 13149ed8b1f9SAlex Deucher else if (rdev->family >= CHIP_CEDAR) 13159ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */ 13169ed8b1f9SAlex Deucher else 13179ed8b1f9SAlex Deucher rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */ 13189ed8b1f9SAlex Deucher 1319ad49f501SDave Airlie /* set DMA mask + need_dma32 flags. 1320ad49f501SDave Airlie * PCIE - can handle 40-bits. 1321005a83f1SAlex Deucher * IGP - can handle 40-bits 1322ad49f501SDave Airlie * AGP - generally dma32 is safest 1323005a83f1SAlex Deucher * PCI - dma32 for legacy pci gart, 40 bits on newer asics 1324ad49f501SDave Airlie */ 1325ad49f501SDave Airlie rdev->need_dma32 = false; 1326ad49f501SDave Airlie if (rdev->flags & RADEON_IS_AGP) 1327ad49f501SDave Airlie rdev->need_dma32 = true; 1328005a83f1SAlex Deucher if ((rdev->flags & RADEON_IS_PCI) && 13294a2b6662SJerome Glisse (rdev->family <= CHIP_RS740)) 1330ad49f501SDave Airlie rdev->need_dma32 = true; 1331ad49f501SDave Airlie 1332ad49f501SDave Airlie dma_bits = rdev->need_dma32 ? 32 : 40; 1333ad49f501SDave Airlie r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1334771fe6b9SJerome Glisse if (r) { 133562fff811SDaniel Haid rdev->need_dma32 = true; 1336c52494f6SKonrad Rzeszutek Wilk dma_bits = 32; 1337771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: No suitable DMA available.\n"); 1338771fe6b9SJerome Glisse } 1339c52494f6SKonrad Rzeszutek Wilk r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits)); 1340c52494f6SKonrad Rzeszutek Wilk if (r) { 1341c52494f6SKonrad Rzeszutek Wilk pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32)); 1342c52494f6SKonrad Rzeszutek Wilk printk(KERN_WARNING "radeon: No coherent DMA available.\n"); 1343c52494f6SKonrad Rzeszutek Wilk } 1344771fe6b9SJerome Glisse 1345771fe6b9SJerome Glisse /* Registers mapping */ 1346771fe6b9SJerome Glisse /* TODO: block userspace mapping of io register */ 13472c385151SDaniel Vetter spin_lock_init(&rdev->mmio_idx_lock); 1348fe78118cSAlex Deucher spin_lock_init(&rdev->smc_idx_lock); 13490a5b7b0bSAlex Deucher spin_lock_init(&rdev->pll_idx_lock); 13500a5b7b0bSAlex Deucher spin_lock_init(&rdev->mc_idx_lock); 13510a5b7b0bSAlex Deucher spin_lock_init(&rdev->pcie_idx_lock); 13520a5b7b0bSAlex Deucher spin_lock_init(&rdev->pciep_idx_lock); 13530a5b7b0bSAlex Deucher spin_lock_init(&rdev->pif_idx_lock); 13540a5b7b0bSAlex Deucher spin_lock_init(&rdev->cg_idx_lock); 13550a5b7b0bSAlex Deucher spin_lock_init(&rdev->uvd_idx_lock); 13560a5b7b0bSAlex Deucher spin_lock_init(&rdev->rcu_idx_lock); 13570a5b7b0bSAlex Deucher spin_lock_init(&rdev->didt_idx_lock); 13580a5b7b0bSAlex Deucher spin_lock_init(&rdev->end_idx_lock); 1359efad86dbSAlex Deucher if (rdev->family >= CHIP_BONAIRE) { 1360efad86dbSAlex Deucher rdev->rmmio_base = pci_resource_start(rdev->pdev, 5); 1361efad86dbSAlex Deucher rdev->rmmio_size = pci_resource_len(rdev->pdev, 5); 1362efad86dbSAlex Deucher } else { 136301d73a69SJordan Crouse rdev->rmmio_base = pci_resource_start(rdev->pdev, 2); 136401d73a69SJordan Crouse rdev->rmmio_size = pci_resource_len(rdev->pdev, 2); 1365efad86dbSAlex Deucher } 1366771fe6b9SJerome Glisse rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size); 1367771fe6b9SJerome Glisse if (rdev->rmmio == NULL) { 1368771fe6b9SJerome Glisse return -ENOMEM; 1369771fe6b9SJerome Glisse } 1370771fe6b9SJerome Glisse DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base); 1371771fe6b9SJerome Glisse DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size); 1372771fe6b9SJerome Glisse 137375efdee1SAlex Deucher /* doorbell bar mapping */ 137475efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 137575efdee1SAlex Deucher radeon_doorbell_init(rdev); 137675efdee1SAlex Deucher 1377351a52a2SAlex Deucher /* io port mapping */ 1378351a52a2SAlex Deucher for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 1379351a52a2SAlex Deucher if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) { 1380351a52a2SAlex Deucher rdev->rio_mem_size = pci_resource_len(rdev->pdev, i); 1381351a52a2SAlex Deucher rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size); 1382351a52a2SAlex Deucher break; 1383351a52a2SAlex Deucher } 1384351a52a2SAlex Deucher } 1385351a52a2SAlex Deucher if (rdev->rio_mem == NULL) 1386351a52a2SAlex Deucher DRM_ERROR("Unable to find PCI I/O BAR\n"); 1387351a52a2SAlex Deucher 13884807c5a8SAlex Deucher if (rdev->flags & RADEON_IS_PX) 13894807c5a8SAlex Deucher radeon_device_handle_px_quirks(rdev); 13904807c5a8SAlex Deucher 139128d52043SDave Airlie /* if we have > 1 VGA cards, then disable the radeon VGA resources */ 139293239ea1SDave Airlie /* this will fail for cards that aren't VGA class devices, just 139393239ea1SDave Airlie * ignore it */ 139493239ea1SDave Airlie vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode); 139510ebc0bcSDave Airlie 139690c4cde9SAlex Deucher if (rdev->flags & RADEON_IS_PX) 139710ebc0bcSDave Airlie runtime = true; 139810ebc0bcSDave Airlie vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime); 139910ebc0bcSDave Airlie if (runtime) 140010ebc0bcSDave Airlie vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain); 140128d52043SDave Airlie 14023ce0a23dSJerome Glisse r = radeon_init(rdev); 1403b574f251SJerome Glisse if (r) 14042e97140dSAlex Deucher goto failed; 1405b1e3a6d1SMichel Dänzer 1406409851f4SJerome Glisse r = radeon_gem_debugfs_init(rdev); 1407409851f4SJerome Glisse if (r) { 1408409851f4SJerome Glisse DRM_ERROR("registering gem debugfs failed (%d).\n", r); 1409409851f4SJerome Glisse } 1410409851f4SJerome Glisse 1411b574f251SJerome Glisse if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) { 1412b574f251SJerome Glisse /* Acceleration not working on AGP card try again 1413b574f251SJerome Glisse * with fallback to PCI or PCIE GART 1414b574f251SJerome Glisse */ 1415a2d07b74SJerome Glisse radeon_asic_reset(rdev); 1416b574f251SJerome Glisse radeon_fini(rdev); 1417b574f251SJerome Glisse radeon_agp_disable(rdev); 1418b574f251SJerome Glisse r = radeon_init(rdev); 14194aac0473SJerome Glisse if (r) 14202e97140dSAlex Deucher goto failed; 14213ce0a23dSJerome Glisse } 14226c7bcceaSAlex Deucher 142313a7d299SChristian König r = radeon_ib_ring_tests(rdev); 142413a7d299SChristian König if (r) 142513a7d299SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 142613a7d299SChristian König 142760a7e396SChristian König if ((radeon_testing & 1)) { 14284a1132a0SAlex Deucher if (rdev->accel_working) 1429ecc0b326SMichel Dänzer radeon_test_moves(rdev); 14304a1132a0SAlex Deucher else 14314a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping move tests\n"); 1432ecc0b326SMichel Dänzer } 143360a7e396SChristian König if ((radeon_testing & 2)) { 14344a1132a0SAlex Deucher if (rdev->accel_working) 143560a7e396SChristian König radeon_test_syncing(rdev); 14364a1132a0SAlex Deucher else 14374a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping sync tests\n"); 143860a7e396SChristian König } 1439771fe6b9SJerome Glisse if (radeon_benchmarking) { 14404a1132a0SAlex Deucher if (rdev->accel_working) 1441638dd7dbSIlija Hadzic radeon_benchmark(rdev, radeon_benchmarking); 14424a1132a0SAlex Deucher else 14434a1132a0SAlex Deucher DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n"); 1444771fe6b9SJerome Glisse } 14456cf8a3f5SJerome Glisse return 0; 14462e97140dSAlex Deucher 14472e97140dSAlex Deucher failed: 14482e97140dSAlex Deucher if (runtime) 14492e97140dSAlex Deucher vga_switcheroo_fini_domain_pm_ops(rdev->dev); 14502e97140dSAlex Deucher return r; 1451771fe6b9SJerome Glisse } 1452771fe6b9SJerome Glisse 14534d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev); 14544d8bf9aeSChristian König 14550c195119SAlex Deucher /** 14560c195119SAlex Deucher * radeon_device_fini - tear down the driver 14570c195119SAlex Deucher * 14580c195119SAlex Deucher * @rdev: radeon_device pointer 14590c195119SAlex Deucher * 14600c195119SAlex Deucher * Tear down the driver info (all asics). 14610c195119SAlex Deucher * Called at driver shutdown. 14620c195119SAlex Deucher */ 1463771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev) 1464771fe6b9SJerome Glisse { 1465771fe6b9SJerome Glisse DRM_INFO("radeon: finishing device.\n"); 1466771fe6b9SJerome Glisse rdev->shutdown = true; 146790aca4d2SJerome Glisse /* evict vram memory */ 146890aca4d2SJerome Glisse radeon_bo_evict_vram(rdev); 14693ce0a23dSJerome Glisse radeon_fini(rdev); 14706a9ee8afSDave Airlie vga_switcheroo_unregister_client(rdev->pdev); 14712e97140dSAlex Deucher if (rdev->flags & RADEON_IS_PX) 14722e97140dSAlex Deucher vga_switcheroo_fini_domain_pm_ops(rdev->dev); 1473c1176d6fSDave Airlie vga_client_register(rdev->pdev, NULL, NULL, NULL); 1474e0a2ca73SAlex Deucher if (rdev->rio_mem) 1475351a52a2SAlex Deucher pci_iounmap(rdev->pdev, rdev->rio_mem); 1476351a52a2SAlex Deucher rdev->rio_mem = NULL; 1477771fe6b9SJerome Glisse iounmap(rdev->rmmio); 1478771fe6b9SJerome Glisse rdev->rmmio = NULL; 147975efdee1SAlex Deucher if (rdev->family >= CHIP_BONAIRE) 148075efdee1SAlex Deucher radeon_doorbell_fini(rdev); 14814d8bf9aeSChristian König radeon_debugfs_remove_files(rdev); 1482771fe6b9SJerome Glisse } 1483771fe6b9SJerome Glisse 1484771fe6b9SJerome Glisse 1485771fe6b9SJerome Glisse /* 1486771fe6b9SJerome Glisse * Suspend & resume. 1487771fe6b9SJerome Glisse */ 14880c195119SAlex Deucher /** 14890c195119SAlex Deucher * radeon_suspend_kms - initiate device suspend 14900c195119SAlex Deucher * 14910c195119SAlex Deucher * @pdev: drm dev pointer 14920c195119SAlex Deucher * @state: suspend state 14930c195119SAlex Deucher * 14940c195119SAlex Deucher * Puts the hw in the suspend state (all asics). 14950c195119SAlex Deucher * Returns 0 for success or an error on failure. 14960c195119SAlex Deucher * Called at driver suspend. 14970c195119SAlex Deucher */ 149810ebc0bcSDave Airlie int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon) 1499771fe6b9SJerome Glisse { 1500875c1866SDarren Jenkins struct radeon_device *rdev; 1501771fe6b9SJerome Glisse struct drm_crtc *crtc; 1502d8dcaa1dSAlex Deucher struct drm_connector *connector; 15037465280cSAlex Deucher int i, r; 1504771fe6b9SJerome Glisse 1505875c1866SDarren Jenkins if (dev == NULL || dev->dev_private == NULL) { 1506771fe6b9SJerome Glisse return -ENODEV; 1507771fe6b9SJerome Glisse } 15087473e830SDave Airlie 1509875c1866SDarren Jenkins rdev = dev->dev_private; 1510875c1866SDarren Jenkins 15115bcf719bSDave Airlie if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 15126a9ee8afSDave Airlie return 0; 1513d8dcaa1dSAlex Deucher 151486698c20SSeth Forshee drm_kms_helper_poll_disable(dev); 151586698c20SSeth Forshee 1516d8dcaa1dSAlex Deucher /* turn off display hw */ 1517d8dcaa1dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1518d8dcaa1dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF); 1519d8dcaa1dSAlex Deucher } 1520d8dcaa1dSAlex Deucher 1521771fe6b9SJerome Glisse /* unpin the front buffers */ 1522771fe6b9SJerome Glisse list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) { 1523f4510a27SMatt Roper struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb); 15244c788679SJerome Glisse struct radeon_bo *robj; 1525771fe6b9SJerome Glisse 1526771fe6b9SJerome Glisse if (rfb == NULL || rfb->obj == NULL) { 1527771fe6b9SJerome Glisse continue; 1528771fe6b9SJerome Glisse } 15297e4d15d9SDaniel Vetter robj = gem_to_radeon_bo(rfb->obj); 153038651674SDave Airlie /* don't unpin kernel fb objects */ 153138651674SDave Airlie if (!radeon_fbdev_robj_is_fb(rdev, robj)) { 15324c788679SJerome Glisse r = radeon_bo_reserve(robj, false); 153338651674SDave Airlie if (r == 0) { 15344c788679SJerome Glisse radeon_bo_unpin(robj); 15354c788679SJerome Glisse radeon_bo_unreserve(robj); 15364c788679SJerome Glisse } 1537771fe6b9SJerome Glisse } 1538771fe6b9SJerome Glisse } 1539771fe6b9SJerome Glisse /* evict vram memory */ 15404c788679SJerome Glisse radeon_bo_evict_vram(rdev); 15418a47cc9eSChristian König 1542771fe6b9SJerome Glisse /* wait for gpu to finish processing current batch */ 15435f8f635eSJerome Glisse for (i = 0; i < RADEON_NUM_RINGS; i++) { 154437615527SChristian König r = radeon_fence_wait_empty(rdev, i); 15455f8f635eSJerome Glisse if (r) { 15465f8f635eSJerome Glisse /* delay GPU reset to resume */ 1547eb98c709SChristian König radeon_fence_driver_force_completion(rdev, i); 15485f8f635eSJerome Glisse } 15495f8f635eSJerome Glisse } 1550771fe6b9SJerome Glisse 1551f657c2a7SYang Zhao radeon_save_bios_scratch_regs(rdev); 1552f657c2a7SYang Zhao 15533ce0a23dSJerome Glisse radeon_suspend(rdev); 1554d4877cf2SAlex Deucher radeon_hpd_fini(rdev); 1555771fe6b9SJerome Glisse /* evict remaining vram memory */ 15564c788679SJerome Glisse radeon_bo_evict_vram(rdev); 1557771fe6b9SJerome Glisse 155810b06122SJerome Glisse radeon_agp_suspend(rdev); 155910b06122SJerome Glisse 1560771fe6b9SJerome Glisse pci_save_state(dev->pdev); 15617473e830SDave Airlie if (suspend) { 1562771fe6b9SJerome Glisse /* Shut down the device */ 1563771fe6b9SJerome Glisse pci_disable_device(dev->pdev); 1564771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D3hot); 1565771fe6b9SJerome Glisse } 156610ebc0bcSDave Airlie 156710ebc0bcSDave Airlie if (fbcon) { 1568ac751efaSTorben Hohn console_lock(); 156938651674SDave Airlie radeon_fbdev_set_suspend(rdev, 1); 1570ac751efaSTorben Hohn console_unlock(); 157110ebc0bcSDave Airlie } 1572771fe6b9SJerome Glisse return 0; 1573771fe6b9SJerome Glisse } 1574771fe6b9SJerome Glisse 15750c195119SAlex Deucher /** 15760c195119SAlex Deucher * radeon_resume_kms - initiate device resume 15770c195119SAlex Deucher * 15780c195119SAlex Deucher * @pdev: drm dev pointer 15790c195119SAlex Deucher * 15800c195119SAlex Deucher * Bring the hw back to operating state (all asics). 15810c195119SAlex Deucher * Returns 0 for success or an error on failure. 15820c195119SAlex Deucher * Called at driver resume. 15830c195119SAlex Deucher */ 158410ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon) 1585771fe6b9SJerome Glisse { 158609bdf591SCedric Godin struct drm_connector *connector; 1587771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 158804eb2206SChristian König int r; 1589771fe6b9SJerome Glisse 15905bcf719bSDave Airlie if (dev->switch_power_state == DRM_SWITCH_POWER_OFF) 15916a9ee8afSDave Airlie return 0; 15926a9ee8afSDave Airlie 159310ebc0bcSDave Airlie if (fbcon) { 1594ac751efaSTorben Hohn console_lock(); 159510ebc0bcSDave Airlie } 15967473e830SDave Airlie if (resume) { 1597771fe6b9SJerome Glisse pci_set_power_state(dev->pdev, PCI_D0); 1598771fe6b9SJerome Glisse pci_restore_state(dev->pdev); 1599771fe6b9SJerome Glisse if (pci_enable_device(dev->pdev)) { 160010ebc0bcSDave Airlie if (fbcon) 1601ac751efaSTorben Hohn console_unlock(); 1602771fe6b9SJerome Glisse return -1; 1603771fe6b9SJerome Glisse } 16047473e830SDave Airlie } 16050ebf1717SDave Airlie /* resume AGP if in use */ 16060ebf1717SDave Airlie radeon_agp_resume(rdev); 16073ce0a23dSJerome Glisse radeon_resume(rdev); 160804eb2206SChristian König 160904eb2206SChristian König r = radeon_ib_ring_tests(rdev); 161004eb2206SChristian König if (r) 161104eb2206SChristian König DRM_ERROR("ib ring test failed (%d).\n", r); 161204eb2206SChristian König 1613bc6a6295SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 16146c7bcceaSAlex Deucher /* do dpm late init */ 16156c7bcceaSAlex Deucher r = radeon_pm_late_init(rdev); 16166c7bcceaSAlex Deucher if (r) { 16176c7bcceaSAlex Deucher rdev->pm.dpm_enabled = false; 16186c7bcceaSAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 16196c7bcceaSAlex Deucher } 1620bc6a6295SAlex Deucher } else { 1621bc6a6295SAlex Deucher /* resume old pm late */ 1622bc6a6295SAlex Deucher radeon_pm_resume(rdev); 16236c7bcceaSAlex Deucher } 16246c7bcceaSAlex Deucher 1625f657c2a7SYang Zhao radeon_restore_bios_scratch_regs(rdev); 162609bdf591SCedric Godin 16273fa47d9eSAlex Deucher /* init dig PHYs, disp eng pll */ 16283fa47d9eSAlex Deucher if (rdev->is_atom_bios) { 1629ac89af1eSAlex Deucher radeon_atom_encoder_init(rdev); 1630f3f1f03eSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 1631bced76f2SAlex Deucher /* turn on the BL */ 1632bced76f2SAlex Deucher if (rdev->mode_info.bl_encoder) { 1633bced76f2SAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 1634bced76f2SAlex Deucher rdev->mode_info.bl_encoder); 1635bced76f2SAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 1636bced76f2SAlex Deucher bl_level); 1637bced76f2SAlex Deucher } 16383fa47d9eSAlex Deucher } 1639d4877cf2SAlex Deucher /* reset hpd state */ 1640d4877cf2SAlex Deucher radeon_hpd_init(rdev); 1641771fe6b9SJerome Glisse /* blat the mode back in */ 1642ec9954fcSDave Airlie if (fbcon) { 1643771fe6b9SJerome Glisse drm_helper_resume_force_mode(dev); 1644a93f344dSAlex Deucher /* turn on display hw */ 1645a93f344dSAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 1646a93f344dSAlex Deucher drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON); 1647a93f344dSAlex Deucher } 1648ec9954fcSDave Airlie } 164986698c20SSeth Forshee 165086698c20SSeth Forshee drm_kms_helper_poll_enable(dev); 165118ee37a4SDaniel Vetter 16523640da2fSAlex Deucher /* set the power state here in case we are a PX system or headless */ 16533640da2fSAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 16543640da2fSAlex Deucher radeon_pm_compute_clocks(rdev); 16553640da2fSAlex Deucher 165618ee37a4SDaniel Vetter if (fbcon) { 165718ee37a4SDaniel Vetter radeon_fbdev_set_suspend(rdev, 0); 165818ee37a4SDaniel Vetter console_unlock(); 165918ee37a4SDaniel Vetter } 166018ee37a4SDaniel Vetter 1661771fe6b9SJerome Glisse return 0; 1662771fe6b9SJerome Glisse } 1663771fe6b9SJerome Glisse 16640c195119SAlex Deucher /** 16650c195119SAlex Deucher * radeon_gpu_reset - reset the asic 16660c195119SAlex Deucher * 16670c195119SAlex Deucher * @rdev: radeon device pointer 16680c195119SAlex Deucher * 16690c195119SAlex Deucher * Attempt the reset the GPU if it has hung (all asics). 16700c195119SAlex Deucher * Returns 0 for success or an error on failure. 16710c195119SAlex Deucher */ 167290aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev) 167390aca4d2SJerome Glisse { 167455d7c221SChristian König unsigned ring_sizes[RADEON_NUM_RINGS]; 167555d7c221SChristian König uint32_t *ring_data[RADEON_NUM_RINGS]; 167655d7c221SChristian König 167755d7c221SChristian König bool saved = false; 167855d7c221SChristian König 167955d7c221SChristian König int i, r; 16808fd1b84cSDave Airlie int resched; 168190aca4d2SJerome Glisse 1682dee53e7fSJerome Glisse down_write(&rdev->exclusive_lock); 1683f9eaf9aeSChristian König 1684f9eaf9aeSChristian König if (!rdev->needs_reset) { 1685f9eaf9aeSChristian König up_write(&rdev->exclusive_lock); 1686f9eaf9aeSChristian König return 0; 1687f9eaf9aeSChristian König } 1688f9eaf9aeSChristian König 168990aca4d2SJerome Glisse radeon_save_bios_scratch_regs(rdev); 16908fd1b84cSDave Airlie /* block TTM */ 16918fd1b84cSDave Airlie resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev); 169290aca4d2SJerome Glisse radeon_suspend(rdev); 169373ef0e0dSAlex Deucher radeon_hpd_fini(rdev); 169490aca4d2SJerome Glisse 169555d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 169655d7c221SChristian König ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i], 169755d7c221SChristian König &ring_data[i]); 169855d7c221SChristian König if (ring_sizes[i]) { 169955d7c221SChristian König saved = true; 170055d7c221SChristian König dev_info(rdev->dev, "Saved %d dwords of commands " 170155d7c221SChristian König "on ring %d.\n", ring_sizes[i], i); 170255d7c221SChristian König } 170355d7c221SChristian König } 170455d7c221SChristian König 170590aca4d2SJerome Glisse r = radeon_asic_reset(rdev); 170690aca4d2SJerome Glisse if (!r) { 170755d7c221SChristian König dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n"); 170890aca4d2SJerome Glisse radeon_resume(rdev); 170955d7c221SChristian König } 171004eb2206SChristian König 171190aca4d2SJerome Glisse radeon_restore_bios_scratch_regs(rdev); 171255d7c221SChristian König 171355d7c221SChristian König for (i = 0; i < RADEON_NUM_RINGS; ++i) { 17149bb39ff4SMaarten Lankhorst if (!r && ring_data[i]) { 171555d7c221SChristian König radeon_ring_restore(rdev, &rdev->ring[i], 171655d7c221SChristian König ring_sizes[i], ring_data[i]); 171755d7c221SChristian König } else { 1718eb98c709SChristian König radeon_fence_driver_force_completion(rdev, i); 171955d7c221SChristian König kfree(ring_data[i]); 172055d7c221SChristian König } 172155d7c221SChristian König } 172255d7c221SChristian König 1723c940b447SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) { 1724c940b447SAlex Deucher /* do dpm late init */ 1725c940b447SAlex Deucher r = radeon_pm_late_init(rdev); 1726c940b447SAlex Deucher if (r) { 1727c940b447SAlex Deucher rdev->pm.dpm_enabled = false; 1728c940b447SAlex Deucher DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n"); 1729c940b447SAlex Deucher } 1730c940b447SAlex Deucher } else { 1731c940b447SAlex Deucher /* resume old pm late */ 173295f59509SAlex Deucher radeon_pm_resume(rdev); 1733c940b447SAlex Deucher } 1734c940b447SAlex Deucher 173573ef0e0dSAlex Deucher /* init dig PHYs, disp eng pll */ 173673ef0e0dSAlex Deucher if (rdev->is_atom_bios) { 173773ef0e0dSAlex Deucher radeon_atom_encoder_init(rdev); 173873ef0e0dSAlex Deucher radeon_atom_disp_eng_pll_init(rdev); 173973ef0e0dSAlex Deucher /* turn on the BL */ 174073ef0e0dSAlex Deucher if (rdev->mode_info.bl_encoder) { 174173ef0e0dSAlex Deucher u8 bl_level = radeon_get_backlight_level(rdev, 174273ef0e0dSAlex Deucher rdev->mode_info.bl_encoder); 174373ef0e0dSAlex Deucher radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder, 174473ef0e0dSAlex Deucher bl_level); 174573ef0e0dSAlex Deucher } 174673ef0e0dSAlex Deucher } 174773ef0e0dSAlex Deucher /* reset hpd state */ 174873ef0e0dSAlex Deucher radeon_hpd_init(rdev); 174973ef0e0dSAlex Deucher 17509bb39ff4SMaarten Lankhorst ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched); 17513c036389SChristian König 17523c036389SChristian König rdev->in_reset = true; 17533c036389SChristian König rdev->needs_reset = false; 17543c036389SChristian König 17559bb39ff4SMaarten Lankhorst downgrade_write(&rdev->exclusive_lock); 17569bb39ff4SMaarten Lankhorst 1757d3493574SJerome Glisse drm_helper_resume_force_mode(rdev->ddev); 1758d3493574SJerome Glisse 1759c940b447SAlex Deucher /* set the power state here in case we are a PX system or headless */ 1760c940b447SAlex Deucher if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) 1761c940b447SAlex Deucher radeon_pm_compute_clocks(rdev); 1762c940b447SAlex Deucher 17639bb39ff4SMaarten Lankhorst if (!r) { 17649bb39ff4SMaarten Lankhorst r = radeon_ib_ring_tests(rdev); 17659bb39ff4SMaarten Lankhorst if (r && saved) 17669bb39ff4SMaarten Lankhorst r = -EAGAIN; 17679bb39ff4SMaarten Lankhorst } else { 176890aca4d2SJerome Glisse /* bad news, how to tell it to userspace ? */ 176990aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset failed\n"); 17707a1619b9SMichel Dänzer } 17717a1619b9SMichel Dänzer 17729bb39ff4SMaarten Lankhorst rdev->needs_reset = r == -EAGAIN; 17739bb39ff4SMaarten Lankhorst rdev->in_reset = false; 17749bb39ff4SMaarten Lankhorst 17759bb39ff4SMaarten Lankhorst up_read(&rdev->exclusive_lock); 177690aca4d2SJerome Glisse return r; 177790aca4d2SJerome Glisse } 177890aca4d2SJerome Glisse 1779771fe6b9SJerome Glisse 1780771fe6b9SJerome Glisse /* 1781771fe6b9SJerome Glisse * Debugfs 1782771fe6b9SJerome Glisse */ 1783771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev, 1784771fe6b9SJerome Glisse struct drm_info_list *files, 1785771fe6b9SJerome Glisse unsigned nfiles) 1786771fe6b9SJerome Glisse { 1787771fe6b9SJerome Glisse unsigned i; 1788771fe6b9SJerome Glisse 17894d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 17904d8bf9aeSChristian König if (rdev->debugfs[i].files == files) { 1791771fe6b9SJerome Glisse /* Already registered */ 1792771fe6b9SJerome Glisse return 0; 1793771fe6b9SJerome Glisse } 1794771fe6b9SJerome Glisse } 1795c245cb9eSMichael Witten 17964d8bf9aeSChristian König i = rdev->debugfs_count + 1; 1797c245cb9eSMichael Witten if (i > RADEON_DEBUGFS_MAX_COMPONENTS) { 1798c245cb9eSMichael Witten DRM_ERROR("Reached maximum number of debugfs components.\n"); 1799c245cb9eSMichael Witten DRM_ERROR("Report so we increase " 1800c245cb9eSMichael Witten "RADEON_DEBUGFS_MAX_COMPONENTS.\n"); 1801771fe6b9SJerome Glisse return -EINVAL; 1802771fe6b9SJerome Glisse } 18034d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].files = files; 18044d8bf9aeSChristian König rdev->debugfs[rdev->debugfs_count].num_files = nfiles; 18054d8bf9aeSChristian König rdev->debugfs_count = i; 1806771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1807771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1808771fe6b9SJerome Glisse rdev->ddev->control->debugfs_root, 1809771fe6b9SJerome Glisse rdev->ddev->control); 1810771fe6b9SJerome Glisse drm_debugfs_create_files(files, nfiles, 1811771fe6b9SJerome Glisse rdev->ddev->primary->debugfs_root, 1812771fe6b9SJerome Glisse rdev->ddev->primary); 1813771fe6b9SJerome Glisse #endif 1814771fe6b9SJerome Glisse return 0; 1815771fe6b9SJerome Glisse } 1816771fe6b9SJerome Glisse 18174d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev) 18184d8bf9aeSChristian König { 18194d8bf9aeSChristian König #if defined(CONFIG_DEBUG_FS) 18204d8bf9aeSChristian König unsigned i; 18214d8bf9aeSChristian König 18224d8bf9aeSChristian König for (i = 0; i < rdev->debugfs_count; i++) { 18234d8bf9aeSChristian König drm_debugfs_remove_files(rdev->debugfs[i].files, 18244d8bf9aeSChristian König rdev->debugfs[i].num_files, 18254d8bf9aeSChristian König rdev->ddev->control); 18264d8bf9aeSChristian König drm_debugfs_remove_files(rdev->debugfs[i].files, 18274d8bf9aeSChristian König rdev->debugfs[i].num_files, 18284d8bf9aeSChristian König rdev->ddev->primary); 18294d8bf9aeSChristian König } 18304d8bf9aeSChristian König #endif 18314d8bf9aeSChristian König } 18324d8bf9aeSChristian König 1833771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 1834771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor) 1835771fe6b9SJerome Glisse { 1836771fe6b9SJerome Glisse return 0; 1837771fe6b9SJerome Glisse } 1838771fe6b9SJerome Glisse 1839771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor) 1840771fe6b9SJerome Glisse { 1841771fe6b9SJerome Glisse } 1842771fe6b9SJerome Glisse #endif 1843