xref: /openbmc/linux/drivers/gpu/drm/radeon/radeon_device.c (revision 1c0a46255f8d7daf5b601668836e185fd1294e94)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/console.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include <drm/drmP.h>
31771fe6b9SJerome Glisse #include <drm/drm_crtc_helper.h>
32771fe6b9SJerome Glisse #include <drm/radeon_drm.h>
3328d52043SDave Airlie #include <linux/vgaarb.h>
346a9ee8afSDave Airlie #include <linux/vga_switcheroo.h>
35bcc65fd8SMatthew Garrett #include <linux/efi.h>
36771fe6b9SJerome Glisse #include "radeon_reg.h"
37771fe6b9SJerome Glisse #include "radeon.h"
38771fe6b9SJerome Glisse #include "atom.h"
39771fe6b9SJerome Glisse 
401b5331d9SJerome Glisse static const char radeon_family_name[][16] = {
411b5331d9SJerome Glisse 	"R100",
421b5331d9SJerome Glisse 	"RV100",
431b5331d9SJerome Glisse 	"RS100",
441b5331d9SJerome Glisse 	"RV200",
451b5331d9SJerome Glisse 	"RS200",
461b5331d9SJerome Glisse 	"R200",
471b5331d9SJerome Glisse 	"RV250",
481b5331d9SJerome Glisse 	"RS300",
491b5331d9SJerome Glisse 	"RV280",
501b5331d9SJerome Glisse 	"R300",
511b5331d9SJerome Glisse 	"R350",
521b5331d9SJerome Glisse 	"RV350",
531b5331d9SJerome Glisse 	"RV380",
541b5331d9SJerome Glisse 	"R420",
551b5331d9SJerome Glisse 	"R423",
561b5331d9SJerome Glisse 	"RV410",
571b5331d9SJerome Glisse 	"RS400",
581b5331d9SJerome Glisse 	"RS480",
591b5331d9SJerome Glisse 	"RS600",
601b5331d9SJerome Glisse 	"RS690",
611b5331d9SJerome Glisse 	"RS740",
621b5331d9SJerome Glisse 	"RV515",
631b5331d9SJerome Glisse 	"R520",
641b5331d9SJerome Glisse 	"RV530",
651b5331d9SJerome Glisse 	"RV560",
661b5331d9SJerome Glisse 	"RV570",
671b5331d9SJerome Glisse 	"R580",
681b5331d9SJerome Glisse 	"R600",
691b5331d9SJerome Glisse 	"RV610",
701b5331d9SJerome Glisse 	"RV630",
711b5331d9SJerome Glisse 	"RV670",
721b5331d9SJerome Glisse 	"RV620",
731b5331d9SJerome Glisse 	"RV635",
741b5331d9SJerome Glisse 	"RS780",
751b5331d9SJerome Glisse 	"RS880",
761b5331d9SJerome Glisse 	"RV770",
771b5331d9SJerome Glisse 	"RV730",
781b5331d9SJerome Glisse 	"RV710",
791b5331d9SJerome Glisse 	"RV740",
801b5331d9SJerome Glisse 	"CEDAR",
811b5331d9SJerome Glisse 	"REDWOOD",
821b5331d9SJerome Glisse 	"JUNIPER",
831b5331d9SJerome Glisse 	"CYPRESS",
841b5331d9SJerome Glisse 	"HEMLOCK",
85b08ebe7eSAlex Deucher 	"PALM",
864df64e65SAlex Deucher 	"SUMO",
874df64e65SAlex Deucher 	"SUMO2",
881fe18305SAlex Deucher 	"BARTS",
891fe18305SAlex Deucher 	"TURKS",
901fe18305SAlex Deucher 	"CAICOS",
91b7cfc9feSAlex Deucher 	"CAYMAN",
928848f759SAlex Deucher 	"ARUBA",
93cb28bb34SAlex Deucher 	"TAHITI",
94cb28bb34SAlex Deucher 	"PITCAIRN",
95cb28bb34SAlex Deucher 	"VERDE",
96624d3524SAlex Deucher 	"OLAND",
97b5d9d726SAlex Deucher 	"HAINAN",
986eac752eSAlex Deucher 	"BONAIRE",
996eac752eSAlex Deucher 	"KAVERI",
1006eac752eSAlex Deucher 	"KABINI",
1013bf599e8SAlex Deucher 	"HAWAII",
102b0a9f22aSSamuel Li 	"MULLINS",
1031b5331d9SJerome Glisse 	"LAST",
1041b5331d9SJerome Glisse };
1051b5331d9SJerome Glisse 
1064807c5a8SAlex Deucher #define RADEON_PX_QUIRK_DISABLE_PX  (1 << 0)
1074807c5a8SAlex Deucher #define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
1084807c5a8SAlex Deucher 
1094807c5a8SAlex Deucher struct radeon_px_quirk {
1104807c5a8SAlex Deucher 	u32 chip_vendor;
1114807c5a8SAlex Deucher 	u32 chip_device;
1124807c5a8SAlex Deucher 	u32 subsys_vendor;
1134807c5a8SAlex Deucher 	u32 subsys_device;
1144807c5a8SAlex Deucher 	u32 px_quirk_flags;
1154807c5a8SAlex Deucher };
1164807c5a8SAlex Deucher 
1174807c5a8SAlex Deucher static struct radeon_px_quirk radeon_px_quirk_list[] = {
1184807c5a8SAlex Deucher 	/* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
1194807c5a8SAlex Deucher 	 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
1204807c5a8SAlex Deucher 	 */
1214807c5a8SAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
1224807c5a8SAlex Deucher 	/* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
1234807c5a8SAlex Deucher 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
1244807c5a8SAlex Deucher 	 */
1254807c5a8SAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
126ff1b1294SAlex Deucher 	/* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
127ff1b1294SAlex Deucher 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
128ff1b1294SAlex Deucher 	 */
129ff1b1294SAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
1304807c5a8SAlex Deucher 	/* macbook pro 8.2 */
1314807c5a8SAlex Deucher 	{ PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
1324807c5a8SAlex Deucher 	{ 0, 0, 0, 0, 0 },
1334807c5a8SAlex Deucher };
1344807c5a8SAlex Deucher 
13590c4cde9SAlex Deucher bool radeon_is_px(struct drm_device *dev)
13690c4cde9SAlex Deucher {
13790c4cde9SAlex Deucher 	struct radeon_device *rdev = dev->dev_private;
13890c4cde9SAlex Deucher 
13990c4cde9SAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
14090c4cde9SAlex Deucher 		return true;
14190c4cde9SAlex Deucher 	return false;
14290c4cde9SAlex Deucher }
14310ebc0bcSDave Airlie 
1444807c5a8SAlex Deucher static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
1454807c5a8SAlex Deucher {
1464807c5a8SAlex Deucher 	struct radeon_px_quirk *p = radeon_px_quirk_list;
1474807c5a8SAlex Deucher 
1484807c5a8SAlex Deucher 	/* Apply PX quirks */
1494807c5a8SAlex Deucher 	while (p && p->chip_device != 0) {
1504807c5a8SAlex Deucher 		if (rdev->pdev->vendor == p->chip_vendor &&
1514807c5a8SAlex Deucher 		    rdev->pdev->device == p->chip_device &&
1524807c5a8SAlex Deucher 		    rdev->pdev->subsystem_vendor == p->subsys_vendor &&
1534807c5a8SAlex Deucher 		    rdev->pdev->subsystem_device == p->subsys_device) {
1544807c5a8SAlex Deucher 			rdev->px_quirk_flags = p->px_quirk_flags;
1554807c5a8SAlex Deucher 			break;
1564807c5a8SAlex Deucher 		}
1574807c5a8SAlex Deucher 		++p;
1584807c5a8SAlex Deucher 	}
1594807c5a8SAlex Deucher 
1604807c5a8SAlex Deucher 	if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
1614807c5a8SAlex Deucher 		rdev->flags &= ~RADEON_IS_PX;
1624807c5a8SAlex Deucher }
1634807c5a8SAlex Deucher 
1640c195119SAlex Deucher /**
1652e1b65f9SAlex Deucher  * radeon_program_register_sequence - program an array of registers.
1662e1b65f9SAlex Deucher  *
1672e1b65f9SAlex Deucher  * @rdev: radeon_device pointer
1682e1b65f9SAlex Deucher  * @registers: pointer to the register array
1692e1b65f9SAlex Deucher  * @array_size: size of the register array
1702e1b65f9SAlex Deucher  *
1712e1b65f9SAlex Deucher  * Programs an array or registers with and and or masks.
1722e1b65f9SAlex Deucher  * This is a helper for setting golden registers.
1732e1b65f9SAlex Deucher  */
1742e1b65f9SAlex Deucher void radeon_program_register_sequence(struct radeon_device *rdev,
1752e1b65f9SAlex Deucher 				      const u32 *registers,
1762e1b65f9SAlex Deucher 				      const u32 array_size)
1772e1b65f9SAlex Deucher {
1782e1b65f9SAlex Deucher 	u32 tmp, reg, and_mask, or_mask;
1792e1b65f9SAlex Deucher 	int i;
1802e1b65f9SAlex Deucher 
1812e1b65f9SAlex Deucher 	if (array_size % 3)
1822e1b65f9SAlex Deucher 		return;
1832e1b65f9SAlex Deucher 
1842e1b65f9SAlex Deucher 	for (i = 0; i < array_size; i +=3) {
1852e1b65f9SAlex Deucher 		reg = registers[i + 0];
1862e1b65f9SAlex Deucher 		and_mask = registers[i + 1];
1872e1b65f9SAlex Deucher 		or_mask = registers[i + 2];
1882e1b65f9SAlex Deucher 
1892e1b65f9SAlex Deucher 		if (and_mask == 0xffffffff) {
1902e1b65f9SAlex Deucher 			tmp = or_mask;
1912e1b65f9SAlex Deucher 		} else {
1922e1b65f9SAlex Deucher 			tmp = RREG32(reg);
1932e1b65f9SAlex Deucher 			tmp &= ~and_mask;
1942e1b65f9SAlex Deucher 			tmp |= or_mask;
1952e1b65f9SAlex Deucher 		}
1962e1b65f9SAlex Deucher 		WREG32(reg, tmp);
1972e1b65f9SAlex Deucher 	}
1982e1b65f9SAlex Deucher }
1992e1b65f9SAlex Deucher 
2001a0041b8SAlex Deucher void radeon_pci_config_reset(struct radeon_device *rdev)
2011a0041b8SAlex Deucher {
2021a0041b8SAlex Deucher 	pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
2031a0041b8SAlex Deucher }
2041a0041b8SAlex Deucher 
2052e1b65f9SAlex Deucher /**
2060c195119SAlex Deucher  * radeon_surface_init - Clear GPU surface registers.
2070c195119SAlex Deucher  *
2080c195119SAlex Deucher  * @rdev: radeon_device pointer
2090c195119SAlex Deucher  *
2100c195119SAlex Deucher  * Clear GPU surface registers (r1xx-r5xx).
211b1e3a6d1SMichel Dänzer  */
2123ce0a23dSJerome Glisse void radeon_surface_init(struct radeon_device *rdev)
213b1e3a6d1SMichel Dänzer {
214b1e3a6d1SMichel Dänzer 	/* FIXME: check this out */
215b1e3a6d1SMichel Dänzer 	if (rdev->family < CHIP_R600) {
216b1e3a6d1SMichel Dänzer 		int i;
217b1e3a6d1SMichel Dänzer 
218550e2d92SDave Airlie 		for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
219550e2d92SDave Airlie 			if (rdev->surface_regs[i].bo)
220550e2d92SDave Airlie 				radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
221550e2d92SDave Airlie 			else
222550e2d92SDave Airlie 				radeon_clear_surface_reg(rdev, i);
223b1e3a6d1SMichel Dänzer 		}
224e024e110SDave Airlie 		/* enable surfaces */
225e024e110SDave Airlie 		WREG32(RADEON_SURFACE_CNTL, 0);
226b1e3a6d1SMichel Dänzer 	}
227b1e3a6d1SMichel Dänzer }
228b1e3a6d1SMichel Dänzer 
229b1e3a6d1SMichel Dänzer /*
230771fe6b9SJerome Glisse  * GPU scratch registers helpers function.
231771fe6b9SJerome Glisse  */
2320c195119SAlex Deucher /**
2330c195119SAlex Deucher  * radeon_scratch_init - Init scratch register driver information.
2340c195119SAlex Deucher  *
2350c195119SAlex Deucher  * @rdev: radeon_device pointer
2360c195119SAlex Deucher  *
2370c195119SAlex Deucher  * Init CP scratch register driver information (r1xx-r5xx)
2380c195119SAlex Deucher  */
2393ce0a23dSJerome Glisse void radeon_scratch_init(struct radeon_device *rdev)
240771fe6b9SJerome Glisse {
241771fe6b9SJerome Glisse 	int i;
242771fe6b9SJerome Glisse 
243771fe6b9SJerome Glisse 	/* FIXME: check this out */
244771fe6b9SJerome Glisse 	if (rdev->family < CHIP_R300) {
245771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 5;
246771fe6b9SJerome Glisse 	} else {
247771fe6b9SJerome Glisse 		rdev->scratch.num_reg = 7;
248771fe6b9SJerome Glisse 	}
249724c80e1SAlex Deucher 	rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
250771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
251771fe6b9SJerome Glisse 		rdev->scratch.free[i] = true;
252724c80e1SAlex Deucher 		rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
253771fe6b9SJerome Glisse 	}
254771fe6b9SJerome Glisse }
255771fe6b9SJerome Glisse 
2560c195119SAlex Deucher /**
2570c195119SAlex Deucher  * radeon_scratch_get - Allocate a scratch register
2580c195119SAlex Deucher  *
2590c195119SAlex Deucher  * @rdev: radeon_device pointer
2600c195119SAlex Deucher  * @reg: scratch register mmio offset
2610c195119SAlex Deucher  *
2620c195119SAlex Deucher  * Allocate a CP scratch register for use by the driver (all asics).
2630c195119SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
2640c195119SAlex Deucher  */
265771fe6b9SJerome Glisse int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
266771fe6b9SJerome Glisse {
267771fe6b9SJerome Glisse 	int i;
268771fe6b9SJerome Glisse 
269771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
270771fe6b9SJerome Glisse 		if (rdev->scratch.free[i]) {
271771fe6b9SJerome Glisse 			rdev->scratch.free[i] = false;
272771fe6b9SJerome Glisse 			*reg = rdev->scratch.reg[i];
273771fe6b9SJerome Glisse 			return 0;
274771fe6b9SJerome Glisse 		}
275771fe6b9SJerome Glisse 	}
276771fe6b9SJerome Glisse 	return -EINVAL;
277771fe6b9SJerome Glisse }
278771fe6b9SJerome Glisse 
2790c195119SAlex Deucher /**
2800c195119SAlex Deucher  * radeon_scratch_free - Free a scratch register
2810c195119SAlex Deucher  *
2820c195119SAlex Deucher  * @rdev: radeon_device pointer
2830c195119SAlex Deucher  * @reg: scratch register mmio offset
2840c195119SAlex Deucher  *
2850c195119SAlex Deucher  * Free a CP scratch register allocated for use by the driver (all asics)
2860c195119SAlex Deucher  */
287771fe6b9SJerome Glisse void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
288771fe6b9SJerome Glisse {
289771fe6b9SJerome Glisse 	int i;
290771fe6b9SJerome Glisse 
291771fe6b9SJerome Glisse 	for (i = 0; i < rdev->scratch.num_reg; i++) {
292771fe6b9SJerome Glisse 		if (rdev->scratch.reg[i] == reg) {
293771fe6b9SJerome Glisse 			rdev->scratch.free[i] = true;
294771fe6b9SJerome Glisse 			return;
295771fe6b9SJerome Glisse 		}
296771fe6b9SJerome Glisse 	}
297771fe6b9SJerome Glisse }
298771fe6b9SJerome Glisse 
2990c195119SAlex Deucher /*
30075efdee1SAlex Deucher  * GPU doorbell aperture helpers function.
30175efdee1SAlex Deucher  */
30275efdee1SAlex Deucher /**
30375efdee1SAlex Deucher  * radeon_doorbell_init - Init doorbell driver information.
30475efdee1SAlex Deucher  *
30575efdee1SAlex Deucher  * @rdev: radeon_device pointer
30675efdee1SAlex Deucher  *
30775efdee1SAlex Deucher  * Init doorbell driver information (CIK)
30875efdee1SAlex Deucher  * Returns 0 on success, error on failure.
30975efdee1SAlex Deucher  */
31028f5a6cdSRashika Kheria static int radeon_doorbell_init(struct radeon_device *rdev)
31175efdee1SAlex Deucher {
31275efdee1SAlex Deucher 	/* doorbell bar mapping */
31375efdee1SAlex Deucher 	rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
31475efdee1SAlex Deucher 	rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
31575efdee1SAlex Deucher 
316d5754ab8SAndrew Lewycky 	rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
317d5754ab8SAndrew Lewycky 	if (rdev->doorbell.num_doorbells == 0)
318d5754ab8SAndrew Lewycky 		return -EINVAL;
31975efdee1SAlex Deucher 
320d5754ab8SAndrew Lewycky 	rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
32175efdee1SAlex Deucher 	if (rdev->doorbell.ptr == NULL) {
32275efdee1SAlex Deucher 		return -ENOMEM;
32375efdee1SAlex Deucher 	}
32475efdee1SAlex Deucher 	DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
32575efdee1SAlex Deucher 	DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
32675efdee1SAlex Deucher 
327d5754ab8SAndrew Lewycky 	memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
32875efdee1SAlex Deucher 
32975efdee1SAlex Deucher 	return 0;
33075efdee1SAlex Deucher }
33175efdee1SAlex Deucher 
33275efdee1SAlex Deucher /**
33375efdee1SAlex Deucher  * radeon_doorbell_fini - Tear down doorbell driver information.
33475efdee1SAlex Deucher  *
33575efdee1SAlex Deucher  * @rdev: radeon_device pointer
33675efdee1SAlex Deucher  *
33775efdee1SAlex Deucher  * Tear down doorbell driver information (CIK)
33875efdee1SAlex Deucher  */
33928f5a6cdSRashika Kheria static void radeon_doorbell_fini(struct radeon_device *rdev)
34075efdee1SAlex Deucher {
34175efdee1SAlex Deucher 	iounmap(rdev->doorbell.ptr);
34275efdee1SAlex Deucher 	rdev->doorbell.ptr = NULL;
34375efdee1SAlex Deucher }
34475efdee1SAlex Deucher 
34575efdee1SAlex Deucher /**
346d5754ab8SAndrew Lewycky  * radeon_doorbell_get - Allocate a doorbell entry
34775efdee1SAlex Deucher  *
34875efdee1SAlex Deucher  * @rdev: radeon_device pointer
349d5754ab8SAndrew Lewycky  * @doorbell: doorbell index
35075efdee1SAlex Deucher  *
351d5754ab8SAndrew Lewycky  * Allocate a doorbell for use by the driver (all asics).
35275efdee1SAlex Deucher  * Returns 0 on success or -EINVAL on failure.
35375efdee1SAlex Deucher  */
35475efdee1SAlex Deucher int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
35575efdee1SAlex Deucher {
356d5754ab8SAndrew Lewycky 	unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
357d5754ab8SAndrew Lewycky 	if (offset < rdev->doorbell.num_doorbells) {
358d5754ab8SAndrew Lewycky 		__set_bit(offset, rdev->doorbell.used);
359d5754ab8SAndrew Lewycky 		*doorbell = offset;
36075efdee1SAlex Deucher 		return 0;
361d5754ab8SAndrew Lewycky 	} else {
36275efdee1SAlex Deucher 		return -EINVAL;
36375efdee1SAlex Deucher 	}
364d5754ab8SAndrew Lewycky }
36575efdee1SAlex Deucher 
36675efdee1SAlex Deucher /**
367d5754ab8SAndrew Lewycky  * radeon_doorbell_free - Free a doorbell entry
36875efdee1SAlex Deucher  *
36975efdee1SAlex Deucher  * @rdev: radeon_device pointer
370d5754ab8SAndrew Lewycky  * @doorbell: doorbell index
37175efdee1SAlex Deucher  *
372d5754ab8SAndrew Lewycky  * Free a doorbell allocated for use by the driver (all asics)
37375efdee1SAlex Deucher  */
37475efdee1SAlex Deucher void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
37575efdee1SAlex Deucher {
376d5754ab8SAndrew Lewycky 	if (doorbell < rdev->doorbell.num_doorbells)
377d5754ab8SAndrew Lewycky 		__clear_bit(doorbell, rdev->doorbell.used);
37875efdee1SAlex Deucher }
37975efdee1SAlex Deucher 
380ebff8453SOded Gabbay /**
381ebff8453SOded Gabbay  * radeon_doorbell_get_kfd_info - Report doorbell configuration required to
382ebff8453SOded Gabbay  *                                setup KFD
383ebff8453SOded Gabbay  *
384ebff8453SOded Gabbay  * @rdev: radeon_device pointer
385ebff8453SOded Gabbay  * @aperture_base: output returning doorbell aperture base physical address
386ebff8453SOded Gabbay  * @aperture_size: output returning doorbell aperture size in bytes
387ebff8453SOded Gabbay  * @start_offset: output returning # of doorbell bytes reserved for radeon.
388ebff8453SOded Gabbay  *
389ebff8453SOded Gabbay  * Radeon and the KFD share the doorbell aperture. Radeon sets it up,
390ebff8453SOded Gabbay  * takes doorbells required for its own rings and reports the setup to KFD.
391ebff8453SOded Gabbay  * Radeon reserved doorbells are at the start of the doorbell aperture.
392ebff8453SOded Gabbay  */
393ebff8453SOded Gabbay void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
394ebff8453SOded Gabbay 				  phys_addr_t *aperture_base,
395ebff8453SOded Gabbay 				  size_t *aperture_size,
396ebff8453SOded Gabbay 				  size_t *start_offset)
397ebff8453SOded Gabbay {
398ebff8453SOded Gabbay 	/* The first num_doorbells are used by radeon.
399ebff8453SOded Gabbay 	 * KFD takes whatever's left in the aperture. */
400ebff8453SOded Gabbay 	if (rdev->doorbell.size > rdev->doorbell.num_doorbells * sizeof(u32)) {
401ebff8453SOded Gabbay 		*aperture_base = rdev->doorbell.base;
402ebff8453SOded Gabbay 		*aperture_size = rdev->doorbell.size;
403ebff8453SOded Gabbay 		*start_offset = rdev->doorbell.num_doorbells * sizeof(u32);
404ebff8453SOded Gabbay 	} else {
405ebff8453SOded Gabbay 		*aperture_base = 0;
406ebff8453SOded Gabbay 		*aperture_size = 0;
407ebff8453SOded Gabbay 		*start_offset = 0;
408ebff8453SOded Gabbay 	}
409ebff8453SOded Gabbay }
410ebff8453SOded Gabbay 
41175efdee1SAlex Deucher /*
4120c195119SAlex Deucher  * radeon_wb_*()
4130c195119SAlex Deucher  * Writeback is the the method by which the the GPU updates special pages
4140c195119SAlex Deucher  * in memory with the status of certain GPU events (fences, ring pointers,
4150c195119SAlex Deucher  * etc.).
4160c195119SAlex Deucher  */
4170c195119SAlex Deucher 
4180c195119SAlex Deucher /**
4190c195119SAlex Deucher  * radeon_wb_disable - Disable Writeback
4200c195119SAlex Deucher  *
4210c195119SAlex Deucher  * @rdev: radeon_device pointer
4220c195119SAlex Deucher  *
4230c195119SAlex Deucher  * Disables Writeback (all asics).  Used for suspend.
4240c195119SAlex Deucher  */
425724c80e1SAlex Deucher void radeon_wb_disable(struct radeon_device *rdev)
426724c80e1SAlex Deucher {
427724c80e1SAlex Deucher 	rdev->wb.enabled = false;
428724c80e1SAlex Deucher }
429724c80e1SAlex Deucher 
4300c195119SAlex Deucher /**
4310c195119SAlex Deucher  * radeon_wb_fini - Disable Writeback and free memory
4320c195119SAlex Deucher  *
4330c195119SAlex Deucher  * @rdev: radeon_device pointer
4340c195119SAlex Deucher  *
4350c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
4360c195119SAlex Deucher  * Used at driver shutdown.
4370c195119SAlex Deucher  */
438724c80e1SAlex Deucher void radeon_wb_fini(struct radeon_device *rdev)
439724c80e1SAlex Deucher {
440724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
441724c80e1SAlex Deucher 	if (rdev->wb.wb_obj) {
442089920f2SJerome Glisse 		if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
443089920f2SJerome Glisse 			radeon_bo_kunmap(rdev->wb.wb_obj);
444089920f2SJerome Glisse 			radeon_bo_unpin(rdev->wb.wb_obj);
445089920f2SJerome Glisse 			radeon_bo_unreserve(rdev->wb.wb_obj);
446089920f2SJerome Glisse 		}
447724c80e1SAlex Deucher 		radeon_bo_unref(&rdev->wb.wb_obj);
448724c80e1SAlex Deucher 		rdev->wb.wb = NULL;
449724c80e1SAlex Deucher 		rdev->wb.wb_obj = NULL;
450724c80e1SAlex Deucher 	}
451724c80e1SAlex Deucher }
452724c80e1SAlex Deucher 
4530c195119SAlex Deucher /**
4540c195119SAlex Deucher  * radeon_wb_init- Init Writeback driver info and allocate memory
4550c195119SAlex Deucher  *
4560c195119SAlex Deucher  * @rdev: radeon_device pointer
4570c195119SAlex Deucher  *
4580c195119SAlex Deucher  * Disables Writeback and frees the Writeback memory (all asics).
4590c195119SAlex Deucher  * Used at driver startup.
4600c195119SAlex Deucher  * Returns 0 on success or an -error on failure.
4610c195119SAlex Deucher  */
462724c80e1SAlex Deucher int radeon_wb_init(struct radeon_device *rdev)
463724c80e1SAlex Deucher {
464724c80e1SAlex Deucher 	int r;
465724c80e1SAlex Deucher 
466724c80e1SAlex Deucher 	if (rdev->wb.wb_obj == NULL) {
467441921d5SDaniel Vetter 		r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
468831b6966SMaarten Lankhorst 				     RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
46902376d82SMichel Dänzer 				     &rdev->wb.wb_obj);
470724c80e1SAlex Deucher 		if (r) {
471724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
472724c80e1SAlex Deucher 			return r;
473724c80e1SAlex Deucher 		}
474724c80e1SAlex Deucher 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
475724c80e1SAlex Deucher 		if (unlikely(r != 0)) {
476724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
477724c80e1SAlex Deucher 			return r;
478724c80e1SAlex Deucher 		}
479724c80e1SAlex Deucher 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
480724c80e1SAlex Deucher 				&rdev->wb.gpu_addr);
481724c80e1SAlex Deucher 		if (r) {
482724c80e1SAlex Deucher 			radeon_bo_unreserve(rdev->wb.wb_obj);
483724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
484724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
485724c80e1SAlex Deucher 			return r;
486724c80e1SAlex Deucher 		}
487724c80e1SAlex Deucher 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
488724c80e1SAlex Deucher 		radeon_bo_unreserve(rdev->wb.wb_obj);
489724c80e1SAlex Deucher 		if (r) {
490724c80e1SAlex Deucher 			dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
491724c80e1SAlex Deucher 			radeon_wb_fini(rdev);
492724c80e1SAlex Deucher 			return r;
493724c80e1SAlex Deucher 		}
494089920f2SJerome Glisse 	}
495724c80e1SAlex Deucher 
496e6ba7599SAlex Deucher 	/* clear wb memory */
497e6ba7599SAlex Deucher 	memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
498d0f8a854SAlex Deucher 	/* disable event_write fences */
499d0f8a854SAlex Deucher 	rdev->wb.use_event = false;
500724c80e1SAlex Deucher 	/* disabled via module param */
5013b7a2b24SJerome Glisse 	if (radeon_no_wb == 1) {
502724c80e1SAlex Deucher 		rdev->wb.enabled = false;
5033b7a2b24SJerome Glisse 	} else {
504724c80e1SAlex Deucher 		if (rdev->flags & RADEON_IS_AGP) {
50528eebb70SAlex Deucher 			/* often unreliable on AGP */
50628eebb70SAlex Deucher 			rdev->wb.enabled = false;
50728eebb70SAlex Deucher 		} else if (rdev->family < CHIP_R300) {
50828eebb70SAlex Deucher 			/* often unreliable on pre-r300 */
509724c80e1SAlex Deucher 			rdev->wb.enabled = false;
510d0f8a854SAlex Deucher 		} else {
511724c80e1SAlex Deucher 			rdev->wb.enabled = true;
512d0f8a854SAlex Deucher 			/* event_write fences are only available on r600+ */
5133b7a2b24SJerome Glisse 			if (rdev->family >= CHIP_R600) {
514d0f8a854SAlex Deucher 				rdev->wb.use_event = true;
515d0f8a854SAlex Deucher 			}
516724c80e1SAlex Deucher 		}
5173b7a2b24SJerome Glisse 	}
518c994ead6SAlex Deucher 	/* always use writeback/events on NI, APUs */
519c994ead6SAlex Deucher 	if (rdev->family >= CHIP_PALM) {
5207d52785dSAlex Deucher 		rdev->wb.enabled = true;
5217d52785dSAlex Deucher 		rdev->wb.use_event = true;
5227d52785dSAlex Deucher 	}
523724c80e1SAlex Deucher 
524724c80e1SAlex Deucher 	dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
525724c80e1SAlex Deucher 
526724c80e1SAlex Deucher 	return 0;
527724c80e1SAlex Deucher }
528724c80e1SAlex Deucher 
529d594e46aSJerome Glisse /**
530d594e46aSJerome Glisse  * radeon_vram_location - try to find VRAM location
531d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
532d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
533d594e46aSJerome Glisse  * @base: base address at which to put VRAM
534d594e46aSJerome Glisse  *
535d594e46aSJerome Glisse  * Function will place try to place VRAM at base address provided
536d594e46aSJerome Glisse  * as parameter (which is so far either PCI aperture address or
537d594e46aSJerome Glisse  * for IGP TOM base address).
538d594e46aSJerome Glisse  *
539d594e46aSJerome Glisse  * If there is not enough space to fit the unvisible VRAM in the 32bits
540d594e46aSJerome Glisse  * address space then we limit the VRAM size to the aperture.
541d594e46aSJerome Glisse  *
542d594e46aSJerome Glisse  * If we are using AGP and if the AGP aperture doesn't allow us to have
543d594e46aSJerome Glisse  * room for all the VRAM than we restrict the VRAM to the PCI aperture
544d594e46aSJerome Glisse  * size and print a warning.
545d594e46aSJerome Glisse  *
546d594e46aSJerome Glisse  * This function will never fails, worst case are limiting VRAM.
547d594e46aSJerome Glisse  *
548d594e46aSJerome Glisse  * Note: GTT start, end, size should be initialized before calling this
549d594e46aSJerome Glisse  * function on AGP platform.
550d594e46aSJerome Glisse  *
55125985edcSLucas De Marchi  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
552d594e46aSJerome Glisse  * this shouldn't be a problem as we are using the PCI aperture as a reference.
553d594e46aSJerome Glisse  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
554d594e46aSJerome Glisse  * not IGP.
555d594e46aSJerome Glisse  *
556d594e46aSJerome Glisse  * Note: we use mc_vram_size as on some board we need to program the mc to
557d594e46aSJerome Glisse  * cover the whole aperture even if VRAM size is inferior to aperture size
558d594e46aSJerome Glisse  * Novell bug 204882 + along with lots of ubuntu ones
559d594e46aSJerome Glisse  *
560d594e46aSJerome Glisse  * Note: when limiting vram it's safe to overwritte real_vram_size because
561d594e46aSJerome Glisse  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
562d594e46aSJerome Glisse  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
563d594e46aSJerome Glisse  * ones)
564d594e46aSJerome Glisse  *
565d594e46aSJerome Glisse  * Note: IGP TOM addr should be the same as the aperture addr, we don't
566d594e46aSJerome Glisse  * explicitly check for that thought.
567d594e46aSJerome Glisse  *
568d594e46aSJerome Glisse  * FIXME: when reducing VRAM size align new size on power of 2.
569771fe6b9SJerome Glisse  */
570d594e46aSJerome Glisse void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
571771fe6b9SJerome Glisse {
5721bcb04f7SChristian König 	uint64_t limit = (uint64_t)radeon_vram_limit << 20;
5731bcb04f7SChristian König 
574d594e46aSJerome Glisse 	mc->vram_start = base;
5759ed8b1f9SAlex Deucher 	if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
576d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
577d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
578d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
579771fe6b9SJerome Glisse 	}
580d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
5812cbeb4efSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
582d594e46aSJerome Glisse 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
583d594e46aSJerome Glisse 		mc->real_vram_size = mc->aper_size;
584d594e46aSJerome Glisse 		mc->mc_vram_size = mc->aper_size;
585771fe6b9SJerome Glisse 	}
586d594e46aSJerome Glisse 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
5871bcb04f7SChristian König 	if (limit && limit < mc->real_vram_size)
5881bcb04f7SChristian König 		mc->real_vram_size = limit;
589dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
590d594e46aSJerome Glisse 			mc->mc_vram_size >> 20, mc->vram_start,
591d594e46aSJerome Glisse 			mc->vram_end, mc->real_vram_size >> 20);
592771fe6b9SJerome Glisse }
593771fe6b9SJerome Glisse 
594d594e46aSJerome Glisse /**
595d594e46aSJerome Glisse  * radeon_gtt_location - try to find GTT location
596d594e46aSJerome Glisse  * @rdev: radeon device structure holding all necessary informations
597d594e46aSJerome Glisse  * @mc: memory controller structure holding memory informations
598d594e46aSJerome Glisse  *
599d594e46aSJerome Glisse  * Function will place try to place GTT before or after VRAM.
600d594e46aSJerome Glisse  *
601d594e46aSJerome Glisse  * If GTT size is bigger than space left then we ajust GTT size.
602d594e46aSJerome Glisse  * Thus function will never fails.
603d594e46aSJerome Glisse  *
604d594e46aSJerome Glisse  * FIXME: when reducing GTT size align new size on power of 2.
605d594e46aSJerome Glisse  */
606d594e46aSJerome Glisse void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
607d594e46aSJerome Glisse {
608d594e46aSJerome Glisse 	u64 size_af, size_bf;
609d594e46aSJerome Glisse 
6109ed8b1f9SAlex Deucher 	size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
6118d369bb1SAlex Deucher 	size_bf = mc->vram_start & ~mc->gtt_base_align;
612d594e46aSJerome Glisse 	if (size_bf > size_af) {
613d594e46aSJerome Glisse 		if (mc->gtt_size > size_bf) {
614d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
615d594e46aSJerome Glisse 			mc->gtt_size = size_bf;
616d594e46aSJerome Glisse 		}
6178d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
618d594e46aSJerome Glisse 	} else {
619d594e46aSJerome Glisse 		if (mc->gtt_size > size_af) {
620d594e46aSJerome Glisse 			dev_warn(rdev->dev, "limiting GTT\n");
621d594e46aSJerome Glisse 			mc->gtt_size = size_af;
622d594e46aSJerome Glisse 		}
6238d369bb1SAlex Deucher 		mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
624d594e46aSJerome Glisse 	}
625d594e46aSJerome Glisse 	mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
626dd7cc55aSAlex Deucher 	dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
627d594e46aSJerome Glisse 			mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
628d594e46aSJerome Glisse }
629771fe6b9SJerome Glisse 
630771fe6b9SJerome Glisse /*
631771fe6b9SJerome Glisse  * GPU helpers function.
632771fe6b9SJerome Glisse  */
6330c195119SAlex Deucher /**
6340c195119SAlex Deucher  * radeon_card_posted - check if the hw has already been initialized
6350c195119SAlex Deucher  *
6360c195119SAlex Deucher  * @rdev: radeon_device pointer
6370c195119SAlex Deucher  *
6380c195119SAlex Deucher  * Check if the asic has been initialized (all asics).
6390c195119SAlex Deucher  * Used at driver startup.
6400c195119SAlex Deucher  * Returns true if initialized or false if not.
6410c195119SAlex Deucher  */
6429f022ddfSJerome Glisse bool radeon_card_posted(struct radeon_device *rdev)
643771fe6b9SJerome Glisse {
644771fe6b9SJerome Glisse 	uint32_t reg;
645771fe6b9SJerome Glisse 
64650a583f6SAlex Deucher 	/* required for EFI mode on macbook2,1 which uses an r5xx asic */
64783e68189SMatt Fleming 	if (efi_enabled(EFI_BOOT) &&
64850a583f6SAlex Deucher 	    (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
64950a583f6SAlex Deucher 	    (rdev->family < CHIP_R600))
650bcc65fd8SMatthew Garrett 		return false;
651bcc65fd8SMatthew Garrett 
6522cf3a4fcSAlex Deucher 	if (ASIC_IS_NODCE(rdev))
6532cf3a4fcSAlex Deucher 		goto check_memsize;
6542cf3a4fcSAlex Deucher 
655771fe6b9SJerome Glisse 	/* first check CRTCs */
65609fb8bd1SAlex Deucher 	if (ASIC_IS_DCE4(rdev)) {
65718007401SAlex Deucher 		reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
65818007401SAlex Deucher 			RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
65909fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 4) {
66009fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
66109fb8bd1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
66209fb8bd1SAlex Deucher 			}
66309fb8bd1SAlex Deucher 			if (rdev->num_crtc >= 6) {
66409fb8bd1SAlex Deucher 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
665bcc1c2a1SAlex Deucher 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
66609fb8bd1SAlex Deucher 			}
667bcc1c2a1SAlex Deucher 		if (reg & EVERGREEN_CRTC_MASTER_EN)
668bcc1c2a1SAlex Deucher 			return true;
669bcc1c2a1SAlex Deucher 	} else if (ASIC_IS_AVIVO(rdev)) {
670771fe6b9SJerome Glisse 		reg = RREG32(AVIVO_D1CRTC_CONTROL) |
671771fe6b9SJerome Glisse 		      RREG32(AVIVO_D2CRTC_CONTROL);
672771fe6b9SJerome Glisse 		if (reg & AVIVO_CRTC_EN) {
673771fe6b9SJerome Glisse 			return true;
674771fe6b9SJerome Glisse 		}
675771fe6b9SJerome Glisse 	} else {
676771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CRTC_GEN_CNTL) |
677771fe6b9SJerome Glisse 		      RREG32(RADEON_CRTC2_GEN_CNTL);
678771fe6b9SJerome Glisse 		if (reg & RADEON_CRTC_EN) {
679771fe6b9SJerome Glisse 			return true;
680771fe6b9SJerome Glisse 		}
681771fe6b9SJerome Glisse 	}
682771fe6b9SJerome Glisse 
6832cf3a4fcSAlex Deucher check_memsize:
684771fe6b9SJerome Glisse 	/* then check MEM_SIZE, in case the crtcs are off */
685771fe6b9SJerome Glisse 	if (rdev->family >= CHIP_R600)
686771fe6b9SJerome Glisse 		reg = RREG32(R600_CONFIG_MEMSIZE);
687771fe6b9SJerome Glisse 	else
688771fe6b9SJerome Glisse 		reg = RREG32(RADEON_CONFIG_MEMSIZE);
689771fe6b9SJerome Glisse 
690771fe6b9SJerome Glisse 	if (reg)
691771fe6b9SJerome Glisse 		return true;
692771fe6b9SJerome Glisse 
693771fe6b9SJerome Glisse 	return false;
694771fe6b9SJerome Glisse 
695771fe6b9SJerome Glisse }
696771fe6b9SJerome Glisse 
6970c195119SAlex Deucher /**
6980c195119SAlex Deucher  * radeon_update_bandwidth_info - update display bandwidth params
6990c195119SAlex Deucher  *
7000c195119SAlex Deucher  * @rdev: radeon_device pointer
7010c195119SAlex Deucher  *
7020c195119SAlex Deucher  * Used when sclk/mclk are switched or display modes are set.
7030c195119SAlex Deucher  * params are used to calculate display watermarks (all asics)
7040c195119SAlex Deucher  */
705f47299c5SAlex Deucher void radeon_update_bandwidth_info(struct radeon_device *rdev)
706f47299c5SAlex Deucher {
707f47299c5SAlex Deucher 	fixed20_12 a;
7088807286eSAlex Deucher 	u32 sclk = rdev->pm.current_sclk;
7098807286eSAlex Deucher 	u32 mclk = rdev->pm.current_mclk;
710f47299c5SAlex Deucher 
7118807286eSAlex Deucher 	/* sclk/mclk in Mhz */
71268adac5eSBen Skeggs 	a.full = dfixed_const(100);
71368adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_const(sclk);
71468adac5eSBen Skeggs 	rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
71568adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_const(mclk);
71668adac5eSBen Skeggs 	rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
717f47299c5SAlex Deucher 
7188807286eSAlex Deucher 	if (rdev->flags & RADEON_IS_IGP) {
71968adac5eSBen Skeggs 		a.full = dfixed_const(16);
720f47299c5SAlex Deucher 		/* core_bandwidth = sclk(Mhz) * 16 */
72168adac5eSBen Skeggs 		rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
722f47299c5SAlex Deucher 	}
723f47299c5SAlex Deucher }
724f47299c5SAlex Deucher 
7250c195119SAlex Deucher /**
7260c195119SAlex Deucher  * radeon_boot_test_post_card - check and possibly initialize the hw
7270c195119SAlex Deucher  *
7280c195119SAlex Deucher  * @rdev: radeon_device pointer
7290c195119SAlex Deucher  *
7300c195119SAlex Deucher  * Check if the asic is initialized and if not, attempt to initialize
7310c195119SAlex Deucher  * it (all asics).
7320c195119SAlex Deucher  * Returns true if initialized or false if not.
7330c195119SAlex Deucher  */
73472542d77SDave Airlie bool radeon_boot_test_post_card(struct radeon_device *rdev)
73572542d77SDave Airlie {
73672542d77SDave Airlie 	if (radeon_card_posted(rdev))
73772542d77SDave Airlie 		return true;
73872542d77SDave Airlie 
73972542d77SDave Airlie 	if (rdev->bios) {
74072542d77SDave Airlie 		DRM_INFO("GPU not posted. posting now...\n");
74172542d77SDave Airlie 		if (rdev->is_atom_bios)
74272542d77SDave Airlie 			atom_asic_init(rdev->mode_info.atom_context);
74372542d77SDave Airlie 		else
74472542d77SDave Airlie 			radeon_combios_asic_init(rdev->ddev);
74572542d77SDave Airlie 		return true;
74672542d77SDave Airlie 	} else {
74772542d77SDave Airlie 		dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
74872542d77SDave Airlie 		return false;
74972542d77SDave Airlie 	}
75072542d77SDave Airlie }
75172542d77SDave Airlie 
7520c195119SAlex Deucher /**
7530c195119SAlex Deucher  * radeon_dummy_page_init - init dummy page used by the driver
7540c195119SAlex Deucher  *
7550c195119SAlex Deucher  * @rdev: radeon_device pointer
7560c195119SAlex Deucher  *
7570c195119SAlex Deucher  * Allocate the dummy page used by the driver (all asics).
7580c195119SAlex Deucher  * This dummy page is used by the driver as a filler for gart entries
7590c195119SAlex Deucher  * when pages are taken out of the GART
7600c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
7610c195119SAlex Deucher  */
7623ce0a23dSJerome Glisse int radeon_dummy_page_init(struct radeon_device *rdev)
7633ce0a23dSJerome Glisse {
76482568565SDave Airlie 	if (rdev->dummy_page.page)
76582568565SDave Airlie 		return 0;
7663ce0a23dSJerome Glisse 	rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
7673ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
7683ce0a23dSJerome Glisse 		return -ENOMEM;
7693ce0a23dSJerome Glisse 	rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
7703ce0a23dSJerome Glisse 					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
771a30f6fb7SBenjamin Herrenschmidt 	if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
772a30f6fb7SBenjamin Herrenschmidt 		dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
7733ce0a23dSJerome Glisse 		__free_page(rdev->dummy_page.page);
7743ce0a23dSJerome Glisse 		rdev->dummy_page.page = NULL;
7753ce0a23dSJerome Glisse 		return -ENOMEM;
7763ce0a23dSJerome Glisse 	}
7773ce0a23dSJerome Glisse 	return 0;
7783ce0a23dSJerome Glisse }
7793ce0a23dSJerome Glisse 
7800c195119SAlex Deucher /**
7810c195119SAlex Deucher  * radeon_dummy_page_fini - free dummy page used by the driver
7820c195119SAlex Deucher  *
7830c195119SAlex Deucher  * @rdev: radeon_device pointer
7840c195119SAlex Deucher  *
7850c195119SAlex Deucher  * Frees the dummy page used by the driver (all asics).
7860c195119SAlex Deucher  */
7873ce0a23dSJerome Glisse void radeon_dummy_page_fini(struct radeon_device *rdev)
7883ce0a23dSJerome Glisse {
7893ce0a23dSJerome Glisse 	if (rdev->dummy_page.page == NULL)
7903ce0a23dSJerome Glisse 		return;
7913ce0a23dSJerome Glisse 	pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
7923ce0a23dSJerome Glisse 			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
7933ce0a23dSJerome Glisse 	__free_page(rdev->dummy_page.page);
7943ce0a23dSJerome Glisse 	rdev->dummy_page.page = NULL;
7953ce0a23dSJerome Glisse }
7963ce0a23dSJerome Glisse 
797771fe6b9SJerome Glisse 
798771fe6b9SJerome Glisse /* ATOM accessor methods */
7990c195119SAlex Deucher /*
8000c195119SAlex Deucher  * ATOM is an interpreted byte code stored in tables in the vbios.  The
8010c195119SAlex Deucher  * driver registers callbacks to access registers and the interpreter
8020c195119SAlex Deucher  * in the driver parses the tables and executes then to program specific
8030c195119SAlex Deucher  * actions (set display modes, asic init, etc.).  See radeon_atombios.c,
8040c195119SAlex Deucher  * atombios.h, and atom.c
8050c195119SAlex Deucher  */
8060c195119SAlex Deucher 
8070c195119SAlex Deucher /**
8080c195119SAlex Deucher  * cail_pll_read - read PLL register
8090c195119SAlex Deucher  *
8100c195119SAlex Deucher  * @info: atom card_info pointer
8110c195119SAlex Deucher  * @reg: PLL register offset
8120c195119SAlex Deucher  *
8130c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
8140c195119SAlex Deucher  * Returns the value of the PLL register.
8150c195119SAlex Deucher  */
816771fe6b9SJerome Glisse static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
817771fe6b9SJerome Glisse {
818771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
819771fe6b9SJerome Glisse 	uint32_t r;
820771fe6b9SJerome Glisse 
821771fe6b9SJerome Glisse 	r = rdev->pll_rreg(rdev, reg);
822771fe6b9SJerome Glisse 	return r;
823771fe6b9SJerome Glisse }
824771fe6b9SJerome Glisse 
8250c195119SAlex Deucher /**
8260c195119SAlex Deucher  * cail_pll_write - write PLL register
8270c195119SAlex Deucher  *
8280c195119SAlex Deucher  * @info: atom card_info pointer
8290c195119SAlex Deucher  * @reg: PLL register offset
8300c195119SAlex Deucher  * @val: value to write to the pll register
8310c195119SAlex Deucher  *
8320c195119SAlex Deucher  * Provides a PLL register accessor for the atom interpreter (r4xx+).
8330c195119SAlex Deucher  */
834771fe6b9SJerome Glisse static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
835771fe6b9SJerome Glisse {
836771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
837771fe6b9SJerome Glisse 
838771fe6b9SJerome Glisse 	rdev->pll_wreg(rdev, reg, val);
839771fe6b9SJerome Glisse }
840771fe6b9SJerome Glisse 
8410c195119SAlex Deucher /**
8420c195119SAlex Deucher  * cail_mc_read - read MC (Memory Controller) register
8430c195119SAlex Deucher  *
8440c195119SAlex Deucher  * @info: atom card_info pointer
8450c195119SAlex Deucher  * @reg: MC register offset
8460c195119SAlex Deucher  *
8470c195119SAlex Deucher  * Provides an MC register accessor for the atom interpreter (r4xx+).
8480c195119SAlex Deucher  * Returns the value of the MC register.
8490c195119SAlex Deucher  */
850771fe6b9SJerome Glisse static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
851771fe6b9SJerome Glisse {
852771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
853771fe6b9SJerome Glisse 	uint32_t r;
854771fe6b9SJerome Glisse 
855771fe6b9SJerome Glisse 	r = rdev->mc_rreg(rdev, reg);
856771fe6b9SJerome Glisse 	return r;
857771fe6b9SJerome Glisse }
858771fe6b9SJerome Glisse 
8590c195119SAlex Deucher /**
8600c195119SAlex Deucher  * cail_mc_write - write MC (Memory Controller) register
8610c195119SAlex Deucher  *
8620c195119SAlex Deucher  * @info: atom card_info pointer
8630c195119SAlex Deucher  * @reg: MC register offset
8640c195119SAlex Deucher  * @val: value to write to the pll register
8650c195119SAlex Deucher  *
8660c195119SAlex Deucher  * Provides a MC register accessor for the atom interpreter (r4xx+).
8670c195119SAlex Deucher  */
868771fe6b9SJerome Glisse static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
869771fe6b9SJerome Glisse {
870771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
871771fe6b9SJerome Glisse 
872771fe6b9SJerome Glisse 	rdev->mc_wreg(rdev, reg, val);
873771fe6b9SJerome Glisse }
874771fe6b9SJerome Glisse 
8750c195119SAlex Deucher /**
8760c195119SAlex Deucher  * cail_reg_write - write MMIO register
8770c195119SAlex Deucher  *
8780c195119SAlex Deucher  * @info: atom card_info pointer
8790c195119SAlex Deucher  * @reg: MMIO register offset
8800c195119SAlex Deucher  * @val: value to write to the pll register
8810c195119SAlex Deucher  *
8820c195119SAlex Deucher  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
8830c195119SAlex Deucher  */
884771fe6b9SJerome Glisse static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
885771fe6b9SJerome Glisse {
886771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
887771fe6b9SJerome Glisse 
888771fe6b9SJerome Glisse 	WREG32(reg*4, val);
889771fe6b9SJerome Glisse }
890771fe6b9SJerome Glisse 
8910c195119SAlex Deucher /**
8920c195119SAlex Deucher  * cail_reg_read - read MMIO register
8930c195119SAlex Deucher  *
8940c195119SAlex Deucher  * @info: atom card_info pointer
8950c195119SAlex Deucher  * @reg: MMIO register offset
8960c195119SAlex Deucher  *
8970c195119SAlex Deucher  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
8980c195119SAlex Deucher  * Returns the value of the MMIO register.
8990c195119SAlex Deucher  */
900771fe6b9SJerome Glisse static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
901771fe6b9SJerome Glisse {
902771fe6b9SJerome Glisse 	struct radeon_device *rdev = info->dev->dev_private;
903771fe6b9SJerome Glisse 	uint32_t r;
904771fe6b9SJerome Glisse 
905771fe6b9SJerome Glisse 	r = RREG32(reg*4);
906771fe6b9SJerome Glisse 	return r;
907771fe6b9SJerome Glisse }
908771fe6b9SJerome Glisse 
9090c195119SAlex Deucher /**
9100c195119SAlex Deucher  * cail_ioreg_write - write IO register
9110c195119SAlex Deucher  *
9120c195119SAlex Deucher  * @info: atom card_info pointer
9130c195119SAlex Deucher  * @reg: IO register offset
9140c195119SAlex Deucher  * @val: value to write to the pll register
9150c195119SAlex Deucher  *
9160c195119SAlex Deucher  * Provides a IO register accessor for the atom interpreter (r4xx+).
9170c195119SAlex Deucher  */
918351a52a2SAlex Deucher static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
919351a52a2SAlex Deucher {
920351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
921351a52a2SAlex Deucher 
922351a52a2SAlex Deucher 	WREG32_IO(reg*4, val);
923351a52a2SAlex Deucher }
924351a52a2SAlex Deucher 
9250c195119SAlex Deucher /**
9260c195119SAlex Deucher  * cail_ioreg_read - read IO register
9270c195119SAlex Deucher  *
9280c195119SAlex Deucher  * @info: atom card_info pointer
9290c195119SAlex Deucher  * @reg: IO register offset
9300c195119SAlex Deucher  *
9310c195119SAlex Deucher  * Provides an IO register accessor for the atom interpreter (r4xx+).
9320c195119SAlex Deucher  * Returns the value of the IO register.
9330c195119SAlex Deucher  */
934351a52a2SAlex Deucher static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
935351a52a2SAlex Deucher {
936351a52a2SAlex Deucher 	struct radeon_device *rdev = info->dev->dev_private;
937351a52a2SAlex Deucher 	uint32_t r;
938351a52a2SAlex Deucher 
939351a52a2SAlex Deucher 	r = RREG32_IO(reg*4);
940351a52a2SAlex Deucher 	return r;
941351a52a2SAlex Deucher }
942351a52a2SAlex Deucher 
9430c195119SAlex Deucher /**
9440c195119SAlex Deucher  * radeon_atombios_init - init the driver info and callbacks for atombios
9450c195119SAlex Deucher  *
9460c195119SAlex Deucher  * @rdev: radeon_device pointer
9470c195119SAlex Deucher  *
9480c195119SAlex Deucher  * Initializes the driver info and register access callbacks for the
9490c195119SAlex Deucher  * ATOM interpreter (r4xx+).
9500c195119SAlex Deucher  * Returns 0 on sucess, -ENOMEM on failure.
9510c195119SAlex Deucher  * Called at driver startup.
9520c195119SAlex Deucher  */
953771fe6b9SJerome Glisse int radeon_atombios_init(struct radeon_device *rdev)
954771fe6b9SJerome Glisse {
95561c4b24bSMathias Fröhlich 	struct card_info *atom_card_info =
95661c4b24bSMathias Fröhlich 	    kzalloc(sizeof(struct card_info), GFP_KERNEL);
95761c4b24bSMathias Fröhlich 
95861c4b24bSMathias Fröhlich 	if (!atom_card_info)
95961c4b24bSMathias Fröhlich 		return -ENOMEM;
96061c4b24bSMathias Fröhlich 
96161c4b24bSMathias Fröhlich 	rdev->mode_info.atom_card_info = atom_card_info;
96261c4b24bSMathias Fröhlich 	atom_card_info->dev = rdev->ddev;
96361c4b24bSMathias Fröhlich 	atom_card_info->reg_read = cail_reg_read;
96461c4b24bSMathias Fröhlich 	atom_card_info->reg_write = cail_reg_write;
965351a52a2SAlex Deucher 	/* needed for iio ops */
966351a52a2SAlex Deucher 	if (rdev->rio_mem) {
967351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_ioreg_read;
968351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_ioreg_write;
969351a52a2SAlex Deucher 	} else {
970351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
971351a52a2SAlex Deucher 		atom_card_info->ioreg_read = cail_reg_read;
972351a52a2SAlex Deucher 		atom_card_info->ioreg_write = cail_reg_write;
973351a52a2SAlex Deucher 	}
97461c4b24bSMathias Fröhlich 	atom_card_info->mc_read = cail_mc_read;
97561c4b24bSMathias Fröhlich 	atom_card_info->mc_write = cail_mc_write;
97661c4b24bSMathias Fröhlich 	atom_card_info->pll_read = cail_pll_read;
97761c4b24bSMathias Fröhlich 	atom_card_info->pll_write = cail_pll_write;
97861c4b24bSMathias Fröhlich 
97961c4b24bSMathias Fröhlich 	rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
9800e34d094STim Gardner 	if (!rdev->mode_info.atom_context) {
9810e34d094STim Gardner 		radeon_atombios_fini(rdev);
9820e34d094STim Gardner 		return -ENOMEM;
9830e34d094STim Gardner 	}
9840e34d094STim Gardner 
985c31ad97fSRafał Miłecki 	mutex_init(&rdev->mode_info.atom_context->mutex);
986771fe6b9SJerome Glisse 	radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
987d904ef9bSDave Airlie 	atom_allocate_fb_scratch(rdev->mode_info.atom_context);
988771fe6b9SJerome Glisse 	return 0;
989771fe6b9SJerome Glisse }
990771fe6b9SJerome Glisse 
9910c195119SAlex Deucher /**
9920c195119SAlex Deucher  * radeon_atombios_fini - free the driver info and callbacks for atombios
9930c195119SAlex Deucher  *
9940c195119SAlex Deucher  * @rdev: radeon_device pointer
9950c195119SAlex Deucher  *
9960c195119SAlex Deucher  * Frees the driver info and register access callbacks for the ATOM
9970c195119SAlex Deucher  * interpreter (r4xx+).
9980c195119SAlex Deucher  * Called at driver shutdown.
9990c195119SAlex Deucher  */
1000771fe6b9SJerome Glisse void radeon_atombios_fini(struct radeon_device *rdev)
1001771fe6b9SJerome Glisse {
10024a04a844SJerome Glisse 	if (rdev->mode_info.atom_context) {
1003d904ef9bSDave Airlie 		kfree(rdev->mode_info.atom_context->scratch);
10044a04a844SJerome Glisse 	}
10050e34d094STim Gardner 	kfree(rdev->mode_info.atom_context);
10060e34d094STim Gardner 	rdev->mode_info.atom_context = NULL;
100761c4b24bSMathias Fröhlich 	kfree(rdev->mode_info.atom_card_info);
10080e34d094STim Gardner 	rdev->mode_info.atom_card_info = NULL;
1009771fe6b9SJerome Glisse }
1010771fe6b9SJerome Glisse 
10110c195119SAlex Deucher /* COMBIOS */
10120c195119SAlex Deucher /*
10130c195119SAlex Deucher  * COMBIOS is the bios format prior to ATOM. It provides
10140c195119SAlex Deucher  * command tables similar to ATOM, but doesn't have a unified
10150c195119SAlex Deucher  * parser.  See radeon_combios.c
10160c195119SAlex Deucher  */
10170c195119SAlex Deucher 
10180c195119SAlex Deucher /**
10190c195119SAlex Deucher  * radeon_combios_init - init the driver info for combios
10200c195119SAlex Deucher  *
10210c195119SAlex Deucher  * @rdev: radeon_device pointer
10220c195119SAlex Deucher  *
10230c195119SAlex Deucher  * Initializes the driver info for combios (r1xx-r3xx).
10240c195119SAlex Deucher  * Returns 0 on sucess.
10250c195119SAlex Deucher  * Called at driver startup.
10260c195119SAlex Deucher  */
1027771fe6b9SJerome Glisse int radeon_combios_init(struct radeon_device *rdev)
1028771fe6b9SJerome Glisse {
1029771fe6b9SJerome Glisse 	radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1030771fe6b9SJerome Glisse 	return 0;
1031771fe6b9SJerome Glisse }
1032771fe6b9SJerome Glisse 
10330c195119SAlex Deucher /**
10340c195119SAlex Deucher  * radeon_combios_fini - free the driver info for combios
10350c195119SAlex Deucher  *
10360c195119SAlex Deucher  * @rdev: radeon_device pointer
10370c195119SAlex Deucher  *
10380c195119SAlex Deucher  * Frees the driver info for combios (r1xx-r3xx).
10390c195119SAlex Deucher  * Called at driver shutdown.
10400c195119SAlex Deucher  */
1041771fe6b9SJerome Glisse void radeon_combios_fini(struct radeon_device *rdev)
1042771fe6b9SJerome Glisse {
1043771fe6b9SJerome Glisse }
1044771fe6b9SJerome Glisse 
10450c195119SAlex Deucher /* if we get transitioned to only one device, take VGA back */
10460c195119SAlex Deucher /**
10470c195119SAlex Deucher  * radeon_vga_set_decode - enable/disable vga decode
10480c195119SAlex Deucher  *
10490c195119SAlex Deucher  * @cookie: radeon_device pointer
10500c195119SAlex Deucher  * @state: enable/disable vga decode
10510c195119SAlex Deucher  *
10520c195119SAlex Deucher  * Enable/disable vga decode (all asics).
10530c195119SAlex Deucher  * Returns VGA resource flags.
10540c195119SAlex Deucher  */
105528d52043SDave Airlie static unsigned int radeon_vga_set_decode(void *cookie, bool state)
105628d52043SDave Airlie {
105728d52043SDave Airlie 	struct radeon_device *rdev = cookie;
105828d52043SDave Airlie 	radeon_vga_set_state(rdev, state);
105928d52043SDave Airlie 	if (state)
106028d52043SDave Airlie 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
106128d52043SDave Airlie 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
106228d52043SDave Airlie 	else
106328d52043SDave Airlie 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
106428d52043SDave Airlie }
1065c1176d6fSDave Airlie 
10660c195119SAlex Deucher /**
10671bcb04f7SChristian König  * radeon_check_pot_argument - check that argument is a power of two
10681bcb04f7SChristian König  *
10691bcb04f7SChristian König  * @arg: value to check
10701bcb04f7SChristian König  *
10711bcb04f7SChristian König  * Validates that a certain argument is a power of two (all asics).
10721bcb04f7SChristian König  * Returns true if argument is valid.
10731bcb04f7SChristian König  */
10741bcb04f7SChristian König static bool radeon_check_pot_argument(int arg)
10751bcb04f7SChristian König {
10761bcb04f7SChristian König 	return (arg & (arg - 1)) == 0;
10771bcb04f7SChristian König }
10781bcb04f7SChristian König 
10791bcb04f7SChristian König /**
10800c195119SAlex Deucher  * radeon_check_arguments - validate module params
10810c195119SAlex Deucher  *
10820c195119SAlex Deucher  * @rdev: radeon_device pointer
10830c195119SAlex Deucher  *
10840c195119SAlex Deucher  * Validates certain module parameters and updates
10850c195119SAlex Deucher  * the associated values used by the driver (all asics).
10860c195119SAlex Deucher  */
10871109ca09SLauri Kasanen static void radeon_check_arguments(struct radeon_device *rdev)
108836421338SJerome Glisse {
108936421338SJerome Glisse 	/* vramlimit must be a power of two */
10901bcb04f7SChristian König 	if (!radeon_check_pot_argument(radeon_vram_limit)) {
109136421338SJerome Glisse 		dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
109236421338SJerome Glisse 				radeon_vram_limit);
109336421338SJerome Glisse 		radeon_vram_limit = 0;
109436421338SJerome Glisse 	}
10951bcb04f7SChristian König 
1096edcd26e8SAlex Deucher 	if (radeon_gart_size == -1) {
1097edcd26e8SAlex Deucher 		/* default to a larger gart size on newer asics */
1098edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1099edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1100edcd26e8SAlex Deucher 		else
1101edcd26e8SAlex Deucher 			radeon_gart_size = 512;
1102edcd26e8SAlex Deucher 	}
110336421338SJerome Glisse 	/* gtt size must be power of two and greater or equal to 32M */
11041bcb04f7SChristian König 	if (radeon_gart_size < 32) {
1105edcd26e8SAlex Deucher 		dev_warn(rdev->dev, "gart size (%d) too small\n",
110636421338SJerome Glisse 				radeon_gart_size);
1107edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1108edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1109edcd26e8SAlex Deucher 		else
111036421338SJerome Glisse 			radeon_gart_size = 512;
11111bcb04f7SChristian König 	} else if (!radeon_check_pot_argument(radeon_gart_size)) {
111236421338SJerome Glisse 		dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
111336421338SJerome Glisse 				radeon_gart_size);
1114edcd26e8SAlex Deucher 		if (rdev->family >= CHIP_RV770)
1115edcd26e8SAlex Deucher 			radeon_gart_size = 1024;
1116edcd26e8SAlex Deucher 		else
111736421338SJerome Glisse 			radeon_gart_size = 512;
111836421338SJerome Glisse 	}
11191bcb04f7SChristian König 	rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
11201bcb04f7SChristian König 
112136421338SJerome Glisse 	/* AGP mode can only be -1, 1, 2, 4, 8 */
112236421338SJerome Glisse 	switch (radeon_agpmode) {
112336421338SJerome Glisse 	case -1:
112436421338SJerome Glisse 	case 0:
112536421338SJerome Glisse 	case 1:
112636421338SJerome Glisse 	case 2:
112736421338SJerome Glisse 	case 4:
112836421338SJerome Glisse 	case 8:
112936421338SJerome Glisse 		break;
113036421338SJerome Glisse 	default:
113136421338SJerome Glisse 		dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
113236421338SJerome Glisse 				"-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
113336421338SJerome Glisse 		radeon_agpmode = 0;
113436421338SJerome Glisse 		break;
113536421338SJerome Glisse 	}
1136c1c44132SChristian König 
1137c1c44132SChristian König 	if (!radeon_check_pot_argument(radeon_vm_size)) {
1138c1c44132SChristian König 		dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1139c1c44132SChristian König 			 radeon_vm_size);
114020b2656dSChristian König 		radeon_vm_size = 4;
1141c1c44132SChristian König 	}
1142c1c44132SChristian König 
114320b2656dSChristian König 	if (radeon_vm_size < 1) {
114420b2656dSChristian König 		dev_warn(rdev->dev, "VM size (%d) to small, min is 1GB\n",
1145c1c44132SChristian König 			 radeon_vm_size);
114620b2656dSChristian König 		radeon_vm_size = 4;
1147c1c44132SChristian König 	}
1148c1c44132SChristian König 
1149c1c44132SChristian König        /*
1150c1c44132SChristian König         * Max GPUVM size for Cayman, SI and CI are 40 bits.
1151c1c44132SChristian König         */
115220b2656dSChristian König 	if (radeon_vm_size > 1024) {
115320b2656dSChristian König 		dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
1154c1c44132SChristian König 			 radeon_vm_size);
115520b2656dSChristian König 		radeon_vm_size = 4;
1156c1c44132SChristian König 	}
11574510fb98SChristian König 
11584510fb98SChristian König 	/* defines number of bits in page table versus page directory,
11594510fb98SChristian König 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
11604510fb98SChristian König 	 * page table and the remaining bits are in the page directory */
1161dfc230f9SChristian König 	if (radeon_vm_block_size == -1) {
1162dfc230f9SChristian König 
1163dfc230f9SChristian König 		/* Total bits covered by PD + PTs */
1164*8e66e134SAlex Deucher 		unsigned bits = ilog2(radeon_vm_size) + 18;
1165dfc230f9SChristian König 
1166dfc230f9SChristian König 		/* Make sure the PD is 4K in size up to 8GB address space.
1167dfc230f9SChristian König 		   Above that split equal between PD and PTs */
1168dfc230f9SChristian König 		if (radeon_vm_size <= 8)
1169dfc230f9SChristian König 			radeon_vm_block_size = bits - 9;
1170dfc230f9SChristian König 		else
1171dfc230f9SChristian König 			radeon_vm_block_size = (bits + 3) / 2;
1172dfc230f9SChristian König 
1173dfc230f9SChristian König 	} else if (radeon_vm_block_size < 9) {
117420b2656dSChristian König 		dev_warn(rdev->dev, "VM page table size (%d) too small\n",
11754510fb98SChristian König 			 radeon_vm_block_size);
11764510fb98SChristian König 		radeon_vm_block_size = 9;
11774510fb98SChristian König 	}
11784510fb98SChristian König 
11794510fb98SChristian König 	if (radeon_vm_block_size > 24 ||
118020b2656dSChristian König 	    (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
118120b2656dSChristian König 		dev_warn(rdev->dev, "VM page table size (%d) too large\n",
11824510fb98SChristian König 			 radeon_vm_block_size);
11834510fb98SChristian König 		radeon_vm_block_size = 9;
11844510fb98SChristian König 	}
118536421338SJerome Glisse }
118636421338SJerome Glisse 
11870c195119SAlex Deucher /**
11880c195119SAlex Deucher  * radeon_switcheroo_set_state - set switcheroo state
11890c195119SAlex Deucher  *
11900c195119SAlex Deucher  * @pdev: pci dev pointer
11910c195119SAlex Deucher  * @state: vga switcheroo state
11920c195119SAlex Deucher  *
11930c195119SAlex Deucher  * Callback for the switcheroo driver.  Suspends or resumes the
11940c195119SAlex Deucher  * the asics before or after it is powered up using ACPI methods.
11950c195119SAlex Deucher  */
11966a9ee8afSDave Airlie static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
11976a9ee8afSDave Airlie {
11986a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
11994807c5a8SAlex Deucher 	struct radeon_device *rdev = dev->dev_private;
120010ebc0bcSDave Airlie 
120190c4cde9SAlex Deucher 	if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
120210ebc0bcSDave Airlie 		return;
120310ebc0bcSDave Airlie 
12046a9ee8afSDave Airlie 	if (state == VGA_SWITCHEROO_ON) {
1205d1f9809eSMaarten Lankhorst 		unsigned d3_delay = dev->pdev->d3_delay;
1206d1f9809eSMaarten Lankhorst 
12076a9ee8afSDave Airlie 		printk(KERN_INFO "radeon: switched on\n");
12086a9ee8afSDave Airlie 		/* don't suspend or resume card normally */
12095bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1210d1f9809eSMaarten Lankhorst 
12114807c5a8SAlex Deucher 		if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
1212d1f9809eSMaarten Lankhorst 			dev->pdev->d3_delay = 20;
1213d1f9809eSMaarten Lankhorst 
121410ebc0bcSDave Airlie 		radeon_resume_kms(dev, true, true);
1215d1f9809eSMaarten Lankhorst 
1216d1f9809eSMaarten Lankhorst 		dev->pdev->d3_delay = d3_delay;
1217d1f9809eSMaarten Lankhorst 
12185bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1219fbf81762SDave Airlie 		drm_kms_helper_poll_enable(dev);
12206a9ee8afSDave Airlie 	} else {
12216a9ee8afSDave Airlie 		printk(KERN_INFO "radeon: switched off\n");
1222fbf81762SDave Airlie 		drm_kms_helper_poll_disable(dev);
12235bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
122410ebc0bcSDave Airlie 		radeon_suspend_kms(dev, true, true);
12255bcf719bSDave Airlie 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
12266a9ee8afSDave Airlie 	}
12276a9ee8afSDave Airlie }
12286a9ee8afSDave Airlie 
12290c195119SAlex Deucher /**
12300c195119SAlex Deucher  * radeon_switcheroo_can_switch - see if switcheroo state can change
12310c195119SAlex Deucher  *
12320c195119SAlex Deucher  * @pdev: pci dev pointer
12330c195119SAlex Deucher  *
12340c195119SAlex Deucher  * Callback for the switcheroo driver.  Check of the switcheroo
12350c195119SAlex Deucher  * state can be changed.
12360c195119SAlex Deucher  * Returns true if the state can be changed, false if not.
12370c195119SAlex Deucher  */
12386a9ee8afSDave Airlie static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
12396a9ee8afSDave Airlie {
12406a9ee8afSDave Airlie 	struct drm_device *dev = pci_get_drvdata(pdev);
12416a9ee8afSDave Airlie 
1242fc8fd40eSDaniel Vetter 	/*
1243fc8fd40eSDaniel Vetter 	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1244fc8fd40eSDaniel Vetter 	 * locking inversion with the driver load path. And the access here is
1245fc8fd40eSDaniel Vetter 	 * completely racy anyway. So don't bother with locking for now.
1246fc8fd40eSDaniel Vetter 	 */
1247fc8fd40eSDaniel Vetter 	return dev->open_count == 0;
12486a9ee8afSDave Airlie }
12496a9ee8afSDave Airlie 
125026ec685fSTakashi Iwai static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
125126ec685fSTakashi Iwai 	.set_gpu_state = radeon_switcheroo_set_state,
125226ec685fSTakashi Iwai 	.reprobe = NULL,
125326ec685fSTakashi Iwai 	.can_switch = radeon_switcheroo_can_switch,
125426ec685fSTakashi Iwai };
12556a9ee8afSDave Airlie 
12560c195119SAlex Deucher /**
12570c195119SAlex Deucher  * radeon_device_init - initialize the driver
12580c195119SAlex Deucher  *
12590c195119SAlex Deucher  * @rdev: radeon_device pointer
12600c195119SAlex Deucher  * @pdev: drm dev pointer
12610c195119SAlex Deucher  * @pdev: pci dev pointer
12620c195119SAlex Deucher  * @flags: driver flags
12630c195119SAlex Deucher  *
12640c195119SAlex Deucher  * Initializes the driver info and hw (all asics).
12650c195119SAlex Deucher  * Returns 0 for success or an error on failure.
12660c195119SAlex Deucher  * Called at driver startup.
12670c195119SAlex Deucher  */
1268771fe6b9SJerome Glisse int radeon_device_init(struct radeon_device *rdev,
1269771fe6b9SJerome Glisse 		       struct drm_device *ddev,
1270771fe6b9SJerome Glisse 		       struct pci_dev *pdev,
1271771fe6b9SJerome Glisse 		       uint32_t flags)
1272771fe6b9SJerome Glisse {
1273351a52a2SAlex Deucher 	int r, i;
1274ad49f501SDave Airlie 	int dma_bits;
127510ebc0bcSDave Airlie 	bool runtime = false;
1276771fe6b9SJerome Glisse 
1277771fe6b9SJerome Glisse 	rdev->shutdown = false;
12789f022ddfSJerome Glisse 	rdev->dev = &pdev->dev;
1279771fe6b9SJerome Glisse 	rdev->ddev = ddev;
1280771fe6b9SJerome Glisse 	rdev->pdev = pdev;
1281771fe6b9SJerome Glisse 	rdev->flags = flags;
1282771fe6b9SJerome Glisse 	rdev->family = flags & RADEON_FAMILY_MASK;
1283771fe6b9SJerome Glisse 	rdev->is_atom_bios = false;
1284771fe6b9SJerome Glisse 	rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1285edcd26e8SAlex Deucher 	rdev->mc.gtt_size = 512 * 1024 * 1024;
1286733289c2SJerome Glisse 	rdev->accel_working = false;
12878b25ed34SAlex Deucher 	/* set up ring ids */
12888b25ed34SAlex Deucher 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
12898b25ed34SAlex Deucher 		rdev->ring[i].idx = i;
12908b25ed34SAlex Deucher 	}
1291954605caSMaarten Lankhorst 	rdev->fence_context = fence_context_alloc(RADEON_NUM_RINGS);
12921b5331d9SJerome Glisse 
1293d522d9ccSThomas Reim 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1294d522d9ccSThomas Reim 		radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1295d522d9ccSThomas Reim 		pdev->subsystem_vendor, pdev->subsystem_device);
12961b5331d9SJerome Glisse 
1297771fe6b9SJerome Glisse 	/* mutex initialization are all done here so we
1298771fe6b9SJerome Glisse 	 * can recall function without having locking issues */
1299d6999bc7SChristian König 	mutex_init(&rdev->ring_lock);
130040bacf16SAlex Deucher 	mutex_init(&rdev->dc_hw_i2c_mutex);
1301c20dc369SChristian Koenig 	atomic_set(&rdev->ih.lock, 0);
13024c788679SJerome Glisse 	mutex_init(&rdev->gem.mutex);
1303c913e23aSRafał Miłecki 	mutex_init(&rdev->pm.mutex);
13046759a0a7SMarek Olšák 	mutex_init(&rdev->gpu_clock_mutex);
1305f61d5b46SAlex Deucher 	mutex_init(&rdev->srbm_mutex);
13061c0a4625SOded Gabbay 	mutex_init(&rdev->grbm_idx_mutex);
1307db7fce39SChristian König 	init_rwsem(&rdev->pm.mclk_lock);
1308dee53e7fSJerome Glisse 	init_rwsem(&rdev->exclusive_lock);
130973a6d3fcSRafał Miłecki 	init_waitqueue_head(&rdev->irq.vblank_queue);
1310341cb9e4SChristian König 	mutex_init(&rdev->mn_lock);
1311341cb9e4SChristian König 	hash_init(rdev->mn_hash);
13121b9c3dd0SAlex Deucher 	r = radeon_gem_init(rdev);
13131b9c3dd0SAlex Deucher 	if (r)
13141b9c3dd0SAlex Deucher 		return r;
1315529364e0SChristian König 
1316c1c44132SChristian König 	radeon_check_arguments(rdev);
131723d4f1f2SAlex Deucher 	/* Adjust VM size here.
1318c1c44132SChristian König 	 * Max GPUVM size for cayman+ is 40 bits.
131923d4f1f2SAlex Deucher 	 */
132020b2656dSChristian König 	rdev->vm_manager.max_pfn = radeon_vm_size << 18;
1321771fe6b9SJerome Glisse 
13224aac0473SJerome Glisse 	/* Set asic functions */
13234aac0473SJerome Glisse 	r = radeon_asic_init(rdev);
132436421338SJerome Glisse 	if (r)
13254aac0473SJerome Glisse 		return r;
13264aac0473SJerome Glisse 
1327f95df9caSAlex Deucher 	/* all of the newer IGP chips have an internal gart
1328f95df9caSAlex Deucher 	 * However some rs4xx report as AGP, so remove that here.
1329f95df9caSAlex Deucher 	 */
1330f95df9caSAlex Deucher 	if ((rdev->family >= CHIP_RS400) &&
1331f95df9caSAlex Deucher 	    (rdev->flags & RADEON_IS_IGP)) {
1332f95df9caSAlex Deucher 		rdev->flags &= ~RADEON_IS_AGP;
1333f95df9caSAlex Deucher 	}
1334f95df9caSAlex Deucher 
133530256a3fSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1336b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1337771fe6b9SJerome Glisse 	}
1338771fe6b9SJerome Glisse 
13399ed8b1f9SAlex Deucher 	/* Set the internal MC address mask
13409ed8b1f9SAlex Deucher 	 * This is the max address of the GPU's
13419ed8b1f9SAlex Deucher 	 * internal address space.
13429ed8b1f9SAlex Deucher 	 */
13439ed8b1f9SAlex Deucher 	if (rdev->family >= CHIP_CAYMAN)
13449ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
13459ed8b1f9SAlex Deucher 	else if (rdev->family >= CHIP_CEDAR)
13469ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
13479ed8b1f9SAlex Deucher 	else
13489ed8b1f9SAlex Deucher 		rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
13499ed8b1f9SAlex Deucher 
1350ad49f501SDave Airlie 	/* set DMA mask + need_dma32 flags.
1351ad49f501SDave Airlie 	 * PCIE - can handle 40-bits.
1352005a83f1SAlex Deucher 	 * IGP - can handle 40-bits
1353ad49f501SDave Airlie 	 * AGP - generally dma32 is safest
1354005a83f1SAlex Deucher 	 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1355ad49f501SDave Airlie 	 */
1356ad49f501SDave Airlie 	rdev->need_dma32 = false;
1357ad49f501SDave Airlie 	if (rdev->flags & RADEON_IS_AGP)
1358ad49f501SDave Airlie 		rdev->need_dma32 = true;
1359005a83f1SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCI) &&
13604a2b6662SJerome Glisse 	    (rdev->family <= CHIP_RS740))
1361ad49f501SDave Airlie 		rdev->need_dma32 = true;
1362ad49f501SDave Airlie 
1363ad49f501SDave Airlie 	dma_bits = rdev->need_dma32 ? 32 : 40;
1364ad49f501SDave Airlie 	r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1365771fe6b9SJerome Glisse 	if (r) {
136662fff811SDaniel Haid 		rdev->need_dma32 = true;
1367c52494f6SKonrad Rzeszutek Wilk 		dma_bits = 32;
1368771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1369771fe6b9SJerome Glisse 	}
1370c52494f6SKonrad Rzeszutek Wilk 	r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1371c52494f6SKonrad Rzeszutek Wilk 	if (r) {
1372c52494f6SKonrad Rzeszutek Wilk 		pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1373c52494f6SKonrad Rzeszutek Wilk 		printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1374c52494f6SKonrad Rzeszutek Wilk 	}
1375771fe6b9SJerome Glisse 
1376771fe6b9SJerome Glisse 	/* Registers mapping */
1377771fe6b9SJerome Glisse 	/* TODO: block userspace mapping of io register */
13782c385151SDaniel Vetter 	spin_lock_init(&rdev->mmio_idx_lock);
1379fe78118cSAlex Deucher 	spin_lock_init(&rdev->smc_idx_lock);
13800a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pll_idx_lock);
13810a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->mc_idx_lock);
13820a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pcie_idx_lock);
13830a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pciep_idx_lock);
13840a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->pif_idx_lock);
13850a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->cg_idx_lock);
13860a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->uvd_idx_lock);
13870a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->rcu_idx_lock);
13880a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->didt_idx_lock);
13890a5b7b0bSAlex Deucher 	spin_lock_init(&rdev->end_idx_lock);
1390efad86dbSAlex Deucher 	if (rdev->family >= CHIP_BONAIRE) {
1391efad86dbSAlex Deucher 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1392efad86dbSAlex Deucher 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1393efad86dbSAlex Deucher 	} else {
139401d73a69SJordan Crouse 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
139501d73a69SJordan Crouse 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1396efad86dbSAlex Deucher 	}
1397771fe6b9SJerome Glisse 	rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1398771fe6b9SJerome Glisse 	if (rdev->rmmio == NULL) {
1399771fe6b9SJerome Glisse 		return -ENOMEM;
1400771fe6b9SJerome Glisse 	}
1401771fe6b9SJerome Glisse 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1402771fe6b9SJerome Glisse 	DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1403771fe6b9SJerome Glisse 
140475efdee1SAlex Deucher 	/* doorbell bar mapping */
140575efdee1SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE)
140675efdee1SAlex Deucher 		radeon_doorbell_init(rdev);
140775efdee1SAlex Deucher 
1408351a52a2SAlex Deucher 	/* io port mapping */
1409351a52a2SAlex Deucher 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1410351a52a2SAlex Deucher 		if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1411351a52a2SAlex Deucher 			rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1412351a52a2SAlex Deucher 			rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1413351a52a2SAlex Deucher 			break;
1414351a52a2SAlex Deucher 		}
1415351a52a2SAlex Deucher 	}
1416351a52a2SAlex Deucher 	if (rdev->rio_mem == NULL)
1417351a52a2SAlex Deucher 		DRM_ERROR("Unable to find PCI I/O BAR\n");
1418351a52a2SAlex Deucher 
14194807c5a8SAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
14204807c5a8SAlex Deucher 		radeon_device_handle_px_quirks(rdev);
14214807c5a8SAlex Deucher 
142228d52043SDave Airlie 	/* if we have > 1 VGA cards, then disable the radeon VGA resources */
142393239ea1SDave Airlie 	/* this will fail for cards that aren't VGA class devices, just
142493239ea1SDave Airlie 	 * ignore it */
142593239ea1SDave Airlie 	vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
142610ebc0bcSDave Airlie 
142790c4cde9SAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
142810ebc0bcSDave Airlie 		runtime = true;
142910ebc0bcSDave Airlie 	vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
143010ebc0bcSDave Airlie 	if (runtime)
143110ebc0bcSDave Airlie 		vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
143228d52043SDave Airlie 
14333ce0a23dSJerome Glisse 	r = radeon_init(rdev);
1434b574f251SJerome Glisse 	if (r)
14352e97140dSAlex Deucher 		goto failed;
1436b1e3a6d1SMichel Dänzer 
1437409851f4SJerome Glisse 	r = radeon_gem_debugfs_init(rdev);
1438409851f4SJerome Glisse 	if (r) {
1439409851f4SJerome Glisse 		DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1440409851f4SJerome Glisse 	}
1441409851f4SJerome Glisse 
1442b574f251SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1443b574f251SJerome Glisse 		/* Acceleration not working on AGP card try again
1444b574f251SJerome Glisse 		 * with fallback to PCI or PCIE GART
1445b574f251SJerome Glisse 		 */
1446a2d07b74SJerome Glisse 		radeon_asic_reset(rdev);
1447b574f251SJerome Glisse 		radeon_fini(rdev);
1448b574f251SJerome Glisse 		radeon_agp_disable(rdev);
1449b574f251SJerome Glisse 		r = radeon_init(rdev);
14504aac0473SJerome Glisse 		if (r)
14512e97140dSAlex Deucher 			goto failed;
14523ce0a23dSJerome Glisse 	}
14536c7bcceaSAlex Deucher 
145413a7d299SChristian König 	r = radeon_ib_ring_tests(rdev);
145513a7d299SChristian König 	if (r)
145613a7d299SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
145713a7d299SChristian König 
145860a7e396SChristian König 	if ((radeon_testing & 1)) {
14594a1132a0SAlex Deucher 		if (rdev->accel_working)
1460ecc0b326SMichel Dänzer 			radeon_test_moves(rdev);
14614a1132a0SAlex Deucher 		else
14624a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1463ecc0b326SMichel Dänzer 	}
146460a7e396SChristian König 	if ((radeon_testing & 2)) {
14654a1132a0SAlex Deucher 		if (rdev->accel_working)
146660a7e396SChristian König 			radeon_test_syncing(rdev);
14674a1132a0SAlex Deucher 		else
14684a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
146960a7e396SChristian König 	}
1470771fe6b9SJerome Glisse 	if (radeon_benchmarking) {
14714a1132a0SAlex Deucher 		if (rdev->accel_working)
1472638dd7dbSIlija Hadzic 			radeon_benchmark(rdev, radeon_benchmarking);
14734a1132a0SAlex Deucher 		else
14744a1132a0SAlex Deucher 			DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1475771fe6b9SJerome Glisse 	}
14766cf8a3f5SJerome Glisse 	return 0;
14772e97140dSAlex Deucher 
14782e97140dSAlex Deucher failed:
14792e97140dSAlex Deucher 	if (runtime)
14802e97140dSAlex Deucher 		vga_switcheroo_fini_domain_pm_ops(rdev->dev);
14812e97140dSAlex Deucher 	return r;
1482771fe6b9SJerome Glisse }
1483771fe6b9SJerome Glisse 
14844d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev);
14854d8bf9aeSChristian König 
14860c195119SAlex Deucher /**
14870c195119SAlex Deucher  * radeon_device_fini - tear down the driver
14880c195119SAlex Deucher  *
14890c195119SAlex Deucher  * @rdev: radeon_device pointer
14900c195119SAlex Deucher  *
14910c195119SAlex Deucher  * Tear down the driver info (all asics).
14920c195119SAlex Deucher  * Called at driver shutdown.
14930c195119SAlex Deucher  */
1494771fe6b9SJerome Glisse void radeon_device_fini(struct radeon_device *rdev)
1495771fe6b9SJerome Glisse {
1496771fe6b9SJerome Glisse 	DRM_INFO("radeon: finishing device.\n");
1497771fe6b9SJerome Glisse 	rdev->shutdown = true;
149890aca4d2SJerome Glisse 	/* evict vram memory */
149990aca4d2SJerome Glisse 	radeon_bo_evict_vram(rdev);
15003ce0a23dSJerome Glisse 	radeon_fini(rdev);
15016a9ee8afSDave Airlie 	vga_switcheroo_unregister_client(rdev->pdev);
15022e97140dSAlex Deucher 	if (rdev->flags & RADEON_IS_PX)
15032e97140dSAlex Deucher 		vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1504c1176d6fSDave Airlie 	vga_client_register(rdev->pdev, NULL, NULL, NULL);
1505e0a2ca73SAlex Deucher 	if (rdev->rio_mem)
1506351a52a2SAlex Deucher 		pci_iounmap(rdev->pdev, rdev->rio_mem);
1507351a52a2SAlex Deucher 	rdev->rio_mem = NULL;
1508771fe6b9SJerome Glisse 	iounmap(rdev->rmmio);
1509771fe6b9SJerome Glisse 	rdev->rmmio = NULL;
151075efdee1SAlex Deucher 	if (rdev->family >= CHIP_BONAIRE)
151175efdee1SAlex Deucher 		radeon_doorbell_fini(rdev);
15124d8bf9aeSChristian König 	radeon_debugfs_remove_files(rdev);
1513771fe6b9SJerome Glisse }
1514771fe6b9SJerome Glisse 
1515771fe6b9SJerome Glisse 
1516771fe6b9SJerome Glisse /*
1517771fe6b9SJerome Glisse  * Suspend & resume.
1518771fe6b9SJerome Glisse  */
15190c195119SAlex Deucher /**
15200c195119SAlex Deucher  * radeon_suspend_kms - initiate device suspend
15210c195119SAlex Deucher  *
15220c195119SAlex Deucher  * @pdev: drm dev pointer
15230c195119SAlex Deucher  * @state: suspend state
15240c195119SAlex Deucher  *
15250c195119SAlex Deucher  * Puts the hw in the suspend state (all asics).
15260c195119SAlex Deucher  * Returns 0 for success or an error on failure.
15270c195119SAlex Deucher  * Called at driver suspend.
15280c195119SAlex Deucher  */
152910ebc0bcSDave Airlie int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1530771fe6b9SJerome Glisse {
1531875c1866SDarren Jenkins 	struct radeon_device *rdev;
1532771fe6b9SJerome Glisse 	struct drm_crtc *crtc;
1533d8dcaa1dSAlex Deucher 	struct drm_connector *connector;
15347465280cSAlex Deucher 	int i, r;
1535771fe6b9SJerome Glisse 
1536875c1866SDarren Jenkins 	if (dev == NULL || dev->dev_private == NULL) {
1537771fe6b9SJerome Glisse 		return -ENODEV;
1538771fe6b9SJerome Glisse 	}
15397473e830SDave Airlie 
1540875c1866SDarren Jenkins 	rdev = dev->dev_private;
1541875c1866SDarren Jenkins 
15425bcf719bSDave Airlie 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
15436a9ee8afSDave Airlie 		return 0;
1544d8dcaa1dSAlex Deucher 
154586698c20SSeth Forshee 	drm_kms_helper_poll_disable(dev);
154686698c20SSeth Forshee 
1547d8dcaa1dSAlex Deucher 	/* turn off display hw */
1548d8dcaa1dSAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1549d8dcaa1dSAlex Deucher 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1550d8dcaa1dSAlex Deucher 	}
1551d8dcaa1dSAlex Deucher 
1552771fe6b9SJerome Glisse 	/* unpin the front buffers */
1553771fe6b9SJerome Glisse 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1554f4510a27SMatt Roper 		struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
15554c788679SJerome Glisse 		struct radeon_bo *robj;
1556771fe6b9SJerome Glisse 
1557771fe6b9SJerome Glisse 		if (rfb == NULL || rfb->obj == NULL) {
1558771fe6b9SJerome Glisse 			continue;
1559771fe6b9SJerome Glisse 		}
15607e4d15d9SDaniel Vetter 		robj = gem_to_radeon_bo(rfb->obj);
156138651674SDave Airlie 		/* don't unpin kernel fb objects */
156238651674SDave Airlie 		if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
15634c788679SJerome Glisse 			r = radeon_bo_reserve(robj, false);
156438651674SDave Airlie 			if (r == 0) {
15654c788679SJerome Glisse 				radeon_bo_unpin(robj);
15664c788679SJerome Glisse 				radeon_bo_unreserve(robj);
15674c788679SJerome Glisse 			}
1568771fe6b9SJerome Glisse 		}
1569771fe6b9SJerome Glisse 	}
1570771fe6b9SJerome Glisse 	/* evict vram memory */
15714c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
15728a47cc9eSChristian König 
1573771fe6b9SJerome Glisse 	/* wait for gpu to finish processing current batch */
15745f8f635eSJerome Glisse 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
157537615527SChristian König 		r = radeon_fence_wait_empty(rdev, i);
15765f8f635eSJerome Glisse 		if (r) {
15775f8f635eSJerome Glisse 			/* delay GPU reset to resume */
1578eb98c709SChristian König 			radeon_fence_driver_force_completion(rdev, i);
15795f8f635eSJerome Glisse 		}
15805f8f635eSJerome Glisse 	}
1581771fe6b9SJerome Glisse 
1582f657c2a7SYang Zhao 	radeon_save_bios_scratch_regs(rdev);
1583f657c2a7SYang Zhao 
15843ce0a23dSJerome Glisse 	radeon_suspend(rdev);
1585d4877cf2SAlex Deucher 	radeon_hpd_fini(rdev);
1586771fe6b9SJerome Glisse 	/* evict remaining vram memory */
15874c788679SJerome Glisse 	radeon_bo_evict_vram(rdev);
1588771fe6b9SJerome Glisse 
158910b06122SJerome Glisse 	radeon_agp_suspend(rdev);
159010b06122SJerome Glisse 
1591771fe6b9SJerome Glisse 	pci_save_state(dev->pdev);
15927473e830SDave Airlie 	if (suspend) {
1593771fe6b9SJerome Glisse 		/* Shut down the device */
1594771fe6b9SJerome Glisse 		pci_disable_device(dev->pdev);
1595771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D3hot);
1596771fe6b9SJerome Glisse 	}
159710ebc0bcSDave Airlie 
159810ebc0bcSDave Airlie 	if (fbcon) {
1599ac751efaSTorben Hohn 		console_lock();
160038651674SDave Airlie 		radeon_fbdev_set_suspend(rdev, 1);
1601ac751efaSTorben Hohn 		console_unlock();
160210ebc0bcSDave Airlie 	}
1603771fe6b9SJerome Glisse 	return 0;
1604771fe6b9SJerome Glisse }
1605771fe6b9SJerome Glisse 
16060c195119SAlex Deucher /**
16070c195119SAlex Deucher  * radeon_resume_kms - initiate device resume
16080c195119SAlex Deucher  *
16090c195119SAlex Deucher  * @pdev: drm dev pointer
16100c195119SAlex Deucher  *
16110c195119SAlex Deucher  * Bring the hw back to operating state (all asics).
16120c195119SAlex Deucher  * Returns 0 for success or an error on failure.
16130c195119SAlex Deucher  * Called at driver resume.
16140c195119SAlex Deucher  */
161510ebc0bcSDave Airlie int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1616771fe6b9SJerome Glisse {
161709bdf591SCedric Godin 	struct drm_connector *connector;
1618771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
161904eb2206SChristian König 	int r;
1620771fe6b9SJerome Glisse 
16215bcf719bSDave Airlie 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
16226a9ee8afSDave Airlie 		return 0;
16236a9ee8afSDave Airlie 
162410ebc0bcSDave Airlie 	if (fbcon) {
1625ac751efaSTorben Hohn 		console_lock();
162610ebc0bcSDave Airlie 	}
16277473e830SDave Airlie 	if (resume) {
1628771fe6b9SJerome Glisse 		pci_set_power_state(dev->pdev, PCI_D0);
1629771fe6b9SJerome Glisse 		pci_restore_state(dev->pdev);
1630771fe6b9SJerome Glisse 		if (pci_enable_device(dev->pdev)) {
163110ebc0bcSDave Airlie 			if (fbcon)
1632ac751efaSTorben Hohn 				console_unlock();
1633771fe6b9SJerome Glisse 			return -1;
1634771fe6b9SJerome Glisse 		}
16357473e830SDave Airlie 	}
16360ebf1717SDave Airlie 	/* resume AGP if in use */
16370ebf1717SDave Airlie 	radeon_agp_resume(rdev);
16383ce0a23dSJerome Glisse 	radeon_resume(rdev);
163904eb2206SChristian König 
164004eb2206SChristian König 	r = radeon_ib_ring_tests(rdev);
164104eb2206SChristian König 	if (r)
164204eb2206SChristian König 		DRM_ERROR("ib ring test failed (%d).\n", r);
164304eb2206SChristian König 
1644bc6a6295SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
16456c7bcceaSAlex Deucher 		/* do dpm late init */
16466c7bcceaSAlex Deucher 		r = radeon_pm_late_init(rdev);
16476c7bcceaSAlex Deucher 		if (r) {
16486c7bcceaSAlex Deucher 			rdev->pm.dpm_enabled = false;
16496c7bcceaSAlex Deucher 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
16506c7bcceaSAlex Deucher 		}
1651bc6a6295SAlex Deucher 	} else {
1652bc6a6295SAlex Deucher 		/* resume old pm late */
1653bc6a6295SAlex Deucher 		radeon_pm_resume(rdev);
16546c7bcceaSAlex Deucher 	}
16556c7bcceaSAlex Deucher 
1656f657c2a7SYang Zhao 	radeon_restore_bios_scratch_regs(rdev);
165709bdf591SCedric Godin 
16583fa47d9eSAlex Deucher 	/* init dig PHYs, disp eng pll */
16593fa47d9eSAlex Deucher 	if (rdev->is_atom_bios) {
1660ac89af1eSAlex Deucher 		radeon_atom_encoder_init(rdev);
1661f3f1f03eSAlex Deucher 		radeon_atom_disp_eng_pll_init(rdev);
1662bced76f2SAlex Deucher 		/* turn on the BL */
1663bced76f2SAlex Deucher 		if (rdev->mode_info.bl_encoder) {
1664bced76f2SAlex Deucher 			u8 bl_level = radeon_get_backlight_level(rdev,
1665bced76f2SAlex Deucher 								 rdev->mode_info.bl_encoder);
1666bced76f2SAlex Deucher 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1667bced76f2SAlex Deucher 						   bl_level);
1668bced76f2SAlex Deucher 		}
16693fa47d9eSAlex Deucher 	}
1670d4877cf2SAlex Deucher 	/* reset hpd state */
1671d4877cf2SAlex Deucher 	radeon_hpd_init(rdev);
1672771fe6b9SJerome Glisse 	/* blat the mode back in */
1673ec9954fcSDave Airlie 	if (fbcon) {
1674771fe6b9SJerome Glisse 		drm_helper_resume_force_mode(dev);
1675a93f344dSAlex Deucher 		/* turn on display hw */
1676a93f344dSAlex Deucher 		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1677a93f344dSAlex Deucher 			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1678a93f344dSAlex Deucher 		}
1679ec9954fcSDave Airlie 	}
168086698c20SSeth Forshee 
168186698c20SSeth Forshee 	drm_kms_helper_poll_enable(dev);
168218ee37a4SDaniel Vetter 
16833640da2fSAlex Deucher 	/* set the power state here in case we are a PX system or headless */
16843640da2fSAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
16853640da2fSAlex Deucher 		radeon_pm_compute_clocks(rdev);
16863640da2fSAlex Deucher 
168718ee37a4SDaniel Vetter 	if (fbcon) {
168818ee37a4SDaniel Vetter 		radeon_fbdev_set_suspend(rdev, 0);
168918ee37a4SDaniel Vetter 		console_unlock();
169018ee37a4SDaniel Vetter 	}
169118ee37a4SDaniel Vetter 
1692771fe6b9SJerome Glisse 	return 0;
1693771fe6b9SJerome Glisse }
1694771fe6b9SJerome Glisse 
16950c195119SAlex Deucher /**
16960c195119SAlex Deucher  * radeon_gpu_reset - reset the asic
16970c195119SAlex Deucher  *
16980c195119SAlex Deucher  * @rdev: radeon device pointer
16990c195119SAlex Deucher  *
17000c195119SAlex Deucher  * Attempt the reset the GPU if it has hung (all asics).
17010c195119SAlex Deucher  * Returns 0 for success or an error on failure.
17020c195119SAlex Deucher  */
170390aca4d2SJerome Glisse int radeon_gpu_reset(struct radeon_device *rdev)
170490aca4d2SJerome Glisse {
170555d7c221SChristian König 	unsigned ring_sizes[RADEON_NUM_RINGS];
170655d7c221SChristian König 	uint32_t *ring_data[RADEON_NUM_RINGS];
170755d7c221SChristian König 
170855d7c221SChristian König 	bool saved = false;
170955d7c221SChristian König 
171055d7c221SChristian König 	int i, r;
17118fd1b84cSDave Airlie 	int resched;
171290aca4d2SJerome Glisse 
1713dee53e7fSJerome Glisse 	down_write(&rdev->exclusive_lock);
1714f9eaf9aeSChristian König 
1715f9eaf9aeSChristian König 	if (!rdev->needs_reset) {
1716f9eaf9aeSChristian König 		up_write(&rdev->exclusive_lock);
1717f9eaf9aeSChristian König 		return 0;
1718f9eaf9aeSChristian König 	}
1719f9eaf9aeSChristian König 
172090aca4d2SJerome Glisse 	radeon_save_bios_scratch_regs(rdev);
17218fd1b84cSDave Airlie 	/* block TTM */
17228fd1b84cSDave Airlie 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
172390aca4d2SJerome Glisse 	radeon_suspend(rdev);
172473ef0e0dSAlex Deucher 	radeon_hpd_fini(rdev);
172590aca4d2SJerome Glisse 
172655d7c221SChristian König 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
172755d7c221SChristian König 		ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
172855d7c221SChristian König 						   &ring_data[i]);
172955d7c221SChristian König 		if (ring_sizes[i]) {
173055d7c221SChristian König 			saved = true;
173155d7c221SChristian König 			dev_info(rdev->dev, "Saved %d dwords of commands "
173255d7c221SChristian König 				 "on ring %d.\n", ring_sizes[i], i);
173355d7c221SChristian König 		}
173455d7c221SChristian König 	}
173555d7c221SChristian König 
173690aca4d2SJerome Glisse 	r = radeon_asic_reset(rdev);
173790aca4d2SJerome Glisse 	if (!r) {
173855d7c221SChristian König 		dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
173990aca4d2SJerome Glisse 		radeon_resume(rdev);
174055d7c221SChristian König 	}
174104eb2206SChristian König 
174290aca4d2SJerome Glisse 	radeon_restore_bios_scratch_regs(rdev);
174355d7c221SChristian König 
174455d7c221SChristian König 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
17459bb39ff4SMaarten Lankhorst 		if (!r && ring_data[i]) {
174655d7c221SChristian König 			radeon_ring_restore(rdev, &rdev->ring[i],
174755d7c221SChristian König 					    ring_sizes[i], ring_data[i]);
174855d7c221SChristian König 		} else {
1749eb98c709SChristian König 			radeon_fence_driver_force_completion(rdev, i);
175055d7c221SChristian König 			kfree(ring_data[i]);
175155d7c221SChristian König 		}
175255d7c221SChristian König 	}
175355d7c221SChristian König 
1754c940b447SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1755c940b447SAlex Deucher 		/* do dpm late init */
1756c940b447SAlex Deucher 		r = radeon_pm_late_init(rdev);
1757c940b447SAlex Deucher 		if (r) {
1758c940b447SAlex Deucher 			rdev->pm.dpm_enabled = false;
1759c940b447SAlex Deucher 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1760c940b447SAlex Deucher 		}
1761c940b447SAlex Deucher 	} else {
1762c940b447SAlex Deucher 		/* resume old pm late */
176395f59509SAlex Deucher 		radeon_pm_resume(rdev);
1764c940b447SAlex Deucher 	}
1765c940b447SAlex Deucher 
176673ef0e0dSAlex Deucher 	/* init dig PHYs, disp eng pll */
176773ef0e0dSAlex Deucher 	if (rdev->is_atom_bios) {
176873ef0e0dSAlex Deucher 		radeon_atom_encoder_init(rdev);
176973ef0e0dSAlex Deucher 		radeon_atom_disp_eng_pll_init(rdev);
177073ef0e0dSAlex Deucher 		/* turn on the BL */
177173ef0e0dSAlex Deucher 		if (rdev->mode_info.bl_encoder) {
177273ef0e0dSAlex Deucher 			u8 bl_level = radeon_get_backlight_level(rdev,
177373ef0e0dSAlex Deucher 								 rdev->mode_info.bl_encoder);
177473ef0e0dSAlex Deucher 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
177573ef0e0dSAlex Deucher 						   bl_level);
177673ef0e0dSAlex Deucher 		}
177773ef0e0dSAlex Deucher 	}
177873ef0e0dSAlex Deucher 	/* reset hpd state */
177973ef0e0dSAlex Deucher 	radeon_hpd_init(rdev);
178073ef0e0dSAlex Deucher 
17819bb39ff4SMaarten Lankhorst 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
17823c036389SChristian König 
17833c036389SChristian König 	rdev->in_reset = true;
17843c036389SChristian König 	rdev->needs_reset = false;
17853c036389SChristian König 
17869bb39ff4SMaarten Lankhorst 	downgrade_write(&rdev->exclusive_lock);
17879bb39ff4SMaarten Lankhorst 
1788d3493574SJerome Glisse 	drm_helper_resume_force_mode(rdev->ddev);
1789d3493574SJerome Glisse 
1790c940b447SAlex Deucher 	/* set the power state here in case we are a PX system or headless */
1791c940b447SAlex Deucher 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1792c940b447SAlex Deucher 		radeon_pm_compute_clocks(rdev);
1793c940b447SAlex Deucher 
17949bb39ff4SMaarten Lankhorst 	if (!r) {
17959bb39ff4SMaarten Lankhorst 		r = radeon_ib_ring_tests(rdev);
17969bb39ff4SMaarten Lankhorst 		if (r && saved)
17979bb39ff4SMaarten Lankhorst 			r = -EAGAIN;
17989bb39ff4SMaarten Lankhorst 	} else {
179990aca4d2SJerome Glisse 		/* bad news, how to tell it to userspace ? */
180090aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset failed\n");
18017a1619b9SMichel Dänzer 	}
18027a1619b9SMichel Dänzer 
18039bb39ff4SMaarten Lankhorst 	rdev->needs_reset = r == -EAGAIN;
18049bb39ff4SMaarten Lankhorst 	rdev->in_reset = false;
18059bb39ff4SMaarten Lankhorst 
18069bb39ff4SMaarten Lankhorst 	up_read(&rdev->exclusive_lock);
180790aca4d2SJerome Glisse 	return r;
180890aca4d2SJerome Glisse }
180990aca4d2SJerome Glisse 
1810771fe6b9SJerome Glisse 
1811771fe6b9SJerome Glisse /*
1812771fe6b9SJerome Glisse  * Debugfs
1813771fe6b9SJerome Glisse  */
1814771fe6b9SJerome Glisse int radeon_debugfs_add_files(struct radeon_device *rdev,
1815771fe6b9SJerome Glisse 			     struct drm_info_list *files,
1816771fe6b9SJerome Glisse 			     unsigned nfiles)
1817771fe6b9SJerome Glisse {
1818771fe6b9SJerome Glisse 	unsigned i;
1819771fe6b9SJerome Glisse 
18204d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
18214d8bf9aeSChristian König 		if (rdev->debugfs[i].files == files) {
1822771fe6b9SJerome Glisse 			/* Already registered */
1823771fe6b9SJerome Glisse 			return 0;
1824771fe6b9SJerome Glisse 		}
1825771fe6b9SJerome Glisse 	}
1826c245cb9eSMichael Witten 
18274d8bf9aeSChristian König 	i = rdev->debugfs_count + 1;
1828c245cb9eSMichael Witten 	if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1829c245cb9eSMichael Witten 		DRM_ERROR("Reached maximum number of debugfs components.\n");
1830c245cb9eSMichael Witten 		DRM_ERROR("Report so we increase "
1831c245cb9eSMichael Witten 		          "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1832771fe6b9SJerome Glisse 		return -EINVAL;
1833771fe6b9SJerome Glisse 	}
18344d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].files = files;
18354d8bf9aeSChristian König 	rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
18364d8bf9aeSChristian König 	rdev->debugfs_count = i;
1837771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1838771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1839771fe6b9SJerome Glisse 				 rdev->ddev->control->debugfs_root,
1840771fe6b9SJerome Glisse 				 rdev->ddev->control);
1841771fe6b9SJerome Glisse 	drm_debugfs_create_files(files, nfiles,
1842771fe6b9SJerome Glisse 				 rdev->ddev->primary->debugfs_root,
1843771fe6b9SJerome Glisse 				 rdev->ddev->primary);
1844771fe6b9SJerome Glisse #endif
1845771fe6b9SJerome Glisse 	return 0;
1846771fe6b9SJerome Glisse }
1847771fe6b9SJerome Glisse 
18484d8bf9aeSChristian König static void radeon_debugfs_remove_files(struct radeon_device *rdev)
18494d8bf9aeSChristian König {
18504d8bf9aeSChristian König #if defined(CONFIG_DEBUG_FS)
18514d8bf9aeSChristian König 	unsigned i;
18524d8bf9aeSChristian König 
18534d8bf9aeSChristian König 	for (i = 0; i < rdev->debugfs_count; i++) {
18544d8bf9aeSChristian König 		drm_debugfs_remove_files(rdev->debugfs[i].files,
18554d8bf9aeSChristian König 					 rdev->debugfs[i].num_files,
18564d8bf9aeSChristian König 					 rdev->ddev->control);
18574d8bf9aeSChristian König 		drm_debugfs_remove_files(rdev->debugfs[i].files,
18584d8bf9aeSChristian König 					 rdev->debugfs[i].num_files,
18594d8bf9aeSChristian König 					 rdev->ddev->primary);
18604d8bf9aeSChristian König 	}
18614d8bf9aeSChristian König #endif
18624d8bf9aeSChristian König }
18634d8bf9aeSChristian König 
1864771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
1865771fe6b9SJerome Glisse int radeon_debugfs_init(struct drm_minor *minor)
1866771fe6b9SJerome Glisse {
1867771fe6b9SJerome Glisse 	return 0;
1868771fe6b9SJerome Glisse }
1869771fe6b9SJerome Glisse 
1870771fe6b9SJerome Glisse void radeon_debugfs_cleanup(struct drm_minor *minor)
1871771fe6b9SJerome Glisse {
1872771fe6b9SJerome Glisse }
1873771fe6b9SJerome Glisse #endif
1874