1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc.
3771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse.
4771fe6b9SJerome Glisse *
5771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a
6771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"),
7771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation
8771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the
10771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions:
11771fe6b9SJerome Glisse *
12771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in
13771fe6b9SJerome Glisse * all copies or substantial portions of the Software.
14771fe6b9SJerome Glisse *
15771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE.
22771fe6b9SJerome Glisse *
23771fe6b9SJerome Glisse * Authors:
24771fe6b9SJerome Glisse * Dave Airlie
25771fe6b9SJerome Glisse * Jerome Glisse <glisse@freedesktop.org>
26771fe6b9SJerome Glisse */
27f9183127SSam Ravnborg
282ef79416SThomas Zimmermann #include <linux/pci.h>
292ef79416SThomas Zimmermann
30f9183127SSam Ravnborg #include <drm/drm_device.h>
31760285e7SDavid Howells #include <drm/radeon_drm.h>
32771fe6b9SJerome Glisse
33f9183127SSam Ravnborg #include "radeon.h"
34f9183127SSam Ravnborg
35a7fb8a23SDaniel Vetter #if IS_ENABLED(CONFIG_AGP)
36771fe6b9SJerome Glisse
37771fe6b9SJerome Glisse struct radeon_agpmode_quirk {
38771fe6b9SJerome Glisse u32 hostbridge_vendor;
39771fe6b9SJerome Glisse u32 hostbridge_device;
40771fe6b9SJerome Glisse u32 chip_vendor;
41771fe6b9SJerome Glisse u32 chip_device;
42771fe6b9SJerome Glisse u32 subsys_vendor;
43771fe6b9SJerome Glisse u32 subsys_device;
44771fe6b9SJerome Glisse u32 default_mode;
45771fe6b9SJerome Glisse };
46771fe6b9SJerome Glisse
47771fe6b9SJerome Glisse static struct radeon_agpmode_quirk radeon_agpmode_quirk_list[] = {
48771fe6b9SJerome Glisse /* Intel E7505 Memory Controller Hub / RV350 AR [Radeon 9600XT] Needs AGPMode 4 (deb #515326) */
49771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x2550, PCI_VENDOR_ID_ATI, 0x4152, 0x1458, 0x4038, 4},
50771fe6b9SJerome Glisse /* Intel 82865G/PE/P DRAM Controller/Host-Hub / Mobility 9800 Needs AGPMode 4 (deb #462590) */
51771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x2570, PCI_VENDOR_ID_ATI, 0x4a4e, PCI_VENDOR_ID_DELL, 0x5106, 4},
52771fe6b9SJerome Glisse /* Intel 82865G/PE/P DRAM Controller/Host-Hub / RV280 [Radeon 9200 SE] Needs AGPMode 4 (lp #300304) */
53771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x2570, PCI_VENDOR_ID_ATI, 0x5964,
54771fe6b9SJerome Glisse 0x148c, 0x2073, 4},
55771fe6b9SJerome Glisse /* Intel 82855PM Processor to I/O Controller / Mobility M6 LY Needs AGPMode 1 (deb #467235) */
56771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4c59,
57771fe6b9SJerome Glisse PCI_VENDOR_ID_IBM, 0x052f, 1},
58771fe6b9SJerome Glisse /* Intel 82855PM host bridge / Mobility 9600 M10 RV350 Needs AGPMode 1 (lp #195051) */
59771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4e50,
60771fe6b9SJerome Glisse PCI_VENDOR_ID_IBM, 0x0550, 1},
610c62c659SPavel Machek /* Intel 82855PM host bridge / RV250/M9 GL [Mobility FireGL 9000/Radeon 9000] needs AGPMode 1 (Thinkpad T40p) */
620c62c659SPavel Machek { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4c66,
630c62c659SPavel Machek PCI_VENDOR_ID_IBM, 0x054d, 1},
64771fe6b9SJerome Glisse /* Intel 82855PM host bridge / Mobility M7 needs AGPMode 1 */
65771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4c57,
66771fe6b9SJerome Glisse PCI_VENDOR_ID_IBM, 0x0530, 1},
67771fe6b9SJerome Glisse /* Intel 82855PM host bridge / FireGL Mobility T2 RV350 Needs AGPMode 2 (fdo #20647) */
68771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4e54,
69771fe6b9SJerome Glisse PCI_VENDOR_ID_IBM, 0x054f, 2},
70771fe6b9SJerome Glisse /* Intel 82855PM host bridge / Mobility M9+ / VaioPCG-V505DX Needs AGPMode 2 (fdo #17928) */
71771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x5c61,
72771fe6b9SJerome Glisse PCI_VENDOR_ID_SONY, 0x816b, 2},
73771fe6b9SJerome Glisse /* Intel 82855PM Processor to I/O Controller / Mobility M9+ Needs AGPMode 8 (phoronix forum) */
74771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x5c61,
75771fe6b9SJerome Glisse PCI_VENDOR_ID_SONY, 0x8195, 8},
76771fe6b9SJerome Glisse /* Intel 82830 830 Chipset Host Bridge / Mobility M6 LY Needs AGPMode 2 (fdo #17360)*/
77771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3575, PCI_VENDOR_ID_ATI, 0x4c59,
78771fe6b9SJerome Glisse PCI_VENDOR_ID_DELL, 0x00e3, 2},
7945171002SPaul Bolle /* Intel 82852/82855 host bridge / Mobility FireGL 9000 RV250 Needs AGPMode 1 (lp #296617) */
80771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3580, PCI_VENDOR_ID_ATI, 0x4c66,
81771fe6b9SJerome Glisse PCI_VENDOR_ID_DELL, 0x0149, 1},
8245171002SPaul Bolle /* Intel 82855PM host bridge / Mobility FireGL 9000 RV250 Needs AGPMode 1 for suspend/resume */
8345171002SPaul Bolle { PCI_VENDOR_ID_INTEL, 0x3340, PCI_VENDOR_ID_ATI, 0x4c66,
8445171002SPaul Bolle PCI_VENDOR_ID_IBM, 0x0531, 1},
85771fe6b9SJerome Glisse /* Intel 82852/82855 host bridge / Mobility 9600 M10 RV350 Needs AGPMode 1 (deb #467460) */
86771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3580, PCI_VENDOR_ID_ATI, 0x4e50,
87771fe6b9SJerome Glisse 0x1025, 0x0061, 1},
88771fe6b9SJerome Glisse /* Intel 82852/82855 host bridge / Mobility 9600 M10 RV350 Needs AGPMode 1 (lp #203007) */
89771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3580, PCI_VENDOR_ID_ATI, 0x4e50,
90771fe6b9SJerome Glisse 0x1025, 0x0064, 1},
91771fe6b9SJerome Glisse /* Intel 82852/82855 host bridge / Mobility 9600 M10 RV350 Needs AGPMode 1 (lp #141551) */
92771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3580, PCI_VENDOR_ID_ATI, 0x4e50,
93771fe6b9SJerome Glisse PCI_VENDOR_ID_ASUSTEK, 0x1942, 1},
94771fe6b9SJerome Glisse /* Intel 82852/82855 host bridge / Mobility 9600/9700 Needs AGPMode 1 (deb #510208) */
95771fe6b9SJerome Glisse { PCI_VENDOR_ID_INTEL, 0x3580, PCI_VENDOR_ID_ATI, 0x4e50,
96771fe6b9SJerome Glisse 0x10cf, 0x127f, 1},
97771fe6b9SJerome Glisse /* ASRock K7VT4A+ AGP 8x / ATI Radeon 9250 AGP Needs AGPMode 4 (lp #133192) */
98771fe6b9SJerome Glisse { 0x1849, 0x3189, PCI_VENDOR_ID_ATI, 0x5960,
99771fe6b9SJerome Glisse 0x1787, 0x5960, 4},
100771fe6b9SJerome Glisse /* VIA K8M800 Host Bridge / RV280 [Radeon 9200 PRO] Needs AGPMode 4 (fdo #12544) */
101771fe6b9SJerome Glisse { PCI_VENDOR_ID_VIA, 0x0204, PCI_VENDOR_ID_ATI, 0x5960,
102771fe6b9SJerome Glisse 0x17af, 0x2020, 4},
103771fe6b9SJerome Glisse /* VIA KT880 Host Bridge / RV350 [Radeon 9550] Needs AGPMode 4 (fdo #19981) */
104771fe6b9SJerome Glisse { PCI_VENDOR_ID_VIA, 0x0269, PCI_VENDOR_ID_ATI, 0x4153,
105771fe6b9SJerome Glisse PCI_VENDOR_ID_ASUSTEK, 0x003c, 4},
106771fe6b9SJerome Glisse /* VIA VT8363 Host Bridge / R200 QL [Radeon 8500] Needs AGPMode 2 (lp #141551) */
107771fe6b9SJerome Glisse { PCI_VENDOR_ID_VIA, 0x0305, PCI_VENDOR_ID_ATI, 0x514c,
108771fe6b9SJerome Glisse PCI_VENDOR_ID_ATI, 0x013a, 2},
109771fe6b9SJerome Glisse /* VIA VT82C693A Host Bridge / RV280 [Radeon 9200 PRO] Needs AGPMode 2 (deb #515512) */
110771fe6b9SJerome Glisse { PCI_VENDOR_ID_VIA, 0x0691, PCI_VENDOR_ID_ATI, 0x5960,
111771fe6b9SJerome Glisse PCI_VENDOR_ID_ASUSTEK, 0x004c, 2},
112771fe6b9SJerome Glisse /* VIA VT82C693A Host Bridge / RV280 [Radeon 9200 PRO] Needs AGPMode 2 */
113771fe6b9SJerome Glisse { PCI_VENDOR_ID_VIA, 0x0691, PCI_VENDOR_ID_ATI, 0x5960,
114771fe6b9SJerome Glisse PCI_VENDOR_ID_ASUSTEK, 0x0054, 2},
115771fe6b9SJerome Glisse /* VIA VT8377 Host Bridge / R200 QM [Radeon 9100] Needs AGPMode 4 (deb #461144) */
116771fe6b9SJerome Glisse { PCI_VENDOR_ID_VIA, 0x3189, PCI_VENDOR_ID_ATI, 0x514d,
117771fe6b9SJerome Glisse 0x174b, 0x7149, 4},
118771fe6b9SJerome Glisse /* VIA VT8377 Host Bridge / RV280 [Radeon 9200 PRO] Needs AGPMode 4 (lp #312693) */
119771fe6b9SJerome Glisse { PCI_VENDOR_ID_VIA, 0x3189, PCI_VENDOR_ID_ATI, 0x5960,
120771fe6b9SJerome Glisse 0x1462, 0x0380, 4},
121771fe6b9SJerome Glisse /* VIA VT8377 Host Bridge / RV280 Needs AGPMode 4 (ati ML) */
122771fe6b9SJerome Glisse { PCI_VENDOR_ID_VIA, 0x3189, PCI_VENDOR_ID_ATI, 0x5964,
123771fe6b9SJerome Glisse 0x148c, 0x2073, 4},
124771fe6b9SJerome Glisse /* ATI Host Bridge / RV280 [M9+] Needs AGPMode 1 (phoronix forum) */
125771fe6b9SJerome Glisse { PCI_VENDOR_ID_ATI, 0xcbb2, PCI_VENDOR_ID_ATI, 0x5c61,
126771fe6b9SJerome Glisse PCI_VENDOR_ID_SONY, 0x8175, 1},
127771fe6b9SJerome Glisse { 0, 0, 0, 0, 0, 0, 0 },
128771fe6b9SJerome Glisse };
129cf241e87SThomas Zimmermann
radeon_agp_head_init(struct drm_device * dev)13043359786SThomas Zimmermann struct radeon_agp_head *radeon_agp_head_init(struct drm_device *dev)
131cf241e87SThomas Zimmermann {
132cf241e87SThomas Zimmermann struct pci_dev *pdev = to_pci_dev(dev->dev);
1333cc0f8f4SRuan Jinjie struct radeon_agp_head *head;
134cf241e87SThomas Zimmermann
135cf241e87SThomas Zimmermann head = kzalloc(sizeof(*head), GFP_KERNEL);
136cf241e87SThomas Zimmermann if (!head)
137cf241e87SThomas Zimmermann return NULL;
138cf241e87SThomas Zimmermann head->bridge = agp_find_bridge(pdev);
139cf241e87SThomas Zimmermann if (!head->bridge) {
140cf241e87SThomas Zimmermann head->bridge = agp_backend_acquire(pdev);
141cf241e87SThomas Zimmermann if (!head->bridge) {
142cf241e87SThomas Zimmermann kfree(head);
143cf241e87SThomas Zimmermann return NULL;
144cf241e87SThomas Zimmermann }
145cf241e87SThomas Zimmermann agp_copy_info(head->bridge, &head->agp_info);
146cf241e87SThomas Zimmermann agp_backend_release(head->bridge);
147cf241e87SThomas Zimmermann } else {
148cf241e87SThomas Zimmermann agp_copy_info(head->bridge, &head->agp_info);
149cf241e87SThomas Zimmermann }
150cf241e87SThomas Zimmermann if (head->agp_info.chipset == NOT_SUPPORTED) {
151cf241e87SThomas Zimmermann kfree(head);
152cf241e87SThomas Zimmermann return NULL;
153cf241e87SThomas Zimmermann }
154cf241e87SThomas Zimmermann INIT_LIST_HEAD(&head->memory);
155cf241e87SThomas Zimmermann head->cant_use_aperture = head->agp_info.cant_use_aperture;
156cf241e87SThomas Zimmermann head->page_mask = head->agp_info.page_mask;
157cf241e87SThomas Zimmermann head->base = head->agp_info.aper_base;
158cf241e87SThomas Zimmermann
159cf241e87SThomas Zimmermann return head;
160cf241e87SThomas Zimmermann }
161cf241e87SThomas Zimmermann
radeon_agp_head_acquire(struct radeon_device * rdev)16243359786SThomas Zimmermann static int radeon_agp_head_acquire(struct radeon_device *rdev)
163cf241e87SThomas Zimmermann {
164*5e3a0f77SWu Hoi Pok struct drm_device *dev = rdev_to_drm(rdev);
165cf241e87SThomas Zimmermann struct pci_dev *pdev = to_pci_dev(dev->dev);
166cf241e87SThomas Zimmermann
16743359786SThomas Zimmermann if (!rdev->agp)
168cf241e87SThomas Zimmermann return -ENODEV;
16943359786SThomas Zimmermann if (rdev->agp->acquired)
170cf241e87SThomas Zimmermann return -EBUSY;
17143359786SThomas Zimmermann rdev->agp->bridge = agp_backend_acquire(pdev);
17243359786SThomas Zimmermann if (!rdev->agp->bridge)
173cf241e87SThomas Zimmermann return -ENODEV;
17443359786SThomas Zimmermann rdev->agp->acquired = 1;
175cf241e87SThomas Zimmermann return 0;
176cf241e87SThomas Zimmermann }
177cf241e87SThomas Zimmermann
radeon_agp_head_release(struct radeon_device * rdev)17843359786SThomas Zimmermann static int radeon_agp_head_release(struct radeon_device *rdev)
179cf241e87SThomas Zimmermann {
18043359786SThomas Zimmermann if (!rdev->agp || !rdev->agp->acquired)
181cf241e87SThomas Zimmermann return -EINVAL;
18243359786SThomas Zimmermann agp_backend_release(rdev->agp->bridge);
18343359786SThomas Zimmermann rdev->agp->acquired = 0;
184cf241e87SThomas Zimmermann return 0;
185cf241e87SThomas Zimmermann }
186cf241e87SThomas Zimmermann
radeon_agp_head_enable(struct radeon_device * rdev,struct radeon_agp_mode mode)18743359786SThomas Zimmermann static int radeon_agp_head_enable(struct radeon_device *rdev, struct radeon_agp_mode mode)
188cf241e87SThomas Zimmermann {
18943359786SThomas Zimmermann if (!rdev->agp || !rdev->agp->acquired)
190cf241e87SThomas Zimmermann return -EINVAL;
191cf241e87SThomas Zimmermann
19243359786SThomas Zimmermann rdev->agp->mode = mode.mode;
19343359786SThomas Zimmermann agp_enable(rdev->agp->bridge, mode.mode);
19443359786SThomas Zimmermann rdev->agp->enabled = 1;
195cf241e87SThomas Zimmermann return 0;
196cf241e87SThomas Zimmermann }
197cf241e87SThomas Zimmermann
radeon_agp_head_info(struct radeon_device * rdev,struct radeon_agp_info * info)19843359786SThomas Zimmermann static int radeon_agp_head_info(struct radeon_device *rdev, struct radeon_agp_info *info)
199cf241e87SThomas Zimmermann {
200cf241e87SThomas Zimmermann struct agp_kern_info *kern;
201cf241e87SThomas Zimmermann
20243359786SThomas Zimmermann if (!rdev->agp || !rdev->agp->acquired)
203cf241e87SThomas Zimmermann return -EINVAL;
204cf241e87SThomas Zimmermann
20543359786SThomas Zimmermann kern = &rdev->agp->agp_info;
206cf241e87SThomas Zimmermann info->agp_version_major = kern->version.major;
207cf241e87SThomas Zimmermann info->agp_version_minor = kern->version.minor;
208cf241e87SThomas Zimmermann info->mode = kern->mode;
209cf241e87SThomas Zimmermann info->aperture_base = kern->aper_base;
210cf241e87SThomas Zimmermann info->aperture_size = kern->aper_size * 1024 * 1024;
211cf241e87SThomas Zimmermann info->memory_allowed = kern->max_memory << PAGE_SHIFT;
212cf241e87SThomas Zimmermann info->memory_used = kern->current_memory << PAGE_SHIFT;
213cf241e87SThomas Zimmermann info->id_vendor = kern->device->vendor;
214cf241e87SThomas Zimmermann info->id_device = kern->device->device;
215cf241e87SThomas Zimmermann
216cf241e87SThomas Zimmermann return 0;
217cf241e87SThomas Zimmermann }
218771fe6b9SJerome Glisse #endif
219771fe6b9SJerome Glisse
radeon_agp_init(struct radeon_device * rdev)220771fe6b9SJerome Glisse int radeon_agp_init(struct radeon_device *rdev)
221771fe6b9SJerome Glisse {
222a7fb8a23SDaniel Vetter #if IS_ENABLED(CONFIG_AGP)
223771fe6b9SJerome Glisse struct radeon_agpmode_quirk *p = radeon_agpmode_quirk_list;
22443359786SThomas Zimmermann struct radeon_agp_mode mode;
22543359786SThomas Zimmermann struct radeon_agp_info info;
226771fe6b9SJerome Glisse uint32_t agp_status;
227771fe6b9SJerome Glisse int default_mode;
228771fe6b9SJerome Glisse bool is_v3;
229771fe6b9SJerome Glisse int ret;
230771fe6b9SJerome Glisse
231771fe6b9SJerome Glisse /* Acquire AGP. */
23243359786SThomas Zimmermann ret = radeon_agp_head_acquire(rdev);
233771fe6b9SJerome Glisse if (ret) {
234771fe6b9SJerome Glisse DRM_ERROR("Unable to acquire AGP: %d\n", ret);
235771fe6b9SJerome Glisse return ret;
236771fe6b9SJerome Glisse }
237771fe6b9SJerome Glisse
23843359786SThomas Zimmermann ret = radeon_agp_head_info(rdev, &info);
239771fe6b9SJerome Glisse if (ret) {
24043359786SThomas Zimmermann radeon_agp_head_release(rdev);
241771fe6b9SJerome Glisse DRM_ERROR("Unable to get AGP info: %d\n", ret);
242771fe6b9SJerome Glisse return ret;
243771fe6b9SJerome Glisse }
2442dea2e29SJohn Kacur
24543359786SThomas Zimmermann if (rdev->agp->agp_info.aper_size < 32) {
24643359786SThomas Zimmermann radeon_agp_head_release(rdev);
2472dea2e29SJohn Kacur dev_warn(rdev->dev, "AGP aperture too small (%zuM) "
2482dea2e29SJohn Kacur "need at least 32M, disabling AGP\n",
24943359786SThomas Zimmermann rdev->agp->agp_info.aper_size);
2502dea2e29SJohn Kacur return -EINVAL;
2512dea2e29SJohn Kacur }
2522dea2e29SJohn Kacur
253771fe6b9SJerome Glisse mode.mode = info.mode;
254e57415d8SAlex Deucher /* chips with the agp to pcie bridge don't have the AGP_STATUS register
255e57415d8SAlex Deucher * Just use the whatever mode the host sets up.
256e57415d8SAlex Deucher */
257e57415d8SAlex Deucher if (rdev->family <= CHIP_RV350)
258771fe6b9SJerome Glisse agp_status = (RREG32(RADEON_AGP_STATUS) | RADEON_AGPv3_MODE) & mode.mode;
259e57415d8SAlex Deucher else
260e57415d8SAlex Deucher agp_status = mode.mode;
261771fe6b9SJerome Glisse is_v3 = !!(agp_status & RADEON_AGPv3_MODE);
262771fe6b9SJerome Glisse
263771fe6b9SJerome Glisse if (is_v3) {
264771fe6b9SJerome Glisse default_mode = (agp_status & RADEON_AGPv3_8X_MODE) ? 8 : 4;
265771fe6b9SJerome Glisse } else {
266771fe6b9SJerome Glisse if (agp_status & RADEON_AGP_4X_MODE) {
267771fe6b9SJerome Glisse default_mode = 4;
268771fe6b9SJerome Glisse } else if (agp_status & RADEON_AGP_2X_MODE) {
269771fe6b9SJerome Glisse default_mode = 2;
270771fe6b9SJerome Glisse } else {
271771fe6b9SJerome Glisse default_mode = 1;
272771fe6b9SJerome Glisse }
273771fe6b9SJerome Glisse }
274771fe6b9SJerome Glisse
275771fe6b9SJerome Glisse /* Apply AGPMode Quirks */
276771fe6b9SJerome Glisse while (p && p->chip_device != 0) {
277771fe6b9SJerome Glisse if (info.id_vendor == p->hostbridge_vendor &&
278771fe6b9SJerome Glisse info.id_device == p->hostbridge_device &&
279771fe6b9SJerome Glisse rdev->pdev->vendor == p->chip_vendor &&
280771fe6b9SJerome Glisse rdev->pdev->device == p->chip_device &&
281771fe6b9SJerome Glisse rdev->pdev->subsystem_vendor == p->subsys_vendor &&
282771fe6b9SJerome Glisse rdev->pdev->subsystem_device == p->subsys_device) {
283771fe6b9SJerome Glisse default_mode = p->default_mode;
284771fe6b9SJerome Glisse }
285771fe6b9SJerome Glisse ++p;
286771fe6b9SJerome Glisse }
287771fe6b9SJerome Glisse
288771fe6b9SJerome Glisse if (radeon_agpmode > 0) {
289771fe6b9SJerome Glisse if ((radeon_agpmode < (is_v3 ? 4 : 1)) ||
290771fe6b9SJerome Glisse (radeon_agpmode > (is_v3 ? 8 : 4)) ||
291771fe6b9SJerome Glisse (radeon_agpmode & (radeon_agpmode - 1))) {
292771fe6b9SJerome Glisse DRM_ERROR("Illegal AGP Mode: %d (valid %s), leaving at %d\n",
293771fe6b9SJerome Glisse radeon_agpmode, is_v3 ? "4, 8" : "1, 2, 4",
294771fe6b9SJerome Glisse default_mode);
295771fe6b9SJerome Glisse radeon_agpmode = default_mode;
296771fe6b9SJerome Glisse } else {
297771fe6b9SJerome Glisse DRM_INFO("AGP mode requested: %d\n", radeon_agpmode);
298771fe6b9SJerome Glisse }
299771fe6b9SJerome Glisse } else {
300771fe6b9SJerome Glisse radeon_agpmode = default_mode;
301771fe6b9SJerome Glisse }
302771fe6b9SJerome Glisse
303771fe6b9SJerome Glisse mode.mode &= ~RADEON_AGP_MODE_MASK;
304771fe6b9SJerome Glisse if (is_v3) {
305771fe6b9SJerome Glisse switch (radeon_agpmode) {
306771fe6b9SJerome Glisse case 8:
307771fe6b9SJerome Glisse mode.mode |= RADEON_AGPv3_8X_MODE;
308771fe6b9SJerome Glisse break;
309771fe6b9SJerome Glisse case 4:
310771fe6b9SJerome Glisse default:
311771fe6b9SJerome Glisse mode.mode |= RADEON_AGPv3_4X_MODE;
312771fe6b9SJerome Glisse break;
313771fe6b9SJerome Glisse }
314771fe6b9SJerome Glisse } else {
315771fe6b9SJerome Glisse switch (radeon_agpmode) {
316771fe6b9SJerome Glisse case 4:
317771fe6b9SJerome Glisse mode.mode |= RADEON_AGP_4X_MODE;
318771fe6b9SJerome Glisse break;
319771fe6b9SJerome Glisse case 2:
320771fe6b9SJerome Glisse mode.mode |= RADEON_AGP_2X_MODE;
321771fe6b9SJerome Glisse break;
322771fe6b9SJerome Glisse case 1:
323771fe6b9SJerome Glisse default:
324771fe6b9SJerome Glisse mode.mode |= RADEON_AGP_1X_MODE;
325771fe6b9SJerome Glisse break;
326771fe6b9SJerome Glisse }
327771fe6b9SJerome Glisse }
328771fe6b9SJerome Glisse
329771fe6b9SJerome Glisse mode.mode &= ~RADEON_AGP_FW_MODE; /* disable fw */
33043359786SThomas Zimmermann ret = radeon_agp_head_enable(rdev, mode);
331771fe6b9SJerome Glisse if (ret) {
332771fe6b9SJerome Glisse DRM_ERROR("Unable to enable AGP (mode = 0x%lx)\n", mode.mode);
33343359786SThomas Zimmermann radeon_agp_head_release(rdev);
334771fe6b9SJerome Glisse return ret;
335771fe6b9SJerome Glisse }
336771fe6b9SJerome Glisse
33743359786SThomas Zimmermann rdev->mc.agp_base = rdev->agp->agp_info.aper_base;
33843359786SThomas Zimmermann rdev->mc.gtt_size = rdev->agp->agp_info.aper_size << 20;
339d594e46aSJerome Glisse rdev->mc.gtt_start = rdev->mc.agp_base;
340d594e46aSJerome Glisse rdev->mc.gtt_end = rdev->mc.gtt_start + rdev->mc.gtt_size - 1;
341d594e46aSJerome Glisse dev_info(rdev->dev, "GTT: %lluM 0x%08llX - 0x%08llX\n",
342d594e46aSJerome Glisse rdev->mc.gtt_size >> 20, rdev->mc.gtt_start, rdev->mc.gtt_end);
343771fe6b9SJerome Glisse
344771fe6b9SJerome Glisse /* workaround some hw issues */
345771fe6b9SJerome Glisse if (rdev->family < CHIP_R200) {
346771fe6b9SJerome Glisse WREG32(RADEON_AGP_CNTL, RREG32(RADEON_AGP_CNTL) | 0x000e0000);
347771fe6b9SJerome Glisse }
348771fe6b9SJerome Glisse return 0;
349771fe6b9SJerome Glisse #else
350771fe6b9SJerome Glisse return 0;
351771fe6b9SJerome Glisse #endif
352771fe6b9SJerome Glisse }
353771fe6b9SJerome Glisse
radeon_agp_resume(struct radeon_device * rdev)3540ebf1717SDave Airlie void radeon_agp_resume(struct radeon_device *rdev)
3550ebf1717SDave Airlie {
356a7fb8a23SDaniel Vetter #if IS_ENABLED(CONFIG_AGP)
3570ebf1717SDave Airlie int r;
3580ebf1717SDave Airlie if (rdev->flags & RADEON_IS_AGP) {
3590ebf1717SDave Airlie r = radeon_agp_init(rdev);
3600ebf1717SDave Airlie if (r)
3610ebf1717SDave Airlie dev_warn(rdev->dev, "radeon AGP reinit failed\n");
3620ebf1717SDave Airlie }
3630ebf1717SDave Airlie #endif
3640ebf1717SDave Airlie }
3650ebf1717SDave Airlie
radeon_agp_fini(struct radeon_device * rdev)366771fe6b9SJerome Glisse void radeon_agp_fini(struct radeon_device *rdev)
367771fe6b9SJerome Glisse {
368a7fb8a23SDaniel Vetter #if IS_ENABLED(CONFIG_AGP)
36943359786SThomas Zimmermann if (rdev->agp && rdev->agp->acquired) {
37043359786SThomas Zimmermann radeon_agp_head_release(rdev);
371771fe6b9SJerome Glisse }
372771fe6b9SJerome Glisse #endif
373771fe6b9SJerome Glisse }
37410b06122SJerome Glisse
radeon_agp_suspend(struct radeon_device * rdev)37510b06122SJerome Glisse void radeon_agp_suspend(struct radeon_device *rdev)
37610b06122SJerome Glisse {
37710b06122SJerome Glisse radeon_agp_fini(rdev);
37810b06122SJerome Glisse }
379