xref: /openbmc/linux/drivers/gpu/drm/radeon/r600_cs.c (revision 278002edb19bce2c628fafb0af936e77000f3a5b)
13ce0a23dSJerome Glisse /*
23ce0a23dSJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
33ce0a23dSJerome Glisse  * Copyright 2008 Red Hat Inc.
43ce0a23dSJerome Glisse  * Copyright 2009 Jerome Glisse.
53ce0a23dSJerome Glisse  *
63ce0a23dSJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
73ce0a23dSJerome Glisse  * copy of this software and associated documentation files (the "Software"),
83ce0a23dSJerome Glisse  * to deal in the Software without restriction, including without limitation
93ce0a23dSJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
103ce0a23dSJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
113ce0a23dSJerome Glisse  * Software is furnished to do so, subject to the following conditions:
123ce0a23dSJerome Glisse  *
133ce0a23dSJerome Glisse  * The above copyright notice and this permission notice shall be included in
143ce0a23dSJerome Glisse  * all copies or substantial portions of the Software.
153ce0a23dSJerome Glisse  *
163ce0a23dSJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
173ce0a23dSJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
183ce0a23dSJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
193ce0a23dSJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
203ce0a23dSJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
213ce0a23dSJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
223ce0a23dSJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
233ce0a23dSJerome Glisse  *
243ce0a23dSJerome Glisse  * Authors: Dave Airlie
253ce0a23dSJerome Glisse  *          Alex Deucher
263ce0a23dSJerome Glisse  *          Jerome Glisse
273ce0a23dSJerome Glisse  */
2840e2a5c1SAlex Deucher #include <linux/kernel.h>
29c182615fSSam Ravnborg 
303ce0a23dSJerome Glisse #include "radeon.h"
31297b1286SBaoyou Xie #include "radeon_asic.h"
32f9eddd7cSLee Jones #include "r600.h"
333ce0a23dSJerome Glisse #include "r600d.h"
34961fb597SJerome Glisse #include "r600_reg_safe.h"
353ce0a23dSJerome Glisse 
36012e976dSIlija Hadzic static int r600_nomm;
373ce0a23dSJerome Glisse 
38c8c15ff1SJerome Glisse struct r600_cs_track {
39f19a2067SBhaskar Chowdhury 	/* configuration we mirror so that we use same code btw kms/ums */
40961fb597SJerome Glisse 	u32			group_size;
41961fb597SJerome Glisse 	u32			nbanks;
42961fb597SJerome Glisse 	u32			npipes;
43961fb597SJerome Glisse 	/* value we track */
445f77df36SAlex Deucher 	u32			sq_config;
45c116cc94SMarek Olšák 	u32			log_nsamples;
46961fb597SJerome Glisse 	u32			nsamples;
47961fb597SJerome Glisse 	u32			cb_color_base_last[8];
48961fb597SJerome Glisse 	struct radeon_bo	*cb_color_bo[8];
4916790569SAlex Deucher 	u64			cb_color_bo_mc[8];
50c116cc94SMarek Olšák 	u64			cb_color_bo_offset[8];
51c116cc94SMarek Olšák 	struct radeon_bo	*cb_color_frag_bo[8];
52c116cc94SMarek Olšák 	u64			cb_color_frag_offset[8];
53c116cc94SMarek Olšák 	struct radeon_bo	*cb_color_tile_bo[8];
54c116cc94SMarek Olšák 	u64			cb_color_tile_offset[8];
55c116cc94SMarek Olšák 	u32			cb_color_mask[8];
56961fb597SJerome Glisse 	u32			cb_color_info[8];
57285484e2SJerome Glisse 	u32			cb_color_view[8];
583c12513dSMarek Olšák 	u32			cb_color_size_idx[8]; /* unused */
59961fb597SJerome Glisse 	u32			cb_target_mask;
603c12513dSMarek Olšák 	u32			cb_shader_mask;  /* unused */
61523885deSMarek Olšák 	bool			is_resolve;
62961fb597SJerome Glisse 	u32			cb_color_size[8];
63961fb597SJerome Glisse 	u32			vgt_strmout_en;
64961fb597SJerome Glisse 	u32			vgt_strmout_buffer_en;
65dd220a00SMarek Olšák 	struct radeon_bo	*vgt_strmout_bo[4];
663c12513dSMarek Olšák 	u64			vgt_strmout_bo_mc[4]; /* unused */
67dd220a00SMarek Olšák 	u32			vgt_strmout_bo_offset[4];
68dd220a00SMarek Olšák 	u32			vgt_strmout_size[4];
69961fb597SJerome Glisse 	u32			db_depth_control;
70961fb597SJerome Glisse 	u32			db_depth_info;
71961fb597SJerome Glisse 	u32			db_depth_size_idx;
72961fb597SJerome Glisse 	u32			db_depth_view;
73961fb597SJerome Glisse 	u32			db_depth_size;
74961fb597SJerome Glisse 	u32			db_offset;
75961fb597SJerome Glisse 	struct radeon_bo	*db_bo;
7616790569SAlex Deucher 	u64			db_bo_mc;
77779923bcSMarek Olšák 	bool			sx_misc_kill_all_prims;
783c12513dSMarek Olšák 	bool			cb_dirty;
793c12513dSMarek Olšák 	bool			db_dirty;
803c12513dSMarek Olšák 	bool			streamout_dirty;
8188f50c80SJerome Glisse 	struct radeon_bo	*htile_bo;
8288f50c80SJerome Glisse 	u64			htile_offset;
8388f50c80SJerome Glisse 	u32			htile_surface;
84c8c15ff1SJerome Glisse };
85c8c15ff1SJerome Glisse 
86fe6f0bd0SMarek Olšák #define FMT_8_BIT(fmt, vc)   [fmt] = { 1, 1, 1, vc, CHIP_R600 }
87fe6f0bd0SMarek Olšák #define FMT_16_BIT(fmt, vc)  [fmt] = { 1, 1, 2, vc, CHIP_R600 }
88285484e2SJerome Glisse #define FMT_24_BIT(fmt)      [fmt] = { 1, 1, 4,  0, CHIP_R600 }
89fe6f0bd0SMarek Olšák #define FMT_32_BIT(fmt, vc)  [fmt] = { 1, 1, 4, vc, CHIP_R600 }
90285484e2SJerome Glisse #define FMT_48_BIT(fmt)      [fmt] = { 1, 1, 8,  0, CHIP_R600 }
91fe6f0bd0SMarek Olšák #define FMT_64_BIT(fmt, vc)  [fmt] = { 1, 1, 8, vc, CHIP_R600 }
92fe6f0bd0SMarek Olšák #define FMT_96_BIT(fmt)      [fmt] = { 1, 1, 12, 0, CHIP_R600 }
93fe6f0bd0SMarek Olšák #define FMT_128_BIT(fmt, vc) [fmt] = { 1, 1, 16,vc, CHIP_R600 }
9460b212f8SDave Airlie 
9560b212f8SDave Airlie struct gpu_formats {
9660b212f8SDave Airlie 	unsigned blockwidth;
9760b212f8SDave Airlie 	unsigned blockheight;
9860b212f8SDave Airlie 	unsigned blocksize;
9960b212f8SDave Airlie 	unsigned valid_color;
100fe6f0bd0SMarek Olšák 	enum radeon_family min_family;
10160b212f8SDave Airlie };
10260b212f8SDave Airlie 
10360b212f8SDave Airlie static const struct gpu_formats color_formats_table[] = {
10460b212f8SDave Airlie 	/* 8 bit */
10560b212f8SDave Airlie 	FMT_8_BIT(V_038004_COLOR_8, 1),
10660b212f8SDave Airlie 	FMT_8_BIT(V_038004_COLOR_4_4, 1),
10760b212f8SDave Airlie 	FMT_8_BIT(V_038004_COLOR_3_3_2, 1),
10860b212f8SDave Airlie 	FMT_8_BIT(V_038004_FMT_1, 0),
10960b212f8SDave Airlie 
11060b212f8SDave Airlie 	/* 16-bit */
11160b212f8SDave Airlie 	FMT_16_BIT(V_038004_COLOR_16, 1),
11260b212f8SDave Airlie 	FMT_16_BIT(V_038004_COLOR_16_FLOAT, 1),
11360b212f8SDave Airlie 	FMT_16_BIT(V_038004_COLOR_8_8, 1),
11460b212f8SDave Airlie 	FMT_16_BIT(V_038004_COLOR_5_6_5, 1),
11560b212f8SDave Airlie 	FMT_16_BIT(V_038004_COLOR_6_5_5, 1),
11660b212f8SDave Airlie 	FMT_16_BIT(V_038004_COLOR_1_5_5_5, 1),
11760b212f8SDave Airlie 	FMT_16_BIT(V_038004_COLOR_4_4_4_4, 1),
11860b212f8SDave Airlie 	FMT_16_BIT(V_038004_COLOR_5_5_5_1, 1),
11960b212f8SDave Airlie 
12060b212f8SDave Airlie 	/* 24-bit */
12160b212f8SDave Airlie 	FMT_24_BIT(V_038004_FMT_8_8_8),
12260b212f8SDave Airlie 
12360b212f8SDave Airlie 	/* 32-bit */
12460b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_32, 1),
12560b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_32_FLOAT, 1),
12660b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_16_16, 1),
12760b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_16_16_FLOAT, 1),
12860b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_8_24, 1),
12960b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_8_24_FLOAT, 1),
13060b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_24_8, 1),
13160b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_24_8_FLOAT, 1),
13260b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_10_11_11, 1),
13360b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_10_11_11_FLOAT, 1),
13460b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_11_11_10, 1),
13560b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_11_11_10_FLOAT, 1),
13660b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_2_10_10_10, 1),
13760b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_8_8_8_8, 1),
13860b212f8SDave Airlie 	FMT_32_BIT(V_038004_COLOR_10_10_10_2, 1),
13960b212f8SDave Airlie 	FMT_32_BIT(V_038004_FMT_5_9_9_9_SHAREDEXP, 0),
14060b212f8SDave Airlie 	FMT_32_BIT(V_038004_FMT_32_AS_8, 0),
14160b212f8SDave Airlie 	FMT_32_BIT(V_038004_FMT_32_AS_8_8, 0),
14260b212f8SDave Airlie 
14360b212f8SDave Airlie 	/* 48-bit */
14460b212f8SDave Airlie 	FMT_48_BIT(V_038004_FMT_16_16_16),
14560b212f8SDave Airlie 	FMT_48_BIT(V_038004_FMT_16_16_16_FLOAT),
14660b212f8SDave Airlie 
14760b212f8SDave Airlie 	/* 64-bit */
14860b212f8SDave Airlie 	FMT_64_BIT(V_038004_COLOR_X24_8_32_FLOAT, 1),
14960b212f8SDave Airlie 	FMT_64_BIT(V_038004_COLOR_32_32, 1),
15060b212f8SDave Airlie 	FMT_64_BIT(V_038004_COLOR_32_32_FLOAT, 1),
15160b212f8SDave Airlie 	FMT_64_BIT(V_038004_COLOR_16_16_16_16, 1),
15260b212f8SDave Airlie 	FMT_64_BIT(V_038004_COLOR_16_16_16_16_FLOAT, 1),
15360b212f8SDave Airlie 
15460b212f8SDave Airlie 	FMT_96_BIT(V_038004_FMT_32_32_32),
15560b212f8SDave Airlie 	FMT_96_BIT(V_038004_FMT_32_32_32_FLOAT),
15660b212f8SDave Airlie 
15760b212f8SDave Airlie 	/* 128-bit */
15860b212f8SDave Airlie 	FMT_128_BIT(V_038004_COLOR_32_32_32_32, 1),
15960b212f8SDave Airlie 	FMT_128_BIT(V_038004_COLOR_32_32_32_32_FLOAT, 1),
16060b212f8SDave Airlie 
16160b212f8SDave Airlie 	[V_038004_FMT_GB_GR] = { 2, 1, 4, 0 },
16260b212f8SDave Airlie 	[V_038004_FMT_BG_RG] = { 2, 1, 4, 0 },
16360b212f8SDave Airlie 
16460b212f8SDave Airlie 	/* block compressed formats */
16560b212f8SDave Airlie 	[V_038004_FMT_BC1] = { 4, 4, 8, 0 },
16660b212f8SDave Airlie 	[V_038004_FMT_BC2] = { 4, 4, 16, 0 },
16760b212f8SDave Airlie 	[V_038004_FMT_BC3] = { 4, 4, 16, 0 },
16860b212f8SDave Airlie 	[V_038004_FMT_BC4] = { 4, 4, 8, 0 },
16960b212f8SDave Airlie 	[V_038004_FMT_BC5] = { 4, 4, 16, 0},
170fe6f0bd0SMarek Olšák 	[V_038004_FMT_BC6] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
171fe6f0bd0SMarek Olšák 	[V_038004_FMT_BC7] = { 4, 4, 16, 0, CHIP_CEDAR}, /* Evergreen-only */
17260b212f8SDave Airlie 
173fe6f0bd0SMarek Olšák 	/* The other Evergreen formats */
174fe6f0bd0SMarek Olšák 	[V_038004_FMT_32_AS_32_32_32_32] = { 1, 1, 4, 0, CHIP_CEDAR},
17560b212f8SDave Airlie };
17660b212f8SDave Airlie 
r600_fmt_is_valid_color(u32 format)177285484e2SJerome Glisse bool r600_fmt_is_valid_color(u32 format)
17860b212f8SDave Airlie {
179cf8a47d1SDan Carpenter 	if (format >= ARRAY_SIZE(color_formats_table))
18060b212f8SDave Airlie 		return false;
18160b212f8SDave Airlie 
18260b212f8SDave Airlie 	if (color_formats_table[format].valid_color)
18360b212f8SDave Airlie 		return true;
18460b212f8SDave Airlie 
18560b212f8SDave Airlie 	return false;
18660b212f8SDave Airlie }
18760b212f8SDave Airlie 
r600_fmt_is_valid_texture(u32 format,enum radeon_family family)188285484e2SJerome Glisse bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family)
18960b212f8SDave Airlie {
190cf8a47d1SDan Carpenter 	if (format >= ARRAY_SIZE(color_formats_table))
19160b212f8SDave Airlie 		return false;
19260b212f8SDave Airlie 
193fe6f0bd0SMarek Olšák 	if (family < color_formats_table[format].min_family)
194fe6f0bd0SMarek Olšák 		return false;
195fe6f0bd0SMarek Olšák 
19660b212f8SDave Airlie 	if (color_formats_table[format].blockwidth > 0)
19760b212f8SDave Airlie 		return true;
19860b212f8SDave Airlie 
19960b212f8SDave Airlie 	return false;
20060b212f8SDave Airlie }
20160b212f8SDave Airlie 
r600_fmt_get_blocksize(u32 format)202285484e2SJerome Glisse int r600_fmt_get_blocksize(u32 format)
20360b212f8SDave Airlie {
204cf8a47d1SDan Carpenter 	if (format >= ARRAY_SIZE(color_formats_table))
20560b212f8SDave Airlie 		return 0;
20660b212f8SDave Airlie 
20760b212f8SDave Airlie 	return color_formats_table[format].blocksize;
20860b212f8SDave Airlie }
20960b212f8SDave Airlie 
r600_fmt_get_nblocksx(u32 format,u32 w)210285484e2SJerome Glisse int r600_fmt_get_nblocksx(u32 format, u32 w)
21160b212f8SDave Airlie {
21260b212f8SDave Airlie 	unsigned bw;
213cf8a47d1SDan Carpenter 
214cf8a47d1SDan Carpenter 	if (format >= ARRAY_SIZE(color_formats_table))
21560b212f8SDave Airlie 		return 0;
21660b212f8SDave Airlie 
21760b212f8SDave Airlie 	bw = color_formats_table[format].blockwidth;
21860b212f8SDave Airlie 	if (bw == 0)
21960b212f8SDave Airlie 		return 0;
22060b212f8SDave Airlie 
221b89a5218SZheng Yongjun 	return DIV_ROUND_UP(w, bw);
22260b212f8SDave Airlie }
22360b212f8SDave Airlie 
r600_fmt_get_nblocksy(u32 format,u32 h)224285484e2SJerome Glisse int r600_fmt_get_nblocksy(u32 format, u32 h)
22560b212f8SDave Airlie {
22660b212f8SDave Airlie 	unsigned bh;
227cf8a47d1SDan Carpenter 
228cf8a47d1SDan Carpenter 	if (format >= ARRAY_SIZE(color_formats_table))
22960b212f8SDave Airlie 		return 0;
23060b212f8SDave Airlie 
23160b212f8SDave Airlie 	bh = color_formats_table[format].blockheight;
23260b212f8SDave Airlie 	if (bh == 0)
23360b212f8SDave Airlie 		return 0;
23460b212f8SDave Airlie 
235b89a5218SZheng Yongjun 	return DIV_ROUND_UP(h, bh);
23660b212f8SDave Airlie }
23760b212f8SDave Airlie 
23816790569SAlex Deucher struct array_mode_checker {
23916790569SAlex Deucher 	int array_mode;
24016790569SAlex Deucher 	u32 group_size;
24116790569SAlex Deucher 	u32 nbanks;
24216790569SAlex Deucher 	u32 npipes;
24316790569SAlex Deucher 	u32 nsamples;
24460b212f8SDave Airlie 	u32 blocksize;
24516790569SAlex Deucher };
24616790569SAlex Deucher 
24716790569SAlex Deucher /* returns alignment in pixels for pitch/height/depth and bytes for base */
r600_get_array_mode_alignment(struct array_mode_checker * values,u32 * pitch_align,u32 * height_align,u32 * depth_align,u64 * base_align)248488479ebSAndi Kleen static int r600_get_array_mode_alignment(struct array_mode_checker *values,
24916790569SAlex Deucher 						u32 *pitch_align,
25016790569SAlex Deucher 						u32 *height_align,
25116790569SAlex Deucher 						u32 *depth_align,
25216790569SAlex Deucher 						u64 *base_align)
25316790569SAlex Deucher {
25416790569SAlex Deucher 	u32 tile_width = 8;
25516790569SAlex Deucher 	u32 tile_height = 8;
25616790569SAlex Deucher 	u32 macro_tile_width = values->nbanks;
25716790569SAlex Deucher 	u32 macro_tile_height = values->npipes;
25860b212f8SDave Airlie 	u32 tile_bytes = tile_width * tile_height * values->blocksize * values->nsamples;
25916790569SAlex Deucher 	u32 macro_tile_bytes = macro_tile_width * macro_tile_height * tile_bytes;
26016790569SAlex Deucher 
26116790569SAlex Deucher 	switch (values->array_mode) {
26216790569SAlex Deucher 	case ARRAY_LINEAR_GENERAL:
26316790569SAlex Deucher 		/* technically tile_width/_height for pitch/height */
26416790569SAlex Deucher 		*pitch_align = 1; /* tile_width */
26516790569SAlex Deucher 		*height_align = 1; /* tile_height */
26616790569SAlex Deucher 		*depth_align = 1;
26716790569SAlex Deucher 		*base_align = 1;
26816790569SAlex Deucher 		break;
26916790569SAlex Deucher 	case ARRAY_LINEAR_ALIGNED:
27060b212f8SDave Airlie 		*pitch_align = max((u32)64, (u32)(values->group_size / values->blocksize));
271285484e2SJerome Glisse 		*height_align = 1;
27216790569SAlex Deucher 		*depth_align = 1;
27316790569SAlex Deucher 		*base_align = values->group_size;
27416790569SAlex Deucher 		break;
27516790569SAlex Deucher 	case ARRAY_1D_TILED_THIN1:
27616790569SAlex Deucher 		*pitch_align = max((u32)tile_width,
27716790569SAlex Deucher 				   (u32)(values->group_size /
27860b212f8SDave Airlie 					 (tile_height * values->blocksize * values->nsamples)));
27916790569SAlex Deucher 		*height_align = tile_height;
28016790569SAlex Deucher 		*depth_align = 1;
28116790569SAlex Deucher 		*base_align = values->group_size;
28216790569SAlex Deucher 		break;
28316790569SAlex Deucher 	case ARRAY_2D_TILED_THIN1:
284285484e2SJerome Glisse 		*pitch_align = max((u32)macro_tile_width * tile_width,
285285484e2SJerome Glisse 				(u32)((values->group_size * values->nbanks) /
286285484e2SJerome Glisse 				(values->blocksize * values->nsamples * tile_width)));
28716790569SAlex Deucher 		*height_align = macro_tile_height * tile_height;
28816790569SAlex Deucher 		*depth_align = 1;
28916790569SAlex Deucher 		*base_align = max(macro_tile_bytes,
29060b212f8SDave Airlie 				  (*pitch_align) * values->blocksize * (*height_align) * values->nsamples);
29116790569SAlex Deucher 		break;
29216790569SAlex Deucher 	default:
29316790569SAlex Deucher 		return -EINVAL;
29416790569SAlex Deucher 	}
29516790569SAlex Deucher 
29616790569SAlex Deucher 	return 0;
29716790569SAlex Deucher }
29816790569SAlex Deucher 
r600_cs_track_init(struct r600_cs_track * track)299961fb597SJerome Glisse static void r600_cs_track_init(struct r600_cs_track *track)
300961fb597SJerome Glisse {
301961fb597SJerome Glisse 	int i;
302961fb597SJerome Glisse 
3035f77df36SAlex Deucher 	/* assume DX9 mode */
3045f77df36SAlex Deucher 	track->sq_config = DX9_CONSTS;
305961fb597SJerome Glisse 	for (i = 0; i < 8; i++) {
306961fb597SJerome Glisse 		track->cb_color_base_last[i] = 0;
307961fb597SJerome Glisse 		track->cb_color_size[i] = 0;
308961fb597SJerome Glisse 		track->cb_color_size_idx[i] = 0;
309961fb597SJerome Glisse 		track->cb_color_info[i] = 0;
310285484e2SJerome Glisse 		track->cb_color_view[i] = 0xFFFFFFFF;
311961fb597SJerome Glisse 		track->cb_color_bo[i] = NULL;
312961fb597SJerome Glisse 		track->cb_color_bo_offset[i] = 0xFFFFFFFF;
31316790569SAlex Deucher 		track->cb_color_bo_mc[i] = 0xFFFFFFFF;
3143b5ef597SMarek Olšák 		track->cb_color_frag_bo[i] = NULL;
3153b5ef597SMarek Olšák 		track->cb_color_frag_offset[i] = 0xFFFFFFFF;
3163b5ef597SMarek Olšák 		track->cb_color_tile_bo[i] = NULL;
3173b5ef597SMarek Olšák 		track->cb_color_tile_offset[i] = 0xFFFFFFFF;
3183b5ef597SMarek Olšák 		track->cb_color_mask[i] = 0xFFFFFFFF;
319961fb597SJerome Glisse 	}
320523885deSMarek Olšák 	track->is_resolve = false;
3213b5ef597SMarek Olšák 	track->nsamples = 16;
3223b5ef597SMarek Olšák 	track->log_nsamples = 4;
323961fb597SJerome Glisse 	track->cb_target_mask = 0xFFFFFFFF;
324961fb597SJerome Glisse 	track->cb_shader_mask = 0xFFFFFFFF;
3253c12513dSMarek Olšák 	track->cb_dirty = true;
326961fb597SJerome Glisse 	track->db_bo = NULL;
32716790569SAlex Deucher 	track->db_bo_mc = 0xFFFFFFFF;
328961fb597SJerome Glisse 	/* assume the biggest format and that htile is enabled */
329961fb597SJerome Glisse 	track->db_depth_info = 7 | (1 << 25);
330961fb597SJerome Glisse 	track->db_depth_view = 0xFFFFC000;
331961fb597SJerome Glisse 	track->db_depth_size = 0xFFFFFFFF;
332961fb597SJerome Glisse 	track->db_depth_size_idx = 0;
333961fb597SJerome Glisse 	track->db_depth_control = 0xFFFFFFFF;
3343c12513dSMarek Olšák 	track->db_dirty = true;
33588f50c80SJerome Glisse 	track->htile_bo = NULL;
33688f50c80SJerome Glisse 	track->htile_offset = 0xFFFFFFFF;
33788f50c80SJerome Glisse 	track->htile_surface = 0;
338dd220a00SMarek Olšák 
339dd220a00SMarek Olšák 	for (i = 0; i < 4; i++) {
340dd220a00SMarek Olšák 		track->vgt_strmout_size[i] = 0;
341dd220a00SMarek Olšák 		track->vgt_strmout_bo[i] = NULL;
342dd220a00SMarek Olšák 		track->vgt_strmout_bo_offset[i] = 0xFFFFFFFF;
343dd220a00SMarek Olšák 		track->vgt_strmout_bo_mc[i] = 0xFFFFFFFF;
344dd220a00SMarek Olšák 	}
3453c12513dSMarek Olšák 	track->streamout_dirty = true;
346779923bcSMarek Olšák 	track->sx_misc_kill_all_prims = false;
347961fb597SJerome Glisse }
348961fb597SJerome Glisse 
r600_cs_track_validate_cb(struct radeon_cs_parser * p,int i)349488479ebSAndi Kleen static int r600_cs_track_validate_cb(struct radeon_cs_parser *p, int i)
350961fb597SJerome Glisse {
351961fb597SJerome Glisse 	struct r600_cs_track *track = p->track;
352e9f782ddSzhengbin 	u32 slice_tile_max, tmp;
35316790569SAlex Deucher 	u32 height, height_align, pitch, pitch_align, depth_align;
35416790569SAlex Deucher 	u64 base_offset, base_align;
35516790569SAlex Deucher 	struct array_mode_checker array_check;
356f2e39221SJerome Glisse 	volatile u32 *ib = p->ib.ptr;
357f30df2faSDave Airlie 	unsigned array_mode;
35860b212f8SDave Airlie 	u32 format;
359523885deSMarek Olšák 	/* When resolve is used, the second colorbuffer has always 1 sample. */
360523885deSMarek Olšák 	unsigned nsamples = track->is_resolve && i == 1 ? 1 : track->nsamples;
361285484e2SJerome Glisse 
36260b212f8SDave Airlie 	format = G_0280A0_FORMAT(track->cb_color_info[i]);
363285484e2SJerome Glisse 	if (!r600_fmt_is_valid_color(format)) {
364961fb597SJerome Glisse 		dev_warn(p->dev, "%s:%d cb invalid format %d for %d (0x%08X)\n",
36560b212f8SDave Airlie 			 __func__, __LINE__, format,
366961fb597SJerome Glisse 			i, track->cb_color_info[i]);
367961fb597SJerome Glisse 		return -EINVAL;
368961fb597SJerome Glisse 	}
36916790569SAlex Deucher 	/* pitch in pixels */
37016790569SAlex Deucher 	pitch = (G_028060_PITCH_TILE_MAX(track->cb_color_size[i]) + 1) * 8;
371961fb597SJerome Glisse 	slice_tile_max = G_028060_SLICE_TILE_MAX(track->cb_color_size[i]) + 1;
372f30df2faSDave Airlie 	slice_tile_max *= 64;
37316790569SAlex Deucher 	height = slice_tile_max / pitch;
374961fb597SJerome Glisse 	if (height > 8192)
375961fb597SJerome Glisse 		height = 8192;
376f30df2faSDave Airlie 	array_mode = G_0280A0_ARRAY_MODE(track->cb_color_info[i]);
37716790569SAlex Deucher 
37816790569SAlex Deucher 	base_offset = track->cb_color_bo_mc[i] + track->cb_color_bo_offset[i];
37916790569SAlex Deucher 	array_check.array_mode = array_mode;
38016790569SAlex Deucher 	array_check.group_size = track->group_size;
38116790569SAlex Deucher 	array_check.nbanks = track->nbanks;
38216790569SAlex Deucher 	array_check.npipes = track->npipes;
383523885deSMarek Olšák 	array_check.nsamples = nsamples;
384285484e2SJerome Glisse 	array_check.blocksize = r600_fmt_get_blocksize(format);
38516790569SAlex Deucher 	if (r600_get_array_mode_alignment(&array_check,
38616790569SAlex Deucher 					  &pitch_align, &height_align, &depth_align, &base_align)) {
38716790569SAlex Deucher 		dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
38816790569SAlex Deucher 			 G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
38916790569SAlex Deucher 			 track->cb_color_info[i]);
39016790569SAlex Deucher 		return -EINVAL;
39116790569SAlex Deucher 	}
392f30df2faSDave Airlie 	switch (array_mode) {
393961fb597SJerome Glisse 	case V_0280A0_ARRAY_LINEAR_GENERAL:
39440e2a5c1SAlex Deucher 		break;
395961fb597SJerome Glisse 	case V_0280A0_ARRAY_LINEAR_ALIGNED:
396961fb597SJerome Glisse 		break;
397961fb597SJerome Glisse 	case V_0280A0_ARRAY_1D_TILED_THIN1:
3988f895da5SAlex Deucher 		/* avoid breaking userspace */
3998f895da5SAlex Deucher 		if (height > 7)
4008f895da5SAlex Deucher 			height &= ~0x7;
401961fb597SJerome Glisse 		break;
402961fb597SJerome Glisse 	case V_0280A0_ARRAY_2D_TILED_THIN1:
403961fb597SJerome Glisse 		break;
404961fb597SJerome Glisse 	default:
405961fb597SJerome Glisse 		dev_warn(p->dev, "%s invalid tiling %d for %d (0x%08X)\n", __func__,
406961fb597SJerome Glisse 			G_0280A0_ARRAY_MODE(track->cb_color_info[i]), i,
407961fb597SJerome Glisse 			track->cb_color_info[i]);
408961fb597SJerome Glisse 		return -EINVAL;
409961fb597SJerome Glisse 	}
41016790569SAlex Deucher 
41116790569SAlex Deucher 	if (!IS_ALIGNED(pitch, pitch_align)) {
412c2049b3dSAlex Deucher 		dev_warn(p->dev, "%s:%d cb pitch (%d, 0x%x, %d) invalid\n",
413c2049b3dSAlex Deucher 			 __func__, __LINE__, pitch, pitch_align, array_mode);
41416790569SAlex Deucher 		return -EINVAL;
41516790569SAlex Deucher 	}
41616790569SAlex Deucher 	if (!IS_ALIGNED(height, height_align)) {
417c2049b3dSAlex Deucher 		dev_warn(p->dev, "%s:%d cb height (%d, 0x%x, %d) invalid\n",
418c2049b3dSAlex Deucher 			 __func__, __LINE__, height, height_align, array_mode);
41916790569SAlex Deucher 		return -EINVAL;
42016790569SAlex Deucher 	}
42116790569SAlex Deucher 	if (!IS_ALIGNED(base_offset, base_align)) {
422c2049b3dSAlex Deucher 		dev_warn(p->dev, "%s offset[%d] 0x%llx 0x%llx, %d not aligned\n", __func__, i,
423c2049b3dSAlex Deucher 			 base_offset, base_align, array_mode);
42416790569SAlex Deucher 		return -EINVAL;
42516790569SAlex Deucher 	}
42616790569SAlex Deucher 
427961fb597SJerome Glisse 	/* check offset */
428fcdeefe4SMarek Olšák 	tmp = r600_fmt_get_nblocksy(format, height) * r600_fmt_get_nblocksx(format, pitch) *
429523885deSMarek Olšák 	      r600_fmt_get_blocksize(format) * nsamples;
430285484e2SJerome Glisse 	switch (array_mode) {
431285484e2SJerome Glisse 	default:
432285484e2SJerome Glisse 	case V_0280A0_ARRAY_LINEAR_GENERAL:
433285484e2SJerome Glisse 	case V_0280A0_ARRAY_LINEAR_ALIGNED:
434285484e2SJerome Glisse 		tmp += track->cb_color_view[i] & 0xFF;
435285484e2SJerome Glisse 		break;
436285484e2SJerome Glisse 	case V_0280A0_ARRAY_1D_TILED_THIN1:
437285484e2SJerome Glisse 	case V_0280A0_ARRAY_2D_TILED_THIN1:
438285484e2SJerome Glisse 		tmp += G_028080_SLICE_MAX(track->cb_color_view[i]) * tmp;
439285484e2SJerome Glisse 		break;
440285484e2SJerome Glisse 	}
441961fb597SJerome Glisse 	if ((tmp + track->cb_color_bo_offset[i]) > radeon_bo_size(track->cb_color_bo[i])) {
442f30df2faSDave Airlie 		if (array_mode == V_0280A0_ARRAY_LINEAR_GENERAL) {
443f30df2faSDave Airlie 			/* the initial DDX does bad things with the CB size occasionally */
444f30df2faSDave Airlie 			/* it rounds up height too far for slice tile max but the BO is smaller */
445a1a82133SAlex Deucher 			/* r600c,g also seem to flush at bad times in some apps resulting in
446a1a82133SAlex Deucher 			 * bogus values here. So for linear just allow anything to avoid breaking
447a1a82133SAlex Deucher 			 * broken userspace.
448a1a82133SAlex Deucher 			 */
449f30df2faSDave Airlie 		} else {
450c116cc94SMarek Olšák 			dev_warn(p->dev, "%s offset[%d] %d %llu %d %lu too big (%d %d) (%d %d %d)\n",
451285484e2SJerome Glisse 				 __func__, i, array_mode,
452c2049b3dSAlex Deucher 				 track->cb_color_bo_offset[i], tmp,
453285484e2SJerome Glisse 				 radeon_bo_size(track->cb_color_bo[i]),
454285484e2SJerome Glisse 				 pitch, height, r600_fmt_get_nblocksx(format, pitch),
455285484e2SJerome Glisse 				 r600_fmt_get_nblocksy(format, height),
456285484e2SJerome Glisse 				 r600_fmt_get_blocksize(format));
457f30df2faSDave Airlie 			return -EINVAL;
458f30df2faSDave Airlie 		}
459f30df2faSDave Airlie 	}
460961fb597SJerome Glisse 	/* limit max tile */
46116790569SAlex Deucher 	tmp = (height * pitch) >> 6;
462961fb597SJerome Glisse 	if (tmp < slice_tile_max)
463961fb597SJerome Glisse 		slice_tile_max = tmp;
46416790569SAlex Deucher 	tmp = S_028060_PITCH_TILE_MAX((pitch / 8) - 1) |
465961fb597SJerome Glisse 		S_028060_SLICE_TILE_MAX(slice_tile_max - 1);
466961fb597SJerome Glisse 	ib[track->cb_color_size_idx[i]] = tmp;
467c116cc94SMarek Olšák 
468c116cc94SMarek Olšák 	/* FMASK/CMASK */
469c116cc94SMarek Olšák 	switch (G_0280A0_TILE_MODE(track->cb_color_info[i])) {
470c116cc94SMarek Olšák 	case V_0280A0_TILE_DISABLE:
471c116cc94SMarek Olšák 		break;
472c116cc94SMarek Olšák 	case V_0280A0_FRAG_ENABLE:
473c116cc94SMarek Olšák 		if (track->nsamples > 1) {
474c116cc94SMarek Olšák 			uint32_t tile_max = G_028100_FMASK_TILE_MAX(track->cb_color_mask[i]);
475c116cc94SMarek Olšák 			/* the tile size is 8x8, but the size is in units of bits.
476c116cc94SMarek Olšák 			 * for bytes, do just * 8. */
477c116cc94SMarek Olšák 			uint32_t bytes = track->nsamples * track->log_nsamples * 8 * (tile_max + 1);
478c116cc94SMarek Olšák 
479c116cc94SMarek Olšák 			if (bytes + track->cb_color_frag_offset[i] >
480c116cc94SMarek Olšák 			    radeon_bo_size(track->cb_color_frag_bo[i])) {
481c116cc94SMarek Olšák 				dev_warn(p->dev, "%s FMASK_TILE_MAX too large "
482c116cc94SMarek Olšák 					 "(tile_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n",
483c116cc94SMarek Olšák 					 __func__, tile_max, bytes,
484c116cc94SMarek Olšák 					 track->cb_color_frag_offset[i],
485c116cc94SMarek Olšák 					 radeon_bo_size(track->cb_color_frag_bo[i]));
486c116cc94SMarek Olšák 				return -EINVAL;
487c116cc94SMarek Olšák 			}
488c116cc94SMarek Olšák 		}
489df561f66SGustavo A. R. Silva 		fallthrough;
490c116cc94SMarek Olšák 	case V_0280A0_CLEAR_ENABLE:
491c116cc94SMarek Olšák 	{
492c116cc94SMarek Olšák 		uint32_t block_max = G_028100_CMASK_BLOCK_MAX(track->cb_color_mask[i]);
493c116cc94SMarek Olšák 		/* One block = 128x128 pixels, one 8x8 tile has 4 bits..
494c116cc94SMarek Olšák 		 * (128*128) / (8*8) / 2 = 128 bytes per block. */
495c116cc94SMarek Olšák 		uint32_t bytes = (block_max + 1) * 128;
496c116cc94SMarek Olšák 
497c116cc94SMarek Olšák 		if (bytes + track->cb_color_tile_offset[i] >
498c116cc94SMarek Olšák 		    radeon_bo_size(track->cb_color_tile_bo[i])) {
499c116cc94SMarek Olšák 			dev_warn(p->dev, "%s CMASK_BLOCK_MAX too large "
500c116cc94SMarek Olšák 				 "(block_max=%u, bytes=%u, offset=%llu, bo_size=%lu)\n",
501c116cc94SMarek Olšák 				 __func__, block_max, bytes,
502c116cc94SMarek Olšák 				 track->cb_color_tile_offset[i],
503c116cc94SMarek Olšák 				 radeon_bo_size(track->cb_color_tile_bo[i]));
504c116cc94SMarek Olšák 			return -EINVAL;
505c116cc94SMarek Olšák 		}
506c116cc94SMarek Olšák 		break;
507c116cc94SMarek Olšák 	}
508c116cc94SMarek Olšák 	default:
509c116cc94SMarek Olšák 		dev_warn(p->dev, "%s invalid tile mode\n", __func__);
510c116cc94SMarek Olšák 		return -EINVAL;
511c116cc94SMarek Olšák 	}
512961fb597SJerome Glisse 	return 0;
513961fb597SJerome Glisse }
514961fb597SJerome Glisse 
r600_cs_track_validate_db(struct radeon_cs_parser * p)51588f50c80SJerome Glisse static int r600_cs_track_validate_db(struct radeon_cs_parser *p)
516961fb597SJerome Glisse {
517961fb597SJerome Glisse 	struct r600_cs_track *track = p->track;
518e9f782ddSzhengbin 	u32 nviews, bpe, ntiles, slice_tile_max, tmp;
51988f50c80SJerome Glisse 	u32 height_align, pitch_align, depth_align;
52088f50c80SJerome Glisse 	u32 pitch = 8192;
52188f50c80SJerome Glisse 	u32 height = 8192;
52216790569SAlex Deucher 	u64 base_offset, base_align;
52316790569SAlex Deucher 	struct array_mode_checker array_check;
52416790569SAlex Deucher 	int array_mode;
525f2e39221SJerome Glisse 	volatile u32 *ib = p->ib.ptr;
52688f50c80SJerome Glisse 
52716790569SAlex Deucher 
528961fb597SJerome Glisse 	if (track->db_bo == NULL) {
529961fb597SJerome Glisse 		dev_warn(p->dev, "z/stencil with no depth buffer\n");
530961fb597SJerome Glisse 		return -EINVAL;
531961fb597SJerome Glisse 	}
532961fb597SJerome Glisse 	switch (G_028010_FORMAT(track->db_depth_info)) {
533961fb597SJerome Glisse 	case V_028010_DEPTH_16:
534961fb597SJerome Glisse 		bpe = 2;
535961fb597SJerome Glisse 		break;
536961fb597SJerome Glisse 	case V_028010_DEPTH_X8_24:
537961fb597SJerome Glisse 	case V_028010_DEPTH_8_24:
538961fb597SJerome Glisse 	case V_028010_DEPTH_X8_24_FLOAT:
539961fb597SJerome Glisse 	case V_028010_DEPTH_8_24_FLOAT:
540961fb597SJerome Glisse 	case V_028010_DEPTH_32_FLOAT:
541961fb597SJerome Glisse 		bpe = 4;
542961fb597SJerome Glisse 		break;
543961fb597SJerome Glisse 	case V_028010_DEPTH_X24_8_32_FLOAT:
544961fb597SJerome Glisse 		bpe = 8;
545961fb597SJerome Glisse 		break;
546961fb597SJerome Glisse 	default:
547961fb597SJerome Glisse 		dev_warn(p->dev, "z/stencil with invalid format %d\n", G_028010_FORMAT(track->db_depth_info));
548961fb597SJerome Glisse 		return -EINVAL;
549961fb597SJerome Glisse 	}
550961fb597SJerome Glisse 	if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
551961fb597SJerome Glisse 		if (!track->db_depth_size_idx) {
552961fb597SJerome Glisse 			dev_warn(p->dev, "z/stencil buffer size not set\n");
553961fb597SJerome Glisse 			return -EINVAL;
554961fb597SJerome Glisse 		}
555961fb597SJerome Glisse 		tmp = radeon_bo_size(track->db_bo) - track->db_offset;
556961fb597SJerome Glisse 		tmp = (tmp / bpe) >> 6;
557961fb597SJerome Glisse 		if (!tmp) {
558961fb597SJerome Glisse 			dev_warn(p->dev, "z/stencil buffer too small (0x%08X %d %d %ld)\n",
559961fb597SJerome Glisse 					track->db_depth_size, bpe, track->db_offset,
560961fb597SJerome Glisse 					radeon_bo_size(track->db_bo));
561961fb597SJerome Glisse 			return -EINVAL;
562961fb597SJerome Glisse 		}
563961fb597SJerome Glisse 		ib[track->db_depth_size_idx] = S_028000_SLICE_TILE_MAX(tmp - 1) | (track->db_depth_size & 0x3FF);
564961fb597SJerome Glisse 	} else {
56516790569SAlex Deucher 		/* pitch in pixels */
56616790569SAlex Deucher 		pitch = (G_028000_PITCH_TILE_MAX(track->db_depth_size) + 1) * 8;
5672c7d81acSAlex Deucher 		slice_tile_max = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
5682c7d81acSAlex Deucher 		slice_tile_max *= 64;
56916790569SAlex Deucher 		height = slice_tile_max / pitch;
5702c7d81acSAlex Deucher 		if (height > 8192)
5712c7d81acSAlex Deucher 			height = 8192;
57216790569SAlex Deucher 		base_offset = track->db_bo_mc + track->db_offset;
57316790569SAlex Deucher 		array_mode = G_028010_ARRAY_MODE(track->db_depth_info);
57416790569SAlex Deucher 		array_check.array_mode = array_mode;
57516790569SAlex Deucher 		array_check.group_size = track->group_size;
57616790569SAlex Deucher 		array_check.nbanks = track->nbanks;
57716790569SAlex Deucher 		array_check.npipes = track->npipes;
57816790569SAlex Deucher 		array_check.nsamples = track->nsamples;
57960b212f8SDave Airlie 		array_check.blocksize = bpe;
58016790569SAlex Deucher 		if (r600_get_array_mode_alignment(&array_check,
58116790569SAlex Deucher 					&pitch_align, &height_align, &depth_align, &base_align)) {
58216790569SAlex Deucher 			dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
58316790569SAlex Deucher 					G_028010_ARRAY_MODE(track->db_depth_info),
58416790569SAlex Deucher 					track->db_depth_info);
58540e2a5c1SAlex Deucher 			return -EINVAL;
58640e2a5c1SAlex Deucher 		}
58716790569SAlex Deucher 		switch (array_mode) {
58816790569SAlex Deucher 		case V_028010_ARRAY_1D_TILED_THIN1:
5892c7d81acSAlex Deucher 			/* don't break userspace */
5902c7d81acSAlex Deucher 			height &= ~0x7;
59140e2a5c1SAlex Deucher 			break;
59240e2a5c1SAlex Deucher 		case V_028010_ARRAY_2D_TILED_THIN1:
59340e2a5c1SAlex Deucher 			break;
59440e2a5c1SAlex Deucher 		default:
59540e2a5c1SAlex Deucher 			dev_warn(p->dev, "%s invalid tiling %d (0x%08X)\n", __func__,
59640e2a5c1SAlex Deucher 					G_028010_ARRAY_MODE(track->db_depth_info),
59740e2a5c1SAlex Deucher 					track->db_depth_info);
59840e2a5c1SAlex Deucher 			return -EINVAL;
59940e2a5c1SAlex Deucher 		}
60016790569SAlex Deucher 
60116790569SAlex Deucher 		if (!IS_ALIGNED(pitch, pitch_align)) {
602c2049b3dSAlex Deucher 			dev_warn(p->dev, "%s:%d db pitch (%d, 0x%x, %d) invalid\n",
603c2049b3dSAlex Deucher 					__func__, __LINE__, pitch, pitch_align, array_mode);
60440e2a5c1SAlex Deucher 			return -EINVAL;
60540e2a5c1SAlex Deucher 		}
60616790569SAlex Deucher 		if (!IS_ALIGNED(height, height_align)) {
607c2049b3dSAlex Deucher 			dev_warn(p->dev, "%s:%d db height (%d, 0x%x, %d) invalid\n",
608c2049b3dSAlex Deucher 					__func__, __LINE__, height, height_align, array_mode);
60916790569SAlex Deucher 			return -EINVAL;
61016790569SAlex Deucher 		}
61116790569SAlex Deucher 		if (!IS_ALIGNED(base_offset, base_align)) {
61288f50c80SJerome Glisse 			dev_warn(p->dev, "%s offset 0x%llx, 0x%llx, %d not aligned\n", __func__,
613c2049b3dSAlex Deucher 					base_offset, base_align, array_mode);
61416790569SAlex Deucher 			return -EINVAL;
61516790569SAlex Deucher 		}
61616790569SAlex Deucher 
617961fb597SJerome Glisse 		ntiles = G_028000_SLICE_TILE_MAX(track->db_depth_size) + 1;
618961fb597SJerome Glisse 		nviews = G_028004_SLICE_MAX(track->db_depth_view) + 1;
619fcdeefe4SMarek Olšák 		tmp = ntiles * bpe * 64 * nviews * track->nsamples;
620961fb597SJerome Glisse 		if ((tmp + track->db_offset) > radeon_bo_size(track->db_bo)) {
621c2049b3dSAlex Deucher 			dev_warn(p->dev, "z/stencil buffer (%d) too small (0x%08X %d %d %d -> %u have %lu)\n",
622c2049b3dSAlex Deucher 					array_mode,
623961fb597SJerome Glisse 					track->db_depth_size, ntiles, nviews, bpe, tmp + track->db_offset,
624961fb597SJerome Glisse 					radeon_bo_size(track->db_bo));
625961fb597SJerome Glisse 			return -EINVAL;
626961fb597SJerome Glisse 		}
627961fb597SJerome Glisse 	}
62888f50c80SJerome Glisse 
62988f50c80SJerome Glisse 	/* hyperz */
63088f50c80SJerome Glisse 	if (G_028010_TILE_SURFACE_ENABLE(track->db_depth_info)) {
63188f50c80SJerome Glisse 		unsigned long size;
63288f50c80SJerome Glisse 		unsigned nbx, nby;
63388f50c80SJerome Glisse 
63488f50c80SJerome Glisse 		if (track->htile_bo == NULL) {
63588f50c80SJerome Glisse 			dev_warn(p->dev, "%s:%d htile enabled without htile surface 0x%08x\n",
63688f50c80SJerome Glisse 				 __func__, __LINE__, track->db_depth_info);
63788f50c80SJerome Glisse 			return -EINVAL;
638961fb597SJerome Glisse 		}
63988f50c80SJerome Glisse 		if ((track->db_depth_size & 0xFFFFFC00) == 0xFFFFFC00) {
64088f50c80SJerome Glisse 			dev_warn(p->dev, "%s:%d htile can't be enabled with bogus db_depth_size 0x%08x\n",
64188f50c80SJerome Glisse 				 __func__, __LINE__, track->db_depth_size);
64288f50c80SJerome Glisse 			return -EINVAL;
64388f50c80SJerome Glisse 		}
64488f50c80SJerome Glisse 
64588f50c80SJerome Glisse 		nbx = pitch;
64688f50c80SJerome Glisse 		nby = height;
64788f50c80SJerome Glisse 		if (G_028D24_LINEAR(track->htile_surface)) {
64888f50c80SJerome Glisse 			/* nbx must be 16 htiles aligned == 16 * 8 pixel aligned */
64988f50c80SJerome Glisse 			nbx = round_up(nbx, 16 * 8);
65088f50c80SJerome Glisse 			/* nby is npipes htiles aligned == npipes * 8 pixel aligned */
65188f50c80SJerome Glisse 			nby = round_up(nby, track->npipes * 8);
65288f50c80SJerome Glisse 		} else {
6534ac0533aSJerome Glisse 			/* always assume 8x8 htile */
65488f50c80SJerome Glisse 			/* align is htile align * 8, htile align vary according to
65588f50c80SJerome Glisse 			 * number of pipe and tile width and nby
65688f50c80SJerome Glisse 			 */
65788f50c80SJerome Glisse 			switch (track->npipes) {
65888f50c80SJerome Glisse 			case 8:
6594ac0533aSJerome Glisse 				/* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
66088f50c80SJerome Glisse 				nbx = round_up(nbx, 64 * 8);
66188f50c80SJerome Glisse 				nby = round_up(nby, 64 * 8);
66288f50c80SJerome Glisse 				break;
66388f50c80SJerome Glisse 			case 4:
6644ac0533aSJerome Glisse 				/* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
66588f50c80SJerome Glisse 				nbx = round_up(nbx, 64 * 8);
66688f50c80SJerome Glisse 				nby = round_up(nby, 32 * 8);
66788f50c80SJerome Glisse 				break;
66888f50c80SJerome Glisse 			case 2:
6694ac0533aSJerome Glisse 				/* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
67088f50c80SJerome Glisse 				nbx = round_up(nbx, 32 * 8);
67188f50c80SJerome Glisse 				nby = round_up(nby, 32 * 8);
67288f50c80SJerome Glisse 				break;
67388f50c80SJerome Glisse 			case 1:
6744ac0533aSJerome Glisse 				/* HTILE_WIDTH = 8 & HTILE_HEIGHT = 8*/
67588f50c80SJerome Glisse 				nbx = round_up(nbx, 32 * 8);
67688f50c80SJerome Glisse 				nby = round_up(nby, 16 * 8);
67788f50c80SJerome Glisse 				break;
67888f50c80SJerome Glisse 			default:
67988f50c80SJerome Glisse 				dev_warn(p->dev, "%s:%d invalid num pipes %d\n",
68088f50c80SJerome Glisse 					 __func__, __LINE__, track->npipes);
68188f50c80SJerome Glisse 				return -EINVAL;
68288f50c80SJerome Glisse 			}
68388f50c80SJerome Glisse 		}
68488f50c80SJerome Glisse 		/* compute number of htile */
6854ac0533aSJerome Glisse 		nbx = nbx >> 3;
6864ac0533aSJerome Glisse 		nby = nby >> 3;
6874ac0533aSJerome Glisse 		/* size must be aligned on npipes * 2K boundary */
6884ac0533aSJerome Glisse 		size = roundup(nbx * nby * 4, track->npipes * (2 << 10));
68988f50c80SJerome Glisse 		size += track->htile_offset;
69088f50c80SJerome Glisse 
69188f50c80SJerome Glisse 		if (size > radeon_bo_size(track->htile_bo)) {
69288f50c80SJerome Glisse 			dev_warn(p->dev, "%s:%d htile surface too small %ld for %ld (%d %d)\n",
69388f50c80SJerome Glisse 				 __func__, __LINE__, radeon_bo_size(track->htile_bo),
69488f50c80SJerome Glisse 				 size, nbx, nby);
69588f50c80SJerome Glisse 			return -EINVAL;
69688f50c80SJerome Glisse 		}
69788f50c80SJerome Glisse 	}
69888f50c80SJerome Glisse 
6993c12513dSMarek Olšák 	track->db_dirty = false;
70088f50c80SJerome Glisse 	return 0;
7013c12513dSMarek Olšák }
70288f50c80SJerome Glisse 
r600_cs_track_check(struct radeon_cs_parser * p)70388f50c80SJerome Glisse static int r600_cs_track_check(struct radeon_cs_parser *p)
70488f50c80SJerome Glisse {
70588f50c80SJerome Glisse 	struct r600_cs_track *track = p->track;
70688f50c80SJerome Glisse 	u32 tmp;
70788f50c80SJerome Glisse 	int r, i;
70888f50c80SJerome Glisse 
70988f50c80SJerome Glisse 	/* on legacy kernel we don't perform advanced check */
71088f50c80SJerome Glisse 	if (p->rdev == NULL)
71188f50c80SJerome Glisse 		return 0;
71288f50c80SJerome Glisse 
71388f50c80SJerome Glisse 	/* check streamout */
71488f50c80SJerome Glisse 	if (track->streamout_dirty && track->vgt_strmout_en) {
71588f50c80SJerome Glisse 		for (i = 0; i < 4; i++) {
71688f50c80SJerome Glisse 			if (track->vgt_strmout_buffer_en & (1 << i)) {
71788f50c80SJerome Glisse 				if (track->vgt_strmout_bo[i]) {
71888f50c80SJerome Glisse 					u64 offset = (u64)track->vgt_strmout_bo_offset[i] +
71988f50c80SJerome Glisse 						(u64)track->vgt_strmout_size[i];
72088f50c80SJerome Glisse 					if (offset > radeon_bo_size(track->vgt_strmout_bo[i])) {
72188f50c80SJerome Glisse 						DRM_ERROR("streamout %d bo too small: 0x%llx, 0x%lx\n",
72288f50c80SJerome Glisse 							  i, offset,
72388f50c80SJerome Glisse 							  radeon_bo_size(track->vgt_strmout_bo[i]));
72488f50c80SJerome Glisse 						return -EINVAL;
72588f50c80SJerome Glisse 					}
72688f50c80SJerome Glisse 				} else {
72788f50c80SJerome Glisse 					dev_warn(p->dev, "No buffer for streamout %d\n", i);
72888f50c80SJerome Glisse 					return -EINVAL;
72988f50c80SJerome Glisse 				}
73088f50c80SJerome Glisse 			}
73188f50c80SJerome Glisse 		}
73288f50c80SJerome Glisse 		track->streamout_dirty = false;
73388f50c80SJerome Glisse 	}
73488f50c80SJerome Glisse 
73588f50c80SJerome Glisse 	if (track->sx_misc_kill_all_prims)
73688f50c80SJerome Glisse 		return 0;
73788f50c80SJerome Glisse 
73888f50c80SJerome Glisse 	/* check that we have a cb for each enabled target, we don't check
73988f50c80SJerome Glisse 	 * shader_mask because it seems mesa isn't always setting it :(
74088f50c80SJerome Glisse 	 */
74188f50c80SJerome Glisse 	if (track->cb_dirty) {
74288f50c80SJerome Glisse 		tmp = track->cb_target_mask;
743523885deSMarek Olšák 
744523885deSMarek Olšák 		/* We must check both colorbuffers for RESOLVE. */
745523885deSMarek Olšák 		if (track->is_resolve) {
746523885deSMarek Olšák 			tmp |= 0xff;
747523885deSMarek Olšák 		}
748523885deSMarek Olšák 
74988f50c80SJerome Glisse 		for (i = 0; i < 8; i++) {
75056492e0fSMarek Olšák 			u32 format = G_0280A0_FORMAT(track->cb_color_info[i]);
75156492e0fSMarek Olšák 
75256492e0fSMarek Olšák 			if (format != V_0280A0_COLOR_INVALID &&
75356492e0fSMarek Olšák 			    (tmp >> (i * 4)) & 0xF) {
75488f50c80SJerome Glisse 				/* at least one component is enabled */
75588f50c80SJerome Glisse 				if (track->cb_color_bo[i] == NULL) {
75688f50c80SJerome Glisse 					dev_warn(p->dev, "%s:%d mask 0x%08X | 0x%08X no cb for %d\n",
75788f50c80SJerome Glisse 						__func__, __LINE__, track->cb_target_mask, track->cb_shader_mask, i);
75888f50c80SJerome Glisse 					return -EINVAL;
75988f50c80SJerome Glisse 				}
76088f50c80SJerome Glisse 				/* perform rewrite of CB_COLOR[0-7]_SIZE */
76188f50c80SJerome Glisse 				r = r600_cs_track_validate_cb(p, i);
76288f50c80SJerome Glisse 				if (r)
76388f50c80SJerome Glisse 					return r;
76488f50c80SJerome Glisse 			}
76588f50c80SJerome Glisse 		}
76688f50c80SJerome Glisse 		track->cb_dirty = false;
76788f50c80SJerome Glisse 	}
76888f50c80SJerome Glisse 
76988f50c80SJerome Glisse 	/* Check depth buffer */
7700f457e48SMarek Olšák 	if (track->db_dirty &&
7710f457e48SMarek Olšák 	    G_028010_FORMAT(track->db_depth_info) != V_028010_DEPTH_INVALID &&
7720f457e48SMarek Olšák 	    (G_028800_STENCIL_ENABLE(track->db_depth_control) ||
77388f50c80SJerome Glisse 	     G_028800_Z_ENABLE(track->db_depth_control))) {
77488f50c80SJerome Glisse 		r = r600_cs_track_validate_db(p);
77588f50c80SJerome Glisse 		if (r)
77688f50c80SJerome Glisse 			return r;
77788f50c80SJerome Glisse 	}
77888f50c80SJerome Glisse 
779961fb597SJerome Glisse 	return 0;
780961fb597SJerome Glisse }
781961fb597SJerome Glisse 
7823ce0a23dSJerome Glisse /**
78340592a17SIlija Hadzic  * r600_cs_packet_parse_vline() - parse userspace VLINE packet
7840f4d60c3SLee Jones  * @p:		parser structure holding parsing context.
7853ce0a23dSJerome Glisse  *
78640592a17SIlija Hadzic  * This is an R600-specific function for parsing VLINE packets.
78740592a17SIlija Hadzic  * Real work is done by r600_cs_common_vline_parse function.
78840592a17SIlija Hadzic  * Here we just set up ASIC-specific register table and call
78940592a17SIlija Hadzic  * the common implementation function.
79040592a17SIlija Hadzic  */
r600_cs_packet_parse_vline(struct radeon_cs_parser * p)79140592a17SIlija Hadzic static int r600_cs_packet_parse_vline(struct radeon_cs_parser *p)
7923ce0a23dSJerome Glisse {
79340592a17SIlija Hadzic 	static uint32_t vline_start_end[2] = {AVIVO_D1MODE_VLINE_START_END,
79440592a17SIlija Hadzic 					      AVIVO_D2MODE_VLINE_START_END};
79540592a17SIlija Hadzic 	static uint32_t vline_status[2] = {AVIVO_D1MODE_VLINE_STATUS,
79640592a17SIlija Hadzic 					   AVIVO_D2MODE_VLINE_STATUS};
7973ce0a23dSJerome Glisse 
79840592a17SIlija Hadzic 	return r600_cs_common_vline_parse(p, vline_start_end, vline_status);
7993ce0a23dSJerome Glisse }
8003ce0a23dSJerome Glisse 
8013ce0a23dSJerome Glisse /**
80240592a17SIlija Hadzic  * r600_cs_common_vline_parse() - common vline parser
8030f4d60c3SLee Jones  * @p:			parser structure holding parsing context.
80440592a17SIlija Hadzic  * @vline_start_end:    table of vline_start_end registers
80540592a17SIlija Hadzic  * @vline_status:       table of vline_status registers
8062f67c6e0SAlex Deucher  *
8072f67c6e0SAlex Deucher  * Userspace sends a special sequence for VLINE waits.
8082f67c6e0SAlex Deucher  * PACKET0 - VLINE_START_END + value
8092f67c6e0SAlex Deucher  * PACKET3 - WAIT_REG_MEM poll vline status reg
8102f67c6e0SAlex Deucher  * RELOC (P3) - crtc_id in reloc.
8112f67c6e0SAlex Deucher  *
8122f67c6e0SAlex Deucher  * This function parses this and relocates the VLINE START END
8132f67c6e0SAlex Deucher  * and WAIT_REG_MEM packets to the correct crtc.
8142f67c6e0SAlex Deucher  * It also detects a switched off crtc and nulls out the
81540592a17SIlija Hadzic  * wait in that case. This function is common for all ASICs that
81640592a17SIlija Hadzic  * are R600 and newer. The parsing algorithm is the same, and only
81740592a17SIlija Hadzic  * differs in which registers are used.
81840592a17SIlija Hadzic  *
81940592a17SIlija Hadzic  * Caller is the ASIC-specific function which passes the parser
82040592a17SIlija Hadzic  * context and ASIC-specific register table
8212f67c6e0SAlex Deucher  */
r600_cs_common_vline_parse(struct radeon_cs_parser * p,uint32_t * vline_start_end,uint32_t * vline_status)82240592a17SIlija Hadzic int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
82340592a17SIlija Hadzic 			       uint32_t *vline_start_end,
82440592a17SIlija Hadzic 			       uint32_t *vline_status)
8252f67c6e0SAlex Deucher {
8262f67c6e0SAlex Deucher 	struct drm_crtc *crtc;
8272f67c6e0SAlex Deucher 	struct radeon_crtc *radeon_crtc;
8282f67c6e0SAlex Deucher 	struct radeon_cs_packet p3reloc, wait_reg_mem;
8292f67c6e0SAlex Deucher 	int crtc_id;
8302f67c6e0SAlex Deucher 	int r;
8312f67c6e0SAlex Deucher 	uint32_t header, h_idx, reg, wait_reg_mem_info;
8322f67c6e0SAlex Deucher 	volatile uint32_t *ib;
8332f67c6e0SAlex Deucher 
834f2e39221SJerome Glisse 	ib = p->ib.ptr;
8352f67c6e0SAlex Deucher 
8362f67c6e0SAlex Deucher 	/* parse the WAIT_REG_MEM */
837c38f34b5SIlija Hadzic 	r = radeon_cs_packet_parse(p, &wait_reg_mem, p->idx);
8382f67c6e0SAlex Deucher 	if (r)
8392f67c6e0SAlex Deucher 		return r;
8402f67c6e0SAlex Deucher 
8412f67c6e0SAlex Deucher 	/* check its a WAIT_REG_MEM */
8424e872ae2SIlija Hadzic 	if (wait_reg_mem.type != RADEON_PACKET_TYPE3 ||
8432f67c6e0SAlex Deucher 	    wait_reg_mem.opcode != PACKET3_WAIT_REG_MEM) {
8442f67c6e0SAlex Deucher 		DRM_ERROR("vline wait missing WAIT_REG_MEM segment\n");
845a3a88a66SPaul Bolle 		return -EINVAL;
8462f67c6e0SAlex Deucher 	}
8472f67c6e0SAlex Deucher 
8482f67c6e0SAlex Deucher 	wait_reg_mem_info = radeon_get_ib_value(p, wait_reg_mem.idx + 1);
8492f67c6e0SAlex Deucher 	/* bit 4 is reg (0) or mem (1) */
8502f67c6e0SAlex Deucher 	if (wait_reg_mem_info & 0x10) {
85140592a17SIlija Hadzic 		DRM_ERROR("vline WAIT_REG_MEM waiting on MEM instead of REG\n");
852a3a88a66SPaul Bolle 		return -EINVAL;
8532f67c6e0SAlex Deucher 	}
854d6e18a34SIlija Hadzic 	/* bit 8 is me (0) or pfp (1) */
855d6e18a34SIlija Hadzic 	if (wait_reg_mem_info & 0x100) {
856d6e18a34SIlija Hadzic 		DRM_ERROR("vline WAIT_REG_MEM waiting on PFP instead of ME\n");
8572f67c6e0SAlex Deucher 		return -EINVAL;
8582f67c6e0SAlex Deucher 	}
8592f67c6e0SAlex Deucher 	/* waiting for value to be equal */
8602f67c6e0SAlex Deucher 	if ((wait_reg_mem_info & 0x7) != 0x3) {
8612f67c6e0SAlex Deucher 		DRM_ERROR("vline WAIT_REG_MEM function not equal\n");
862a3a88a66SPaul Bolle 		return -EINVAL;
8632f67c6e0SAlex Deucher 	}
86440592a17SIlija Hadzic 	if ((radeon_get_ib_value(p, wait_reg_mem.idx + 2) << 2) != vline_status[0]) {
8652f67c6e0SAlex Deucher 		DRM_ERROR("vline WAIT_REG_MEM bad reg\n");
866a3a88a66SPaul Bolle 		return -EINVAL;
8672f67c6e0SAlex Deucher 	}
8682f67c6e0SAlex Deucher 
86940592a17SIlija Hadzic 	if (radeon_get_ib_value(p, wait_reg_mem.idx + 5) != RADEON_VLINE_STAT) {
8702f67c6e0SAlex Deucher 		DRM_ERROR("vline WAIT_REG_MEM bad bit mask\n");
871a3a88a66SPaul Bolle 		return -EINVAL;
8722f67c6e0SAlex Deucher 	}
8732f67c6e0SAlex Deucher 
8742f67c6e0SAlex Deucher 	/* jump over the NOP */
875c38f34b5SIlija Hadzic 	r = radeon_cs_packet_parse(p, &p3reloc, p->idx + wait_reg_mem.count + 2);
8762f67c6e0SAlex Deucher 	if (r)
8772f67c6e0SAlex Deucher 		return r;
8782f67c6e0SAlex Deucher 
8792f67c6e0SAlex Deucher 	h_idx = p->idx - 2;
8802f67c6e0SAlex Deucher 	p->idx += wait_reg_mem.count + 2;
8812f67c6e0SAlex Deucher 	p->idx += p3reloc.count + 2;
8822f67c6e0SAlex Deucher 
8832f67c6e0SAlex Deucher 	header = radeon_get_ib_value(p, h_idx);
8842f67c6e0SAlex Deucher 	crtc_id = radeon_get_ib_value(p, h_idx + 2 + 7 + 1);
8854e872ae2SIlija Hadzic 	reg = R600_CP_PACKET0_GET_REG(header);
88629508eb6SDave Airlie 
8875e3a0f77SWu Hoi Pok 	crtc = drm_crtc_find(rdev_to_drm(p->rdev), p->filp, crtc_id);
888b957f457SRob Clark 	if (!crtc) {
8892f67c6e0SAlex Deucher 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
89010e10d34SVille Syrjälä 		return -ENOENT;
8912f67c6e0SAlex Deucher 	}
8922f67c6e0SAlex Deucher 	radeon_crtc = to_radeon_crtc(crtc);
8932f67c6e0SAlex Deucher 	crtc_id = radeon_crtc->crtc_id;
8942f67c6e0SAlex Deucher 
8952f67c6e0SAlex Deucher 	if (!crtc->enabled) {
89640592a17SIlija Hadzic 		/* CRTC isn't enabled - we need to nop out the WAIT_REG_MEM */
8972f67c6e0SAlex Deucher 		ib[h_idx + 2] = PACKET2(0);
8982f67c6e0SAlex Deucher 		ib[h_idx + 3] = PACKET2(0);
8992f67c6e0SAlex Deucher 		ib[h_idx + 4] = PACKET2(0);
9002f67c6e0SAlex Deucher 		ib[h_idx + 5] = PACKET2(0);
9012f67c6e0SAlex Deucher 		ib[h_idx + 6] = PACKET2(0);
9022f67c6e0SAlex Deucher 		ib[h_idx + 7] = PACKET2(0);
9032f67c6e0SAlex Deucher 		ib[h_idx + 8] = PACKET2(0);
90440592a17SIlija Hadzic 	} else if (reg == vline_start_end[0]) {
9052f67c6e0SAlex Deucher 		header &= ~R600_CP_PACKET0_REG_MASK;
90640592a17SIlija Hadzic 		header |= vline_start_end[crtc_id] >> 2;
90740592a17SIlija Hadzic 		ib[h_idx] = header;
90840592a17SIlija Hadzic 		ib[h_idx + 4] = vline_status[crtc_id] >> 2;
90940592a17SIlija Hadzic 	} else {
9102f67c6e0SAlex Deucher 		DRM_ERROR("unknown crtc reloc\n");
911a3a88a66SPaul Bolle 		return -EINVAL;
9122f67c6e0SAlex Deucher 	}
913a3a88a66SPaul Bolle 	return 0;
9142f67c6e0SAlex Deucher }
9152f67c6e0SAlex Deucher 
r600_packet0_check(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt,unsigned idx,unsigned reg)9163ce0a23dSJerome Glisse static int r600_packet0_check(struct radeon_cs_parser *p,
9173ce0a23dSJerome Glisse 				struct radeon_cs_packet *pkt,
9183ce0a23dSJerome Glisse 				unsigned idx, unsigned reg)
9193ce0a23dSJerome Glisse {
9202f67c6e0SAlex Deucher 	int r;
9212f67c6e0SAlex Deucher 
9223ce0a23dSJerome Glisse 	switch (reg) {
9233ce0a23dSJerome Glisse 	case AVIVO_D1MODE_VLINE_START_END:
9242f67c6e0SAlex Deucher 		r = r600_cs_packet_parse_vline(p);
9252f67c6e0SAlex Deucher 		if (r) {
9262f67c6e0SAlex Deucher 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
9272f67c6e0SAlex Deucher 					idx, reg);
9282f67c6e0SAlex Deucher 			return r;
9292f67c6e0SAlex Deucher 		}
9303ce0a23dSJerome Glisse 		break;
9313ce0a23dSJerome Glisse 	default:
9327ca85295SJoe Perches 		pr_err("Forbidden register 0x%04X in cs at %d\n", reg, idx);
9333ce0a23dSJerome Glisse 		return -EINVAL;
9343ce0a23dSJerome Glisse 	}
9353ce0a23dSJerome Glisse 	return 0;
9363ce0a23dSJerome Glisse }
9373ce0a23dSJerome Glisse 
r600_cs_parse_packet0(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt)9383ce0a23dSJerome Glisse static int r600_cs_parse_packet0(struct radeon_cs_parser *p,
9393ce0a23dSJerome Glisse 				struct radeon_cs_packet *pkt)
9403ce0a23dSJerome Glisse {
9413ce0a23dSJerome Glisse 	unsigned reg, i;
9423ce0a23dSJerome Glisse 	unsigned idx;
9433ce0a23dSJerome Glisse 	int r;
9443ce0a23dSJerome Glisse 
9453ce0a23dSJerome Glisse 	idx = pkt->idx + 1;
9463ce0a23dSJerome Glisse 	reg = pkt->reg;
9473ce0a23dSJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++, reg += 4) {
9483ce0a23dSJerome Glisse 		r = r600_packet0_check(p, pkt, idx, reg);
9493ce0a23dSJerome Glisse 		if (r) {
9503ce0a23dSJerome Glisse 			return r;
9513ce0a23dSJerome Glisse 		}
9523ce0a23dSJerome Glisse 	}
9533ce0a23dSJerome Glisse 	return 0;
9543ce0a23dSJerome Glisse }
9553ce0a23dSJerome Glisse 
956961fb597SJerome Glisse /**
957961fb597SJerome Glisse  * r600_cs_check_reg() - check if register is authorized or not
9580f4d60c3SLee Jones  * @p: parser structure holding parsing context
959961fb597SJerome Glisse  * @reg: register we are testing
960961fb597SJerome Glisse  * @idx: index into the cs buffer
961961fb597SJerome Glisse  *
962961fb597SJerome Glisse  * This function will test against r600_reg_safe_bm and return 0
963961fb597SJerome Glisse  * if register is safe. If register is not flag as safe this function
964f19a2067SBhaskar Chowdhury  * will test it against a list of register needing special handling.
965961fb597SJerome Glisse  */
r600_cs_check_reg(struct radeon_cs_parser * p,u32 reg,u32 idx)966488479ebSAndi Kleen static int r600_cs_check_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
967961fb597SJerome Glisse {
968961fb597SJerome Glisse 	struct r600_cs_track *track = (struct r600_cs_track *)p->track;
9691d0c0942SChristian König 	struct radeon_bo_list *reloc;
970961fb597SJerome Glisse 	u32 m, i, tmp, *ib;
971961fb597SJerome Glisse 	int r;
972961fb597SJerome Glisse 
973961fb597SJerome Glisse 	i = (reg >> 7);
97488498839SDan Carpenter 	if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
975961fb597SJerome Glisse 		dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
976961fb597SJerome Glisse 		return -EINVAL;
977961fb597SJerome Glisse 	}
978961fb597SJerome Glisse 	m = 1 << ((reg >> 2) & 31);
979961fb597SJerome Glisse 	if (!(r600_reg_safe_bm[i] & m))
980961fb597SJerome Glisse 		return 0;
981f2e39221SJerome Glisse 	ib = p->ib.ptr;
982961fb597SJerome Glisse 	switch (reg) {
98325985edcSLucas De Marchi 	/* force following reg to 0 in an attempt to disable out buffer
984961fb597SJerome Glisse 	 * which will need us to better understand how it works to perform
985961fb597SJerome Glisse 	 * security check on it (Jerome)
986961fb597SJerome Glisse 	 */
987961fb597SJerome Glisse 	case R_0288A8_SQ_ESGS_RING_ITEMSIZE:
988961fb597SJerome Glisse 	case R_008C44_SQ_ESGS_RING_SIZE:
989961fb597SJerome Glisse 	case R_0288B0_SQ_ESTMP_RING_ITEMSIZE:
990961fb597SJerome Glisse 	case R_008C54_SQ_ESTMP_RING_SIZE:
991961fb597SJerome Glisse 	case R_0288C0_SQ_FBUF_RING_ITEMSIZE:
992961fb597SJerome Glisse 	case R_008C74_SQ_FBUF_RING_SIZE:
993961fb597SJerome Glisse 	case R_0288B4_SQ_GSTMP_RING_ITEMSIZE:
994961fb597SJerome Glisse 	case R_008C5C_SQ_GSTMP_RING_SIZE:
995961fb597SJerome Glisse 	case R_0288AC_SQ_GSVS_RING_ITEMSIZE:
996961fb597SJerome Glisse 	case R_008C4C_SQ_GSVS_RING_SIZE:
997961fb597SJerome Glisse 	case R_0288BC_SQ_PSTMP_RING_ITEMSIZE:
998961fb597SJerome Glisse 	case R_008C6C_SQ_PSTMP_RING_SIZE:
999961fb597SJerome Glisse 	case R_0288C4_SQ_REDUC_RING_ITEMSIZE:
1000961fb597SJerome Glisse 	case R_008C7C_SQ_REDUC_RING_SIZE:
1001961fb597SJerome Glisse 	case R_0288B8_SQ_VSTMP_RING_ITEMSIZE:
1002961fb597SJerome Glisse 	case R_008C64_SQ_VSTMP_RING_SIZE:
1003961fb597SJerome Glisse 	case R_0288C8_SQ_GS_VERT_ITEMSIZE:
1004961fb597SJerome Glisse 		/* get value to populate the IB don't remove */
10057c4c62a0SDave Airlie 		/*tmp =radeon_get_ib_value(p, idx);
10067c4c62a0SDave Airlie 		  ib[idx] = 0;*/
10077c4c62a0SDave Airlie 		break;
10087c4c62a0SDave Airlie 	case SQ_ESGS_RING_BASE:
10097c4c62a0SDave Airlie 	case SQ_GSVS_RING_BASE:
10107c4c62a0SDave Airlie 	case SQ_ESTMP_RING_BASE:
10117c4c62a0SDave Airlie 	case SQ_GSTMP_RING_BASE:
10127c4c62a0SDave Airlie 	case SQ_PSTMP_RING_BASE:
10137c4c62a0SDave Airlie 	case SQ_VSTMP_RING_BASE:
10147c4c62a0SDave Airlie 		r = radeon_cs_packet_next_reloc(p, &reloc, 0);
10157c4c62a0SDave Airlie 		if (r) {
10167c4c62a0SDave Airlie 			dev_warn(p->dev, "bad SET_CONTEXT_REG "
10177c4c62a0SDave Airlie 					"0x%04X\n", reg);
10187c4c62a0SDave Airlie 			return -EINVAL;
10197c4c62a0SDave Airlie 		}
1020df0af440SChristian König 		ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1021961fb597SJerome Glisse 		break;
10225f77df36SAlex Deucher 	case SQ_CONFIG:
10235f77df36SAlex Deucher 		track->sq_config = radeon_get_ib_value(p, idx);
10245f77df36SAlex Deucher 		break;
1025961fb597SJerome Glisse 	case R_028800_DB_DEPTH_CONTROL:
1026961fb597SJerome Glisse 		track->db_depth_control = radeon_get_ib_value(p, idx);
10273c12513dSMarek Olšák 		track->db_dirty = true;
1028961fb597SJerome Glisse 		break;
1029961fb597SJerome Glisse 	case R_028010_DB_DEPTH_INFO:
1030721604a1SJerome Glisse 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
10319ffb7a6dSIlija Hadzic 		    radeon_cs_packet_next_is_pkt3_nop(p)) {
1032012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
10337f813377SAlex Deucher 			if (r) {
10347f813377SAlex Deucher 				dev_warn(p->dev, "bad SET_CONTEXT_REG "
10357f813377SAlex Deucher 					 "0x%04X\n", reg);
10367f813377SAlex Deucher 				return -EINVAL;
10377f813377SAlex Deucher 			}
10387f813377SAlex Deucher 			track->db_depth_info = radeon_get_ib_value(p, idx);
10397f813377SAlex Deucher 			ib[idx] &= C_028010_ARRAY_MODE;
10407f813377SAlex Deucher 			track->db_depth_info &= C_028010_ARRAY_MODE;
1041df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MACRO) {
10427f813377SAlex Deucher 				ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
10437f813377SAlex Deucher 				track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_2D_TILED_THIN1);
10447f813377SAlex Deucher 			} else {
10457f813377SAlex Deucher 				ib[idx] |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
10467f813377SAlex Deucher 				track->db_depth_info |= S_028010_ARRAY_MODE(V_028010_ARRAY_1D_TILED_THIN1);
10477f813377SAlex Deucher 			}
10483c12513dSMarek Olšák 		} else {
1049961fb597SJerome Glisse 			track->db_depth_info = radeon_get_ib_value(p, idx);
10503c12513dSMarek Olšák 		}
10513c12513dSMarek Olšák 		track->db_dirty = true;
1052961fb597SJerome Glisse 		break;
1053961fb597SJerome Glisse 	case R_028004_DB_DEPTH_VIEW:
1054961fb597SJerome Glisse 		track->db_depth_view = radeon_get_ib_value(p, idx);
10553c12513dSMarek Olšák 		track->db_dirty = true;
1056961fb597SJerome Glisse 		break;
1057961fb597SJerome Glisse 	case R_028000_DB_DEPTH_SIZE:
1058961fb597SJerome Glisse 		track->db_depth_size = radeon_get_ib_value(p, idx);
1059961fb597SJerome Glisse 		track->db_depth_size_idx = idx;
10603c12513dSMarek Olšák 		track->db_dirty = true;
1061961fb597SJerome Glisse 		break;
1062961fb597SJerome Glisse 	case R_028AB0_VGT_STRMOUT_EN:
1063961fb597SJerome Glisse 		track->vgt_strmout_en = radeon_get_ib_value(p, idx);
10643c12513dSMarek Olšák 		track->streamout_dirty = true;
1065961fb597SJerome Glisse 		break;
1066961fb597SJerome Glisse 	case R_028B20_VGT_STRMOUT_BUFFER_EN:
1067961fb597SJerome Glisse 		track->vgt_strmout_buffer_en = radeon_get_ib_value(p, idx);
10683c12513dSMarek Olšák 		track->streamout_dirty = true;
1069961fb597SJerome Glisse 		break;
1070dd220a00SMarek Olšák 	case VGT_STRMOUT_BUFFER_BASE_0:
1071dd220a00SMarek Olšák 	case VGT_STRMOUT_BUFFER_BASE_1:
1072dd220a00SMarek Olšák 	case VGT_STRMOUT_BUFFER_BASE_2:
1073dd220a00SMarek Olšák 	case VGT_STRMOUT_BUFFER_BASE_3:
1074012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1075dd220a00SMarek Olšák 		if (r) {
1076dd220a00SMarek Olšák 			dev_warn(p->dev, "bad SET_CONTEXT_REG "
1077dd220a00SMarek Olšák 					"0x%04X\n", reg);
1078dd220a00SMarek Olšák 			return -EINVAL;
1079dd220a00SMarek Olšák 		}
1080dd220a00SMarek Olšák 		tmp = (reg - VGT_STRMOUT_BUFFER_BASE_0) / 16;
1081dd220a00SMarek Olšák 		track->vgt_strmout_bo_offset[tmp] = radeon_get_ib_value(p, idx) << 8;
1082df0af440SChristian König 		ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1083dd220a00SMarek Olšák 		track->vgt_strmout_bo[tmp] = reloc->robj;
1084df0af440SChristian König 		track->vgt_strmout_bo_mc[tmp] = reloc->gpu_offset;
10853c12513dSMarek Olšák 		track->streamout_dirty = true;
1086dd220a00SMarek Olšák 		break;
1087dd220a00SMarek Olšák 	case VGT_STRMOUT_BUFFER_SIZE_0:
1088dd220a00SMarek Olšák 	case VGT_STRMOUT_BUFFER_SIZE_1:
1089dd220a00SMarek Olšák 	case VGT_STRMOUT_BUFFER_SIZE_2:
1090dd220a00SMarek Olšák 	case VGT_STRMOUT_BUFFER_SIZE_3:
1091dd220a00SMarek Olšák 		tmp = (reg - VGT_STRMOUT_BUFFER_SIZE_0) / 16;
1092dd220a00SMarek Olšák 		/* size in register is DWs, convert to bytes */
1093dd220a00SMarek Olšák 		track->vgt_strmout_size[tmp] = radeon_get_ib_value(p, idx) * 4;
10943c12513dSMarek Olšák 		track->streamout_dirty = true;
1095dd220a00SMarek Olšák 		break;
1096dd220a00SMarek Olšák 	case CP_COHER_BASE:
1097012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1098dd220a00SMarek Olšák 		if (r) {
1099dd220a00SMarek Olšák 			dev_warn(p->dev, "missing reloc for CP_COHER_BASE "
1100dd220a00SMarek Olšák 					"0x%04X\n", reg);
1101dd220a00SMarek Olšák 			return -EINVAL;
1102dd220a00SMarek Olšák 		}
1103df0af440SChristian König 		ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1104dd220a00SMarek Olšák 		break;
1105961fb597SJerome Glisse 	case R_028238_CB_TARGET_MASK:
1106961fb597SJerome Glisse 		track->cb_target_mask = radeon_get_ib_value(p, idx);
11073c12513dSMarek Olšák 		track->cb_dirty = true;
1108961fb597SJerome Glisse 		break;
1109961fb597SJerome Glisse 	case R_02823C_CB_SHADER_MASK:
1110961fb597SJerome Glisse 		track->cb_shader_mask = radeon_get_ib_value(p, idx);
1111961fb597SJerome Glisse 		break;
1112961fb597SJerome Glisse 	case R_028C04_PA_SC_AA_CONFIG:
1113961fb597SJerome Glisse 		tmp = G_028C04_MSAA_NUM_SAMPLES(radeon_get_ib_value(p, idx));
1114c116cc94SMarek Olšák 		track->log_nsamples = tmp;
1115961fb597SJerome Glisse 		track->nsamples = 1 << tmp;
11163c12513dSMarek Olšák 		track->cb_dirty = true;
1117961fb597SJerome Glisse 		break;
1118523885deSMarek Olšák 	case R_028808_CB_COLOR_CONTROL:
1119523885deSMarek Olšák 		tmp = G_028808_SPECIAL_OP(radeon_get_ib_value(p, idx));
1120523885deSMarek Olšák 		track->is_resolve = tmp == V_028808_SPECIAL_RESOLVE_BOX;
1121523885deSMarek Olšák 		track->cb_dirty = true;
1122523885deSMarek Olšák 		break;
1123961fb597SJerome Glisse 	case R_0280A0_CB_COLOR0_INFO:
1124961fb597SJerome Glisse 	case R_0280A4_CB_COLOR1_INFO:
1125961fb597SJerome Glisse 	case R_0280A8_CB_COLOR2_INFO:
1126961fb597SJerome Glisse 	case R_0280AC_CB_COLOR3_INFO:
1127961fb597SJerome Glisse 	case R_0280B0_CB_COLOR4_INFO:
1128961fb597SJerome Glisse 	case R_0280B4_CB_COLOR5_INFO:
1129961fb597SJerome Glisse 	case R_0280B8_CB_COLOR6_INFO:
1130961fb597SJerome Glisse 	case R_0280BC_CB_COLOR7_INFO:
1131721604a1SJerome Glisse 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS) &&
11329ffb7a6dSIlija Hadzic 		     radeon_cs_packet_next_is_pkt3_nop(p)) {
1133012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
11347f813377SAlex Deucher 			if (r) {
11357f813377SAlex Deucher 				dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
11367f813377SAlex Deucher 				return -EINVAL;
11377f813377SAlex Deucher 			}
1138961fb597SJerome Glisse 			tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
1139961fb597SJerome Glisse 			track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
1140df0af440SChristian König 			if (reloc->tiling_flags & RADEON_TILING_MACRO) {
11417f813377SAlex Deucher 				ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
11427f813377SAlex Deucher 				track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_2D_TILED_THIN1);
1143df0af440SChristian König 			} else if (reloc->tiling_flags & RADEON_TILING_MICRO) {
11447f813377SAlex Deucher 				ib[idx] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
11457f813377SAlex Deucher 				track->cb_color_info[tmp] |= S_0280A0_ARRAY_MODE(V_0280A0_ARRAY_1D_TILED_THIN1);
11467f813377SAlex Deucher 			}
11477f813377SAlex Deucher 		} else {
11487f813377SAlex Deucher 			tmp = (reg - R_0280A0_CB_COLOR0_INFO) / 4;
11497f813377SAlex Deucher 			track->cb_color_info[tmp] = radeon_get_ib_value(p, idx);
11507f813377SAlex Deucher 		}
11513c12513dSMarek Olšák 		track->cb_dirty = true;
1152961fb597SJerome Glisse 		break;
1153285484e2SJerome Glisse 	case R_028080_CB_COLOR0_VIEW:
1154285484e2SJerome Glisse 	case R_028084_CB_COLOR1_VIEW:
1155285484e2SJerome Glisse 	case R_028088_CB_COLOR2_VIEW:
1156285484e2SJerome Glisse 	case R_02808C_CB_COLOR3_VIEW:
1157285484e2SJerome Glisse 	case R_028090_CB_COLOR4_VIEW:
1158285484e2SJerome Glisse 	case R_028094_CB_COLOR5_VIEW:
1159285484e2SJerome Glisse 	case R_028098_CB_COLOR6_VIEW:
1160285484e2SJerome Glisse 	case R_02809C_CB_COLOR7_VIEW:
1161285484e2SJerome Glisse 		tmp = (reg - R_028080_CB_COLOR0_VIEW) / 4;
1162285484e2SJerome Glisse 		track->cb_color_view[tmp] = radeon_get_ib_value(p, idx);
11633c12513dSMarek Olšák 		track->cb_dirty = true;
1164285484e2SJerome Glisse 		break;
1165961fb597SJerome Glisse 	case R_028060_CB_COLOR0_SIZE:
1166961fb597SJerome Glisse 	case R_028064_CB_COLOR1_SIZE:
1167961fb597SJerome Glisse 	case R_028068_CB_COLOR2_SIZE:
1168961fb597SJerome Glisse 	case R_02806C_CB_COLOR3_SIZE:
1169961fb597SJerome Glisse 	case R_028070_CB_COLOR4_SIZE:
1170961fb597SJerome Glisse 	case R_028074_CB_COLOR5_SIZE:
1171961fb597SJerome Glisse 	case R_028078_CB_COLOR6_SIZE:
1172961fb597SJerome Glisse 	case R_02807C_CB_COLOR7_SIZE:
1173961fb597SJerome Glisse 		tmp = (reg - R_028060_CB_COLOR0_SIZE) / 4;
1174961fb597SJerome Glisse 		track->cb_color_size[tmp] = radeon_get_ib_value(p, idx);
1175961fb597SJerome Glisse 		track->cb_color_size_idx[tmp] = idx;
11763c12513dSMarek Olšák 		track->cb_dirty = true;
1177961fb597SJerome Glisse 		break;
1178961fb597SJerome Glisse 		/* This register were added late, there is userspace
1179961fb597SJerome Glisse 		 * which does provide relocation for those but set
1180961fb597SJerome Glisse 		 * 0 offset. In order to avoid breaking old userspace
1181961fb597SJerome Glisse 		 * we detect this and set address to point to last
1182961fb597SJerome Glisse 		 * CB_COLOR0_BASE, note that if userspace doesn't set
1183961fb597SJerome Glisse 		 * CB_COLOR0_BASE before this register we will report
1184961fb597SJerome Glisse 		 * error. Old userspace always set CB_COLOR0_BASE
1185961fb597SJerome Glisse 		 * before any of this.
1186961fb597SJerome Glisse 		 */
1187961fb597SJerome Glisse 	case R_0280E0_CB_COLOR0_FRAG:
1188961fb597SJerome Glisse 	case R_0280E4_CB_COLOR1_FRAG:
1189961fb597SJerome Glisse 	case R_0280E8_CB_COLOR2_FRAG:
1190961fb597SJerome Glisse 	case R_0280EC_CB_COLOR3_FRAG:
1191961fb597SJerome Glisse 	case R_0280F0_CB_COLOR4_FRAG:
1192961fb597SJerome Glisse 	case R_0280F4_CB_COLOR5_FRAG:
1193961fb597SJerome Glisse 	case R_0280F8_CB_COLOR6_FRAG:
1194961fb597SJerome Glisse 	case R_0280FC_CB_COLOR7_FRAG:
1195961fb597SJerome Glisse 		tmp = (reg - R_0280E0_CB_COLOR0_FRAG) / 4;
11969ffb7a6dSIlija Hadzic 		if (!radeon_cs_packet_next_is_pkt3_nop(p)) {
1197961fb597SJerome Glisse 			if (!track->cb_color_base_last[tmp]) {
1198961fb597SJerome Glisse 				dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1199961fb597SJerome Glisse 				return -EINVAL;
1200961fb597SJerome Glisse 			}
1201961fb597SJerome Glisse 			track->cb_color_frag_bo[tmp] = track->cb_color_bo[tmp];
1202c116cc94SMarek Olšák 			track->cb_color_frag_offset[tmp] = track->cb_color_bo_offset[tmp];
1203c116cc94SMarek Olšák 			ib[idx] = track->cb_color_base_last[tmp];
1204961fb597SJerome Glisse 		} else {
1205012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1206961fb597SJerome Glisse 			if (r) {
1207961fb597SJerome Glisse 				dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1208961fb597SJerome Glisse 				return -EINVAL;
1209961fb597SJerome Glisse 			}
1210961fb597SJerome Glisse 			track->cb_color_frag_bo[tmp] = reloc->robj;
1211c116cc94SMarek Olšák 			track->cb_color_frag_offset[tmp] = (u64)ib[idx] << 8;
1212df0af440SChristian König 			ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1213c116cc94SMarek Olšák 		}
1214c116cc94SMarek Olšák 		if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
1215c116cc94SMarek Olšák 			track->cb_dirty = true;
1216961fb597SJerome Glisse 		}
1217961fb597SJerome Glisse 		break;
1218961fb597SJerome Glisse 	case R_0280C0_CB_COLOR0_TILE:
1219961fb597SJerome Glisse 	case R_0280C4_CB_COLOR1_TILE:
1220961fb597SJerome Glisse 	case R_0280C8_CB_COLOR2_TILE:
1221961fb597SJerome Glisse 	case R_0280CC_CB_COLOR3_TILE:
1222961fb597SJerome Glisse 	case R_0280D0_CB_COLOR4_TILE:
1223961fb597SJerome Glisse 	case R_0280D4_CB_COLOR5_TILE:
1224961fb597SJerome Glisse 	case R_0280D8_CB_COLOR6_TILE:
1225961fb597SJerome Glisse 	case R_0280DC_CB_COLOR7_TILE:
1226961fb597SJerome Glisse 		tmp = (reg - R_0280C0_CB_COLOR0_TILE) / 4;
12279ffb7a6dSIlija Hadzic 		if (!radeon_cs_packet_next_is_pkt3_nop(p)) {
1228961fb597SJerome Glisse 			if (!track->cb_color_base_last[tmp]) {
1229961fb597SJerome Glisse 				dev_err(p->dev, "Broken old userspace ? no cb_color0_base supplied before trying to write 0x%08X\n", reg);
1230961fb597SJerome Glisse 				return -EINVAL;
1231961fb597SJerome Glisse 			}
1232961fb597SJerome Glisse 			track->cb_color_tile_bo[tmp] = track->cb_color_bo[tmp];
1233c116cc94SMarek Olšák 			track->cb_color_tile_offset[tmp] = track->cb_color_bo_offset[tmp];
1234c116cc94SMarek Olšák 			ib[idx] = track->cb_color_base_last[tmp];
1235961fb597SJerome Glisse 		} else {
1236012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1237961fb597SJerome Glisse 			if (r) {
1238961fb597SJerome Glisse 				dev_err(p->dev, "bad SET_CONTEXT_REG 0x%04X\n", reg);
1239961fb597SJerome Glisse 				return -EINVAL;
1240961fb597SJerome Glisse 			}
1241961fb597SJerome Glisse 			track->cb_color_tile_bo[tmp] = reloc->robj;
1242c116cc94SMarek Olšák 			track->cb_color_tile_offset[tmp] = (u64)ib[idx] << 8;
1243df0af440SChristian König 			ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1244c116cc94SMarek Olšák 		}
1245c116cc94SMarek Olšák 		if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
1246c116cc94SMarek Olšák 			track->cb_dirty = true;
1247c116cc94SMarek Olšák 		}
1248c116cc94SMarek Olšák 		break;
1249c116cc94SMarek Olšák 	case R_028100_CB_COLOR0_MASK:
1250c116cc94SMarek Olšák 	case R_028104_CB_COLOR1_MASK:
1251c116cc94SMarek Olšák 	case R_028108_CB_COLOR2_MASK:
1252c116cc94SMarek Olšák 	case R_02810C_CB_COLOR3_MASK:
1253c116cc94SMarek Olšák 	case R_028110_CB_COLOR4_MASK:
1254c116cc94SMarek Olšák 	case R_028114_CB_COLOR5_MASK:
1255c116cc94SMarek Olšák 	case R_028118_CB_COLOR6_MASK:
1256c116cc94SMarek Olšák 	case R_02811C_CB_COLOR7_MASK:
1257c116cc94SMarek Olšák 		tmp = (reg - R_028100_CB_COLOR0_MASK) / 4;
1258305a3d20SMarek Olšák 		track->cb_color_mask[tmp] = radeon_get_ib_value(p, idx);
1259c116cc94SMarek Olšák 		if (G_0280A0_TILE_MODE(track->cb_color_info[tmp])) {
1260c116cc94SMarek Olšák 			track->cb_dirty = true;
1261961fb597SJerome Glisse 		}
1262961fb597SJerome Glisse 		break;
1263961fb597SJerome Glisse 	case CB_COLOR0_BASE:
1264961fb597SJerome Glisse 	case CB_COLOR1_BASE:
1265961fb597SJerome Glisse 	case CB_COLOR2_BASE:
1266961fb597SJerome Glisse 	case CB_COLOR3_BASE:
1267961fb597SJerome Glisse 	case CB_COLOR4_BASE:
1268961fb597SJerome Glisse 	case CB_COLOR5_BASE:
1269961fb597SJerome Glisse 	case CB_COLOR6_BASE:
1270961fb597SJerome Glisse 	case CB_COLOR7_BASE:
1271012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1272961fb597SJerome Glisse 		if (r) {
1273961fb597SJerome Glisse 			dev_warn(p->dev, "bad SET_CONTEXT_REG "
1274961fb597SJerome Glisse 					"0x%04X\n", reg);
1275961fb597SJerome Glisse 			return -EINVAL;
1276961fb597SJerome Glisse 		}
12777cb72ef4SJerome Glisse 		tmp = (reg - CB_COLOR0_BASE) / 4;
12780413e886SNikita Zhandarovich 		track->cb_color_bo_offset[tmp] = (u64)radeon_get_ib_value(p, idx) << 8;
1279df0af440SChristian König 		ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1280961fb597SJerome Glisse 		track->cb_color_base_last[tmp] = ib[idx];
1281961fb597SJerome Glisse 		track->cb_color_bo[tmp] = reloc->robj;
1282df0af440SChristian König 		track->cb_color_bo_mc[tmp] = reloc->gpu_offset;
12833c12513dSMarek Olšák 		track->cb_dirty = true;
1284961fb597SJerome Glisse 		break;
1285961fb597SJerome Glisse 	case DB_DEPTH_BASE:
1286012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1287961fb597SJerome Glisse 		if (r) {
1288961fb597SJerome Glisse 			dev_warn(p->dev, "bad SET_CONTEXT_REG "
1289961fb597SJerome Glisse 					"0x%04X\n", reg);
1290961fb597SJerome Glisse 			return -EINVAL;
1291961fb597SJerome Glisse 		}
12921729dd33SAlex Deucher 		track->db_offset = radeon_get_ib_value(p, idx) << 8;
1293df0af440SChristian König 		ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1294961fb597SJerome Glisse 		track->db_bo = reloc->robj;
1295df0af440SChristian König 		track->db_bo_mc = reloc->gpu_offset;
12963c12513dSMarek Olšák 		track->db_dirty = true;
1297961fb597SJerome Glisse 		break;
1298961fb597SJerome Glisse 	case DB_HTILE_DATA_BASE:
1299012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
130088f50c80SJerome Glisse 		if (r) {
130188f50c80SJerome Glisse 			dev_warn(p->dev, "bad SET_CONTEXT_REG "
130288f50c80SJerome Glisse 					"0x%04X\n", reg);
130388f50c80SJerome Glisse 			return -EINVAL;
130488f50c80SJerome Glisse 		}
13050413e886SNikita Zhandarovich 		track->htile_offset = (u64)radeon_get_ib_value(p, idx) << 8;
1306df0af440SChristian König 		ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
130788f50c80SJerome Glisse 		track->htile_bo = reloc->robj;
130888f50c80SJerome Glisse 		track->db_dirty = true;
130988f50c80SJerome Glisse 		break;
131088f50c80SJerome Glisse 	case DB_HTILE_SURFACE:
131188f50c80SJerome Glisse 		track->htile_surface = radeon_get_ib_value(p, idx);
13124ac0533aSJerome Glisse 		/* force 8x8 htile width and height */
13134ac0533aSJerome Glisse 		ib[idx] |= 3;
131488f50c80SJerome Glisse 		track->db_dirty = true;
131588f50c80SJerome Glisse 		break;
1316961fb597SJerome Glisse 	case SQ_PGM_START_FS:
1317961fb597SJerome Glisse 	case SQ_PGM_START_ES:
1318961fb597SJerome Glisse 	case SQ_PGM_START_VS:
1319961fb597SJerome Glisse 	case SQ_PGM_START_GS:
1320961fb597SJerome Glisse 	case SQ_PGM_START_PS:
13215f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_0:
13225f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_1:
13235f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_2:
13245f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_3:
13255f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_4:
13265f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_5:
13275f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_6:
13285f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_7:
13295f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_8:
13305f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_9:
13315f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_10:
13325f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_11:
13335f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_12:
13345f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_13:
13355f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_14:
13365f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_GS_15:
13375f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_0:
13385f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_1:
13395f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_2:
13405f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_3:
13415f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_4:
13425f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_5:
13435f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_6:
13445f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_7:
13455f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_8:
13465f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_9:
13475f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_10:
13485f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_11:
13495f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_12:
13505f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_13:
13515f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_14:
13525f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_PS_15:
13535f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_0:
13545f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_1:
13555f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_2:
13565f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_3:
13575f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_4:
13585f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_5:
13595f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_6:
13605f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_7:
13615f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_8:
13625f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_9:
13635f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_10:
13645f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_11:
13655f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_12:
13665f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_13:
13675f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_14:
13685f77df36SAlex Deucher 	case SQ_ALU_CONST_CACHE_VS_15:
1369012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1370961fb597SJerome Glisse 		if (r) {
1371961fb597SJerome Glisse 			dev_warn(p->dev, "bad SET_CONTEXT_REG "
1372961fb597SJerome Glisse 					"0x%04X\n", reg);
1373961fb597SJerome Glisse 			return -EINVAL;
1374961fb597SJerome Glisse 		}
1375df0af440SChristian König 		ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1376961fb597SJerome Glisse 		break;
1377033b5650SAlex Deucher 	case SX_MEMORY_EXPORT_BASE:
1378012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
1379033b5650SAlex Deucher 		if (r) {
1380033b5650SAlex Deucher 			dev_warn(p->dev, "bad SET_CONFIG_REG "
1381033b5650SAlex Deucher 					"0x%04X\n", reg);
1382033b5650SAlex Deucher 			return -EINVAL;
1383033b5650SAlex Deucher 		}
1384df0af440SChristian König 		ib[idx] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1385033b5650SAlex Deucher 		break;
1386779923bcSMarek Olšák 	case SX_MISC:
1387779923bcSMarek Olšák 		track->sx_misc_kill_all_prims = (radeon_get_ib_value(p, idx) & 0x1) != 0;
1388779923bcSMarek Olšák 		break;
1389961fb597SJerome Glisse 	default:
1390961fb597SJerome Glisse 		dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1391961fb597SJerome Glisse 		return -EINVAL;
1392961fb597SJerome Glisse 	}
1393961fb597SJerome Glisse 	return 0;
1394961fb597SJerome Glisse }
1395961fb597SJerome Glisse 
r600_mip_minify(unsigned size,unsigned level)1396285484e2SJerome Glisse unsigned r600_mip_minify(unsigned size, unsigned level)
1397961fb597SJerome Glisse {
139860b212f8SDave Airlie 	unsigned val;
139960b212f8SDave Airlie 
140060b212f8SDave Airlie 	val = max(1U, size >> level);
140160b212f8SDave Airlie 	if (level > 0)
140260b212f8SDave Airlie 		val = roundup_pow_of_two(val);
140360b212f8SDave Airlie 	return val;
1404961fb597SJerome Glisse }
1405961fb597SJerome Glisse 
r600_texture_size(unsigned nfaces,unsigned blevel,unsigned llevel,unsigned w0,unsigned h0,unsigned d0,unsigned nsamples,unsigned format,unsigned block_align,unsigned height_align,unsigned base_align,unsigned * l0_size,unsigned * mipmap_size)140660b212f8SDave Airlie static void r600_texture_size(unsigned nfaces, unsigned blevel, unsigned llevel,
1407fcdeefe4SMarek Olšák 			      unsigned w0, unsigned h0, unsigned d0, unsigned nsamples, unsigned format,
140860b212f8SDave Airlie 			      unsigned block_align, unsigned height_align, unsigned base_align,
1409961fb597SJerome Glisse 			      unsigned *l0_size, unsigned *mipmap_size)
1410961fb597SJerome Glisse {
141160b212f8SDave Airlie 	unsigned offset, i, level;
141260b212f8SDave Airlie 	unsigned width, height, depth, size;
141360b212f8SDave Airlie 	unsigned blocksize;
141460b212f8SDave Airlie 	unsigned nbx, nby;
141560b212f8SDave Airlie 	unsigned nlevels = llevel - blevel + 1;
1416961fb597SJerome Glisse 
141760b212f8SDave Airlie 	*l0_size = -1;
1418285484e2SJerome Glisse 	blocksize = r600_fmt_get_blocksize(format);
141960b212f8SDave Airlie 
1420285484e2SJerome Glisse 	w0 = r600_mip_minify(w0, 0);
1421285484e2SJerome Glisse 	h0 = r600_mip_minify(h0, 0);
1422285484e2SJerome Glisse 	d0 = r600_mip_minify(d0, 0);
1423961fb597SJerome Glisse 	for(i = 0, offset = 0, level = blevel; i < nlevels; i++, level++) {
1424285484e2SJerome Glisse 		width = r600_mip_minify(w0, i);
1425285484e2SJerome Glisse 		nbx = r600_fmt_get_nblocksx(format, width);
142660b212f8SDave Airlie 
142760b212f8SDave Airlie 		nbx = round_up(nbx, block_align);
142860b212f8SDave Airlie 
1429285484e2SJerome Glisse 		height = r600_mip_minify(h0, i);
1430285484e2SJerome Glisse 		nby = r600_fmt_get_nblocksy(format, height);
143160b212f8SDave Airlie 		nby = round_up(nby, height_align);
143260b212f8SDave Airlie 
1433285484e2SJerome Glisse 		depth = r600_mip_minify(d0, i);
143460b212f8SDave Airlie 
1435fcdeefe4SMarek Olšák 		size = nbx * nby * blocksize * nsamples;
143660b212f8SDave Airlie 		if (nfaces)
143760b212f8SDave Airlie 			size *= nfaces;
143860b212f8SDave Airlie 		else
143960b212f8SDave Airlie 			size *= depth;
144060b212f8SDave Airlie 
144160b212f8SDave Airlie 		if (i == 0)
144260b212f8SDave Airlie 			*l0_size = size;
144360b212f8SDave Airlie 
144460b212f8SDave Airlie 		if (i == 0 || i == 1)
144560b212f8SDave Airlie 			offset = round_up(offset, base_align);
144660b212f8SDave Airlie 
1447961fb597SJerome Glisse 		offset += size;
1448961fb597SJerome Glisse 	}
1449961fb597SJerome Glisse 	*mipmap_size = offset;
145060b212f8SDave Airlie 	if (llevel == 0)
1451961fb597SJerome Glisse 		*mipmap_size = *l0_size;
14521729dd33SAlex Deucher 	if (!blevel)
14531729dd33SAlex Deucher 		*mipmap_size -= *l0_size;
1454961fb597SJerome Glisse }
1455961fb597SJerome Glisse 
1456961fb597SJerome Glisse /**
1457961fb597SJerome Glisse  * r600_check_texture_resource() - check if register is authorized or not
1458961fb597SJerome Glisse  * @p: parser structure holding parsing context
1459961fb597SJerome Glisse  * @idx: index into the cs buffer
1460961fb597SJerome Glisse  * @texture: texture's bo structure
1461961fb597SJerome Glisse  * @mipmap: mipmap's bo structure
14620f4d60c3SLee Jones  * @base_offset: base offset (used for error checking)
14630f4d60c3SLee Jones  * @mip_offset: mip offset (used for error checking)
14640f4d60c3SLee Jones  * @tiling_flags: tiling flags
1465961fb597SJerome Glisse  *
1466961fb597SJerome Glisse  * This function will check that the resource has valid field and that
1467961fb597SJerome Glisse  * the texture and mipmap bo object are big enough to cover this resource.
1468961fb597SJerome Glisse  */
r600_check_texture_resource(struct radeon_cs_parser * p,u32 idx,struct radeon_bo * texture,struct radeon_bo * mipmap,u64 base_offset,u64 mip_offset,u32 tiling_flags)1469488479ebSAndi Kleen static int r600_check_texture_resource(struct radeon_cs_parser *p,  u32 idx,
1470961fb597SJerome Glisse 					      struct radeon_bo *texture,
14717f813377SAlex Deucher 					      struct radeon_bo *mipmap,
147216790569SAlex Deucher 					      u64 base_offset,
147316790569SAlex Deucher 					      u64 mip_offset,
14747f813377SAlex Deucher 					      u32 tiling_flags)
1475961fb597SJerome Glisse {
147640e2a5c1SAlex Deucher 	struct r600_cs_track *track = p->track;
1477f00245f1SMarek Olšák 	u32 dim, nfaces, llevel, blevel, w0, h0, d0;
1478f00245f1SMarek Olšák 	u32 word0, word1, l0_size, mipmap_size, word2, word3, word4, word5;
147916790569SAlex Deucher 	u32 height_align, pitch, pitch_align, depth_align;
1480f00245f1SMarek Olšák 	u32 barray, larray;
148116790569SAlex Deucher 	u64 base_align;
148216790569SAlex Deucher 	struct array_mode_checker array_check;
148360b212f8SDave Airlie 	u32 format;
1484f00245f1SMarek Olšák 	bool is_array;
1485961fb597SJerome Glisse 
1486961fb597SJerome Glisse 	/* on legacy kernel we don't perform advanced check */
1487961fb597SJerome Glisse 	if (p->rdev == NULL)
1488961fb597SJerome Glisse 		return 0;
14897f813377SAlex Deucher 
149016790569SAlex Deucher 	/* convert to bytes */
149116790569SAlex Deucher 	base_offset <<= 8;
149216790569SAlex Deucher 	mip_offset <<= 8;
149316790569SAlex Deucher 
1494961fb597SJerome Glisse 	word0 = radeon_get_ib_value(p, idx + 0);
1495721604a1SJerome Glisse 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
14967f813377SAlex Deucher 		if (tiling_flags & RADEON_TILING_MACRO)
14977f813377SAlex Deucher 			word0 |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
14987f813377SAlex Deucher 		else if (tiling_flags & RADEON_TILING_MICRO)
14997f813377SAlex Deucher 			word0 |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1500e70f224cSMarek Olšák 	}
1501961fb597SJerome Glisse 	word1 = radeon_get_ib_value(p, idx + 1);
1502f00245f1SMarek Olšák 	word2 = radeon_get_ib_value(p, idx + 2) << 8;
1503f00245f1SMarek Olšák 	word3 = radeon_get_ib_value(p, idx + 3) << 8;
1504f00245f1SMarek Olšák 	word4 = radeon_get_ib_value(p, idx + 4);
1505f00245f1SMarek Olšák 	word5 = radeon_get_ib_value(p, idx + 5);
1506f00245f1SMarek Olšák 	dim = G_038000_DIM(word0);
1507961fb597SJerome Glisse 	w0 = G_038000_TEX_WIDTH(word0) + 1;
1508f00245f1SMarek Olšák 	pitch = (G_038000_PITCH(word0) + 1) * 8;
1509961fb597SJerome Glisse 	h0 = G_038004_TEX_HEIGHT(word1) + 1;
1510961fb597SJerome Glisse 	d0 = G_038004_TEX_DEPTH(word1);
1511f00245f1SMarek Olšák 	format = G_038004_DATA_FORMAT(word1);
1512f00245f1SMarek Olšák 	blevel = G_038010_BASE_LEVEL(word4);
1513f00245f1SMarek Olšák 	llevel = G_038014_LAST_LEVEL(word5);
1514f00245f1SMarek Olšák 	/* pitch in texels */
1515f00245f1SMarek Olšák 	array_check.array_mode = G_038000_TILE_MODE(word0);
1516f00245f1SMarek Olšák 	array_check.group_size = track->group_size;
1517f00245f1SMarek Olšák 	array_check.nbanks = track->nbanks;
1518f00245f1SMarek Olšák 	array_check.npipes = track->npipes;
1519f00245f1SMarek Olšák 	array_check.nsamples = 1;
1520f00245f1SMarek Olšák 	array_check.blocksize = r600_fmt_get_blocksize(format);
1521961fb597SJerome Glisse 	nfaces = 1;
1522f00245f1SMarek Olšák 	is_array = false;
1523f00245f1SMarek Olšák 	switch (dim) {
1524961fb597SJerome Glisse 	case V_038000_SQ_TEX_DIM_1D:
1525961fb597SJerome Glisse 	case V_038000_SQ_TEX_DIM_2D:
1526961fb597SJerome Glisse 	case V_038000_SQ_TEX_DIM_3D:
1527961fb597SJerome Glisse 		break;
1528961fb597SJerome Glisse 	case V_038000_SQ_TEX_DIM_CUBEMAP:
152960b212f8SDave Airlie 		if (p->family >= CHIP_RV770)
153060b212f8SDave Airlie 			nfaces = 8;
153160b212f8SDave Airlie 		else
1532961fb597SJerome Glisse 			nfaces = 6;
1533961fb597SJerome Glisse 		break;
1534961fb597SJerome Glisse 	case V_038000_SQ_TEX_DIM_1D_ARRAY:
1535961fb597SJerome Glisse 	case V_038000_SQ_TEX_DIM_2D_ARRAY:
1536f00245f1SMarek Olšák 		is_array = true;
153760b212f8SDave Airlie 		break;
1538961fb597SJerome Glisse 	case V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA:
1539b51ad12aSMarek Olšák 		is_array = true;
1540df561f66SGustavo A. R. Silva 		fallthrough;
1541b51ad12aSMarek Olšák 	case V_038000_SQ_TEX_DIM_2D_MSAA:
1542b51ad12aSMarek Olšák 		array_check.nsamples = 1 << llevel;
1543b51ad12aSMarek Olšák 		llevel = 0;
1544b51ad12aSMarek Olšák 		break;
1545961fb597SJerome Glisse 	default:
1546961fb597SJerome Glisse 		dev_warn(p->dev, "this kernel doesn't support %d texture dim\n", G_038000_DIM(word0));
1547961fb597SJerome Glisse 		return -EINVAL;
1548961fb597SJerome Glisse 	}
1549285484e2SJerome Glisse 	if (!r600_fmt_is_valid_texture(format, p->family)) {
1550961fb597SJerome Glisse 		dev_warn(p->dev, "%s:%d texture invalid format %d\n",
155160b212f8SDave Airlie 			 __func__, __LINE__, format);
1552961fb597SJerome Glisse 		return -EINVAL;
1553961fb597SJerome Glisse 	}
155440e2a5c1SAlex Deucher 
155516790569SAlex Deucher 	if (r600_get_array_mode_alignment(&array_check,
155616790569SAlex Deucher 					  &pitch_align, &height_align, &depth_align, &base_align)) {
155716790569SAlex Deucher 		dev_warn(p->dev, "%s:%d tex array mode (%d) invalid\n",
155816790569SAlex Deucher 			 __func__, __LINE__, G_038000_TILE_MODE(word0));
155916790569SAlex Deucher 		return -EINVAL;
156016790569SAlex Deucher 	}
156116790569SAlex Deucher 
156216790569SAlex Deucher 	/* XXX check height as well... */
156316790569SAlex Deucher 
156440e2a5c1SAlex Deucher 	if (!IS_ALIGNED(pitch, pitch_align)) {
1565c2049b3dSAlex Deucher 		dev_warn(p->dev, "%s:%d tex pitch (%d, 0x%x, %d) invalid\n",
1566c2049b3dSAlex Deucher 			 __func__, __LINE__, pitch, pitch_align, G_038000_TILE_MODE(word0));
156740e2a5c1SAlex Deucher 		return -EINVAL;
156840e2a5c1SAlex Deucher 	}
156916790569SAlex Deucher 	if (!IS_ALIGNED(base_offset, base_align)) {
1570c2049b3dSAlex Deucher 		dev_warn(p->dev, "%s:%d tex base offset (0x%llx, 0x%llx, %d) invalid\n",
1571c2049b3dSAlex Deucher 			 __func__, __LINE__, base_offset, base_align, G_038000_TILE_MODE(word0));
157240e2a5c1SAlex Deucher 		return -EINVAL;
157340e2a5c1SAlex Deucher 	}
157416790569SAlex Deucher 	if (!IS_ALIGNED(mip_offset, base_align)) {
1575c2049b3dSAlex Deucher 		dev_warn(p->dev, "%s:%d tex mip offset (0x%llx, 0x%llx, %d) invalid\n",
1576c2049b3dSAlex Deucher 			 __func__, __LINE__, mip_offset, base_align, G_038000_TILE_MODE(word0));
157740e2a5c1SAlex Deucher 		return -EINVAL;
157840e2a5c1SAlex Deucher 	}
157940e2a5c1SAlex Deucher 
1580285484e2SJerome Glisse 	if (blevel > llevel) {
1581285484e2SJerome Glisse 		dev_warn(p->dev, "texture blevel %d > llevel %d\n",
1582285484e2SJerome Glisse 			 blevel, llevel);
1583285484e2SJerome Glisse 	}
1584f00245f1SMarek Olšák 	if (is_array) {
1585f00245f1SMarek Olšák 		barray = G_038014_BASE_ARRAY(word5);
1586f00245f1SMarek Olšák 		larray = G_038014_LAST_ARRAY(word5);
158760b212f8SDave Airlie 
158860b212f8SDave Airlie 		nfaces = larray - barray + 1;
158960b212f8SDave Airlie 	}
1590fcdeefe4SMarek Olšák 	r600_texture_size(nfaces, blevel, llevel, w0, h0, d0, array_check.nsamples, format,
159160b212f8SDave Airlie 			  pitch_align, height_align, base_align,
159240e2a5c1SAlex Deucher 			  &l0_size, &mipmap_size);
1593961fb597SJerome Glisse 	/* using get ib will give us the offset into the texture bo */
1594af50621aSDave Airlie 	if ((l0_size + word2) > radeon_bo_size(texture)) {
1595285484e2SJerome Glisse 		dev_warn(p->dev, "texture bo too small ((%d %d) (%d %d) %d %d %d -> %d have %ld)\n",
1596285484e2SJerome Glisse 			 w0, h0, pitch_align, height_align,
1597285484e2SJerome Glisse 			 array_check.array_mode, format, word2,
1598285484e2SJerome Glisse 			 l0_size, radeon_bo_size(texture));
159960b212f8SDave Airlie 		dev_warn(p->dev, "alignments %d %d %d %lld\n", pitch, pitch_align, height_align, base_align);
1600961fb597SJerome Glisse 		return -EINVAL;
1601961fb597SJerome Glisse 	}
1602961fb597SJerome Glisse 	/* using get ib will give us the offset into the mipmap bo */
1603af50621aSDave Airlie 	if ((mipmap_size + word3) > radeon_bo_size(mipmap)) {
1604fe725d4fSAlex Deucher 		/*dev_warn(p->dev, "mipmap bo too small (%d %d %d %d %d %d -> %d have %ld)\n",
1605af50621aSDave Airlie 		  w0, h0, format, blevel, nlevels, word3, mipmap_size, radeon_bo_size(texture));*/
1606961fb597SJerome Glisse 	}
1607961fb597SJerome Glisse 	return 0;
1608961fb597SJerome Glisse }
1609961fb597SJerome Glisse 
r600_is_safe_reg(struct radeon_cs_parser * p,u32 reg,u32 idx)1610dd220a00SMarek Olšák static bool r600_is_safe_reg(struct radeon_cs_parser *p, u32 reg, u32 idx)
1611dd220a00SMarek Olšák {
1612dd220a00SMarek Olšák 	u32 m, i;
1613dd220a00SMarek Olšák 
1614dd220a00SMarek Olšák 	i = (reg >> 7);
1615dd220a00SMarek Olšák 	if (i >= ARRAY_SIZE(r600_reg_safe_bm)) {
1616dd220a00SMarek Olšák 		dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1617dd220a00SMarek Olšák 		return false;
1618dd220a00SMarek Olšák 	}
1619dd220a00SMarek Olšák 	m = 1 << ((reg >> 2) & 31);
1620dd220a00SMarek Olšák 	if (!(r600_reg_safe_bm[i] & m))
1621dd220a00SMarek Olšák 		return true;
1622dd220a00SMarek Olšák 	dev_warn(p->dev, "forbidden register 0x%08x at %d\n", reg, idx);
1623dd220a00SMarek Olšák 	return false;
1624dd220a00SMarek Olšák }
1625dd220a00SMarek Olšák 
r600_packet3_check(struct radeon_cs_parser * p,struct radeon_cs_packet * pkt)16263ce0a23dSJerome Glisse static int r600_packet3_check(struct radeon_cs_parser *p,
16273ce0a23dSJerome Glisse 				struct radeon_cs_packet *pkt)
16283ce0a23dSJerome Glisse {
16291d0c0942SChristian König 	struct radeon_bo_list *reloc;
1630c8c15ff1SJerome Glisse 	struct r600_cs_track *track;
16313ce0a23dSJerome Glisse 	volatile u32 *ib;
16323ce0a23dSJerome Glisse 	unsigned idx;
16333ce0a23dSJerome Glisse 	unsigned i;
16343ce0a23dSJerome Glisse 	unsigned start_reg, end_reg, reg;
16353ce0a23dSJerome Glisse 	int r;
1636adea4796SDave Airlie 	u32 idx_value;
16373ce0a23dSJerome Glisse 
1638c8c15ff1SJerome Glisse 	track = (struct r600_cs_track *)p->track;
1639f2e39221SJerome Glisse 	ib = p->ib.ptr;
16403ce0a23dSJerome Glisse 	idx = pkt->idx + 1;
1641adea4796SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1642513bcb46SDave Airlie 
16433ce0a23dSJerome Glisse 	switch (pkt->opcode) {
16442a19cac8SDave Airlie 	case PACKET3_SET_PREDICATION:
16452a19cac8SDave Airlie 	{
16462a19cac8SDave Airlie 		int pred_op;
16472a19cac8SDave Airlie 		int tmp;
16486333003bSMarek Olšák 		uint64_t offset;
16496333003bSMarek Olšák 
16502a19cac8SDave Airlie 		if (pkt->count != 1) {
16512a19cac8SDave Airlie 			DRM_ERROR("bad SET PREDICATION\n");
16522a19cac8SDave Airlie 			return -EINVAL;
16532a19cac8SDave Airlie 		}
16542a19cac8SDave Airlie 
16552a19cac8SDave Airlie 		tmp = radeon_get_ib_value(p, idx + 1);
16562a19cac8SDave Airlie 		pred_op = (tmp >> 16) & 0x7;
16572a19cac8SDave Airlie 
16582a19cac8SDave Airlie 		/* for the clear predicate operation */
16592a19cac8SDave Airlie 		if (pred_op == 0)
16602a19cac8SDave Airlie 			return 0;
16612a19cac8SDave Airlie 
16622a19cac8SDave Airlie 		if (pred_op > 2) {
16632a19cac8SDave Airlie 			DRM_ERROR("bad SET PREDICATION operation %d\n", pred_op);
16642a19cac8SDave Airlie 			return -EINVAL;
16652a19cac8SDave Airlie 		}
16662a19cac8SDave Airlie 
1667012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
16682a19cac8SDave Airlie 		if (r) {
16692a19cac8SDave Airlie 			DRM_ERROR("bad SET PREDICATION\n");
16702a19cac8SDave Airlie 			return -EINVAL;
16712a19cac8SDave Airlie 		}
16722a19cac8SDave Airlie 
1673df0af440SChristian König 		offset = reloc->gpu_offset +
16746333003bSMarek Olšák 			 (idx_value & 0xfffffff0) +
16756333003bSMarek Olšák 			 ((u64)(tmp & 0xff) << 32);
16766333003bSMarek Olšák 
16776333003bSMarek Olšák 		ib[idx + 0] = offset;
16786333003bSMarek Olšák 		ib[idx + 1] = (tmp & 0xffffff00) | (upper_32_bits(offset) & 0xff);
16792a19cac8SDave Airlie 	}
16802a19cac8SDave Airlie 	break;
16812a19cac8SDave Airlie 
16823ce0a23dSJerome Glisse 	case PACKET3_START_3D_CMDBUF:
16833ce0a23dSJerome Glisse 		if (p->family >= CHIP_RV770 || pkt->count) {
16843ce0a23dSJerome Glisse 			DRM_ERROR("bad START_3D\n");
16853ce0a23dSJerome Glisse 			return -EINVAL;
16863ce0a23dSJerome Glisse 		}
16873ce0a23dSJerome Glisse 		break;
16883ce0a23dSJerome Glisse 	case PACKET3_CONTEXT_CONTROL:
16893ce0a23dSJerome Glisse 		if (pkt->count != 1) {
16903ce0a23dSJerome Glisse 			DRM_ERROR("bad CONTEXT_CONTROL\n");
16913ce0a23dSJerome Glisse 			return -EINVAL;
16923ce0a23dSJerome Glisse 		}
16933ce0a23dSJerome Glisse 		break;
16943ce0a23dSJerome Glisse 	case PACKET3_INDEX_TYPE:
16953ce0a23dSJerome Glisse 	case PACKET3_NUM_INSTANCES:
16963ce0a23dSJerome Glisse 		if (pkt->count) {
16973ce0a23dSJerome Glisse 			DRM_ERROR("bad INDEX_TYPE/NUM_INSTANCES\n");
16983ce0a23dSJerome Glisse 			return -EINVAL;
16993ce0a23dSJerome Glisse 		}
17003ce0a23dSJerome Glisse 		break;
17013ce0a23dSJerome Glisse 	case PACKET3_DRAW_INDEX:
17026333003bSMarek Olšák 	{
17036333003bSMarek Olšák 		uint64_t offset;
17043ce0a23dSJerome Glisse 		if (pkt->count != 3) {
17053ce0a23dSJerome Glisse 			DRM_ERROR("bad DRAW_INDEX\n");
17063ce0a23dSJerome Glisse 			return -EINVAL;
17073ce0a23dSJerome Glisse 		}
1708012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
17093ce0a23dSJerome Glisse 		if (r) {
17103ce0a23dSJerome Glisse 			DRM_ERROR("bad DRAW_INDEX\n");
17113ce0a23dSJerome Glisse 			return -EINVAL;
17123ce0a23dSJerome Glisse 		}
17136333003bSMarek Olšák 
1714df0af440SChristian König 		offset = reloc->gpu_offset +
17156333003bSMarek Olšák 			 idx_value +
17166333003bSMarek Olšák 			 ((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
17176333003bSMarek Olšák 
17186333003bSMarek Olšák 		ib[idx+0] = offset;
17196333003bSMarek Olšák 		ib[idx+1] = upper_32_bits(offset) & 0xff;
17206333003bSMarek Olšák 
1721961fb597SJerome Glisse 		r = r600_cs_track_check(p);
1722961fb597SJerome Glisse 		if (r) {
1723961fb597SJerome Glisse 			dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1724961fb597SJerome Glisse 			return r;
1725961fb597SJerome Glisse 		}
17263ce0a23dSJerome Glisse 		break;
17276333003bSMarek Olšák 	}
17283ce0a23dSJerome Glisse 	case PACKET3_DRAW_INDEX_AUTO:
17293ce0a23dSJerome Glisse 		if (pkt->count != 1) {
17303ce0a23dSJerome Glisse 			DRM_ERROR("bad DRAW_INDEX_AUTO\n");
17313ce0a23dSJerome Glisse 			return -EINVAL;
17323ce0a23dSJerome Glisse 		}
1733961fb597SJerome Glisse 		r = r600_cs_track_check(p);
1734961fb597SJerome Glisse 		if (r) {
1735961fb597SJerome Glisse 			dev_warn(p->dev, "%s:%d invalid cmd stream %d\n", __func__, __LINE__, idx);
1736961fb597SJerome Glisse 			return r;
1737961fb597SJerome Glisse 		}
17383ce0a23dSJerome Glisse 		break;
17393ce0a23dSJerome Glisse 	case PACKET3_DRAW_INDEX_IMMD_BE:
17403ce0a23dSJerome Glisse 	case PACKET3_DRAW_INDEX_IMMD:
17413ce0a23dSJerome Glisse 		if (pkt->count < 2) {
17423ce0a23dSJerome Glisse 			DRM_ERROR("bad DRAW_INDEX_IMMD\n");
17433ce0a23dSJerome Glisse 			return -EINVAL;
17443ce0a23dSJerome Glisse 		}
1745961fb597SJerome Glisse 		r = r600_cs_track_check(p);
1746961fb597SJerome Glisse 		if (r) {
1747961fb597SJerome Glisse 			dev_warn(p->dev, "%s:%d invalid cmd stream\n", __func__, __LINE__);
1748961fb597SJerome Glisse 			return r;
1749961fb597SJerome Glisse 		}
17503ce0a23dSJerome Glisse 		break;
17513ce0a23dSJerome Glisse 	case PACKET3_WAIT_REG_MEM:
17523ce0a23dSJerome Glisse 		if (pkt->count != 5) {
17533ce0a23dSJerome Glisse 			DRM_ERROR("bad WAIT_REG_MEM\n");
17543ce0a23dSJerome Glisse 			return -EINVAL;
17553ce0a23dSJerome Glisse 		}
17563ce0a23dSJerome Glisse 		/* bit 4 is reg (0) or mem (1) */
1757adea4796SDave Airlie 		if (idx_value & 0x10) {
17586333003bSMarek Olšák 			uint64_t offset;
17596333003bSMarek Olšák 
1760012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
17613ce0a23dSJerome Glisse 			if (r) {
17623ce0a23dSJerome Glisse 				DRM_ERROR("bad WAIT_REG_MEM\n");
17633ce0a23dSJerome Glisse 				return -EINVAL;
17643ce0a23dSJerome Glisse 			}
17656333003bSMarek Olšák 
1766df0af440SChristian König 			offset = reloc->gpu_offset +
17676333003bSMarek Olšák 				 (radeon_get_ib_value(p, idx+1) & 0xfffffff0) +
17686333003bSMarek Olšák 				 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
17696333003bSMarek Olšák 
17706333003bSMarek Olšák 			ib[idx+1] = (ib[idx+1] & 0x3) | (offset & 0xfffffff0);
17716333003bSMarek Olšák 			ib[idx+2] = upper_32_bits(offset) & 0xff;
1772d6e18a34SIlija Hadzic 		} else if (idx_value & 0x100) {
1773d6e18a34SIlija Hadzic 			DRM_ERROR("cannot use PFP on REG wait\n");
1774d6e18a34SIlija Hadzic 			return -EINVAL;
17753ce0a23dSJerome Glisse 		}
17763ce0a23dSJerome Glisse 		break;
17776830f585SAlex Deucher 	case PACKET3_CP_DMA:
17786830f585SAlex Deucher 	{
17796830f585SAlex Deucher 		u32 command, size;
17806830f585SAlex Deucher 		u64 offset, tmp;
17816830f585SAlex Deucher 		if (pkt->count != 4) {
17826830f585SAlex Deucher 			DRM_ERROR("bad CP DMA\n");
17836830f585SAlex Deucher 			return -EINVAL;
17846830f585SAlex Deucher 		}
17856830f585SAlex Deucher 		command = radeon_get_ib_value(p, idx+4);
17866830f585SAlex Deucher 		size = command & 0x1fffff;
17876830f585SAlex Deucher 		if (command & PACKET3_CP_DMA_CMD_SAS) {
17886830f585SAlex Deucher 			/* src address space is register */
17896830f585SAlex Deucher 			DRM_ERROR("CP DMA SAS not supported\n");
17906830f585SAlex Deucher 			return -EINVAL;
17916830f585SAlex Deucher 		} else {
17926830f585SAlex Deucher 			if (command & PACKET3_CP_DMA_CMD_SAIC) {
17936830f585SAlex Deucher 				DRM_ERROR("CP DMA SAIC only supported for registers\n");
17946830f585SAlex Deucher 				return -EINVAL;
17956830f585SAlex Deucher 			}
17966830f585SAlex Deucher 			/* src address space is memory */
1797012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
17986830f585SAlex Deucher 			if (r) {
17996830f585SAlex Deucher 				DRM_ERROR("bad CP DMA SRC\n");
18006830f585SAlex Deucher 				return -EINVAL;
18016830f585SAlex Deucher 			}
18026830f585SAlex Deucher 
18036830f585SAlex Deucher 			tmp = radeon_get_ib_value(p, idx) +
18046830f585SAlex Deucher 				((u64)(radeon_get_ib_value(p, idx+1) & 0xff) << 32);
18056830f585SAlex Deucher 
1806df0af440SChristian König 			offset = reloc->gpu_offset + tmp;
18076830f585SAlex Deucher 
18086830f585SAlex Deucher 			if ((tmp + size) > radeon_bo_size(reloc->robj)) {
18096830f585SAlex Deucher 				dev_warn(p->dev, "CP DMA src buffer too small (%llu %lu)\n",
18106830f585SAlex Deucher 					 tmp + size, radeon_bo_size(reloc->robj));
18116830f585SAlex Deucher 				return -EINVAL;
18126830f585SAlex Deucher 			}
18136830f585SAlex Deucher 
18146830f585SAlex Deucher 			ib[idx] = offset;
18156830f585SAlex Deucher 			ib[idx+1] = (ib[idx+1] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
18166830f585SAlex Deucher 		}
18176830f585SAlex Deucher 		if (command & PACKET3_CP_DMA_CMD_DAS) {
18186830f585SAlex Deucher 			/* dst address space is register */
18196830f585SAlex Deucher 			DRM_ERROR("CP DMA DAS not supported\n");
18206830f585SAlex Deucher 			return -EINVAL;
18216830f585SAlex Deucher 		} else {
18226830f585SAlex Deucher 			/* dst address space is memory */
18236830f585SAlex Deucher 			if (command & PACKET3_CP_DMA_CMD_DAIC) {
18246830f585SAlex Deucher 				DRM_ERROR("CP DMA DAIC only supported for registers\n");
18256830f585SAlex Deucher 				return -EINVAL;
18266830f585SAlex Deucher 			}
1827012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
18286830f585SAlex Deucher 			if (r) {
18296830f585SAlex Deucher 				DRM_ERROR("bad CP DMA DST\n");
18306830f585SAlex Deucher 				return -EINVAL;
18316830f585SAlex Deucher 			}
18326830f585SAlex Deucher 
18336830f585SAlex Deucher 			tmp = radeon_get_ib_value(p, idx+2) +
18346830f585SAlex Deucher 				((u64)(radeon_get_ib_value(p, idx+3) & 0xff) << 32);
18356830f585SAlex Deucher 
1836df0af440SChristian König 			offset = reloc->gpu_offset + tmp;
18376830f585SAlex Deucher 
18386830f585SAlex Deucher 			if ((tmp + size) > radeon_bo_size(reloc->robj)) {
18396830f585SAlex Deucher 				dev_warn(p->dev, "CP DMA dst buffer too small (%llu %lu)\n",
18406830f585SAlex Deucher 					 tmp + size, radeon_bo_size(reloc->robj));
18416830f585SAlex Deucher 				return -EINVAL;
18426830f585SAlex Deucher 			}
18436830f585SAlex Deucher 
18446830f585SAlex Deucher 			ib[idx+2] = offset;
18456830f585SAlex Deucher 			ib[idx+3] = upper_32_bits(offset) & 0xff;
18466830f585SAlex Deucher 		}
18476830f585SAlex Deucher 		break;
18486830f585SAlex Deucher 	}
18493ce0a23dSJerome Glisse 	case PACKET3_SURFACE_SYNC:
18503ce0a23dSJerome Glisse 		if (pkt->count != 3) {
18513ce0a23dSJerome Glisse 			DRM_ERROR("bad SURFACE_SYNC\n");
18523ce0a23dSJerome Glisse 			return -EINVAL;
18533ce0a23dSJerome Glisse 		}
18543ce0a23dSJerome Glisse 		/* 0xffffffff/0x0 is flush all cache flag */
1855513bcb46SDave Airlie 		if (radeon_get_ib_value(p, idx + 1) != 0xffffffff ||
1856513bcb46SDave Airlie 		    radeon_get_ib_value(p, idx + 2) != 0) {
1857012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
18583ce0a23dSJerome Glisse 			if (r) {
18593ce0a23dSJerome Glisse 				DRM_ERROR("bad SURFACE_SYNC\n");
18603ce0a23dSJerome Glisse 				return -EINVAL;
18613ce0a23dSJerome Glisse 			}
1862df0af440SChristian König 			ib[idx+2] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
18633ce0a23dSJerome Glisse 		}
18643ce0a23dSJerome Glisse 		break;
18653ce0a23dSJerome Glisse 	case PACKET3_EVENT_WRITE:
18663ce0a23dSJerome Glisse 		if (pkt->count != 2 && pkt->count != 0) {
18673ce0a23dSJerome Glisse 			DRM_ERROR("bad EVENT_WRITE\n");
18683ce0a23dSJerome Glisse 			return -EINVAL;
18693ce0a23dSJerome Glisse 		}
18703ce0a23dSJerome Glisse 		if (pkt->count) {
18716333003bSMarek Olšák 			uint64_t offset;
18726333003bSMarek Olšák 
1873012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
18743ce0a23dSJerome Glisse 			if (r) {
18753ce0a23dSJerome Glisse 				DRM_ERROR("bad EVENT_WRITE\n");
18763ce0a23dSJerome Glisse 				return -EINVAL;
18773ce0a23dSJerome Glisse 			}
1878df0af440SChristian König 			offset = reloc->gpu_offset +
18796333003bSMarek Olšák 				 (radeon_get_ib_value(p, idx+1) & 0xfffffff8) +
18806333003bSMarek Olšák 				 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
18816333003bSMarek Olšák 
18826333003bSMarek Olšák 			ib[idx+1] = offset & 0xfffffff8;
18836333003bSMarek Olšák 			ib[idx+2] = upper_32_bits(offset) & 0xff;
18843ce0a23dSJerome Glisse 		}
18853ce0a23dSJerome Glisse 		break;
18863ce0a23dSJerome Glisse 	case PACKET3_EVENT_WRITE_EOP:
18876333003bSMarek Olšák 	{
18886333003bSMarek Olšák 		uint64_t offset;
18896333003bSMarek Olšák 
18903ce0a23dSJerome Glisse 		if (pkt->count != 4) {
18913ce0a23dSJerome Glisse 			DRM_ERROR("bad EVENT_WRITE_EOP\n");
18923ce0a23dSJerome Glisse 			return -EINVAL;
18933ce0a23dSJerome Glisse 		}
1894012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
18953ce0a23dSJerome Glisse 		if (r) {
18963ce0a23dSJerome Glisse 			DRM_ERROR("bad EVENT_WRITE\n");
18973ce0a23dSJerome Glisse 			return -EINVAL;
18983ce0a23dSJerome Glisse 		}
18996333003bSMarek Olšák 
1900df0af440SChristian König 		offset = reloc->gpu_offset +
19016333003bSMarek Olšák 			 (radeon_get_ib_value(p, idx+1) & 0xfffffffc) +
19026333003bSMarek Olšák 			 ((u64)(radeon_get_ib_value(p, idx+2) & 0xff) << 32);
19036333003bSMarek Olšák 
19046333003bSMarek Olšák 		ib[idx+1] = offset & 0xfffffffc;
19056333003bSMarek Olšák 		ib[idx+2] = (ib[idx+2] & 0xffffff00) | (upper_32_bits(offset) & 0xff);
19063ce0a23dSJerome Glisse 		break;
19076333003bSMarek Olšák 	}
19083ce0a23dSJerome Glisse 	case PACKET3_SET_CONFIG_REG:
1909adea4796SDave Airlie 		start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_OFFSET;
19103ce0a23dSJerome Glisse 		end_reg = 4 * pkt->count + start_reg - 4;
19113ce0a23dSJerome Glisse 		if ((start_reg < PACKET3_SET_CONFIG_REG_OFFSET) ||
19123ce0a23dSJerome Glisse 		    (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
19133ce0a23dSJerome Glisse 		    (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
19143ce0a23dSJerome Glisse 			DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
19153ce0a23dSJerome Glisse 			return -EINVAL;
19163ce0a23dSJerome Glisse 		}
19173ce0a23dSJerome Glisse 		for (i = 0; i < pkt->count; i++) {
19183ce0a23dSJerome Glisse 			reg = start_reg + (4 * i);
1919961fb597SJerome Glisse 			r = r600_cs_check_reg(p, reg, idx+1+i);
1920961fb597SJerome Glisse 			if (r)
1921961fb597SJerome Glisse 				return r;
19223ce0a23dSJerome Glisse 		}
19233ce0a23dSJerome Glisse 		break;
19243ce0a23dSJerome Glisse 	case PACKET3_SET_CONTEXT_REG:
1925adea4796SDave Airlie 		start_reg = (idx_value << 2) + PACKET3_SET_CONTEXT_REG_OFFSET;
19263ce0a23dSJerome Glisse 		end_reg = 4 * pkt->count + start_reg - 4;
19273ce0a23dSJerome Glisse 		if ((start_reg < PACKET3_SET_CONTEXT_REG_OFFSET) ||
19283ce0a23dSJerome Glisse 		    (start_reg >= PACKET3_SET_CONTEXT_REG_END) ||
19293ce0a23dSJerome Glisse 		    (end_reg >= PACKET3_SET_CONTEXT_REG_END)) {
19303ce0a23dSJerome Glisse 			DRM_ERROR("bad PACKET3_SET_CONTEXT_REG\n");
19313ce0a23dSJerome Glisse 			return -EINVAL;
19323ce0a23dSJerome Glisse 		}
19333ce0a23dSJerome Glisse 		for (i = 0; i < pkt->count; i++) {
19343ce0a23dSJerome Glisse 			reg = start_reg + (4 * i);
1935961fb597SJerome Glisse 			r = r600_cs_check_reg(p, reg, idx+1+i);
1936961fb597SJerome Glisse 			if (r)
1937961fb597SJerome Glisse 				return r;
19383ce0a23dSJerome Glisse 		}
19393ce0a23dSJerome Glisse 		break;
19403ce0a23dSJerome Glisse 	case PACKET3_SET_RESOURCE:
19413ce0a23dSJerome Glisse 		if (pkt->count % 7) {
19423ce0a23dSJerome Glisse 			DRM_ERROR("bad SET_RESOURCE\n");
19433ce0a23dSJerome Glisse 			return -EINVAL;
19443ce0a23dSJerome Glisse 		}
1945adea4796SDave Airlie 		start_reg = (idx_value << 2) + PACKET3_SET_RESOURCE_OFFSET;
19463ce0a23dSJerome Glisse 		end_reg = 4 * pkt->count + start_reg - 4;
19473ce0a23dSJerome Glisse 		if ((start_reg < PACKET3_SET_RESOURCE_OFFSET) ||
19483ce0a23dSJerome Glisse 		    (start_reg >= PACKET3_SET_RESOURCE_END) ||
19493ce0a23dSJerome Glisse 		    (end_reg >= PACKET3_SET_RESOURCE_END)) {
19503ce0a23dSJerome Glisse 			DRM_ERROR("bad SET_RESOURCE\n");
19513ce0a23dSJerome Glisse 			return -EINVAL;
19523ce0a23dSJerome Glisse 		}
19533ce0a23dSJerome Glisse 		for (i = 0; i < (pkt->count / 7); i++) {
1954961fb597SJerome Glisse 			struct radeon_bo *texture, *mipmap;
19551729dd33SAlex Deucher 			u32 size, offset, base_offset, mip_offset;
1956961fb597SJerome Glisse 
1957adea4796SDave Airlie 			switch (G__SQ_VTX_CONSTANT_TYPE(radeon_get_ib_value(p, idx+(i*7)+6+1))) {
19583ce0a23dSJerome Glisse 			case SQ_TEX_VTX_VALID_TEXTURE:
19593ce0a23dSJerome Glisse 				/* tex base */
1960012e976dSIlija Hadzic 				r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
19613ce0a23dSJerome Glisse 				if (r) {
19623ce0a23dSJerome Glisse 					DRM_ERROR("bad SET_RESOURCE\n");
19633ce0a23dSJerome Glisse 					return -EINVAL;
19643ce0a23dSJerome Glisse 				}
1965df0af440SChristian König 				base_offset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1966721604a1SJerome Glisse 				if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1967df0af440SChristian König 					if (reloc->tiling_flags & RADEON_TILING_MACRO)
19687f813377SAlex Deucher 						ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_2D_TILED_THIN1);
1969df0af440SChristian König 					else if (reloc->tiling_flags & RADEON_TILING_MICRO)
19707f813377SAlex Deucher 						ib[idx+1+(i*7)+0] |= S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
1971e70f224cSMarek Olšák 				}
1972961fb597SJerome Glisse 				texture = reloc->robj;
19733ce0a23dSJerome Glisse 				/* tex mip base */
1974012e976dSIlija Hadzic 				r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
19753ce0a23dSJerome Glisse 				if (r) {
19763ce0a23dSJerome Glisse 					DRM_ERROR("bad SET_RESOURCE\n");
19773ce0a23dSJerome Glisse 					return -EINVAL;
19783ce0a23dSJerome Glisse 				}
1979df0af440SChristian König 				mip_offset = (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
1980961fb597SJerome Glisse 				mipmap = reloc->robj;
1981961fb597SJerome Glisse 				r = r600_check_texture_resource(p,  idx+(i*7)+1,
198216790569SAlex Deucher 								texture, mipmap,
198316790569SAlex Deucher 								base_offset + radeon_get_ib_value(p, idx+1+(i*7)+2),
198416790569SAlex Deucher 								mip_offset + radeon_get_ib_value(p, idx+1+(i*7)+3),
1985df0af440SChristian König 								reloc->tiling_flags);
1986961fb597SJerome Glisse 				if (r)
1987961fb597SJerome Glisse 					return r;
19881729dd33SAlex Deucher 				ib[idx+1+(i*7)+2] += base_offset;
19891729dd33SAlex Deucher 				ib[idx+1+(i*7)+3] += mip_offset;
19903ce0a23dSJerome Glisse 				break;
19913ce0a23dSJerome Glisse 			case SQ_TEX_VTX_VALID_BUFFER:
19926333003bSMarek Olšák 			{
19936333003bSMarek Olšák 				uint64_t offset64;
19943ce0a23dSJerome Glisse 				/* vtx base */
1995012e976dSIlija Hadzic 				r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
19963ce0a23dSJerome Glisse 				if (r) {
19973ce0a23dSJerome Glisse 					DRM_ERROR("bad SET_RESOURCE\n");
19983ce0a23dSJerome Glisse 					return -EINVAL;
19993ce0a23dSJerome Glisse 				}
2000961fb597SJerome Glisse 				offset = radeon_get_ib_value(p, idx+1+(i*7)+0);
20011729dd33SAlex Deucher 				size = radeon_get_ib_value(p, idx+1+(i*7)+1) + 1;
2002961fb597SJerome Glisse 				if (p->rdev && (size + offset) > radeon_bo_size(reloc->robj)) {
2003961fb597SJerome Glisse 					/* force size to size of the buffer */
20041729dd33SAlex Deucher 					dev_warn(p->dev, "vbo resource seems too big (%d) for the bo (%ld)\n",
20051729dd33SAlex Deucher 						 size + offset, radeon_bo_size(reloc->robj));
20066333003bSMarek Olšák 					ib[idx+1+(i*7)+1] = radeon_bo_size(reloc->robj) - offset;
2007961fb597SJerome Glisse 				}
20086333003bSMarek Olšák 
2009df0af440SChristian König 				offset64 = reloc->gpu_offset + offset;
20106333003bSMarek Olšák 				ib[idx+1+(i*8)+0] = offset64;
20116333003bSMarek Olšák 				ib[idx+1+(i*8)+2] = (ib[idx+1+(i*8)+2] & 0xffffff00) |
20126333003bSMarek Olšák 						    (upper_32_bits(offset64) & 0xff);
20133ce0a23dSJerome Glisse 				break;
20146333003bSMarek Olšák 			}
20153ce0a23dSJerome Glisse 			case SQ_TEX_VTX_INVALID_TEXTURE:
20163ce0a23dSJerome Glisse 			case SQ_TEX_VTX_INVALID_BUFFER:
20173ce0a23dSJerome Glisse 			default:
20183ce0a23dSJerome Glisse 				DRM_ERROR("bad SET_RESOURCE\n");
20193ce0a23dSJerome Glisse 				return -EINVAL;
20203ce0a23dSJerome Glisse 			}
20213ce0a23dSJerome Glisse 		}
20223ce0a23dSJerome Glisse 		break;
20233ce0a23dSJerome Glisse 	case PACKET3_SET_ALU_CONST:
20245f77df36SAlex Deucher 		if (track->sq_config & DX9_CONSTS) {
2025adea4796SDave Airlie 			start_reg = (idx_value << 2) + PACKET3_SET_ALU_CONST_OFFSET;
20263ce0a23dSJerome Glisse 			end_reg = 4 * pkt->count + start_reg - 4;
20273ce0a23dSJerome Glisse 			if ((start_reg < PACKET3_SET_ALU_CONST_OFFSET) ||
20283ce0a23dSJerome Glisse 			    (start_reg >= PACKET3_SET_ALU_CONST_END) ||
20293ce0a23dSJerome Glisse 			    (end_reg >= PACKET3_SET_ALU_CONST_END)) {
20303ce0a23dSJerome Glisse 				DRM_ERROR("bad SET_ALU_CONST\n");
20313ce0a23dSJerome Glisse 				return -EINVAL;
20323ce0a23dSJerome Glisse 			}
20335f77df36SAlex Deucher 		}
20343ce0a23dSJerome Glisse 		break;
20353ce0a23dSJerome Glisse 	case PACKET3_SET_BOOL_CONST:
2036adea4796SDave Airlie 		start_reg = (idx_value << 2) + PACKET3_SET_BOOL_CONST_OFFSET;
20373ce0a23dSJerome Glisse 		end_reg = 4 * pkt->count + start_reg - 4;
20383ce0a23dSJerome Glisse 		if ((start_reg < PACKET3_SET_BOOL_CONST_OFFSET) ||
20393ce0a23dSJerome Glisse 		    (start_reg >= PACKET3_SET_BOOL_CONST_END) ||
20403ce0a23dSJerome Glisse 		    (end_reg >= PACKET3_SET_BOOL_CONST_END)) {
20413ce0a23dSJerome Glisse 			DRM_ERROR("bad SET_BOOL_CONST\n");
20423ce0a23dSJerome Glisse 			return -EINVAL;
20433ce0a23dSJerome Glisse 		}
20443ce0a23dSJerome Glisse 		break;
20453ce0a23dSJerome Glisse 	case PACKET3_SET_LOOP_CONST:
2046adea4796SDave Airlie 		start_reg = (idx_value << 2) + PACKET3_SET_LOOP_CONST_OFFSET;
20473ce0a23dSJerome Glisse 		end_reg = 4 * pkt->count + start_reg - 4;
20483ce0a23dSJerome Glisse 		if ((start_reg < PACKET3_SET_LOOP_CONST_OFFSET) ||
20493ce0a23dSJerome Glisse 		    (start_reg >= PACKET3_SET_LOOP_CONST_END) ||
20503ce0a23dSJerome Glisse 		    (end_reg >= PACKET3_SET_LOOP_CONST_END)) {
20513ce0a23dSJerome Glisse 			DRM_ERROR("bad SET_LOOP_CONST\n");
20523ce0a23dSJerome Glisse 			return -EINVAL;
20533ce0a23dSJerome Glisse 		}
20543ce0a23dSJerome Glisse 		break;
20553ce0a23dSJerome Glisse 	case PACKET3_SET_CTL_CONST:
2056adea4796SDave Airlie 		start_reg = (idx_value << 2) + PACKET3_SET_CTL_CONST_OFFSET;
20573ce0a23dSJerome Glisse 		end_reg = 4 * pkt->count + start_reg - 4;
20583ce0a23dSJerome Glisse 		if ((start_reg < PACKET3_SET_CTL_CONST_OFFSET) ||
20593ce0a23dSJerome Glisse 		    (start_reg >= PACKET3_SET_CTL_CONST_END) ||
20603ce0a23dSJerome Glisse 		    (end_reg >= PACKET3_SET_CTL_CONST_END)) {
20613ce0a23dSJerome Glisse 			DRM_ERROR("bad SET_CTL_CONST\n");
20623ce0a23dSJerome Glisse 			return -EINVAL;
20633ce0a23dSJerome Glisse 		}
20643ce0a23dSJerome Glisse 		break;
20653ce0a23dSJerome Glisse 	case PACKET3_SET_SAMPLER:
20663ce0a23dSJerome Glisse 		if (pkt->count % 3) {
20673ce0a23dSJerome Glisse 			DRM_ERROR("bad SET_SAMPLER\n");
20683ce0a23dSJerome Glisse 			return -EINVAL;
20693ce0a23dSJerome Glisse 		}
2070adea4796SDave Airlie 		start_reg = (idx_value << 2) + PACKET3_SET_SAMPLER_OFFSET;
20713ce0a23dSJerome Glisse 		end_reg = 4 * pkt->count + start_reg - 4;
20723ce0a23dSJerome Glisse 		if ((start_reg < PACKET3_SET_SAMPLER_OFFSET) ||
20733ce0a23dSJerome Glisse 		    (start_reg >= PACKET3_SET_SAMPLER_END) ||
20743ce0a23dSJerome Glisse 		    (end_reg >= PACKET3_SET_SAMPLER_END)) {
20753ce0a23dSJerome Glisse 			DRM_ERROR("bad SET_SAMPLER\n");
20763ce0a23dSJerome Glisse 			return -EINVAL;
20773ce0a23dSJerome Glisse 		}
20783ce0a23dSJerome Glisse 		break;
20797c77bf2aSAlex Deucher 	case PACKET3_STRMOUT_BASE_UPDATE:
208046fc8781SMarek Olšák 		/* RS780 and RS880 also need this */
208146fc8781SMarek Olšák 		if (p->family < CHIP_RS780) {
20827c77bf2aSAlex Deucher 			DRM_ERROR("STRMOUT_BASE_UPDATE only supported on 7xx\n");
20837c77bf2aSAlex Deucher 			return -EINVAL;
20847c77bf2aSAlex Deucher 		}
20857c77bf2aSAlex Deucher 		if (pkt->count != 1) {
20867c77bf2aSAlex Deucher 			DRM_ERROR("bad STRMOUT_BASE_UPDATE packet count\n");
20877c77bf2aSAlex Deucher 			return -EINVAL;
20887c77bf2aSAlex Deucher 		}
20897c77bf2aSAlex Deucher 		if (idx_value > 3) {
20907c77bf2aSAlex Deucher 			DRM_ERROR("bad STRMOUT_BASE_UPDATE index\n");
20917c77bf2aSAlex Deucher 			return -EINVAL;
20927c77bf2aSAlex Deucher 		}
20937c77bf2aSAlex Deucher 		{
20947c77bf2aSAlex Deucher 			u64 offset;
20957c77bf2aSAlex Deucher 
2096012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
20977c77bf2aSAlex Deucher 			if (r) {
20987c77bf2aSAlex Deucher 				DRM_ERROR("bad STRMOUT_BASE_UPDATE reloc\n");
20997c77bf2aSAlex Deucher 				return -EINVAL;
21007c77bf2aSAlex Deucher 			}
21017c77bf2aSAlex Deucher 
21027c77bf2aSAlex Deucher 			if (reloc->robj != track->vgt_strmout_bo[idx_value]) {
21037c77bf2aSAlex Deucher 				DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo does not match\n");
21047c77bf2aSAlex Deucher 				return -EINVAL;
21057c77bf2aSAlex Deucher 			}
21067c77bf2aSAlex Deucher 
2107*50593722SIgor Artemiev 			offset = (u64)radeon_get_ib_value(p, idx+1) << 8;
21087c77bf2aSAlex Deucher 			if (offset != track->vgt_strmout_bo_offset[idx_value]) {
21097c77bf2aSAlex Deucher 				DRM_ERROR("bad STRMOUT_BASE_UPDATE, bo offset does not match: 0x%llx, 0x%x\n",
21107c77bf2aSAlex Deucher 					  offset, track->vgt_strmout_bo_offset[idx_value]);
21117c77bf2aSAlex Deucher 				return -EINVAL;
21127c77bf2aSAlex Deucher 			}
21137c77bf2aSAlex Deucher 
21147c77bf2aSAlex Deucher 			if ((offset + 4) > radeon_bo_size(reloc->robj)) {
21157c77bf2aSAlex Deucher 				DRM_ERROR("bad STRMOUT_BASE_UPDATE bo too small: 0x%llx, 0x%lx\n",
21167c77bf2aSAlex Deucher 					  offset + 4, radeon_bo_size(reloc->robj));
21177c77bf2aSAlex Deucher 				return -EINVAL;
21187c77bf2aSAlex Deucher 			}
2119df0af440SChristian König 			ib[idx+1] += (u32)((reloc->gpu_offset >> 8) & 0xffffffff);
21207c77bf2aSAlex Deucher 		}
21217c77bf2aSAlex Deucher 		break;
21223ce0a23dSJerome Glisse 	case PACKET3_SURFACE_BASE_UPDATE:
21233ce0a23dSJerome Glisse 		if (p->family >= CHIP_RV770 || p->family == CHIP_R600) {
21243ce0a23dSJerome Glisse 			DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
21253ce0a23dSJerome Glisse 			return -EINVAL;
21263ce0a23dSJerome Glisse 		}
21273ce0a23dSJerome Glisse 		if (pkt->count) {
21283ce0a23dSJerome Glisse 			DRM_ERROR("bad SURFACE_BASE_UPDATE\n");
21293ce0a23dSJerome Glisse 			return -EINVAL;
21303ce0a23dSJerome Glisse 		}
21313ce0a23dSJerome Glisse 		break;
2132dd220a00SMarek Olšák 	case PACKET3_STRMOUT_BUFFER_UPDATE:
2133dd220a00SMarek Olšák 		if (pkt->count != 4) {
2134dd220a00SMarek Olšák 			DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (invalid count)\n");
2135dd220a00SMarek Olšák 			return -EINVAL;
2136dd220a00SMarek Olšák 		}
2137dd220a00SMarek Olšák 		/* Updating memory at DST_ADDRESS. */
2138dd220a00SMarek Olšák 		if (idx_value & 0x1) {
2139dd220a00SMarek Olšák 			u64 offset;
2140012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2141dd220a00SMarek Olšák 			if (r) {
2142dd220a00SMarek Olšák 				DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing dst reloc)\n");
2143dd220a00SMarek Olšák 				return -EINVAL;
2144dd220a00SMarek Olšák 			}
2145dd220a00SMarek Olšák 			offset = radeon_get_ib_value(p, idx+1);
2146dd220a00SMarek Olšák 			offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2147dd220a00SMarek Olšák 			if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2148dd220a00SMarek Olšák 				DRM_ERROR("bad STRMOUT_BUFFER_UPDATE dst bo too small: 0x%llx, 0x%lx\n",
2149dd220a00SMarek Olšák 					  offset + 4, radeon_bo_size(reloc->robj));
2150dd220a00SMarek Olšák 				return -EINVAL;
2151dd220a00SMarek Olšák 			}
2152df0af440SChristian König 			offset += reloc->gpu_offset;
21536333003bSMarek Olšák 			ib[idx+1] = offset;
21546333003bSMarek Olšák 			ib[idx+2] = upper_32_bits(offset) & 0xff;
2155dd220a00SMarek Olšák 		}
2156dd220a00SMarek Olšák 		/* Reading data from SRC_ADDRESS. */
2157dd220a00SMarek Olšák 		if (((idx_value >> 1) & 0x3) == 2) {
2158dd220a00SMarek Olšák 			u64 offset;
2159012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2160dd220a00SMarek Olšák 			if (r) {
2161dd220a00SMarek Olšák 				DRM_ERROR("bad STRMOUT_BUFFER_UPDATE (missing src reloc)\n");
2162dd220a00SMarek Olšák 				return -EINVAL;
2163dd220a00SMarek Olšák 			}
2164dd220a00SMarek Olšák 			offset = radeon_get_ib_value(p, idx+3);
2165dd220a00SMarek Olšák 			offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2166dd220a00SMarek Olšák 			if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2167dd220a00SMarek Olšák 				DRM_ERROR("bad STRMOUT_BUFFER_UPDATE src bo too small: 0x%llx, 0x%lx\n",
2168dd220a00SMarek Olšák 					  offset + 4, radeon_bo_size(reloc->robj));
2169dd220a00SMarek Olšák 				return -EINVAL;
2170dd220a00SMarek Olšák 			}
2171df0af440SChristian König 			offset += reloc->gpu_offset;
21726333003bSMarek Olšák 			ib[idx+3] = offset;
21736333003bSMarek Olšák 			ib[idx+4] = upper_32_bits(offset) & 0xff;
2174dd220a00SMarek Olšák 		}
2175dd220a00SMarek Olšák 		break;
21764613ca14SJerome Glisse 	case PACKET3_MEM_WRITE:
21774613ca14SJerome Glisse 	{
21784613ca14SJerome Glisse 		u64 offset;
21794613ca14SJerome Glisse 
21804613ca14SJerome Glisse 		if (pkt->count != 3) {
21814613ca14SJerome Glisse 			DRM_ERROR("bad MEM_WRITE (invalid count)\n");
21824613ca14SJerome Glisse 			return -EINVAL;
21834613ca14SJerome Glisse 		}
2184012e976dSIlija Hadzic 		r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
21854613ca14SJerome Glisse 		if (r) {
21864613ca14SJerome Glisse 			DRM_ERROR("bad MEM_WRITE (missing reloc)\n");
21874613ca14SJerome Glisse 			return -EINVAL;
21884613ca14SJerome Glisse 		}
21894613ca14SJerome Glisse 		offset = radeon_get_ib_value(p, idx+0);
21904613ca14SJerome Glisse 		offset += ((u64)(radeon_get_ib_value(p, idx+1) & 0xff)) << 32UL;
21914613ca14SJerome Glisse 		if (offset & 0x7) {
21924613ca14SJerome Glisse 			DRM_ERROR("bad MEM_WRITE (address not qwords aligned)\n");
21934613ca14SJerome Glisse 			return -EINVAL;
21944613ca14SJerome Glisse 		}
21954613ca14SJerome Glisse 		if ((offset + 8) > radeon_bo_size(reloc->robj)) {
21964613ca14SJerome Glisse 			DRM_ERROR("bad MEM_WRITE bo too small: 0x%llx, 0x%lx\n",
21974613ca14SJerome Glisse 				  offset + 8, radeon_bo_size(reloc->robj));
21984613ca14SJerome Glisse 			return -EINVAL;
21994613ca14SJerome Glisse 		}
2200df0af440SChristian König 		offset += reloc->gpu_offset;
22014613ca14SJerome Glisse 		ib[idx+0] = offset;
22024613ca14SJerome Glisse 		ib[idx+1] = upper_32_bits(offset) & 0xff;
22034613ca14SJerome Glisse 		break;
22044613ca14SJerome Glisse 	}
2205dd220a00SMarek Olšák 	case PACKET3_COPY_DW:
2206dd220a00SMarek Olšák 		if (pkt->count != 4) {
2207dd220a00SMarek Olšák 			DRM_ERROR("bad COPY_DW (invalid count)\n");
2208dd220a00SMarek Olšák 			return -EINVAL;
2209dd220a00SMarek Olšák 		}
2210dd220a00SMarek Olšák 		if (idx_value & 0x1) {
2211dd220a00SMarek Olšák 			u64 offset;
2212dd220a00SMarek Olšák 			/* SRC is memory. */
2213012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2214dd220a00SMarek Olšák 			if (r) {
2215dd220a00SMarek Olšák 				DRM_ERROR("bad COPY_DW (missing src reloc)\n");
2216dd220a00SMarek Olšák 				return -EINVAL;
2217dd220a00SMarek Olšák 			}
2218dd220a00SMarek Olšák 			offset = radeon_get_ib_value(p, idx+1);
2219dd220a00SMarek Olšák 			offset += ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2220dd220a00SMarek Olšák 			if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2221dd220a00SMarek Olšák 				DRM_ERROR("bad COPY_DW src bo too small: 0x%llx, 0x%lx\n",
2222dd220a00SMarek Olšák 					  offset + 4, radeon_bo_size(reloc->robj));
2223dd220a00SMarek Olšák 				return -EINVAL;
2224dd220a00SMarek Olšák 			}
2225df0af440SChristian König 			offset += reloc->gpu_offset;
22266333003bSMarek Olšák 			ib[idx+1] = offset;
22276333003bSMarek Olšák 			ib[idx+2] = upper_32_bits(offset) & 0xff;
2228dd220a00SMarek Olšák 		} else {
2229dd220a00SMarek Olšák 			/* SRC is a reg. */
2230dd220a00SMarek Olšák 			reg = radeon_get_ib_value(p, idx+1) << 2;
2231dd220a00SMarek Olšák 			if (!r600_is_safe_reg(p, reg, idx+1))
2232dd220a00SMarek Olšák 				return -EINVAL;
2233dd220a00SMarek Olšák 		}
2234dd220a00SMarek Olšák 		if (idx_value & 0x2) {
2235dd220a00SMarek Olšák 			u64 offset;
2236dd220a00SMarek Olšák 			/* DST is memory. */
2237012e976dSIlija Hadzic 			r = radeon_cs_packet_next_reloc(p, &reloc, r600_nomm);
2238dd220a00SMarek Olšák 			if (r) {
2239dd220a00SMarek Olšák 				DRM_ERROR("bad COPY_DW (missing dst reloc)\n");
2240dd220a00SMarek Olšák 				return -EINVAL;
2241dd220a00SMarek Olšák 			}
2242dd220a00SMarek Olšák 			offset = radeon_get_ib_value(p, idx+3);
2243dd220a00SMarek Olšák 			offset += ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2244dd220a00SMarek Olšák 			if ((offset + 4) > radeon_bo_size(reloc->robj)) {
2245dd220a00SMarek Olšák 				DRM_ERROR("bad COPY_DW dst bo too small: 0x%llx, 0x%lx\n",
2246dd220a00SMarek Olšák 					  offset + 4, radeon_bo_size(reloc->robj));
2247dd220a00SMarek Olšák 				return -EINVAL;
2248dd220a00SMarek Olšák 			}
2249df0af440SChristian König 			offset += reloc->gpu_offset;
22506333003bSMarek Olšák 			ib[idx+3] = offset;
22516333003bSMarek Olšák 			ib[idx+4] = upper_32_bits(offset) & 0xff;
2252dd220a00SMarek Olšák 		} else {
2253dd220a00SMarek Olšák 			/* DST is a reg. */
2254dd220a00SMarek Olšák 			reg = radeon_get_ib_value(p, idx+3) << 2;
2255dd220a00SMarek Olšák 			if (!r600_is_safe_reg(p, reg, idx+3))
2256dd220a00SMarek Olšák 				return -EINVAL;
2257dd220a00SMarek Olšák 		}
2258dd220a00SMarek Olšák 		break;
22593ce0a23dSJerome Glisse 	case PACKET3_NOP:
22603ce0a23dSJerome Glisse 		break;
22613ce0a23dSJerome Glisse 	default:
22623ce0a23dSJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
22633ce0a23dSJerome Glisse 		return -EINVAL;
22643ce0a23dSJerome Glisse 	}
22653ce0a23dSJerome Glisse 	return 0;
22663ce0a23dSJerome Glisse }
22673ce0a23dSJerome Glisse 
r600_cs_parse(struct radeon_cs_parser * p)22683ce0a23dSJerome Glisse int r600_cs_parse(struct radeon_cs_parser *p)
22693ce0a23dSJerome Glisse {
22703ce0a23dSJerome Glisse 	struct radeon_cs_packet pkt;
2271c8c15ff1SJerome Glisse 	struct r600_cs_track *track;
22723ce0a23dSJerome Glisse 	int r;
22733ce0a23dSJerome Glisse 
2274961fb597SJerome Glisse 	if (p->track == NULL) {
2275961fb597SJerome Glisse 		/* initialize tracker, we are in kms */
2276c8c15ff1SJerome Glisse 		track = kzalloc(sizeof(*track), GFP_KERNEL);
2277961fb597SJerome Glisse 		if (track == NULL)
2278961fb597SJerome Glisse 			return -ENOMEM;
2279961fb597SJerome Glisse 		r600_cs_track_init(track);
2280961fb597SJerome Glisse 		if (p->rdev->family < CHIP_RV770) {
2281961fb597SJerome Glisse 			track->npipes = p->rdev->config.r600.tiling_npipes;
2282961fb597SJerome Glisse 			track->nbanks = p->rdev->config.r600.tiling_nbanks;
2283961fb597SJerome Glisse 			track->group_size = p->rdev->config.r600.tiling_group_size;
2284961fb597SJerome Glisse 		} else if (p->rdev->family <= CHIP_RV740) {
2285961fb597SJerome Glisse 			track->npipes = p->rdev->config.rv770.tiling_npipes;
2286961fb597SJerome Glisse 			track->nbanks = p->rdev->config.rv770.tiling_nbanks;
2287961fb597SJerome Glisse 			track->group_size = p->rdev->config.rv770.tiling_group_size;
2288961fb597SJerome Glisse 		}
2289c8c15ff1SJerome Glisse 		p->track = track;
2290961fb597SJerome Glisse 	}
22913ce0a23dSJerome Glisse 	do {
2292c38f34b5SIlija Hadzic 		r = radeon_cs_packet_parse(p, &pkt, p->idx);
22933ce0a23dSJerome Glisse 		if (r) {
22947cb72ef4SJerome Glisse 			kfree(p->track);
22957cb72ef4SJerome Glisse 			p->track = NULL;
22963ce0a23dSJerome Glisse 			return r;
22973ce0a23dSJerome Glisse 		}
22983ce0a23dSJerome Glisse 		p->idx += pkt.count + 2;
22993ce0a23dSJerome Glisse 		switch (pkt.type) {
23004e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE0:
23013ce0a23dSJerome Glisse 			r = r600_cs_parse_packet0(p, &pkt);
23023ce0a23dSJerome Glisse 			break;
23034e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE2:
23043ce0a23dSJerome Glisse 			break;
23054e872ae2SIlija Hadzic 		case RADEON_PACKET_TYPE3:
23063ce0a23dSJerome Glisse 			r = r600_packet3_check(p, &pkt);
23073ce0a23dSJerome Glisse 			break;
23083ce0a23dSJerome Glisse 		default:
23093ce0a23dSJerome Glisse 			DRM_ERROR("Unknown packet type %d !\n", pkt.type);
2310961fb597SJerome Glisse 			kfree(p->track);
23117cb72ef4SJerome Glisse 			p->track = NULL;
23123ce0a23dSJerome Glisse 			return -EINVAL;
23133ce0a23dSJerome Glisse 		}
23143ce0a23dSJerome Glisse 		if (r) {
2315961fb597SJerome Glisse 			kfree(p->track);
23167cb72ef4SJerome Glisse 			p->track = NULL;
23173ce0a23dSJerome Glisse 			return r;
23183ce0a23dSJerome Glisse 		}
23196d2d13ddSChristian König 	} while (p->idx < p->chunk_ib->length_dw);
23203ce0a23dSJerome Glisse #if 0
2321f2e39221SJerome Glisse 	for (r = 0; r < p->ib.length_dw; r++) {
23227ca85295SJoe Perches 		pr_info("%05d  0x%08X\n", r, p->ib.ptr[r]);
23233ce0a23dSJerome Glisse 		mdelay(1);
23243ce0a23dSJerome Glisse 	}
23253ce0a23dSJerome Glisse #endif
2326961fb597SJerome Glisse 	kfree(p->track);
23277cb72ef4SJerome Glisse 	p->track = NULL;
23283ce0a23dSJerome Glisse 	return 0;
23293ce0a23dSJerome Glisse }
23303ce0a23dSJerome Glisse 
2331cf4ccd01SAlex Deucher /*
2332cf4ccd01SAlex Deucher  *  DMA
2333cf4ccd01SAlex Deucher  */
2334cf4ccd01SAlex Deucher /**
2335cf4ccd01SAlex Deucher  * r600_dma_cs_next_reloc() - parse next reloc
2336cf4ccd01SAlex Deucher  * @p:		parser structure holding parsing context.
2337f19a2067SBhaskar Chowdhury  * @cs_reloc:		reloc information
2338cf4ccd01SAlex Deucher  *
2339cf4ccd01SAlex Deucher  * Return the next reloc, do bo validation and compute
2340cf4ccd01SAlex Deucher  * GPU offset using the provided start.
2341cf4ccd01SAlex Deucher  **/
r600_dma_cs_next_reloc(struct radeon_cs_parser * p,struct radeon_bo_list ** cs_reloc)2342cf4ccd01SAlex Deucher int r600_dma_cs_next_reloc(struct radeon_cs_parser *p,
23431d0c0942SChristian König 			   struct radeon_bo_list **cs_reloc)
2344cf4ccd01SAlex Deucher {
2345cf4ccd01SAlex Deucher 	unsigned idx;
2346cf4ccd01SAlex Deucher 
23479305ede6SJerome Glisse 	*cs_reloc = NULL;
23486d2d13ddSChristian König 	if (p->chunk_relocs == NULL) {
2349cf4ccd01SAlex Deucher 		DRM_ERROR("No relocation chunk !\n");
2350cf4ccd01SAlex Deucher 		return -EINVAL;
2351cf4ccd01SAlex Deucher 	}
2352cf4ccd01SAlex Deucher 	idx = p->dma_reloc_idx;
23539305ede6SJerome Glisse 	if (idx >= p->nrelocs) {
2354cf4ccd01SAlex Deucher 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
23559305ede6SJerome Glisse 			  idx, p->nrelocs);
2356cf4ccd01SAlex Deucher 		return -EINVAL;
2357cf4ccd01SAlex Deucher 	}
2358466be338SChristian König 	*cs_reloc = &p->relocs[idx];
2359cf4ccd01SAlex Deucher 	p->dma_reloc_idx++;
2360cf4ccd01SAlex Deucher 	return 0;
2361cf4ccd01SAlex Deucher }
2362cf4ccd01SAlex Deucher 
2363cf4ccd01SAlex Deucher #define GET_DMA_CMD(h) (((h) & 0xf0000000) >> 28)
2364cf4ccd01SAlex Deucher #define GET_DMA_COUNT(h) ((h) & 0x0000ffff)
2365cf4ccd01SAlex Deucher #define GET_DMA_T(h) (((h) & 0x00800000) >> 23)
2366cf4ccd01SAlex Deucher 
2367cf4ccd01SAlex Deucher /**
2368cf4ccd01SAlex Deucher  * r600_dma_cs_parse() - parse the DMA IB
2369cf4ccd01SAlex Deucher  * @p:		parser structure holding parsing context.
2370cf4ccd01SAlex Deucher  *
2371cf4ccd01SAlex Deucher  * Parses the DMA IB from the CS ioctl and updates
2372cf4ccd01SAlex Deucher  * the GPU addresses based on the reloc information and
2373cf4ccd01SAlex Deucher  * checks for errors. (R6xx-R7xx)
2374cf4ccd01SAlex Deucher  * Returns 0 for success and an error on failure.
2375cf4ccd01SAlex Deucher  **/
r600_dma_cs_parse(struct radeon_cs_parser * p)2376cf4ccd01SAlex Deucher int r600_dma_cs_parse(struct radeon_cs_parser *p)
2377cf4ccd01SAlex Deucher {
23786d2d13ddSChristian König 	struct radeon_cs_chunk *ib_chunk = p->chunk_ib;
23791d0c0942SChristian König 	struct radeon_bo_list *src_reloc, *dst_reloc;
2380cf4ccd01SAlex Deucher 	u32 header, cmd, count, tiled;
2381cf4ccd01SAlex Deucher 	volatile u32 *ib = p->ib.ptr;
2382cf4ccd01SAlex Deucher 	u32 idx, idx_value;
2383cf4ccd01SAlex Deucher 	u64 src_offset, dst_offset;
2384cf4ccd01SAlex Deucher 	int r;
2385cf4ccd01SAlex Deucher 
2386cf4ccd01SAlex Deucher 	do {
2387cf4ccd01SAlex Deucher 		if (p->idx >= ib_chunk->length_dw) {
2388cf4ccd01SAlex Deucher 			DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
2389cf4ccd01SAlex Deucher 				  p->idx, ib_chunk->length_dw);
2390cf4ccd01SAlex Deucher 			return -EINVAL;
2391cf4ccd01SAlex Deucher 		}
2392cf4ccd01SAlex Deucher 		idx = p->idx;
2393cf4ccd01SAlex Deucher 		header = radeon_get_ib_value(p, idx);
2394cf4ccd01SAlex Deucher 		cmd = GET_DMA_CMD(header);
2395cf4ccd01SAlex Deucher 		count = GET_DMA_COUNT(header);
2396cf4ccd01SAlex Deucher 		tiled = GET_DMA_T(header);
2397cf4ccd01SAlex Deucher 
2398cf4ccd01SAlex Deucher 		switch (cmd) {
2399cf4ccd01SAlex Deucher 		case DMA_PACKET_WRITE:
2400cf4ccd01SAlex Deucher 			r = r600_dma_cs_next_reloc(p, &dst_reloc);
2401cf4ccd01SAlex Deucher 			if (r) {
2402cf4ccd01SAlex Deucher 				DRM_ERROR("bad DMA_PACKET_WRITE\n");
2403cf4ccd01SAlex Deucher 				return -EINVAL;
2404cf4ccd01SAlex Deucher 			}
2405cf4ccd01SAlex Deucher 			if (tiled) {
2406de0babd6SJerome Glisse 				dst_offset = radeon_get_ib_value(p, idx+1);
2407cf4ccd01SAlex Deucher 				dst_offset <<= 8;
2408cf4ccd01SAlex Deucher 
2409df0af440SChristian König 				ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
2410cf4ccd01SAlex Deucher 				p->idx += count + 5;
2411cf4ccd01SAlex Deucher 			} else {
2412de0babd6SJerome Glisse 				dst_offset = radeon_get_ib_value(p, idx+1);
2413de0babd6SJerome Glisse 				dst_offset |= ((u64)(radeon_get_ib_value(p, idx+2) & 0xff)) << 32;
2414cf4ccd01SAlex Deucher 
2415df0af440SChristian König 				ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2416df0af440SChristian König 				ib[idx+2] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2417cf4ccd01SAlex Deucher 				p->idx += count + 3;
2418cf4ccd01SAlex Deucher 			}
2419cf4ccd01SAlex Deucher 			if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2420cf4ccd01SAlex Deucher 				dev_warn(p->dev, "DMA write buffer too small (%llu %lu)\n",
2421cf4ccd01SAlex Deucher 					 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2422cf4ccd01SAlex Deucher 				return -EINVAL;
2423cf4ccd01SAlex Deucher 			}
2424cf4ccd01SAlex Deucher 			break;
2425cf4ccd01SAlex Deucher 		case DMA_PACKET_COPY:
2426cf4ccd01SAlex Deucher 			r = r600_dma_cs_next_reloc(p, &src_reloc);
2427cf4ccd01SAlex Deucher 			if (r) {
2428cf4ccd01SAlex Deucher 				DRM_ERROR("bad DMA_PACKET_COPY\n");
2429cf4ccd01SAlex Deucher 				return -EINVAL;
2430cf4ccd01SAlex Deucher 			}
2431cf4ccd01SAlex Deucher 			r = r600_dma_cs_next_reloc(p, &dst_reloc);
2432cf4ccd01SAlex Deucher 			if (r) {
2433cf4ccd01SAlex Deucher 				DRM_ERROR("bad DMA_PACKET_COPY\n");
2434cf4ccd01SAlex Deucher 				return -EINVAL;
2435cf4ccd01SAlex Deucher 			}
2436cf4ccd01SAlex Deucher 			if (tiled) {
2437cf4ccd01SAlex Deucher 				idx_value = radeon_get_ib_value(p, idx + 2);
2438cf4ccd01SAlex Deucher 				/* detile bit */
2439cf4ccd01SAlex Deucher 				if (idx_value & (1 << 31)) {
2440cf4ccd01SAlex Deucher 					/* tiled src, linear dst */
2441de0babd6SJerome Glisse 					src_offset = radeon_get_ib_value(p, idx+1);
2442cf4ccd01SAlex Deucher 					src_offset <<= 8;
2443df0af440SChristian König 					ib[idx+1] += (u32)(src_reloc->gpu_offset >> 8);
2444cf4ccd01SAlex Deucher 
2445de0babd6SJerome Glisse 					dst_offset = radeon_get_ib_value(p, idx+5);
2446de0babd6SJerome Glisse 					dst_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32;
2447df0af440SChristian König 					ib[idx+5] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2448df0af440SChristian König 					ib[idx+6] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2449cf4ccd01SAlex Deucher 				} else {
2450cf4ccd01SAlex Deucher 					/* linear src, tiled dst */
2451de0babd6SJerome Glisse 					src_offset = radeon_get_ib_value(p, idx+5);
2452de0babd6SJerome Glisse 					src_offset |= ((u64)(radeon_get_ib_value(p, idx+6) & 0xff)) << 32;
2453df0af440SChristian König 					ib[idx+5] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2454df0af440SChristian König 					ib[idx+6] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2455cf4ccd01SAlex Deucher 
2456de0babd6SJerome Glisse 					dst_offset = radeon_get_ib_value(p, idx+1);
2457cf4ccd01SAlex Deucher 					dst_offset <<= 8;
2458df0af440SChristian König 					ib[idx+1] += (u32)(dst_reloc->gpu_offset >> 8);
2459cf4ccd01SAlex Deucher 				}
2460cf4ccd01SAlex Deucher 				p->idx += 7;
2461cf4ccd01SAlex Deucher 			} else {
2462a10fbb42SAlex Deucher 				if (p->family >= CHIP_RV770) {
2463de0babd6SJerome Glisse 					src_offset = radeon_get_ib_value(p, idx+2);
2464de0babd6SJerome Glisse 					src_offset |= ((u64)(radeon_get_ib_value(p, idx+4) & 0xff)) << 32;
2465de0babd6SJerome Glisse 					dst_offset = radeon_get_ib_value(p, idx+1);
2466de0babd6SJerome Glisse 					dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
2467cf4ccd01SAlex Deucher 
2468df0af440SChristian König 					ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2469df0af440SChristian König 					ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2470df0af440SChristian König 					ib[idx+3] += upper_32_bits(dst_reloc->gpu_offset) & 0xff;
2471df0af440SChristian König 					ib[idx+4] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2472cf4ccd01SAlex Deucher 					p->idx += 5;
2473a10fbb42SAlex Deucher 				} else {
2474de0babd6SJerome Glisse 					src_offset = radeon_get_ib_value(p, idx+2);
2475de0babd6SJerome Glisse 					src_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff)) << 32;
2476de0babd6SJerome Glisse 					dst_offset = radeon_get_ib_value(p, idx+1);
2477de0babd6SJerome Glisse 					dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0xff0000)) << 16;
2478a10fbb42SAlex Deucher 
2479df0af440SChristian König 					ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2480df0af440SChristian König 					ib[idx+2] += (u32)(src_reloc->gpu_offset & 0xfffffffc);
2481df0af440SChristian König 					ib[idx+3] += upper_32_bits(src_reloc->gpu_offset) & 0xff;
2482df0af440SChristian König 					ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) & 0xff) << 16;
2483a10fbb42SAlex Deucher 					p->idx += 4;
2484a10fbb42SAlex Deucher 				}
2485cf4ccd01SAlex Deucher 			}
2486cf4ccd01SAlex Deucher 			if ((src_offset + (count * 4)) > radeon_bo_size(src_reloc->robj)) {
2487cf4ccd01SAlex Deucher 				dev_warn(p->dev, "DMA copy src buffer too small (%llu %lu)\n",
2488cf4ccd01SAlex Deucher 					 src_offset + (count * 4), radeon_bo_size(src_reloc->robj));
2489cf4ccd01SAlex Deucher 				return -EINVAL;
2490cf4ccd01SAlex Deucher 			}
2491cf4ccd01SAlex Deucher 			if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2492cf4ccd01SAlex Deucher 				dev_warn(p->dev, "DMA write dst buffer too small (%llu %lu)\n",
2493cf4ccd01SAlex Deucher 					 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2494cf4ccd01SAlex Deucher 				return -EINVAL;
2495cf4ccd01SAlex Deucher 			}
2496cf4ccd01SAlex Deucher 			break;
2497cf4ccd01SAlex Deucher 		case DMA_PACKET_CONSTANT_FILL:
2498cf4ccd01SAlex Deucher 			if (p->family < CHIP_RV770) {
2499cf4ccd01SAlex Deucher 				DRM_ERROR("Constant Fill is 7xx only !\n");
2500cf4ccd01SAlex Deucher 				return -EINVAL;
2501cf4ccd01SAlex Deucher 			}
2502cf4ccd01SAlex Deucher 			r = r600_dma_cs_next_reloc(p, &dst_reloc);
2503cf4ccd01SAlex Deucher 			if (r) {
2504cf4ccd01SAlex Deucher 				DRM_ERROR("bad DMA_PACKET_WRITE\n");
2505cf4ccd01SAlex Deucher 				return -EINVAL;
2506cf4ccd01SAlex Deucher 			}
2507de0babd6SJerome Glisse 			dst_offset = radeon_get_ib_value(p, idx+1);
2508de0babd6SJerome Glisse 			dst_offset |= ((u64)(radeon_get_ib_value(p, idx+3) & 0x00ff0000)) << 16;
2509cf4ccd01SAlex Deucher 			if ((dst_offset + (count * 4)) > radeon_bo_size(dst_reloc->robj)) {
2510cf4ccd01SAlex Deucher 				dev_warn(p->dev, "DMA constant fill buffer too small (%llu %lu)\n",
2511cf4ccd01SAlex Deucher 					 dst_offset + (count * 4), radeon_bo_size(dst_reloc->robj));
2512cf4ccd01SAlex Deucher 				return -EINVAL;
2513cf4ccd01SAlex Deucher 			}
2514df0af440SChristian König 			ib[idx+1] += (u32)(dst_reloc->gpu_offset & 0xfffffffc);
2515df0af440SChristian König 			ib[idx+3] += (upper_32_bits(dst_reloc->gpu_offset) << 16) & 0x00ff0000;
2516cf4ccd01SAlex Deucher 			p->idx += 4;
2517cf4ccd01SAlex Deucher 			break;
2518cf4ccd01SAlex Deucher 		case DMA_PACKET_NOP:
2519cf4ccd01SAlex Deucher 			p->idx += 1;
2520cf4ccd01SAlex Deucher 			break;
2521cf4ccd01SAlex Deucher 		default:
2522cf4ccd01SAlex Deucher 			DRM_ERROR("Unknown packet type %d at %d !\n", cmd, idx);
2523cf4ccd01SAlex Deucher 			return -EINVAL;
2524cf4ccd01SAlex Deucher 		}
25256d2d13ddSChristian König 	} while (p->idx < p->chunk_ib->length_dw);
2526cf4ccd01SAlex Deucher #if 0
2527cf4ccd01SAlex Deucher 	for (r = 0; r < p->ib->length_dw; r++) {
25287ca85295SJoe Perches 		pr_info("%05d  0x%08X\n", r, p->ib.ptr[r]);
2529cf4ccd01SAlex Deucher 		mdelay(1);
2530cf4ccd01SAlex Deucher 	}
2531cf4ccd01SAlex Deucher #endif
2532cf4ccd01SAlex Deucher 	return 0;
2533cf4ccd01SAlex Deucher }
2534