xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision fce7d61be01ad7606056608be08fef15b70eeb84)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
4049e02b73SAlex Deucher #include "atom.h"
413ce0a23dSJerome Glisse 
4270967ab9SBen Hutchings #include <linux/firmware.h>
4370967ab9SBen Hutchings #include <linux/platform_device.h>
4470967ab9SBen Hutchings 
45551ebd83SDave Airlie #include "r100_reg_safe.h"
46551ebd83SDave Airlie #include "rn50_reg_safe.h"
47551ebd83SDave Airlie 
4870967ab9SBen Hutchings /* Firmware Names */
4970967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5070967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5670967ab9SBen Hutchings 
5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
64771fe6b9SJerome Glisse 
65551ebd83SDave Airlie #include "r100_track.h"
66551ebd83SDave Airlie 
67771fe6b9SJerome Glisse /* This files gather functions specifics to:
68771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
69771fe6b9SJerome Glisse  */
70771fe6b9SJerome Glisse 
71ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
72a48b9b4eSAlex Deucher {
73a48b9b4eSAlex Deucher 	int i;
74ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
75ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
76a48b9b4eSAlex Deucher 
77ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
78ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
79a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
80ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
81a48b9b4eSAlex Deucher 		break;
82ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
83a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
84a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
85ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
86a48b9b4eSAlex Deucher 		} else {
87a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
88a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
89d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
90a48b9b4eSAlex Deucher 						continue;
91a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
92a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
93a48b9b4eSAlex Deucher 						break;
94a48b9b4eSAlex Deucher 					} else {
95a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
96a48b9b4eSAlex Deucher 						break;
97a48b9b4eSAlex Deucher 					}
98a48b9b4eSAlex Deucher 				}
99a48b9b4eSAlex Deucher 			} else
100a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
101a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
102a48b9b4eSAlex Deucher 		}
103d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
104d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
105d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
106d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
107d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
108d7311171SAlex Deucher 		}
109a48b9b4eSAlex Deucher 		break;
110ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
111a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
112a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
113ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
114a48b9b4eSAlex Deucher 		} else {
115a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
116a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
117d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
118a48b9b4eSAlex Deucher 						continue;
119a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
120a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
121a48b9b4eSAlex Deucher 						break;
122a48b9b4eSAlex Deucher 					} else {
123a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
124a48b9b4eSAlex Deucher 						break;
125a48b9b4eSAlex Deucher 					}
126a48b9b4eSAlex Deucher 				}
127a48b9b4eSAlex Deucher 			} else
128a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
129a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
130a48b9b4eSAlex Deucher 		}
131a48b9b4eSAlex Deucher 		break;
132ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
13358e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
134ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
13558e21dffSAlex Deucher 		break;
136ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
137a48b9b4eSAlex Deucher 	default:
138a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
139a48b9b4eSAlex Deucher 		return;
140a48b9b4eSAlex Deucher 	}
141a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
142a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
143a48b9b4eSAlex Deucher 
144d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
145a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
146a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
147a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
148a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
149a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
15079daedc9SAlex Deucher 		  pcie_lanes);
151a48b9b4eSAlex Deucher }
152a48b9b4eSAlex Deucher 
153ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
154bae6b562SAlex Deucher {
155ce8f5370SAlex Deucher 	/* default */
156ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
157ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
158ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
159ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
160ce8f5370SAlex Deucher 	/* low sh */
161ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
162ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
163ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
164ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
165c9e75b21SAlex Deucher 	/* mid sh */
166c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
167c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
168c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
169c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
170ce8f5370SAlex Deucher 	/* high sh */
171ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
172ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
173ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
174ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
175ce8f5370SAlex Deucher 	/* low mh */
176ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
177ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
178ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
179ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
180c9e75b21SAlex Deucher 	/* mid mh */
181c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
182c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
183c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
184c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
185ce8f5370SAlex Deucher 	/* high mh */
186ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
187ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
188ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
189ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
190bae6b562SAlex Deucher }
191bae6b562SAlex Deucher 
19249e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
19349e02b73SAlex Deucher {
19449e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
19549e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
19649e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
19749e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
19849e02b73SAlex Deucher 
19949e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
20049e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
20149e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
20249e02b73SAlex Deucher 			if (voltage->active_high)
20349e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
20449e02b73SAlex Deucher 			else
20549e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
20649e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
20749e02b73SAlex Deucher 			if (voltage->delay)
20849e02b73SAlex Deucher 				udelay(voltage->delay);
20949e02b73SAlex Deucher 		} else {
21049e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
21149e02b73SAlex Deucher 			if (voltage->active_high)
21249e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
21349e02b73SAlex Deucher 			else
21449e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
21549e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
21649e02b73SAlex Deucher 			if (voltage->delay)
21749e02b73SAlex Deucher 				udelay(voltage->delay);
21849e02b73SAlex Deucher 		}
21949e02b73SAlex Deucher 	}
22049e02b73SAlex Deucher 
22149e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
22249e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
22349e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
22449e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
22549e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
22649e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
22749e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
22849e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
22949e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
23049e02b73SAlex Deucher 		else
23149e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
23249e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
23349e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
23449e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
23549e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
23649e02b73SAlex Deucher 	} else
23749e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
23849e02b73SAlex Deucher 
23949e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
24049e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
24149e02b73SAlex Deucher 		if (voltage->delay) {
24249e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
24349e02b73SAlex Deucher 			switch (voltage->delay) {
24449e02b73SAlex Deucher 			case 33:
24549e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
24649e02b73SAlex Deucher 				break;
24749e02b73SAlex Deucher 			case 66:
24849e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
24949e02b73SAlex Deucher 				break;
25049e02b73SAlex Deucher 			case 99:
25149e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
25249e02b73SAlex Deucher 				break;
25349e02b73SAlex Deucher 			case 132:
25449e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
25549e02b73SAlex Deucher 				break;
25649e02b73SAlex Deucher 			}
25749e02b73SAlex Deucher 		} else
25849e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
25949e02b73SAlex Deucher 	} else
26049e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
26149e02b73SAlex Deucher 
26249e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
26349e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
26449e02b73SAlex Deucher 	else
26549e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
26649e02b73SAlex Deucher 
26749e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
26849e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
26949e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
27049e02b73SAlex Deucher 
27149e02b73SAlex Deucher 	/* set pcie lanes */
27249e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
27349e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
27449e02b73SAlex Deucher 	    rdev->asic->set_pcie_lanes &&
27549e02b73SAlex Deucher 	    (ps->pcie_lanes !=
27649e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
27749e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
27849e02b73SAlex Deucher 				      ps->pcie_lanes);
279d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
28049e02b73SAlex Deucher 	}
28149e02b73SAlex Deucher }
28249e02b73SAlex Deucher 
28349e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
28449e02b73SAlex Deucher {
28549e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
28649e02b73SAlex Deucher 	struct drm_crtc *crtc;
28749e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
28849e02b73SAlex Deucher 	u32 tmp;
28949e02b73SAlex Deucher 
29049e02b73SAlex Deucher 	/* disable any active CRTCs */
29149e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
29249e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
29349e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
29449e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
29549e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
29649e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
29749e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
29849e02b73SAlex Deucher 			} else {
29949e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
30049e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
30149e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
30249e02b73SAlex Deucher 			}
30349e02b73SAlex Deucher 		}
30449e02b73SAlex Deucher 	}
30549e02b73SAlex Deucher }
30649e02b73SAlex Deucher 
30749e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
30849e02b73SAlex Deucher {
30949e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
31049e02b73SAlex Deucher 	struct drm_crtc *crtc;
31149e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
31249e02b73SAlex Deucher 	u32 tmp;
31349e02b73SAlex Deucher 
31449e02b73SAlex Deucher 	/* enable any active CRTCs */
31549e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
31649e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
31749e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
31849e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
31949e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
32049e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
32149e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
32249e02b73SAlex Deucher 			} else {
32349e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
32449e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
32549e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
32649e02b73SAlex Deucher 			}
32749e02b73SAlex Deucher 		}
32849e02b73SAlex Deucher 	}
32949e02b73SAlex Deucher }
33049e02b73SAlex Deucher 
331def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
332def9ba9cSAlex Deucher {
333def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
334def9ba9cSAlex Deucher 		return false;
335def9ba9cSAlex Deucher 	else
336def9ba9cSAlex Deucher 		return true;
337def9ba9cSAlex Deucher }
338def9ba9cSAlex Deucher 
33905a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
34005a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
34105a05c50SAlex Deucher {
34205a05c50SAlex Deucher 	bool connected = false;
34305a05c50SAlex Deucher 
34405a05c50SAlex Deucher 	switch (hpd) {
34505a05c50SAlex Deucher 	case RADEON_HPD_1:
34605a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
34705a05c50SAlex Deucher 			connected = true;
34805a05c50SAlex Deucher 		break;
34905a05c50SAlex Deucher 	case RADEON_HPD_2:
35005a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
35105a05c50SAlex Deucher 			connected = true;
35205a05c50SAlex Deucher 		break;
35305a05c50SAlex Deucher 	default:
35405a05c50SAlex Deucher 		break;
35505a05c50SAlex Deucher 	}
35605a05c50SAlex Deucher 	return connected;
35705a05c50SAlex Deucher }
35805a05c50SAlex Deucher 
35905a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
36005a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
36105a05c50SAlex Deucher {
36205a05c50SAlex Deucher 	u32 tmp;
36305a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
36405a05c50SAlex Deucher 
36505a05c50SAlex Deucher 	switch (hpd) {
36605a05c50SAlex Deucher 	case RADEON_HPD_1:
36705a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
36805a05c50SAlex Deucher 		if (connected)
36905a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
37005a05c50SAlex Deucher 		else
37105a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
37205a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
37305a05c50SAlex Deucher 		break;
37405a05c50SAlex Deucher 	case RADEON_HPD_2:
37505a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
37605a05c50SAlex Deucher 		if (connected)
37705a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
37805a05c50SAlex Deucher 		else
37905a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
38005a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
38105a05c50SAlex Deucher 		break;
38205a05c50SAlex Deucher 	default:
38305a05c50SAlex Deucher 		break;
38405a05c50SAlex Deucher 	}
38505a05c50SAlex Deucher }
38605a05c50SAlex Deucher 
38705a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
38805a05c50SAlex Deucher {
38905a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
39005a05c50SAlex Deucher 	struct drm_connector *connector;
39105a05c50SAlex Deucher 
39205a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
39305a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
39405a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
39505a05c50SAlex Deucher 		case RADEON_HPD_1:
39605a05c50SAlex Deucher 			rdev->irq.hpd[0] = true;
39705a05c50SAlex Deucher 			break;
39805a05c50SAlex Deucher 		case RADEON_HPD_2:
39905a05c50SAlex Deucher 			rdev->irq.hpd[1] = true;
40005a05c50SAlex Deucher 			break;
40105a05c50SAlex Deucher 		default:
40205a05c50SAlex Deucher 			break;
40305a05c50SAlex Deucher 		}
40405a05c50SAlex Deucher 	}
405003e69f9SJerome Glisse 	if (rdev->irq.installed)
40605a05c50SAlex Deucher 		r100_irq_set(rdev);
40705a05c50SAlex Deucher }
40805a05c50SAlex Deucher 
40905a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
41005a05c50SAlex Deucher {
41105a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
41205a05c50SAlex Deucher 	struct drm_connector *connector;
41305a05c50SAlex Deucher 
41405a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
41505a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
41605a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
41705a05c50SAlex Deucher 		case RADEON_HPD_1:
41805a05c50SAlex Deucher 			rdev->irq.hpd[0] = false;
41905a05c50SAlex Deucher 			break;
42005a05c50SAlex Deucher 		case RADEON_HPD_2:
42105a05c50SAlex Deucher 			rdev->irq.hpd[1] = false;
42205a05c50SAlex Deucher 			break;
42305a05c50SAlex Deucher 		default:
42405a05c50SAlex Deucher 			break;
42505a05c50SAlex Deucher 		}
42605a05c50SAlex Deucher 	}
42705a05c50SAlex Deucher }
42805a05c50SAlex Deucher 
429771fe6b9SJerome Glisse /*
430771fe6b9SJerome Glisse  * PCI GART
431771fe6b9SJerome Glisse  */
432771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
433771fe6b9SJerome Glisse {
434771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
435771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
436771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
437771fe6b9SJerome Glisse 	 * could end up in wrong address. */
438771fe6b9SJerome Glisse }
439771fe6b9SJerome Glisse 
4404aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
4414aac0473SJerome Glisse {
4424aac0473SJerome Glisse 	int r;
4434aac0473SJerome Glisse 
4444aac0473SJerome Glisse 	if (rdev->gart.table.ram.ptr) {
445*fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
4464aac0473SJerome Glisse 		return 0;
4474aac0473SJerome Glisse 	}
4484aac0473SJerome Glisse 	/* Initialize common gart structure */
4494aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
4504aac0473SJerome Glisse 	if (r)
4514aac0473SJerome Glisse 		return r;
4524aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
4534aac0473SJerome Glisse 	rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
4544aac0473SJerome Glisse 	rdev->asic->gart_set_page = &r100_pci_gart_set_page;
4554aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
4564aac0473SJerome Glisse }
4574aac0473SJerome Glisse 
45817e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
45917e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev)
46017e15b0cSDave Airlie {
46117e15b0cSDave Airlie 	uint32_t tmp;
46217e15b0cSDave Airlie 	/* Enable bus mastering */
46317e15b0cSDave Airlie 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
46417e15b0cSDave Airlie 	WREG32(RADEON_BUS_CNTL, tmp);
46517e15b0cSDave Airlie }
46617e15b0cSDave Airlie 
467771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
468771fe6b9SJerome Glisse {
469771fe6b9SJerome Glisse 	uint32_t tmp;
470771fe6b9SJerome Glisse 
47182568565SDave Airlie 	radeon_gart_restore(rdev);
472771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
473771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
474771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
475771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
476d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
477d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
478771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
479771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
480771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
481771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
482771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
483771fe6b9SJerome Glisse 	rdev->gart.ready = true;
484771fe6b9SJerome Glisse 	return 0;
485771fe6b9SJerome Glisse }
486771fe6b9SJerome Glisse 
487771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
488771fe6b9SJerome Glisse {
489771fe6b9SJerome Glisse 	uint32_t tmp;
490771fe6b9SJerome Glisse 
491771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
492771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
493771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
494771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
495771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
496771fe6b9SJerome Glisse }
497771fe6b9SJerome Glisse 
498771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
499771fe6b9SJerome Glisse {
500771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
501771fe6b9SJerome Glisse 		return -EINVAL;
502771fe6b9SJerome Glisse 	}
503ed10f95dSDave Airlie 	rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
504771fe6b9SJerome Glisse 	return 0;
505771fe6b9SJerome Glisse }
506771fe6b9SJerome Glisse 
5074aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
508771fe6b9SJerome Glisse {
509f9274562SJerome Glisse 	radeon_gart_fini(rdev);
510771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
5114aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
512771fe6b9SJerome Glisse }
513771fe6b9SJerome Glisse 
5147ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
5157ed220d7SMichel Dänzer {
5167ed220d7SMichel Dänzer 	uint32_t tmp = 0;
5177ed220d7SMichel Dänzer 
518003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
519*fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
520003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
521003e69f9SJerome Glisse 		return -EINVAL;
522003e69f9SJerome Glisse 	}
5237ed220d7SMichel Dänzer 	if (rdev->irq.sw_int) {
5247ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
5257ed220d7SMichel Dänzer 	}
5262031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
5272031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
5282031f77cSAlex Deucher 	}
5297ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[0]) {
5307ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
5317ed220d7SMichel Dänzer 	}
5327ed220d7SMichel Dänzer 	if (rdev->irq.crtc_vblank_int[1]) {
5337ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
5347ed220d7SMichel Dänzer 	}
53505a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
53605a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
53705a05c50SAlex Deucher 	}
53805a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
53905a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
54005a05c50SAlex Deucher 	}
5417ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
5427ed220d7SMichel Dänzer 	return 0;
5437ed220d7SMichel Dänzer }
5447ed220d7SMichel Dänzer 
5459f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
5469f022ddfSJerome Glisse {
5479f022ddfSJerome Glisse 	u32 tmp;
5489f022ddfSJerome Glisse 
5499f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
5509f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
5519f022ddfSJerome Glisse 	mdelay(1);
5529f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
5539f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
5549f022ddfSJerome Glisse }
5559f022ddfSJerome Glisse 
5567ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
5577ed220d7SMichel Dänzer {
5587ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
55905a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
56005a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
56105a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
5627ed220d7SMichel Dänzer 
5632031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
5642031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
5652031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
5662031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
5672031f77cSAlex Deucher 	}
5682031f77cSAlex Deucher 
5697ed220d7SMichel Dänzer 	if (irqs) {
5707ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
5717ed220d7SMichel Dänzer 	}
5727ed220d7SMichel Dänzer 	return irqs & irq_mask;
5737ed220d7SMichel Dänzer }
5747ed220d7SMichel Dänzer 
5757ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
5767ed220d7SMichel Dänzer {
5773e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
578d4877cf2SAlex Deucher 	bool queue_hotplug = false;
5797ed220d7SMichel Dänzer 
5802031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
5812031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
5822031f77cSAlex Deucher 
5837ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
5847ed220d7SMichel Dänzer 	if (!status) {
5857ed220d7SMichel Dänzer 		return IRQ_NONE;
5867ed220d7SMichel Dänzer 	}
587a513c184SJerome Glisse 	if (rdev->shutdown) {
588a513c184SJerome Glisse 		return IRQ_NONE;
589a513c184SJerome Glisse 	}
5907ed220d7SMichel Dänzer 	while (status) {
5917ed220d7SMichel Dänzer 		/* SW interrupt */
5927ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
5937ed220d7SMichel Dänzer 			radeon_fence_process(rdev);
5947ed220d7SMichel Dänzer 		}
5952031f77cSAlex Deucher 		/* gui idle interrupt */
5962031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
5972031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
5982031f77cSAlex Deucher 			rdev->pm.gui_idle = true;
5992031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
6002031f77cSAlex Deucher 		}
6017ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
6027ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
6037ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 0);
604839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
60573a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
6067ed220d7SMichel Dänzer 		}
6077ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
6087ed220d7SMichel Dänzer 			drm_handle_vblank(rdev->ddev, 1);
609839461d3SRafał Miłecki 			rdev->pm.vblank_sync = true;
61073a6d3fcSRafał Miłecki 			wake_up(&rdev->irq.vblank_queue);
6117ed220d7SMichel Dänzer 		}
61205a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
613d4877cf2SAlex Deucher 			queue_hotplug = true;
614d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
61505a05c50SAlex Deucher 		}
61605a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
617d4877cf2SAlex Deucher 			queue_hotplug = true;
618d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
61905a05c50SAlex Deucher 		}
6207ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
6217ed220d7SMichel Dänzer 	}
6222031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
6232031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
624d4877cf2SAlex Deucher 	if (queue_hotplug)
625d4877cf2SAlex Deucher 		queue_work(rdev->wq, &rdev->hotplug_work);
6263e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
6273e5cb98dSAlex Deucher 		switch (rdev->family) {
6283e5cb98dSAlex Deucher 		case CHIP_RS400:
6293e5cb98dSAlex Deucher 		case CHIP_RS480:
6303e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
6313e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
6323e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
6333e5cb98dSAlex Deucher 			break;
6343e5cb98dSAlex Deucher 		default:
6353e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
6363e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm);
6373e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
6383e5cb98dSAlex Deucher 			break;
6393e5cb98dSAlex Deucher 		}
6403e5cb98dSAlex Deucher 	}
6417ed220d7SMichel Dänzer 	return IRQ_HANDLED;
6427ed220d7SMichel Dänzer }
6437ed220d7SMichel Dänzer 
6447ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
6457ed220d7SMichel Dänzer {
6467ed220d7SMichel Dänzer 	if (crtc == 0)
6477ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
6487ed220d7SMichel Dänzer 	else
6497ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
6507ed220d7SMichel Dänzer }
6517ed220d7SMichel Dänzer 
6529e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
6539e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
654771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
655771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
656771fe6b9SJerome Glisse {
6579e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
6589e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
6599e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
6609e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
6619e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
6629e5b2af7SPauli Nieminen 	radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
663771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
6644612dc97SAlex Deucher 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
6654612dc97SAlex Deucher 	radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
666cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
667cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
668cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
669cafe6609SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
670cafe6609SJerome Glisse 	radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
671771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
672771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
673771fe6b9SJerome Glisse 	radeon_ring_write(rdev, fence->seq);
674771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
675771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
676771fe6b9SJerome Glisse }
677771fe6b9SJerome Glisse 
678771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
679771fe6b9SJerome Glisse 		   uint64_t src_offset,
680771fe6b9SJerome Glisse 		   uint64_t dst_offset,
681771fe6b9SJerome Glisse 		   unsigned num_pages,
682771fe6b9SJerome Glisse 		   struct radeon_fence *fence)
683771fe6b9SJerome Glisse {
684771fe6b9SJerome Glisse 	uint32_t cur_pages;
685771fe6b9SJerome Glisse 	uint32_t stride_bytes = PAGE_SIZE;
686771fe6b9SJerome Glisse 	uint32_t pitch;
687771fe6b9SJerome Glisse 	uint32_t stride_pixels;
688771fe6b9SJerome Glisse 	unsigned ndw;
689771fe6b9SJerome Glisse 	int num_loops;
690771fe6b9SJerome Glisse 	int r = 0;
691771fe6b9SJerome Glisse 
692771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
693771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
694771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
695771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
696771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
697771fe6b9SJerome Glisse 	num_loops = DIV_ROUND_UP(num_pages, 8191);
698771fe6b9SJerome Glisse 
699771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
700771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
701771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, ndw);
702771fe6b9SJerome Glisse 	if (r) {
703771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
704771fe6b9SJerome Glisse 		return -EINVAL;
705771fe6b9SJerome Glisse 	}
706771fe6b9SJerome Glisse 	while (num_pages > 0) {
707771fe6b9SJerome Glisse 		cur_pages = num_pages;
708771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
709771fe6b9SJerome Glisse 			cur_pages = 8191;
710771fe6b9SJerome Glisse 		}
711771fe6b9SJerome Glisse 		num_pages -= cur_pages;
712771fe6b9SJerome Glisse 
713771fe6b9SJerome Glisse 		/* pages are in Y direction - height
714771fe6b9SJerome Glisse 		   page width in X direction - width */
715771fe6b9SJerome Glisse 		radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
716771fe6b9SJerome Glisse 		radeon_ring_write(rdev,
717771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
718771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
719771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
720771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
721771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
722771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
723771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
724771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
725771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
726771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
727771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
728771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
729771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
730771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
731771fe6b9SJerome Glisse 		radeon_ring_write(rdev, 0);
732771fe6b9SJerome Glisse 		radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
733771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
734771fe6b9SJerome Glisse 		radeon_ring_write(rdev, num_pages);
735771fe6b9SJerome Glisse 		radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
736771fe6b9SJerome Glisse 	}
737771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
738771fe6b9SJerome Glisse 	radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
739771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
740771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
741771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
742771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
743771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
744771fe6b9SJerome Glisse 	if (fence) {
745771fe6b9SJerome Glisse 		r = radeon_fence_emit(rdev, fence);
746771fe6b9SJerome Glisse 	}
747771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
748771fe6b9SJerome Glisse 	return r;
749771fe6b9SJerome Glisse }
750771fe6b9SJerome Glisse 
75145600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
75245600232SJerome Glisse {
75345600232SJerome Glisse 	unsigned i;
75445600232SJerome Glisse 	u32 tmp;
75545600232SJerome Glisse 
75645600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
75745600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
75845600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
75945600232SJerome Glisse 			return 0;
76045600232SJerome Glisse 		}
76145600232SJerome Glisse 		udelay(1);
76245600232SJerome Glisse 	}
76345600232SJerome Glisse 	return -1;
76445600232SJerome Glisse }
76545600232SJerome Glisse 
766771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev)
767771fe6b9SJerome Glisse {
768771fe6b9SJerome Glisse 	int r;
769771fe6b9SJerome Glisse 
770771fe6b9SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
771771fe6b9SJerome Glisse 	if (r) {
772771fe6b9SJerome Glisse 		return;
773771fe6b9SJerome Glisse 	}
774771fe6b9SJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
775771fe6b9SJerome Glisse 	radeon_ring_write(rdev,
776771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
777771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
778771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
779771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
780771fe6b9SJerome Glisse 	radeon_ring_unlock_commit(rdev);
781771fe6b9SJerome Glisse }
782771fe6b9SJerome Glisse 
78370967ab9SBen Hutchings 
78470967ab9SBen Hutchings /* Load the microcode for the CP */
78570967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
786771fe6b9SJerome Glisse {
78770967ab9SBen Hutchings 	struct platform_device *pdev;
78870967ab9SBen Hutchings 	const char *fw_name = NULL;
78970967ab9SBen Hutchings 	int err;
790771fe6b9SJerome Glisse 
791d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
79270967ab9SBen Hutchings 
79370967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
79470967ab9SBen Hutchings 	err = IS_ERR(pdev);
79570967ab9SBen Hutchings 	if (err) {
79670967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
79770967ab9SBen Hutchings 		return -EINVAL;
798771fe6b9SJerome Glisse 	}
799771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
800771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
801771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
802771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
80370967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
804771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
805771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
806771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
807771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
808771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
80970967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
810771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
811771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
812771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
813771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
814771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
815771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
816771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
81770967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
818771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
819771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
820771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
821771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
82270967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
823771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
824771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
825771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
82670967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
827771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
828771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
82970967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
830771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
831771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
832771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
833771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
834771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
835771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
836771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
83770967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
83870967ab9SBen Hutchings 	}
83970967ab9SBen Hutchings 
8403ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
84170967ab9SBen Hutchings 	platform_device_unregister(pdev);
84270967ab9SBen Hutchings 	if (err) {
84370967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
84470967ab9SBen Hutchings 		       fw_name);
8453ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
84670967ab9SBen Hutchings 		printk(KERN_ERR
84770967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
8483ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
84970967ab9SBen Hutchings 		err = -EINVAL;
8503ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
8513ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
85270967ab9SBen Hutchings 	}
85370967ab9SBen Hutchings 	return err;
85470967ab9SBen Hutchings }
855d4550907SJerome Glisse 
85670967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
85770967ab9SBen Hutchings {
85870967ab9SBen Hutchings 	const __be32 *fw_data;
85970967ab9SBen Hutchings 	int i, size;
86070967ab9SBen Hutchings 
86170967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
86270967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
86370967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
86470967ab9SBen Hutchings 	}
86570967ab9SBen Hutchings 
8663ce0a23dSJerome Glisse 	if (rdev->me_fw) {
8673ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
8683ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
86970967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
87070967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
87170967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
87270967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
87370967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
87470967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
875771fe6b9SJerome Glisse 		}
876771fe6b9SJerome Glisse 	}
877771fe6b9SJerome Glisse }
878771fe6b9SJerome Glisse 
879771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
880771fe6b9SJerome Glisse {
881771fe6b9SJerome Glisse 	unsigned rb_bufsz;
882771fe6b9SJerome Glisse 	unsigned rb_blksz;
883771fe6b9SJerome Glisse 	unsigned max_fetch;
884771fe6b9SJerome Glisse 	unsigned pre_write_timer;
885771fe6b9SJerome Glisse 	unsigned pre_write_limit;
886771fe6b9SJerome Glisse 	unsigned indirect2_start;
887771fe6b9SJerome Glisse 	unsigned indirect1_start;
888771fe6b9SJerome Glisse 	uint32_t tmp;
889771fe6b9SJerome Glisse 	int r;
890771fe6b9SJerome Glisse 
891771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
892771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
893771fe6b9SJerome Glisse 	}
8943ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
89570967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
89670967ab9SBen Hutchings 		if (r) {
89770967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
89870967ab9SBen Hutchings 			return r;
89970967ab9SBen Hutchings 		}
90070967ab9SBen Hutchings 	}
90170967ab9SBen Hutchings 
902771fe6b9SJerome Glisse 	/* Align ring size */
903771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
904771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
905771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
906771fe6b9SJerome Glisse 	r = radeon_ring_init(rdev, ring_size);
907771fe6b9SJerome Glisse 	if (r) {
908771fe6b9SJerome Glisse 		return r;
909771fe6b9SJerome Glisse 	}
910771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
911771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
912771fe6b9SJerome Glisse 	rb_blksz = 9;
913771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
914771fe6b9SJerome Glisse 	max_fetch = 1;
915771fe6b9SJerome Glisse 	rdev->cp.align_mask = 16 - 1;
916771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
917771fe6b9SJerome Glisse 	pre_write_timer = 64;
918771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
919771fe6b9SJerome Glisse 	 * delay expire
920771fe6b9SJerome Glisse 	 */
921771fe6b9SJerome Glisse 	pre_write_limit = 0;
922771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
923771fe6b9SJerome Glisse 	 *	RING		0  to 15
924771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
925771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
926771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
927771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
928771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
929771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
930771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
931771fe6b9SJerome Glisse 	 */
932771fe6b9SJerome Glisse 	indirect2_start = 80;
933771fe6b9SJerome Glisse 	indirect1_start = 16;
934771fe6b9SJerome Glisse 	/* cp setup */
935771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
936d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
937771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
938724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
939d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
940d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
941d6f28938SAlex Deucher #endif
942724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
943d6f28938SAlex Deucher 
944771fe6b9SJerome Glisse 	/* Set ring address */
945771fe6b9SJerome Glisse 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
946771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
947771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
948724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
949771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
950771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
951724c80e1SAlex Deucher 
952724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
953724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
954724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
955724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
956724c80e1SAlex Deucher 
957724c80e1SAlex Deucher 	if (rdev->wb.enabled)
958724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
959724c80e1SAlex Deucher 	else {
960724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
961724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
962724c80e1SAlex Deucher 	}
963724c80e1SAlex Deucher 
964771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
965771fe6b9SJerome Glisse 	udelay(10);
966771fe6b9SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
967771fe6b9SJerome Glisse 	rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
9689e5786bdSDave Airlie 	/* protect against crazy HW on resume */
9699e5786bdSDave Airlie 	rdev->cp.wptr &= rdev->cp.ptr_mask;
970771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
971771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
972771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
973771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
974771fe6b9SJerome Glisse 	WREG32(0x718, 0);
975771fe6b9SJerome Glisse 	WREG32(0x744, 0x00004D4D);
976771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
977771fe6b9SJerome Glisse 	radeon_ring_start(rdev);
978771fe6b9SJerome Glisse 	r = radeon_ring_test(rdev);
979771fe6b9SJerome Glisse 	if (r) {
980771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
981771fe6b9SJerome Glisse 		return r;
982771fe6b9SJerome Glisse 	}
983771fe6b9SJerome Glisse 	rdev->cp.ready = true;
984c919b371SJerome Glisse 	rdev->mc.active_vram_size = rdev->mc.real_vram_size;
985771fe6b9SJerome Glisse 	return 0;
986771fe6b9SJerome Glisse }
987771fe6b9SJerome Glisse 
988771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
989771fe6b9SJerome Glisse {
99045600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
99145600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
99245600232SJerome Glisse 	}
993771fe6b9SJerome Glisse 	/* Disable ring */
994a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
995771fe6b9SJerome Glisse 	radeon_ring_fini(rdev);
996771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
997771fe6b9SJerome Glisse }
998771fe6b9SJerome Glisse 
999771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1000771fe6b9SJerome Glisse {
1001771fe6b9SJerome Glisse 	/* Disable ring */
1002c919b371SJerome Glisse 	rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
1003771fe6b9SJerome Glisse 	rdev->cp.ready = false;
1004771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1005771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1006724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1007771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1008771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1009771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1010771fe6b9SJerome Glisse 	}
1011771fe6b9SJerome Glisse }
1012771fe6b9SJerome Glisse 
10133ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev)
10143ce0a23dSJerome Glisse {
10153ce0a23dSJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
10163ce0a23dSJerome Glisse 	(void)RREG32(RADEON_CP_RB_WPTR);
10173ce0a23dSJerome Glisse }
10183ce0a23dSJerome Glisse 
1019771fe6b9SJerome Glisse 
1020771fe6b9SJerome Glisse /*
1021771fe6b9SJerome Glisse  * CS functions
1022771fe6b9SJerome Glisse  */
1023771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1024771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1025068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1026771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1027771fe6b9SJerome Glisse {
1028771fe6b9SJerome Glisse 	unsigned reg;
1029771fe6b9SJerome Glisse 	unsigned i, j, m;
1030771fe6b9SJerome Glisse 	unsigned idx;
1031771fe6b9SJerome Glisse 	int r;
1032771fe6b9SJerome Glisse 
1033771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1034771fe6b9SJerome Glisse 	reg = pkt->reg;
1035068a117cSJerome Glisse 	/* Check that register fall into register range
1036068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1037068a117cSJerome Glisse 	 * safe register bitmap.
1038068a117cSJerome Glisse 	 */
1039771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1040771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1041771fe6b9SJerome Glisse 			return -EINVAL;
1042771fe6b9SJerome Glisse 		}
1043771fe6b9SJerome Glisse 	} else {
1044771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1045771fe6b9SJerome Glisse 			return -EINVAL;
1046771fe6b9SJerome Glisse 		}
1047771fe6b9SJerome Glisse 	}
1048771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1049771fe6b9SJerome Glisse 		j = (reg >> 7);
1050771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1051771fe6b9SJerome Glisse 		if (auth[j] & m) {
1052771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1053771fe6b9SJerome Glisse 			if (r) {
1054771fe6b9SJerome Glisse 				return r;
1055771fe6b9SJerome Glisse 			}
1056771fe6b9SJerome Glisse 		}
1057771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1058771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1059771fe6b9SJerome Glisse 				break;
1060771fe6b9SJerome Glisse 			}
1061771fe6b9SJerome Glisse 		} else {
1062771fe6b9SJerome Glisse 			reg += 4;
1063771fe6b9SJerome Glisse 		}
1064771fe6b9SJerome Glisse 	}
1065771fe6b9SJerome Glisse 	return 0;
1066771fe6b9SJerome Glisse }
1067771fe6b9SJerome Glisse 
1068771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1069771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1070771fe6b9SJerome Glisse {
1071771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1072771fe6b9SJerome Glisse 	unsigned i;
1073771fe6b9SJerome Glisse 	unsigned idx;
1074771fe6b9SJerome Glisse 
1075771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1076771fe6b9SJerome Glisse 	idx = pkt->idx;
1077771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1078771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1079771fe6b9SJerome Glisse 	}
1080771fe6b9SJerome Glisse }
1081771fe6b9SJerome Glisse 
1082771fe6b9SJerome Glisse /**
1083771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1084771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1085771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1086771fe6b9SJerome Glisse  *
1087771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1088771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1089771fe6b9SJerome Glisse  **/
1090771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1091771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1092771fe6b9SJerome Glisse 			 unsigned idx)
1093771fe6b9SJerome Glisse {
1094771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1095fa99239cSRoel Kluin 	uint32_t header;
1096771fe6b9SJerome Glisse 
1097771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1098771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1099771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1100771fe6b9SJerome Glisse 		return -EINVAL;
1101771fe6b9SJerome Glisse 	}
1102513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1103771fe6b9SJerome Glisse 	pkt->idx = idx;
1104771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1105771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1106771fe6b9SJerome Glisse 	switch (pkt->type) {
1107771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1108771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1109771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1110771fe6b9SJerome Glisse 		break;
1111771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1112771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1113771fe6b9SJerome Glisse 		break;
1114771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1115771fe6b9SJerome Glisse 		pkt->count = -1;
1116771fe6b9SJerome Glisse 		break;
1117771fe6b9SJerome Glisse 	default:
1118771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1119771fe6b9SJerome Glisse 		return -EINVAL;
1120771fe6b9SJerome Glisse 	}
1121771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1122771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1123771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1124771fe6b9SJerome Glisse 		return -EINVAL;
1125771fe6b9SJerome Glisse 	}
1126771fe6b9SJerome Glisse 	return 0;
1127771fe6b9SJerome Glisse }
1128771fe6b9SJerome Glisse 
1129771fe6b9SJerome Glisse /**
1130531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1131531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1132531369e6SDave Airlie  *
1133531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1134531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1135531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1136531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1137531369e6SDave Airlie  *
1138531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1139531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1140531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1141531369e6SDave Airlie  * wait in that case.
1142531369e6SDave Airlie  */
1143531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1144531369e6SDave Airlie {
1145531369e6SDave Airlie 	struct drm_mode_object *obj;
1146531369e6SDave Airlie 	struct drm_crtc *crtc;
1147531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1148531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1149531369e6SDave Airlie 	int crtc_id;
1150531369e6SDave Airlie 	int r;
1151531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1152513bcb46SDave Airlie 	volatile uint32_t *ib;
1153531369e6SDave Airlie 
1154513bcb46SDave Airlie 	ib = p->ib->ptr;
1155531369e6SDave Airlie 
1156531369e6SDave Airlie 	/* parse the wait until */
1157531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1158531369e6SDave Airlie 	if (r)
1159531369e6SDave Airlie 		return r;
1160531369e6SDave Airlie 
1161531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1162531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1163531369e6SDave Airlie 	    waitreloc.count != 0) {
1164531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1165531369e6SDave Airlie 		r = -EINVAL;
1166531369e6SDave Airlie 		return r;
1167531369e6SDave Airlie 	}
1168531369e6SDave Airlie 
1169513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1170531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1171531369e6SDave Airlie 		r = -EINVAL;
1172531369e6SDave Airlie 		return r;
1173531369e6SDave Airlie 	}
1174531369e6SDave Airlie 
1175531369e6SDave Airlie 	/* jump over the NOP */
117690ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1177531369e6SDave Airlie 	if (r)
1178531369e6SDave Airlie 		return r;
1179531369e6SDave Airlie 
1180531369e6SDave Airlie 	h_idx = p->idx - 2;
118190ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
118290ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1183531369e6SDave Airlie 
1184513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1185513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1186d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1187531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1188531369e6SDave Airlie 	if (!obj) {
1189531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1190531369e6SDave Airlie 		r = -EINVAL;
1191531369e6SDave Airlie 		goto out;
1192531369e6SDave Airlie 	}
1193531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1194531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1195531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1196531369e6SDave Airlie 
1197531369e6SDave Airlie 	if (!crtc->enabled) {
1198531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1199513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1200513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1201531369e6SDave Airlie 	} else if (crtc_id == 1) {
1202531369e6SDave Airlie 		switch (reg) {
1203531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
120490ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1205531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1206531369e6SDave Airlie 			break;
1207531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
120890ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1209531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1210531369e6SDave Airlie 			break;
1211531369e6SDave Airlie 		default:
1212531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1213531369e6SDave Airlie 			r = -EINVAL;
1214531369e6SDave Airlie 			goto out;
1215531369e6SDave Airlie 		}
1216513bcb46SDave Airlie 		ib[h_idx] = header;
1217513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1218531369e6SDave Airlie 	}
1219531369e6SDave Airlie out:
1220531369e6SDave Airlie 	return r;
1221531369e6SDave Airlie }
1222531369e6SDave Airlie 
1223531369e6SDave Airlie /**
1224771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1225771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1226771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1227771fe6b9SJerome Glisse  * @offset_start:	starting offset
1228771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1229771fe6b9SJerome Glisse  * @reloc:		reloc informations
1230771fe6b9SJerome Glisse  *
1231771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1232771fe6b9SJerome Glisse  * GPU offset using the provided start.
1233771fe6b9SJerome Glisse  **/
1234771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1235771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1236771fe6b9SJerome Glisse {
1237771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1238771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1239771fe6b9SJerome Glisse 	unsigned idx;
1240771fe6b9SJerome Glisse 	int r;
1241771fe6b9SJerome Glisse 
1242771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1243771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1244771fe6b9SJerome Glisse 		return -EINVAL;
1245771fe6b9SJerome Glisse 	}
1246771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1247771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1248771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1249771fe6b9SJerome Glisse 	if (r) {
1250771fe6b9SJerome Glisse 		return r;
1251771fe6b9SJerome Glisse 	}
1252771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1253771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1254771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1255771fe6b9SJerome Glisse 			  p3reloc.idx);
1256771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1257771fe6b9SJerome Glisse 		return -EINVAL;
1258771fe6b9SJerome Glisse 	}
1259513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1260771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1261771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1262771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1263771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1264771fe6b9SJerome Glisse 		return -EINVAL;
1265771fe6b9SJerome Glisse 	}
1266771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1267771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1268771fe6b9SJerome Glisse 	return 0;
1269771fe6b9SJerome Glisse }
1270771fe6b9SJerome Glisse 
1271551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1272551ebd83SDave Airlie {
1273551ebd83SDave Airlie 	int vtx_size;
1274551ebd83SDave Airlie 	vtx_size = 2;
1275551ebd83SDave Airlie 	/* ordered according to bits in spec */
1276551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1277551ebd83SDave Airlie 		vtx_size++;
1278551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1279551ebd83SDave Airlie 		vtx_size += 3;
1280551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1281551ebd83SDave Airlie 		vtx_size++;
1282551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1283551ebd83SDave Airlie 		vtx_size++;
1284551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1285551ebd83SDave Airlie 		vtx_size += 3;
1286551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1287551ebd83SDave Airlie 		vtx_size++;
1288551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1289551ebd83SDave Airlie 		vtx_size++;
1290551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1291551ebd83SDave Airlie 		vtx_size += 2;
1292551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1293551ebd83SDave Airlie 		vtx_size += 2;
1294551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1295551ebd83SDave Airlie 		vtx_size++;
1296551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1297551ebd83SDave Airlie 		vtx_size += 2;
1298551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1299551ebd83SDave Airlie 		vtx_size++;
1300551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1301551ebd83SDave Airlie 		vtx_size += 2;
1302551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1303551ebd83SDave Airlie 		vtx_size++;
1304551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1305551ebd83SDave Airlie 		vtx_size++;
1306551ebd83SDave Airlie 	/* blend weight */
1307551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1308551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1309551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1310551ebd83SDave Airlie 		vtx_size += 3;
1311551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1312551ebd83SDave Airlie 		vtx_size += 2;
1313551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1314551ebd83SDave Airlie 		vtx_size++;
1315551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1316551ebd83SDave Airlie 		vtx_size++;
1317551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1318551ebd83SDave Airlie 		vtx_size++;
1319551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1320551ebd83SDave Airlie 		vtx_size++;
1321551ebd83SDave Airlie 	return vtx_size;
1322551ebd83SDave Airlie }
1323551ebd83SDave Airlie 
1324771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1325551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1326551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1327771fe6b9SJerome Glisse {
1328771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1329551ebd83SDave Airlie 	struct r100_cs_track *track;
1330771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1331771fe6b9SJerome Glisse 	uint32_t tmp;
1332771fe6b9SJerome Glisse 	int r;
1333551ebd83SDave Airlie 	int i, face;
1334e024e110SDave Airlie 	u32 tile_flags = 0;
1335513bcb46SDave Airlie 	u32 idx_value;
1336771fe6b9SJerome Glisse 
1337771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1338551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1339551ebd83SDave Airlie 
1340513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1341513bcb46SDave Airlie 
1342771fe6b9SJerome Glisse 	switch (reg) {
1343531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1344531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1345531369e6SDave Airlie 		if (r) {
1346531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1347531369e6SDave Airlie 				  idx, reg);
1348531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1349531369e6SDave Airlie 			return r;
1350531369e6SDave Airlie 		}
1351531369e6SDave Airlie 		break;
1352771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1353771fe6b9SJerome Glisse 		 * range access */
1354771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1355771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1356551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1357551ebd83SDave Airlie 		if (r)
1358551ebd83SDave Airlie 			return r;
1359551ebd83SDave Airlie 		break;
1360551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1361771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1362771fe6b9SJerome Glisse 		if (r) {
1363771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1364771fe6b9SJerome Glisse 				  idx, reg);
1365771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1366771fe6b9SJerome Glisse 			return r;
1367771fe6b9SJerome Glisse 		}
1368551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1369513bcb46SDave Airlie 		track->zb.offset = idx_value;
1370513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1371771fe6b9SJerome Glisse 		break;
1372771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1373551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1374551ebd83SDave Airlie 		if (r) {
1375551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1376551ebd83SDave Airlie 				  idx, reg);
1377551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1378551ebd83SDave Airlie 			return r;
1379551ebd83SDave Airlie 		}
1380551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1381513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
1382513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1383551ebd83SDave Airlie 		break;
1384771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1385771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1386771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1387551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1388771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1389771fe6b9SJerome Glisse 		if (r) {
1390771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1391771fe6b9SJerome Glisse 				  idx, reg);
1392771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1393771fe6b9SJerome Glisse 			return r;
1394771fe6b9SJerome Glisse 		}
1395513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1396551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
1397771fe6b9SJerome Glisse 		break;
1398551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1399551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1400551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1401551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1402551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1403551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1404551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1405551ebd83SDave Airlie 		if (r) {
1406551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1407551ebd83SDave Airlie 				  idx, reg);
1408551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1409551ebd83SDave Airlie 			return r;
1410551ebd83SDave Airlie 		}
1411513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1412513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1413551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
1414551ebd83SDave Airlie 		break;
1415551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1416551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1417551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1418551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1419551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1420551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1421551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1422551ebd83SDave Airlie 		if (r) {
1423551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1424551ebd83SDave Airlie 				  idx, reg);
1425551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1426551ebd83SDave Airlie 			return r;
1427551ebd83SDave Airlie 		}
1428513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1429513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1430551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
1431551ebd83SDave Airlie 		break;
1432551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1433551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1434551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1435551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1436551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1437551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1438551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1439551ebd83SDave Airlie 		if (r) {
1440551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1441551ebd83SDave Airlie 				  idx, reg);
1442551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1443551ebd83SDave Airlie 			return r;
1444551ebd83SDave Airlie 		}
1445513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1446513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1447551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
1448551ebd83SDave Airlie 		break;
1449551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1450513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
1451551ebd83SDave Airlie 		break;
1452e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1453e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1454e024e110SDave Airlie 		if (r) {
1455e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1456e024e110SDave Airlie 				  idx, reg);
1457e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1458e024e110SDave Airlie 			return r;
1459e024e110SDave Airlie 		}
1460e024e110SDave Airlie 
1461e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1462e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_TILE_ENABLE;
1463e024e110SDave Airlie 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1464e024e110SDave Airlie 			tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1465e024e110SDave Airlie 
1466513bcb46SDave Airlie 		tmp = idx_value & ~(0x7 << 16);
1467e024e110SDave Airlie 		tmp |= tile_flags;
1468e024e110SDave Airlie 		ib[idx] = tmp;
1469551ebd83SDave Airlie 
1470513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
1471551ebd83SDave Airlie 		break;
1472551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1473513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
1474551ebd83SDave Airlie 		break;
1475551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1476513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1477551ebd83SDave Airlie 		case 7:
1478551ebd83SDave Airlie 		case 8:
1479551ebd83SDave Airlie 		case 9:
1480551ebd83SDave Airlie 		case 11:
1481551ebd83SDave Airlie 		case 12:
1482551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1483551ebd83SDave Airlie 			break;
1484551ebd83SDave Airlie 		case 3:
1485551ebd83SDave Airlie 		case 4:
1486551ebd83SDave Airlie 		case 15:
1487551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1488551ebd83SDave Airlie 			break;
1489551ebd83SDave Airlie 		case 6:
1490551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1491551ebd83SDave Airlie 			break;
1492551ebd83SDave Airlie 		default:
1493551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1494513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1495551ebd83SDave Airlie 			return -EINVAL;
1496551ebd83SDave Airlie 		}
1497513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
1498551ebd83SDave Airlie 		break;
1499551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1500513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1501551ebd83SDave Airlie 		case 0:
1502551ebd83SDave Airlie 			track->zb.cpp = 2;
1503551ebd83SDave Airlie 			break;
1504551ebd83SDave Airlie 		case 2:
1505551ebd83SDave Airlie 		case 3:
1506551ebd83SDave Airlie 		case 4:
1507551ebd83SDave Airlie 		case 5:
1508551ebd83SDave Airlie 		case 9:
1509551ebd83SDave Airlie 		case 11:
1510551ebd83SDave Airlie 			track->zb.cpp = 4;
1511551ebd83SDave Airlie 			break;
1512551ebd83SDave Airlie 		default:
1513551ebd83SDave Airlie 			break;
1514551ebd83SDave Airlie 		}
1515e024e110SDave Airlie 		break;
151617782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
151717782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
151817782d99SDave Airlie 		if (r) {
151917782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
152017782d99SDave Airlie 				  idx, reg);
152117782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
152217782d99SDave Airlie 			return r;
152317782d99SDave Airlie 		}
1524513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
152517782d99SDave Airlie 		break;
1526551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1527551ebd83SDave Airlie 		{
1528513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1529551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1530551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
1531551ebd83SDave Airlie 		}
1532551ebd83SDave Airlie 		break;
1533551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1534513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1535551ebd83SDave Airlie 		break;
1536551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1537513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1538551ebd83SDave Airlie 		break;
1539551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1540551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1541551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1542551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1543513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1544513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
1545551ebd83SDave Airlie 		break;
1546551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1547551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1548551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1549551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1550513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
1551551ebd83SDave Airlie 		break;
1552551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1553551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1554551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1555551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1556513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1557551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1558513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1559551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1560551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1561513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1562551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1563551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
1564551ebd83SDave Airlie 		break;
1565551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1566551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1567551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1568551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1569513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1570551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1571551ebd83SDave Airlie 		} else {
1572551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1573513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1574513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1575551ebd83SDave Airlie 		}
1576513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1577551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1578513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1579551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1580551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1581551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1582551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1583f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1584551ebd83SDave Airlie 			break;
1585551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1586551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1587551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1588551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1589551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1590551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1591551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1592551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1593551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1594551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1595f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1596551ebd83SDave Airlie 			break;
1597551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1598551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1599551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1600551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1601551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1602f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1603551ebd83SDave Airlie 			break;
1604d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1605d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1606d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1607d785d78bSDave Airlie 			break;
1608d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1609d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1610d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1611d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1612d785d78bSDave Airlie 			break;
1613551ebd83SDave Airlie 		}
1614513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1615513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
1616551ebd83SDave Airlie 		break;
1617551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1618551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1619551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1620513bcb46SDave Airlie 		tmp = idx_value;
1621551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1622551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1623551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1624551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1625551ebd83SDave Airlie 		}
1626551ebd83SDave Airlie 		break;
1627771fe6b9SJerome Glisse 	default:
1628551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1629551ebd83SDave Airlie 		       reg, idx);
1630551ebd83SDave Airlie 		return -EINVAL;
1631771fe6b9SJerome Glisse 	}
1632771fe6b9SJerome Glisse 	return 0;
1633771fe6b9SJerome Glisse }
1634771fe6b9SJerome Glisse 
1635068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1636068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
16374c788679SJerome Glisse 					 struct radeon_bo *robj)
1638068a117cSJerome Glisse {
1639068a117cSJerome Glisse 	unsigned idx;
1640513bcb46SDave Airlie 	u32 value;
1641068a117cSJerome Glisse 	idx = pkt->idx + 1;
1642513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
16434c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1644068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1645068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1646513bcb46SDave Airlie 			  value + 1,
16474c788679SJerome Glisse 			  radeon_bo_size(robj));
1648068a117cSJerome Glisse 		return -EINVAL;
1649068a117cSJerome Glisse 	}
1650068a117cSJerome Glisse 	return 0;
1651068a117cSJerome Glisse }
1652068a117cSJerome Glisse 
1653771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1654771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1655771fe6b9SJerome Glisse {
1656771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1657551ebd83SDave Airlie 	struct r100_cs_track *track;
1658771fe6b9SJerome Glisse 	unsigned idx;
1659771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1660771fe6b9SJerome Glisse 	int r;
1661771fe6b9SJerome Glisse 
1662771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1663771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1664551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1665771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1666771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1667513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1668513bcb46SDave Airlie 		if (r)
1669771fe6b9SJerome Glisse 			return r;
1670771fe6b9SJerome Glisse 		break;
1671771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1672771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1673771fe6b9SJerome Glisse 		if (r) {
1674771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1675771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1676771fe6b9SJerome Glisse 			return r;
1677771fe6b9SJerome Glisse 		}
1678513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1679068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1680068a117cSJerome Glisse 		if (r) {
1681068a117cSJerome Glisse 			return r;
1682068a117cSJerome Glisse 		}
1683771fe6b9SJerome Glisse 		break;
1684771fe6b9SJerome Glisse 	case 0x23:
1685771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1686771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1687771fe6b9SJerome Glisse 		if (r) {
1688771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1689771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1690771fe6b9SJerome Glisse 			return r;
1691771fe6b9SJerome Glisse 		}
1692513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1693551ebd83SDave Airlie 		track->num_arrays = 1;
1694513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1695551ebd83SDave Airlie 
1696551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1697551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1698551ebd83SDave Airlie 
1699513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1700551ebd83SDave Airlie 
1701513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1702551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1703551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1704551ebd83SDave Airlie 		if (r)
1705551ebd83SDave Airlie 			return r;
1706771fe6b9SJerome Glisse 		break;
1707771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1708513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1709551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1710551ebd83SDave Airlie 			return -EINVAL;
1711551ebd83SDave Airlie 		}
1712cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1713513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1714551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1715551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1716551ebd83SDave Airlie 		if (r)
1717551ebd83SDave Airlie 			return r;
1718551ebd83SDave Airlie 		break;
1719771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1720771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1721513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1722551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1723551ebd83SDave Airlie 			return -EINVAL;
1724551ebd83SDave Airlie 		}
1725513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1726551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1727551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1728551ebd83SDave Airlie 		if (r)
1729551ebd83SDave Airlie 			return r;
1730551ebd83SDave Airlie 		break;
1731771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1732771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1733513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1734551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1735551ebd83SDave Airlie 		if (r)
1736551ebd83SDave Airlie 			return r;
1737551ebd83SDave Airlie 		break;
1738771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1739771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1740513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1741551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1742551ebd83SDave Airlie 		if (r)
1743551ebd83SDave Airlie 			return r;
1744551ebd83SDave Airlie 		break;
1745771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1746771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1747513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1748551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1749551ebd83SDave Airlie 		if (r)
1750551ebd83SDave Airlie 			return r;
1751551ebd83SDave Airlie 		break;
1752771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1753771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1754513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1755551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1756551ebd83SDave Airlie 		if (r)
1757551ebd83SDave Airlie 			return r;
1758551ebd83SDave Airlie 		break;
1759771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1760ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
1761ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
1762ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
1763ab9e1f59SDave Airlie 			return -EINVAL;
1764ab9e1f59SDave Airlie 		break;
1765771fe6b9SJerome Glisse 	case PACKET3_NOP:
1766771fe6b9SJerome Glisse 		break;
1767771fe6b9SJerome Glisse 	default:
1768771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1769771fe6b9SJerome Glisse 		return -EINVAL;
1770771fe6b9SJerome Glisse 	}
1771771fe6b9SJerome Glisse 	return 0;
1772771fe6b9SJerome Glisse }
1773771fe6b9SJerome Glisse 
1774771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
1775771fe6b9SJerome Glisse {
1776771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
17779f022ddfSJerome Glisse 	struct r100_cs_track *track;
1778771fe6b9SJerome Glisse 	int r;
1779771fe6b9SJerome Glisse 
17809f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
17819f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
17829f022ddfSJerome Glisse 	p->track = track;
1783771fe6b9SJerome Glisse 	do {
1784771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
1785771fe6b9SJerome Glisse 		if (r) {
1786771fe6b9SJerome Glisse 			return r;
1787771fe6b9SJerome Glisse 		}
1788771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
1789771fe6b9SJerome Glisse 		switch (pkt.type) {
1790771fe6b9SJerome Glisse 			case PACKET_TYPE0:
1791551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
1792551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1793551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1794551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1795551ebd83SDave Airlie 								  &r200_packet0_check);
1796551ebd83SDave Airlie 				else
1797551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1798551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1799551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1800551ebd83SDave Airlie 								  &r100_packet0_check);
1801771fe6b9SJerome Glisse 				break;
1802771fe6b9SJerome Glisse 			case PACKET_TYPE2:
1803771fe6b9SJerome Glisse 				break;
1804771fe6b9SJerome Glisse 			case PACKET_TYPE3:
1805771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
1806771fe6b9SJerome Glisse 				break;
1807771fe6b9SJerome Glisse 			default:
1808771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
1809771fe6b9SJerome Glisse 					  pkt.type);
1810771fe6b9SJerome Glisse 				return -EINVAL;
1811771fe6b9SJerome Glisse 		}
1812771fe6b9SJerome Glisse 		if (r) {
1813771fe6b9SJerome Glisse 			return r;
1814771fe6b9SJerome Glisse 		}
1815771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
1816771fe6b9SJerome Glisse 	return 0;
1817771fe6b9SJerome Glisse }
1818771fe6b9SJerome Glisse 
1819771fe6b9SJerome Glisse 
1820771fe6b9SJerome Glisse /*
1821771fe6b9SJerome Glisse  * Global GPU functions
1822771fe6b9SJerome Glisse  */
1823771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
1824771fe6b9SJerome Glisse {
1825771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
1826771fe6b9SJerome Glisse 
1827771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
1828771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
1829771fe6b9SJerome Glisse 	}
1830771fe6b9SJerome Glisse 
1831771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
1832771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
1833771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
1834771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
1835771fe6b9SJerome Glisse 	}
1836771fe6b9SJerome Glisse }
1837771fe6b9SJerome Glisse 
1838771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
1839771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
1840771fe6b9SJerome Glisse {
1841771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
1842771fe6b9SJerome Glisse 	int i;
1843771fe6b9SJerome Glisse 
1844771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
1845771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
1846771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
1847771fe6b9SJerome Glisse 		return;
1848771fe6b9SJerome Glisse 	}
1849771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1850771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
1851771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1852771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
1853771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
1854771fe6b9SJerome Glisse 			return;
1855771fe6b9SJerome Glisse 		}
1856771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1857771fe6b9SJerome Glisse 	}
1858771fe6b9SJerome Glisse }
1859771fe6b9SJerome Glisse 
1860771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
1861771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
1862771fe6b9SJerome Glisse {
1863771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
1864771fe6b9SJerome Glisse 	int i;
1865771fe6b9SJerome Glisse 
1866771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
1867771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
1868771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
1869771fe6b9SJerome Glisse 		return;
1870771fe6b9SJerome Glisse 
1871771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
1872771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
1873771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1874771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
1875771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
1876771fe6b9SJerome Glisse 			return;
1877771fe6b9SJerome Glisse 		}
1878771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1879771fe6b9SJerome Glisse 	}
1880771fe6b9SJerome Glisse }
1881771fe6b9SJerome Glisse 
1882771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
1883771fe6b9SJerome Glisse {
1884771fe6b9SJerome Glisse 	unsigned i;
1885771fe6b9SJerome Glisse 	uint32_t tmp;
1886771fe6b9SJerome Glisse 
1887771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1888771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
1889771fe6b9SJerome Glisse 		if (tmp >= n) {
1890771fe6b9SJerome Glisse 			return 0;
1891771fe6b9SJerome Glisse 		}
1892771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1893771fe6b9SJerome Glisse 	}
1894771fe6b9SJerome Glisse 	return -1;
1895771fe6b9SJerome Glisse }
1896771fe6b9SJerome Glisse 
1897771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
1898771fe6b9SJerome Glisse {
1899771fe6b9SJerome Glisse 	unsigned i;
1900771fe6b9SJerome Glisse 	uint32_t tmp;
1901771fe6b9SJerome Glisse 
1902771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
1903771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
1904771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
1905771fe6b9SJerome Glisse 	}
1906771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1907771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
19084612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
1909771fe6b9SJerome Glisse 			return 0;
1910771fe6b9SJerome Glisse 		}
1911771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1912771fe6b9SJerome Glisse 	}
1913771fe6b9SJerome Glisse 	return -1;
1914771fe6b9SJerome Glisse }
1915771fe6b9SJerome Glisse 
1916771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
1917771fe6b9SJerome Glisse {
1918771fe6b9SJerome Glisse 	unsigned i;
1919771fe6b9SJerome Glisse 	uint32_t tmp;
1920771fe6b9SJerome Glisse 
1921771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
1922771fe6b9SJerome Glisse 		/* read MC_STATUS */
19234612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
19244612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
1925771fe6b9SJerome Glisse 			return 0;
1926771fe6b9SJerome Glisse 		}
1927771fe6b9SJerome Glisse 		DRM_UDELAY(1);
1928771fe6b9SJerome Glisse 	}
1929771fe6b9SJerome Glisse 	return -1;
1930771fe6b9SJerome Glisse }
1931771fe6b9SJerome Glisse 
1932225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
1933771fe6b9SJerome Glisse {
1934225758d8SJerome Glisse 	lockup->last_cp_rptr = cp->rptr;
1935225758d8SJerome Glisse 	lockup->last_jiffies = jiffies;
1936771fe6b9SJerome Glisse }
1937771fe6b9SJerome Glisse 
1938225758d8SJerome Glisse /**
1939225758d8SJerome Glisse  * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
1940225758d8SJerome Glisse  * @rdev:	radeon device structure
1941225758d8SJerome Glisse  * @lockup:	r100_gpu_lockup structure holding CP lockup tracking informations
1942225758d8SJerome Glisse  * @cp:		radeon_cp structure holding CP information
1943225758d8SJerome Glisse  *
1944225758d8SJerome Glisse  * We don't need to initialize the lockup tracking information as we will either
1945225758d8SJerome Glisse  * have CP rptr to a different value of jiffies wrap around which will force
1946225758d8SJerome Glisse  * initialization of the lockup tracking informations.
1947225758d8SJerome Glisse  *
1948225758d8SJerome Glisse  * A possible false positivie is if we get call after while and last_cp_rptr ==
1949225758d8SJerome Glisse  * the current CP rptr, even if it's unlikely it might happen. To avoid this
1950225758d8SJerome Glisse  * if the elapsed time since last call is bigger than 2 second than we return
1951225758d8SJerome Glisse  * false and update the tracking information. Due to this the caller must call
1952225758d8SJerome Glisse  * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
1953225758d8SJerome Glisse  * the fencing code should be cautious about that.
1954225758d8SJerome Glisse  *
1955225758d8SJerome Glisse  * Caller should write to the ring to force CP to do something so we don't get
1956225758d8SJerome Glisse  * false positive when CP is just gived nothing to do.
1957225758d8SJerome Glisse  *
1958225758d8SJerome Glisse  **/
1959225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
1960771fe6b9SJerome Glisse {
1961225758d8SJerome Glisse 	unsigned long cjiffies, elapsed;
1962771fe6b9SJerome Glisse 
1963225758d8SJerome Glisse 	cjiffies = jiffies;
1964225758d8SJerome Glisse 	if (!time_after(cjiffies, lockup->last_jiffies)) {
1965225758d8SJerome Glisse 		/* likely a wrap around */
1966225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
1967225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
1968225758d8SJerome Glisse 		return false;
1969225758d8SJerome Glisse 	}
1970225758d8SJerome Glisse 	if (cp->rptr != lockup->last_cp_rptr) {
1971225758d8SJerome Glisse 		/* CP is still working no lockup */
1972225758d8SJerome Glisse 		lockup->last_cp_rptr = cp->rptr;
1973225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
1974225758d8SJerome Glisse 		return false;
1975225758d8SJerome Glisse 	}
1976225758d8SJerome Glisse 	elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
1977ec00efb7SMarek Olšák 	if (elapsed >= 10000) {
1978225758d8SJerome Glisse 		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
1979225758d8SJerome Glisse 		return true;
1980225758d8SJerome Glisse 	}
1981225758d8SJerome Glisse 	/* give a chance to the GPU ... */
1982225758d8SJerome Glisse 	return false;
1983771fe6b9SJerome Glisse }
1984771fe6b9SJerome Glisse 
1985225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev)
1986771fe6b9SJerome Glisse {
1987225758d8SJerome Glisse 	u32 rbbm_status;
1988225758d8SJerome Glisse 	int r;
1989771fe6b9SJerome Glisse 
1990225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
1991225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
1992225758d8SJerome Glisse 		r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
1993225758d8SJerome Glisse 		return false;
1994225758d8SJerome Glisse 	}
1995225758d8SJerome Glisse 	/* force CP activities */
1996225758d8SJerome Glisse 	r = radeon_ring_lock(rdev, 2);
1997225758d8SJerome Glisse 	if (!r) {
1998225758d8SJerome Glisse 		/* PACKET2 NOP */
1999225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
2000225758d8SJerome Glisse 		radeon_ring_write(rdev, 0x80000000);
2001225758d8SJerome Glisse 		radeon_ring_unlock_commit(rdev);
2002225758d8SJerome Glisse 	}
2003225758d8SJerome Glisse 	rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
2004225758d8SJerome Glisse 	return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
2005225758d8SJerome Glisse }
2006225758d8SJerome Glisse 
200790aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
200890aca4d2SJerome Glisse {
200990aca4d2SJerome Glisse 	u32 tmp;
201090aca4d2SJerome Glisse 
201190aca4d2SJerome Glisse 	/* disable bus mastering */
201290aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
201390aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2014771fe6b9SJerome Glisse 	mdelay(1);
201590aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
201690aca4d2SJerome Glisse 	mdelay(1);
201790aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
201890aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
201990aca4d2SJerome Glisse 	mdelay(1);
202090aca4d2SJerome Glisse 	pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
202190aca4d2SJerome Glisse 	pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
202290aca4d2SJerome Glisse 	mdelay(1);
202390aca4d2SJerome Glisse }
202490aca4d2SJerome Glisse 
2025a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2026771fe6b9SJerome Glisse {
202790aca4d2SJerome Glisse 	struct r100_mc_save save;
202890aca4d2SJerome Glisse 	u32 status, tmp;
2029771fe6b9SJerome Glisse 
203090aca4d2SJerome Glisse 	r100_mc_stop(rdev, &save);
203190aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
203290aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2033771fe6b9SJerome Glisse 		return 0;
2034771fe6b9SJerome Glisse 	}
203590aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
203690aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
203790aca4d2SJerome Glisse 	/* stop CP */
203890aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
203990aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
204090aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
204190aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
204290aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
204390aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
204490aca4d2SJerome Glisse 	/* save PCI state */
204590aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
204690aca4d2SJerome Glisse 	/* disable bus mastering */
204790aca4d2SJerome Glisse 	r100_bm_disable(rdev);
204890aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
204990aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
205090aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
205190aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
205290aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
205390aca4d2SJerome Glisse 	mdelay(500);
205490aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
205590aca4d2SJerome Glisse 	mdelay(1);
205690aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
205790aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2058771fe6b9SJerome Glisse 	/* reset CP */
205990aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
206090aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
206190aca4d2SJerome Glisse 	mdelay(500);
206290aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
206390aca4d2SJerome Glisse 	mdelay(1);
206490aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
206590aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
206690aca4d2SJerome Glisse 	/* restore PCI & busmastering */
206790aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
206890aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2069771fe6b9SJerome Glisse 	/* Check if GPU is idle */
207090aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
207190aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
207290aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
207390aca4d2SJerome Glisse 		rdev->gpu_lockup = true;
2074771fe6b9SJerome Glisse 		return -1;
2075771fe6b9SJerome Glisse 	}
207690aca4d2SJerome Glisse 	r100_mc_resume(rdev, &save);
207790aca4d2SJerome Glisse 	dev_info(rdev->dev, "GPU reset succeed\n");
2078771fe6b9SJerome Glisse 	return 0;
2079771fe6b9SJerome Glisse }
2080771fe6b9SJerome Glisse 
208192cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
208292cde00cSAlex Deucher {
20832739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
20842739d49cSAlex Deucher 	bool force_dac2 = false;
2085d668046cSDave Airlie 	u32 tmp;
20862739d49cSAlex Deucher 
208792cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
208892cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
208992cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
209092cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
209192cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
209292cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
209392cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
209492cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
20952739d49cSAlex Deucher 
20962739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
20972739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
20982739d49cSAlex Deucher 	 * don't report it in the bios connector
20992739d49cSAlex Deucher 	 * table.
21002739d49cSAlex Deucher 	 */
21012739d49cSAlex Deucher 	switch (dev->pdev->device) {
21022739d49cSAlex Deucher 		/* RN50 */
21032739d49cSAlex Deucher 	case 0x515e:
21042739d49cSAlex Deucher 	case 0x5969:
21052739d49cSAlex Deucher 		force_dac2 = true;
21062739d49cSAlex Deucher 		break;
21072739d49cSAlex Deucher 		/* RV100*/
21082739d49cSAlex Deucher 	case 0x5159:
21092739d49cSAlex Deucher 	case 0x515a:
21102739d49cSAlex Deucher 		/* DELL triple head servers */
21112739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
21122739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
21132739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
21142739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
21152739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
21162739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
21172739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
21182739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
21192739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
21202739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
21212739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
21222739d49cSAlex Deucher 			force_dac2 = true;
21232739d49cSAlex Deucher 		break;
21242739d49cSAlex Deucher 	}
21252739d49cSAlex Deucher 
21262739d49cSAlex Deucher 	if (force_dac2) {
21272739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
21282739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
21292739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
21302739d49cSAlex Deucher 
21312739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
21322739d49cSAlex Deucher 		   enable it, even it's detected.
21332739d49cSAlex Deucher 		*/
21342739d49cSAlex Deucher 
21352739d49cSAlex Deucher 		/* force it to crtc0 */
21362739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
21372739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
21382739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
21392739d49cSAlex Deucher 
21402739d49cSAlex Deucher 		/* set up the TV DAC */
21412739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
21422739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
21432739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
21442739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
21452739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
21462739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
21472739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
21482739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
21492739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
21502739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
21512739d49cSAlex Deucher 				(0x58 << 16));
21522739d49cSAlex Deucher 
21532739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
21542739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
21552739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
21562739d49cSAlex Deucher 	}
2157d668046cSDave Airlie 
2158d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2159d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2160d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2161d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2162d668046cSDave Airlie 
216392cde00cSAlex Deucher }
2164771fe6b9SJerome Glisse 
2165771fe6b9SJerome Glisse /*
2166771fe6b9SJerome Glisse  * VRAM info
2167771fe6b9SJerome Glisse  */
2168771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2169771fe6b9SJerome Glisse {
2170771fe6b9SJerome Glisse 	uint32_t tmp;
2171771fe6b9SJerome Glisse 
2172771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2173771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2174771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2175771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2176771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2177771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2178771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2179771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2180771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2181771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2182771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2183771fe6b9SJerome Glisse 		} else {
2184771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2185771fe6b9SJerome Glisse 		}
2186771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2187771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2188771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2189771fe6b9SJerome Glisse 		}
2190771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2191771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2192771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2193771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2194771fe6b9SJerome Glisse 		} else {
2195771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2196771fe6b9SJerome Glisse 		}
2197771fe6b9SJerome Glisse 	} else {
2198771fe6b9SJerome Glisse 		/* newer IGPs */
2199771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2200771fe6b9SJerome Glisse 	}
2201771fe6b9SJerome Glisse }
2202771fe6b9SJerome Glisse 
22032a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2204771fe6b9SJerome Glisse {
22052a0f8918SDave Airlie 	u32 aper_size;
22062a0f8918SDave Airlie 	u8 byte;
22072a0f8918SDave Airlie 
22082a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
22092a0f8918SDave Airlie 
22102a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
22112a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
22122a0f8918SDave Airlie 	 */
22132a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
22142a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
22152a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
22162a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
22172a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
22182a0f8918SDave Airlie 		return aper_size * 2;
22192a0f8918SDave Airlie 	}
22202a0f8918SDave Airlie 
22212a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
22222a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
22232a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
22242a0f8918SDave Airlie 	 */
22252a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
22262a0f8918SDave Airlie 	if (byte & 0x80) {
22272a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
22282a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
22292a0f8918SDave Airlie 		return aper_size;
22302a0f8918SDave Airlie 	}
22312a0f8918SDave Airlie 
22322a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
22332a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
22342a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
22352a0f8918SDave Airlie 	 */
22362a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
22372a0f8918SDave Airlie 		return aper_size * 2;
22382a0f8918SDave Airlie 	return aper_size;
22392a0f8918SDave Airlie }
22402a0f8918SDave Airlie 
22412a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
22422a0f8918SDave Airlie {
22432a0f8918SDave Airlie 	u64 config_aper_size;
22442a0f8918SDave Airlie 
2245d594e46aSJerome Glisse 	/* work out accessible VRAM */
224601d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
224701d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
224851e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
224951e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
225051e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
225151e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
2252c919b371SJerome Glisse 	rdev->mc.active_vram_size = rdev->mc.visible_vram_size;
22532a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2254771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2255771fe6b9SJerome Glisse 		uint32_t tom;
2256771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2257771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
22587a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
22597a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
22607a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2261771fe6b9SJerome Glisse 	} else {
22627a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2263771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2264771fe6b9SJerome Glisse 		 * if it's 8 MB
2265771fe6b9SJerome Glisse 		 */
22667a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
22677a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
22687a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2269771fe6b9SJerome Glisse 		}
22702a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2271d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2272d594e46aSJerome Glisse 		 */
2273b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2274b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2275b7d8cce5SAlex Deucher 
22767a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
22777a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
22787a50f01aSDave Airlie 		else
22797a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2280771fe6b9SJerome Glisse 	}
2281d594e46aSJerome Glisse }
22822a0f8918SDave Airlie 
228328d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
228428d52043SDave Airlie {
228528d52043SDave Airlie 	uint32_t temp;
228628d52043SDave Airlie 
228728d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
228828d52043SDave Airlie 	if (state == false) {
228928d52043SDave Airlie 		temp &= ~(1<<8);
229028d52043SDave Airlie 		temp |= (1<<9);
229128d52043SDave Airlie 	} else {
229228d52043SDave Airlie 		temp &= ~(1<<9);
229328d52043SDave Airlie 	}
229428d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
229528d52043SDave Airlie }
229628d52043SDave Airlie 
2297d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
22982a0f8918SDave Airlie {
2299d594e46aSJerome Glisse 	u64 base;
23002a0f8918SDave Airlie 
2301d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
23022a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2303d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2304d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2305d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2306d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
23078d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2308d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2309d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2310f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2311771fe6b9SJerome Glisse }
2312771fe6b9SJerome Glisse 
2313771fe6b9SJerome Glisse 
2314771fe6b9SJerome Glisse /*
2315771fe6b9SJerome Glisse  * Indirect registers accessor
2316771fe6b9SJerome Glisse  */
2317771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2318771fe6b9SJerome Glisse {
23194ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2320771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2321771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2322771fe6b9SJerome Glisse 	}
23234ce9198eSAlex Deucher }
2324771fe6b9SJerome Glisse 
2325771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2326771fe6b9SJerome Glisse {
2327771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2328771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2329771fe6b9SJerome Glisse 	 */
2330771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2331771fe6b9SJerome Glisse 		udelay(5000);
2332771fe6b9SJerome Glisse 	}
2333771fe6b9SJerome Glisse 
2334771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2335771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2336771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2337771fe6b9SJerome Glisse 	 * may not be correct.
2338771fe6b9SJerome Glisse 	 */
2339771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2340771fe6b9SJerome Glisse 		uint32_t save, tmp;
2341771fe6b9SJerome Glisse 
2342771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2343771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2344771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2345771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2346771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2347771fe6b9SJerome Glisse 	}
2348771fe6b9SJerome Glisse }
2349771fe6b9SJerome Glisse 
2350771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2351771fe6b9SJerome Glisse {
2352771fe6b9SJerome Glisse 	uint32_t data;
2353771fe6b9SJerome Glisse 
2354771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2355771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2356771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2357771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2358771fe6b9SJerome Glisse 	return data;
2359771fe6b9SJerome Glisse }
2360771fe6b9SJerome Glisse 
2361771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2362771fe6b9SJerome Glisse {
2363771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2364771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2365771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2366771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2367771fe6b9SJerome Glisse }
2368771fe6b9SJerome Glisse 
2369d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2370068a117cSJerome Glisse {
2371551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2372551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2373551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2374551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2375551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2376551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2377551ebd83SDave Airlie 	} else {
2378d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2379551ebd83SDave Airlie 	}
2380068a117cSJerome Glisse }
2381068a117cSJerome Glisse 
2382771fe6b9SJerome Glisse /*
2383771fe6b9SJerome Glisse  * Debugfs info
2384771fe6b9SJerome Glisse  */
2385771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2386771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2387771fe6b9SJerome Glisse {
2388771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2389771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2390771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2391771fe6b9SJerome Glisse 	uint32_t reg, value;
2392771fe6b9SJerome Glisse 	unsigned i;
2393771fe6b9SJerome Glisse 
2394771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2395771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2396771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2397771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2398771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2399771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2400771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2401771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2402771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2403771fe6b9SJerome Glisse 	}
2404771fe6b9SJerome Glisse 	return 0;
2405771fe6b9SJerome Glisse }
2406771fe6b9SJerome Glisse 
2407771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2408771fe6b9SJerome Glisse {
2409771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2410771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2411771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2412771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2413771fe6b9SJerome Glisse 	unsigned count, i, j;
2414771fe6b9SJerome Glisse 
2415771fe6b9SJerome Glisse 	radeon_ring_free_size(rdev);
2416771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2417771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2418771fe6b9SJerome Glisse 	count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
2419771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2420771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2421771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2422771fe6b9SJerome Glisse 	seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
2423771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2424771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2425771fe6b9SJerome Glisse 		i = (rdp + j) & rdev->cp.ptr_mask;
2426771fe6b9SJerome Glisse 		seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
2427771fe6b9SJerome Glisse 	}
2428771fe6b9SJerome Glisse 	return 0;
2429771fe6b9SJerome Glisse }
2430771fe6b9SJerome Glisse 
2431771fe6b9SJerome Glisse 
2432771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2433771fe6b9SJerome Glisse {
2434771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2435771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2436771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2437771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2438771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2439771fe6b9SJerome Glisse 	unsigned i;
2440771fe6b9SJerome Glisse 
2441771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2442771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2443771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2444771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2445771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2446771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2447771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2448771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2449771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2450771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2451771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2452771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2453771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2454771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2455771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2456771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2457771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2458771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2459771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2460771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2461771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2462771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2463771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2464771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2465771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2466771fe6b9SJerome Glisse 	}
2467771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2468771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2469771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2470771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2471771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2472771fe6b9SJerome Glisse 	}
2473771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
2474771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
2475771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2476771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2477771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2478771fe6b9SJerome Glisse 	}
2479771fe6b9SJerome Glisse 	return 0;
2480771fe6b9SJerome Glisse }
2481771fe6b9SJerome Glisse 
2482771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2483771fe6b9SJerome Glisse {
2484771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2485771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2486771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2487771fe6b9SJerome Glisse 	uint32_t tmp;
2488771fe6b9SJerome Glisse 
2489771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2490771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2491771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
2492771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2493771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
2494771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2495771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
2496771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2497771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
2498771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2499771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
2500771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2501771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
2502771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2503771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
2504771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2505771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
2506771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2507771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
2508771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2509771fe6b9SJerome Glisse 	return 0;
2510771fe6b9SJerome Glisse }
2511771fe6b9SJerome Glisse 
2512771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
2513771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2514771fe6b9SJerome Glisse };
2515771fe6b9SJerome Glisse 
2516771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
2517771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2518771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2519771fe6b9SJerome Glisse };
2520771fe6b9SJerome Glisse 
2521771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
2522771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2523771fe6b9SJerome Glisse };
2524771fe6b9SJerome Glisse #endif
2525771fe6b9SJerome Glisse 
2526771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2527771fe6b9SJerome Glisse {
2528771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2529771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2530771fe6b9SJerome Glisse #else
2531771fe6b9SJerome Glisse 	return 0;
2532771fe6b9SJerome Glisse #endif
2533771fe6b9SJerome Glisse }
2534771fe6b9SJerome Glisse 
2535771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
2536771fe6b9SJerome Glisse {
2537771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2538771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2539771fe6b9SJerome Glisse #else
2540771fe6b9SJerome Glisse 	return 0;
2541771fe6b9SJerome Glisse #endif
2542771fe6b9SJerome Glisse }
2543771fe6b9SJerome Glisse 
2544771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2545771fe6b9SJerome Glisse {
2546771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2547771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2548771fe6b9SJerome Glisse #else
2549771fe6b9SJerome Glisse 	return 0;
2550771fe6b9SJerome Glisse #endif
2551771fe6b9SJerome Glisse }
2552e024e110SDave Airlie 
2553e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2554e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
2555e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
2556e024e110SDave Airlie {
2557e024e110SDave Airlie 	int surf_index = reg * 16;
2558e024e110SDave Airlie 	int flags = 0;
2559e024e110SDave Airlie 
2560e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
2561e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2562e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2563e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
2564e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2565e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
2566e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
2567e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
2568e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
2569e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2570e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
2571e024e110SDave Airlie 	} else {
2572e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2573e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
2574e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2575e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
2576e024e110SDave Airlie 	}
2577e024e110SDave Airlie 
2578c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2579c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2580c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2581c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2582c88f9f0cSMichel Dänzer 
2583f5c5f040SDave Airlie 	/* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2584f5c5f040SDave Airlie 	if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2585f5c5f040SDave Airlie 		if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2586f5c5f040SDave Airlie 			if (ASIC_IS_RN50(rdev))
2587f5c5f040SDave Airlie 				pitch /= 16;
2588f5c5f040SDave Airlie 	}
2589f5c5f040SDave Airlie 
2590f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
2591f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
2592f5c5f040SDave Airlie 		flags |= pitch / 16;
2593f5c5f040SDave Airlie 	else
2594f5c5f040SDave Airlie 		flags |= pitch / 8;
2595f5c5f040SDave Airlie 
2596f5c5f040SDave Airlie 
2597d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2598e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2599e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2600e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2601e024e110SDave Airlie 	return 0;
2602e024e110SDave Airlie }
2603e024e110SDave Airlie 
2604e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2605e024e110SDave Airlie {
2606e024e110SDave Airlie 	int surf_index = reg * 16;
2607e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2608e024e110SDave Airlie }
2609c93bb85bSJerome Glisse 
2610c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
2611c93bb85bSJerome Glisse {
2612c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2613c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2614c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2615c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2616c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
261768adac5eSBen Skeggs 		dfixed_init(1),
261868adac5eSBen Skeggs 		dfixed_init(2),
261968adac5eSBen Skeggs 		dfixed_init(3),
262068adac5eSBen Skeggs 		dfixed_init(0),
262168adac5eSBen Skeggs 		dfixed_init_half(1),
262268adac5eSBen Skeggs 		dfixed_init_half(2),
262368adac5eSBen Skeggs 		dfixed_init(0),
2624c93bb85bSJerome Glisse 	};
2625c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
262668adac5eSBen Skeggs 		dfixed_init(0),
262768adac5eSBen Skeggs 		dfixed_init(1),
262868adac5eSBen Skeggs 		dfixed_init(2),
262968adac5eSBen Skeggs 		dfixed_init(3),
263068adac5eSBen Skeggs 		dfixed_init(0),
263168adac5eSBen Skeggs 		dfixed_init_half(1),
263268adac5eSBen Skeggs 		dfixed_init_half(2),
263368adac5eSBen Skeggs 		dfixed_init_half(3),
2634c93bb85bSJerome Glisse 	};
2635c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
263668adac5eSBen Skeggs 		dfixed_init(0),
263768adac5eSBen Skeggs 		dfixed_init(1),
263868adac5eSBen Skeggs 		dfixed_init(2),
263968adac5eSBen Skeggs 		dfixed_init(3),
264068adac5eSBen Skeggs 		dfixed_init(4),
264168adac5eSBen Skeggs 		dfixed_init(5),
264268adac5eSBen Skeggs 		dfixed_init(6),
264368adac5eSBen Skeggs 		dfixed_init(7),
2644c93bb85bSJerome Glisse 	};
2645c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
264668adac5eSBen Skeggs 		dfixed_init(1),
264768adac5eSBen Skeggs 		dfixed_init_half(1),
264868adac5eSBen Skeggs 		dfixed_init(2),
264968adac5eSBen Skeggs 		dfixed_init_half(2),
265068adac5eSBen Skeggs 		dfixed_init(3),
265168adac5eSBen Skeggs 		dfixed_init_half(3),
265268adac5eSBen Skeggs 		dfixed_init(4),
265368adac5eSBen Skeggs 		dfixed_init_half(4)
2654c93bb85bSJerome Glisse 	};
2655c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
265668adac5eSBen Skeggs 		dfixed_init(4),
265768adac5eSBen Skeggs 		dfixed_init(5),
265868adac5eSBen Skeggs 		dfixed_init(6),
265968adac5eSBen Skeggs 		dfixed_init(7),
266068adac5eSBen Skeggs 		dfixed_init(8),
266168adac5eSBen Skeggs 		dfixed_init(9),
266268adac5eSBen Skeggs 		dfixed_init(10),
266368adac5eSBen Skeggs 		dfixed_init(11)
2664c93bb85bSJerome Glisse 	};
2665c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
2666c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2667c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
2668c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2669c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
2670c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
2671c93bb85bSJerome Glisse 	int c;
2672c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
2673c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
2674c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
2675c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
2676c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
2677c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
2678c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
2679c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
2680c93bb85bSJerome Glisse 
2681f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
2682f46c0120SAlex Deucher 
2683c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
2684c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2685c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2686c93bb85bSJerome Glisse 	}
2687dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2688c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
2689c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2690c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2691c93bb85bSJerome Glisse 		}
2692dfee5614SDave Airlie 	}
2693c93bb85bSJerome Glisse 
269468adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
2695c93bb85bSJerome Glisse 	/* get modes */
2696c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2697c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2698c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2699c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2700c93bb85bSJerome Glisse 		/* check crtc enables */
2701c93bb85bSJerome Glisse 		if (mode2)
2702c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2703c93bb85bSJerome Glisse 		if (mode1)
2704c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2705c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2706c93bb85bSJerome Glisse 	}
2707c93bb85bSJerome Glisse 
2708c93bb85bSJerome Glisse 	/*
2709c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
2710c93bb85bSJerome Glisse 	 */
2711f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
2712f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
2713c93bb85bSJerome Glisse 
2714c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
271568adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
271668adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
2717c93bb85bSJerome Glisse 
2718c93bb85bSJerome Glisse 	pix_clk.full = 0;
2719c93bb85bSJerome Glisse 	pix_clk2.full = 0;
2720c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
2721c93bb85bSJerome Glisse 	if (mode1) {
272268adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
272368adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
272468adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
272568adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
272668adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
2727c93bb85bSJerome Glisse 	}
2728c93bb85bSJerome Glisse 	if (mode2) {
272968adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
273068adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
273168adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
273268adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
273368adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
2734c93bb85bSJerome Glisse 	}
2735c93bb85bSJerome Glisse 
273668adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
2737c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
2738c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2739c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2740c93bb85bSJerome Glisse 	}
2741c93bb85bSJerome Glisse 
2742c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
2743c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
2744c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2745c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
2746c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
2747c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
2748c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
2749c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
2750c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2751c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2752c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
2753c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
2754c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
2755c93bb85bSJerome Glisse 		/* rv3x0 */
2756c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
2757c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
2758c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
2759c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
2760c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
2761c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
2762c93bb85bSJerome Glisse 		/* r4xx */
2763c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
2764c93bb85bSJerome Glisse 		if (mem_trcd > 15)
2765c93bb85bSJerome Glisse 			mem_trcd = 15;
2766c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
2767c93bb85bSJerome Glisse 		if (mem_trp > 15)
2768c93bb85bSJerome Glisse 			mem_trp = 15;
2769c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
2770c93bb85bSJerome Glisse 		if (mem_tras > 31)
2771c93bb85bSJerome Glisse 			mem_tras = 31;
2772c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
2773c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2774c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2775c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
2776c93bb85bSJerome Glisse 	}
2777c93bb85bSJerome Glisse 	/* convert to FF */
277868adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
277968adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
278068adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
2781c93bb85bSJerome Glisse 
2782c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2783c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2784c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
2785c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2786c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
2787c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
2788c93bb85bSJerome Glisse 		else
2789c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
2790c93bb85bSJerome Glisse 	} else
2791c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
2792c93bb85bSJerome Glisse 
2793c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
2794c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
2795c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
2796c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
2797c93bb85bSJerome Glisse 		if (data < 5)
279868adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
2799c93bb85bSJerome Glisse 	}
2800c93bb85bSJerome Glisse 
2801c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2802c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
2803c93bb85bSJerome Glisse 		 */
2804c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
2805c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
2806c93bb85bSJerome Glisse 		if (data == 1) {
2807c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
2808c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
2809c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
2810c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
2811c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
2812c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
2813c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
2814c93bb85bSJerome Glisse 			} else {
2815c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
2816c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2817c93bb85bSJerome Glisse 			}
2818c93bb85bSJerome Glisse 		} else {
2819c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
2820c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
2821c93bb85bSJerome Glisse 		}
2822c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
2823c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
2824c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
2825c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
2826c93bb85bSJerome Glisse 		else
2827c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
2828c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
2829c93bb85bSJerome Glisse 	}
2830c93bb85bSJerome Glisse 
2831c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
2832c93bb85bSJerome Glisse 
2833c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
2834c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
283568adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
283668adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
283768adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
2838c93bb85bSJerome Glisse 	}
2839c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
2840c93bb85bSJerome Glisse 
2841c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
284268adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
2843c93bb85bSJerome Glisse 	} else {
2844c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
2845c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
2846c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
284768adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
2848c93bb85bSJerome Glisse 			else
284968adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
2850c93bb85bSJerome Glisse 		} else {
2851c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
285268adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
2853c93bb85bSJerome Glisse 			else
285468adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
2855c93bb85bSJerome Glisse 		}
2856c93bb85bSJerome Glisse 	}
2857c93bb85bSJerome Glisse 
285868adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
2859c93bb85bSJerome Glisse 
2860c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
2861c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
286268adac5eSBen Skeggs 			k1.full = dfixed_const(40);
2863c93bb85bSJerome Glisse 			c  = 3;
2864c93bb85bSJerome Glisse 		} else {
286568adac5eSBen Skeggs 			k1.full = dfixed_const(20);
2866c93bb85bSJerome Glisse 			c  = 1;
2867c93bb85bSJerome Glisse 		}
2868c93bb85bSJerome Glisse 	} else {
286968adac5eSBen Skeggs 		k1.full = dfixed_const(40);
2870c93bb85bSJerome Glisse 		c  = 3;
2871c93bb85bSJerome Glisse 	}
2872c93bb85bSJerome Glisse 
287368adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
287468adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
287568adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
287668adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
287768adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
287868adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
287968adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
2880c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
2881c93bb85bSJerome Glisse 
288268adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
288368adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
2884c93bb85bSJerome Glisse 
2885c93bb85bSJerome Glisse 	/*
2886c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
2887c93bb85bSJerome Glisse 	*/
288868adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
2889c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
2890c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
2891c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
289268adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
2893c93bb85bSJerome Glisse 
289468adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
289568adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
2896c93bb85bSJerome Glisse 	/*
2897c93bb85bSJerome Glisse 	  Find the total latency for the display data.
2898c93bb85bSJerome Glisse 	*/
289968adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
290068adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
2901c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
2902c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
2903c93bb85bSJerome Glisse 
2904c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
2905c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
2906c93bb85bSJerome Glisse 	else
2907c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
2908c93bb85bSJerome Glisse 
2909c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
2910c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
2911c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
2912c93bb85bSJerome Glisse 	else
2913c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
2914c93bb85bSJerome Glisse 
2915c93bb85bSJerome Glisse 	if (mode1) {
2916c93bb85bSJerome Glisse 		/*  CRTC1
2917c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
2918c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
2919c93bb85bSJerome Glisse 		*/
2920c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
2921c93bb85bSJerome Glisse 
2922c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
2923c93bb85bSJerome Glisse 			stop_req = max_stop_req;
2924c93bb85bSJerome Glisse 
2925c93bb85bSJerome Glisse 		/*
2926c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
2927c93bb85bSJerome Glisse 		*/
292868adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
292968adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
2930c93bb85bSJerome Glisse 
2931c93bb85bSJerome Glisse 		/*
2932c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
2933c93bb85bSJerome Glisse 		*/
293468adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
293568adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
2936c93bb85bSJerome Glisse 
293768adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
2938c93bb85bSJerome Glisse 
2939c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
2940c93bb85bSJerome Glisse 			critical_point = 0;
2941c93bb85bSJerome Glisse 		}
2942c93bb85bSJerome Glisse 
2943c93bb85bSJerome Glisse 		/*
2944c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
2945c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
2946c93bb85bSJerome Glisse 		*/
2947c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
2948c93bb85bSJerome Glisse 			critical_point = 0;
2949c93bb85bSJerome Glisse 
2950c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
2951c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
2952c93bb85bSJerome Glisse 			critical_point = 0x10;
2953c93bb85bSJerome Glisse 		}
2954c93bb85bSJerome Glisse 
2955c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
2956c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
2957c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
2958c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
2959c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
2960c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
2961c93bb85bSJerome Glisse 			stop_req -= 0x10;
2962c93bb85bSJerome Glisse 		}
2963c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
2964c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
2965c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
2966c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
2967c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
2968c93bb85bSJerome Glisse 		/*
2969c93bb85bSJerome Glisse 		  Write the result into the register.
2970c93bb85bSJerome Glisse 		*/
2971c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
2972c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
2973c93bb85bSJerome Glisse 
2974c93bb85bSJerome Glisse #if 0
2975c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
2976c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
2977c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
2978c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
2979c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
2980c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
2981c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
2982c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
2983c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
2984c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
2985c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
2986c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
2987c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
2988c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
2989c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
2990c93bb85bSJerome Glisse 		}
2991c93bb85bSJerome Glisse #endif
2992c93bb85bSJerome Glisse 
2993d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
2994c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
2995c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
2996c93bb85bSJerome Glisse 	}
2997c93bb85bSJerome Glisse 
2998c93bb85bSJerome Glisse 	if (mode2) {
2999c93bb85bSJerome Glisse 		u32 grph2_cntl;
3000c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3001c93bb85bSJerome Glisse 
3002c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3003c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3004c93bb85bSJerome Glisse 
3005c93bb85bSJerome Glisse 		/*
3006c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3007c93bb85bSJerome Glisse 		*/
300868adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
300968adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3010c93bb85bSJerome Glisse 
3011c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3012c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3013c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3014c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3015c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3016c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3017c93bb85bSJerome Glisse 			stop_req -= 0x10;
3018c93bb85bSJerome Glisse 		}
3019c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3020c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3021c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3022c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3023c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3024c93bb85bSJerome Glisse 
3025c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3026c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3027c93bb85bSJerome Glisse 			critical_point2 = 0;
3028c93bb85bSJerome Glisse 		else {
3029c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
303068adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
303168adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3032c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3033c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3034c93bb85bSJerome Glisse 
3035c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3036c93bb85bSJerome Glisse 
3037c93bb85bSJerome Glisse 			if (mode1) {
3038c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
303968adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3040c93bb85bSJerome Glisse 			} else {
3041c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3042c93bb85bSJerome Glisse 			}
3043c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
304468adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
304568adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3046c93bb85bSJerome Glisse 
304768adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3048c93bb85bSJerome Glisse 
3049c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3050c93bb85bSJerome Glisse 				critical_point2 = 0;
3051c93bb85bSJerome Glisse 			}
3052c93bb85bSJerome Glisse 
3053c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3054c93bb85bSJerome Glisse 				critical_point2 = 0;
3055c93bb85bSJerome Glisse 
3056c93bb85bSJerome Glisse 		}
3057c93bb85bSJerome Glisse 
3058c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3059c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3060c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3061c93bb85bSJerome Glisse 		}
3062c93bb85bSJerome Glisse 
3063c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3064c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3065c93bb85bSJerome Glisse 
3066c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3067c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3068c93bb85bSJerome Glisse #if 0
3069c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3070c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3071c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3072c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3073c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3074c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3075c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3076c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3077c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3078c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3079c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3080c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3081c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3082c93bb85bSJerome Glisse #endif
3083c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3084c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3085c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3086c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3087c93bb85bSJerome Glisse 		}
3088c93bb85bSJerome Glisse 
3089d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3090c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3091c93bb85bSJerome Glisse 	}
3092c93bb85bSJerome Glisse }
3093551ebd83SDave Airlie 
3094551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3095551ebd83SDave Airlie {
3096551ebd83SDave Airlie 	DRM_ERROR("pitch                      %d\n", t->pitch);
3097ceb776bcSMathias Fröhlich 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
3098551ebd83SDave Airlie 	DRM_ERROR("width                      %d\n", t->width);
3099ceb776bcSMathias Fröhlich 	DRM_ERROR("width_11                   %d\n", t->width_11);
3100551ebd83SDave Airlie 	DRM_ERROR("height                     %d\n", t->height);
3101ceb776bcSMathias Fröhlich 	DRM_ERROR("height_11                  %d\n", t->height_11);
3102551ebd83SDave Airlie 	DRM_ERROR("num levels                 %d\n", t->num_levels);
3103551ebd83SDave Airlie 	DRM_ERROR("depth                      %d\n", t->txdepth);
3104551ebd83SDave Airlie 	DRM_ERROR("bpp                        %d\n", t->cpp);
3105551ebd83SDave Airlie 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
3106551ebd83SDave Airlie 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
3107551ebd83SDave Airlie 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3108d785d78bSDave Airlie 	DRM_ERROR("compress format            %d\n", t->compress_format);
3109551ebd83SDave Airlie }
3110551ebd83SDave Airlie 
3111d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h)
3112d785d78bSDave Airlie {
3113d785d78bSDave Airlie 	int block_width, block_height, block_bytes;
3114d785d78bSDave Airlie 	int wblocks, hblocks;
3115d785d78bSDave Airlie 	int min_wblocks;
3116d785d78bSDave Airlie 	int sz;
3117d785d78bSDave Airlie 
3118d785d78bSDave Airlie 	block_width = 4;
3119d785d78bSDave Airlie 	block_height = 4;
3120d785d78bSDave Airlie 
3121d785d78bSDave Airlie 	switch (compress_format) {
3122d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT1:
3123d785d78bSDave Airlie 		block_bytes = 8;
3124d785d78bSDave Airlie 		min_wblocks = 4;
3125d785d78bSDave Airlie 		break;
3126d785d78bSDave Airlie 	default:
3127d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT35:
3128d785d78bSDave Airlie 		block_bytes = 16;
3129d785d78bSDave Airlie 		min_wblocks = 2;
3130d785d78bSDave Airlie 		break;
3131d785d78bSDave Airlie 	}
3132d785d78bSDave Airlie 
3133d785d78bSDave Airlie 	hblocks = (h + block_height - 1) / block_height;
3134d785d78bSDave Airlie 	wblocks = (w + block_width - 1) / block_width;
3135d785d78bSDave Airlie 	if (wblocks < min_wblocks)
3136d785d78bSDave Airlie 		wblocks = min_wblocks;
3137d785d78bSDave Airlie 	sz = wblocks * hblocks * block_bytes;
3138d785d78bSDave Airlie 	return sz;
3139d785d78bSDave Airlie }
3140d785d78bSDave Airlie 
314137cf6b03SRoland Scheidegger static int r100_cs_track_cube(struct radeon_device *rdev,
314237cf6b03SRoland Scheidegger 			      struct r100_cs_track *track, unsigned idx)
314337cf6b03SRoland Scheidegger {
314437cf6b03SRoland Scheidegger 	unsigned face, w, h;
314537cf6b03SRoland Scheidegger 	struct radeon_bo *cube_robj;
314637cf6b03SRoland Scheidegger 	unsigned long size;
314737cf6b03SRoland Scheidegger 	unsigned compress_format = track->textures[idx].compress_format;
314837cf6b03SRoland Scheidegger 
314937cf6b03SRoland Scheidegger 	for (face = 0; face < 5; face++) {
315037cf6b03SRoland Scheidegger 		cube_robj = track->textures[idx].cube_info[face].robj;
315137cf6b03SRoland Scheidegger 		w = track->textures[idx].cube_info[face].width;
315237cf6b03SRoland Scheidegger 		h = track->textures[idx].cube_info[face].height;
315337cf6b03SRoland Scheidegger 
315437cf6b03SRoland Scheidegger 		if (compress_format) {
315537cf6b03SRoland Scheidegger 			size = r100_track_compress_size(compress_format, w, h);
315637cf6b03SRoland Scheidegger 		} else
315737cf6b03SRoland Scheidegger 			size = w * h;
315837cf6b03SRoland Scheidegger 		size *= track->textures[idx].cpp;
315937cf6b03SRoland Scheidegger 
316037cf6b03SRoland Scheidegger 		size += track->textures[idx].cube_info[face].offset;
316137cf6b03SRoland Scheidegger 
316237cf6b03SRoland Scheidegger 		if (size > radeon_bo_size(cube_robj)) {
316337cf6b03SRoland Scheidegger 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
316437cf6b03SRoland Scheidegger 				  size, radeon_bo_size(cube_robj));
316537cf6b03SRoland Scheidegger 			r100_cs_track_texture_print(&track->textures[idx]);
316637cf6b03SRoland Scheidegger 			return -1;
316737cf6b03SRoland Scheidegger 		}
316837cf6b03SRoland Scheidegger 	}
316937cf6b03SRoland Scheidegger 	return 0;
317037cf6b03SRoland Scheidegger }
317137cf6b03SRoland Scheidegger 
3172551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev,
3173551ebd83SDave Airlie 				       struct r100_cs_track *track)
3174551ebd83SDave Airlie {
31754c788679SJerome Glisse 	struct radeon_bo *robj;
3176551ebd83SDave Airlie 	unsigned long size;
3177b73c5f8bSMarek Olšák 	unsigned u, i, w, h, d;
3178551ebd83SDave Airlie 	int ret;
3179551ebd83SDave Airlie 
3180551ebd83SDave Airlie 	for (u = 0; u < track->num_texture; u++) {
3181551ebd83SDave Airlie 		if (!track->textures[u].enabled)
3182551ebd83SDave Airlie 			continue;
318343b93fbfSAlex Deucher 		if (track->textures[u].lookup_disable)
318443b93fbfSAlex Deucher 			continue;
3185551ebd83SDave Airlie 		robj = track->textures[u].robj;
3186551ebd83SDave Airlie 		if (robj == NULL) {
3187551ebd83SDave Airlie 			DRM_ERROR("No texture bound to unit %u\n", u);
3188551ebd83SDave Airlie 			return -EINVAL;
3189551ebd83SDave Airlie 		}
3190551ebd83SDave Airlie 		size = 0;
3191551ebd83SDave Airlie 		for (i = 0; i <= track->textures[u].num_levels; i++) {
3192551ebd83SDave Airlie 			if (track->textures[u].use_pitch) {
3193551ebd83SDave Airlie 				if (rdev->family < CHIP_R300)
3194551ebd83SDave Airlie 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3195551ebd83SDave Airlie 				else
3196551ebd83SDave Airlie 					w = track->textures[u].pitch / (1 << i);
3197551ebd83SDave Airlie 			} else {
3198ceb776bcSMathias Fröhlich 				w = track->textures[u].width;
3199551ebd83SDave Airlie 				if (rdev->family >= CHIP_RV515)
3200551ebd83SDave Airlie 					w |= track->textures[u].width_11;
3201ceb776bcSMathias Fröhlich 				w = w / (1 << i);
3202551ebd83SDave Airlie 				if (track->textures[u].roundup_w)
3203551ebd83SDave Airlie 					w = roundup_pow_of_two(w);
3204551ebd83SDave Airlie 			}
3205ceb776bcSMathias Fröhlich 			h = track->textures[u].height;
3206551ebd83SDave Airlie 			if (rdev->family >= CHIP_RV515)
3207551ebd83SDave Airlie 				h |= track->textures[u].height_11;
3208ceb776bcSMathias Fröhlich 			h = h / (1 << i);
3209551ebd83SDave Airlie 			if (track->textures[u].roundup_h)
3210551ebd83SDave Airlie 				h = roundup_pow_of_two(h);
3211b73c5f8bSMarek Olšák 			if (track->textures[u].tex_coord_type == 1) {
3212b73c5f8bSMarek Olšák 				d = (1 << track->textures[u].txdepth) / (1 << i);
3213b73c5f8bSMarek Olšák 				if (!d)
3214b73c5f8bSMarek Olšák 					d = 1;
3215b73c5f8bSMarek Olšák 			} else {
3216b73c5f8bSMarek Olšák 				d = 1;
3217b73c5f8bSMarek Olšák 			}
3218d785d78bSDave Airlie 			if (track->textures[u].compress_format) {
3219d785d78bSDave Airlie 
3220b73c5f8bSMarek Olšák 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3221d785d78bSDave Airlie 				/* compressed textures are block based */
3222d785d78bSDave Airlie 			} else
3223b73c5f8bSMarek Olšák 				size += w * h * d;
3224551ebd83SDave Airlie 		}
3225551ebd83SDave Airlie 		size *= track->textures[u].cpp;
3226d785d78bSDave Airlie 
3227551ebd83SDave Airlie 		switch (track->textures[u].tex_coord_type) {
3228551ebd83SDave Airlie 		case 0:
3229551ebd83SDave Airlie 		case 1:
3230551ebd83SDave Airlie 			break;
3231551ebd83SDave Airlie 		case 2:
3232551ebd83SDave Airlie 			if (track->separate_cube) {
3233551ebd83SDave Airlie 				ret = r100_cs_track_cube(rdev, track, u);
3234551ebd83SDave Airlie 				if (ret)
3235551ebd83SDave Airlie 					return ret;
3236551ebd83SDave Airlie 			} else
3237551ebd83SDave Airlie 				size *= 6;
3238551ebd83SDave Airlie 			break;
3239551ebd83SDave Airlie 		default:
3240551ebd83SDave Airlie 			DRM_ERROR("Invalid texture coordinate type %u for unit "
3241551ebd83SDave Airlie 				  "%u\n", track->textures[u].tex_coord_type, u);
3242551ebd83SDave Airlie 			return -EINVAL;
3243551ebd83SDave Airlie 		}
32444c788679SJerome Glisse 		if (size > radeon_bo_size(robj)) {
3245551ebd83SDave Airlie 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
32464c788679SJerome Glisse 				  "%lu\n", u, size, radeon_bo_size(robj));
3247551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[u]);
3248551ebd83SDave Airlie 			return -EINVAL;
3249551ebd83SDave Airlie 		}
3250551ebd83SDave Airlie 	}
3251551ebd83SDave Airlie 	return 0;
3252551ebd83SDave Airlie }
3253551ebd83SDave Airlie 
3254551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3255551ebd83SDave Airlie {
3256551ebd83SDave Airlie 	unsigned i;
3257551ebd83SDave Airlie 	unsigned long size;
3258551ebd83SDave Airlie 	unsigned prim_walk;
3259551ebd83SDave Airlie 	unsigned nverts;
3260a41ceb1cSMarek Olšák 	unsigned num_cb = track->num_cb;
3261551ebd83SDave Airlie 
3262a41ceb1cSMarek Olšák 	if (!track->zb_cb_clear && !track->color_channel_mask &&
3263a41ceb1cSMarek Olšák 	    !track->blend_read_enable)
3264a41ceb1cSMarek Olšák 		num_cb = 0;
3265a41ceb1cSMarek Olšák 
3266a41ceb1cSMarek Olšák 	for (i = 0; i < num_cb; i++) {
3267551ebd83SDave Airlie 		if (track->cb[i].robj == NULL) {
3268551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3269551ebd83SDave Airlie 			return -EINVAL;
3270551ebd83SDave Airlie 		}
3271551ebd83SDave Airlie 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3272551ebd83SDave Airlie 		size += track->cb[i].offset;
32734c788679SJerome Glisse 		if (size > radeon_bo_size(track->cb[i].robj)) {
3274551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
3275551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", i, size,
32764c788679SJerome Glisse 				  radeon_bo_size(track->cb[i].robj));
3277551ebd83SDave Airlie 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3278551ebd83SDave Airlie 				  i, track->cb[i].pitch, track->cb[i].cpp,
3279551ebd83SDave Airlie 				  track->cb[i].offset, track->maxy);
3280551ebd83SDave Airlie 			return -EINVAL;
3281551ebd83SDave Airlie 		}
3282551ebd83SDave Airlie 	}
3283551ebd83SDave Airlie 	if (track->z_enabled) {
3284551ebd83SDave Airlie 		if (track->zb.robj == NULL) {
3285551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for z buffer !\n");
3286551ebd83SDave Airlie 			return -EINVAL;
3287551ebd83SDave Airlie 		}
3288551ebd83SDave Airlie 		size = track->zb.pitch * track->zb.cpp * track->maxy;
3289551ebd83SDave Airlie 		size += track->zb.offset;
32904c788679SJerome Glisse 		if (size > radeon_bo_size(track->zb.robj)) {
3291551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for z buffer "
3292551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", size,
32934c788679SJerome Glisse 				  radeon_bo_size(track->zb.robj));
3294551ebd83SDave Airlie 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3295551ebd83SDave Airlie 				  track->zb.pitch, track->zb.cpp,
3296551ebd83SDave Airlie 				  track->zb.offset, track->maxy);
3297551ebd83SDave Airlie 			return -EINVAL;
3298551ebd83SDave Airlie 		}
3299551ebd83SDave Airlie 	}
3300551ebd83SDave Airlie 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3301cae94b0aSMarek Olšák 	if (track->vap_vf_cntl & (1 << 14)) {
3302cae94b0aSMarek Olšák 		nverts = track->vap_alt_nverts;
3303cae94b0aSMarek Olšák 	} else {
3304551ebd83SDave Airlie 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3305cae94b0aSMarek Olšák 	}
3306551ebd83SDave Airlie 	switch (prim_walk) {
3307551ebd83SDave Airlie 	case 1:
3308551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3309551ebd83SDave Airlie 			size = track->arrays[i].esize * track->max_indx * 4;
3310551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3311551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3312551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3313551ebd83SDave Airlie 				return -EINVAL;
3314551ebd83SDave Airlie 			}
33154c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
33164c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
33174c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
33184c788679SJerome Glisse 					prim_walk, i, size >> 2,
33194c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
33204c788679SJerome Glisse 					>> 2);
3321551ebd83SDave Airlie 				DRM_ERROR("Max indices %u\n", track->max_indx);
3322551ebd83SDave Airlie 				return -EINVAL;
3323551ebd83SDave Airlie 			}
3324551ebd83SDave Airlie 		}
3325551ebd83SDave Airlie 		break;
3326551ebd83SDave Airlie 	case 2:
3327551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3328551ebd83SDave Airlie 			size = track->arrays[i].esize * (nverts - 1) * 4;
3329551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3330551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3331551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3332551ebd83SDave Airlie 				return -EINVAL;
3333551ebd83SDave Airlie 			}
33344c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
33354c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
33364c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
33374c788679SJerome Glisse 					prim_walk, i, size >> 2,
33384c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
33394c788679SJerome Glisse 					>> 2);
3340551ebd83SDave Airlie 				return -EINVAL;
3341551ebd83SDave Airlie 			}
3342551ebd83SDave Airlie 		}
3343551ebd83SDave Airlie 		break;
3344551ebd83SDave Airlie 	case 3:
3345551ebd83SDave Airlie 		size = track->vtx_size * nverts;
3346551ebd83SDave Airlie 		if (size != track->immd_dwords) {
3347551ebd83SDave Airlie 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3348551ebd83SDave Airlie 				  track->immd_dwords, size);
3349551ebd83SDave Airlie 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3350551ebd83SDave Airlie 				  nverts, track->vtx_size);
3351551ebd83SDave Airlie 			return -EINVAL;
3352551ebd83SDave Airlie 		}
3353551ebd83SDave Airlie 		break;
3354551ebd83SDave Airlie 	default:
3355551ebd83SDave Airlie 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3356551ebd83SDave Airlie 			  prim_walk);
3357551ebd83SDave Airlie 		return -EINVAL;
3358551ebd83SDave Airlie 	}
3359551ebd83SDave Airlie 	return r100_cs_track_texture_check(rdev, track);
3360551ebd83SDave Airlie }
3361551ebd83SDave Airlie 
3362551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3363551ebd83SDave Airlie {
3364551ebd83SDave Airlie 	unsigned i, face;
3365551ebd83SDave Airlie 
3366551ebd83SDave Airlie 	if (rdev->family < CHIP_R300) {
3367551ebd83SDave Airlie 		track->num_cb = 1;
3368551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200)
3369551ebd83SDave Airlie 			track->num_texture = 3;
3370551ebd83SDave Airlie 		else
3371551ebd83SDave Airlie 			track->num_texture = 6;
3372551ebd83SDave Airlie 		track->maxy = 2048;
3373551ebd83SDave Airlie 		track->separate_cube = 1;
3374551ebd83SDave Airlie 	} else {
3375551ebd83SDave Airlie 		track->num_cb = 4;
3376551ebd83SDave Airlie 		track->num_texture = 16;
3377551ebd83SDave Airlie 		track->maxy = 4096;
3378551ebd83SDave Airlie 		track->separate_cube = 0;
3379551ebd83SDave Airlie 	}
3380551ebd83SDave Airlie 
3381551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3382551ebd83SDave Airlie 		track->cb[i].robj = NULL;
3383551ebd83SDave Airlie 		track->cb[i].pitch = 8192;
3384551ebd83SDave Airlie 		track->cb[i].cpp = 16;
3385551ebd83SDave Airlie 		track->cb[i].offset = 0;
3386551ebd83SDave Airlie 	}
3387551ebd83SDave Airlie 	track->z_enabled = true;
3388551ebd83SDave Airlie 	track->zb.robj = NULL;
3389551ebd83SDave Airlie 	track->zb.pitch = 8192;
3390551ebd83SDave Airlie 	track->zb.cpp = 4;
3391551ebd83SDave Airlie 	track->zb.offset = 0;
3392551ebd83SDave Airlie 	track->vtx_size = 0x7F;
3393551ebd83SDave Airlie 	track->immd_dwords = 0xFFFFFFFFUL;
3394551ebd83SDave Airlie 	track->num_arrays = 11;
3395551ebd83SDave Airlie 	track->max_indx = 0x00FFFFFFUL;
3396551ebd83SDave Airlie 	for (i = 0; i < track->num_arrays; i++) {
3397551ebd83SDave Airlie 		track->arrays[i].robj = NULL;
3398551ebd83SDave Airlie 		track->arrays[i].esize = 0x7F;
3399551ebd83SDave Airlie 	}
3400551ebd83SDave Airlie 	for (i = 0; i < track->num_texture; i++) {
3401d785d78bSDave Airlie 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3402551ebd83SDave Airlie 		track->textures[i].pitch = 16536;
3403551ebd83SDave Airlie 		track->textures[i].width = 16536;
3404551ebd83SDave Airlie 		track->textures[i].height = 16536;
3405551ebd83SDave Airlie 		track->textures[i].width_11 = 1 << 11;
3406551ebd83SDave Airlie 		track->textures[i].height_11 = 1 << 11;
3407551ebd83SDave Airlie 		track->textures[i].num_levels = 12;
3408551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200) {
3409551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 0;
3410551ebd83SDave Airlie 			track->textures[i].txdepth = 0;
3411551ebd83SDave Airlie 		} else {
3412551ebd83SDave Airlie 			track->textures[i].txdepth = 16;
3413551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 1;
3414551ebd83SDave Airlie 		}
3415551ebd83SDave Airlie 		track->textures[i].cpp = 64;
3416551ebd83SDave Airlie 		track->textures[i].robj = NULL;
3417551ebd83SDave Airlie 		/* CS IB emission code makes sure texture unit are disabled */
3418551ebd83SDave Airlie 		track->textures[i].enabled = false;
341943b93fbfSAlex Deucher 		track->textures[i].lookup_disable = false;
3420551ebd83SDave Airlie 		track->textures[i].roundup_w = true;
3421551ebd83SDave Airlie 		track->textures[i].roundup_h = true;
3422551ebd83SDave Airlie 		if (track->separate_cube)
3423551ebd83SDave Airlie 			for (face = 0; face < 5; face++) {
3424551ebd83SDave Airlie 				track->textures[i].cube_info[face].robj = NULL;
3425551ebd83SDave Airlie 				track->textures[i].cube_info[face].width = 16536;
3426551ebd83SDave Airlie 				track->textures[i].cube_info[face].height = 16536;
3427551ebd83SDave Airlie 				track->textures[i].cube_info[face].offset = 0;
3428551ebd83SDave Airlie 			}
3429551ebd83SDave Airlie 	}
3430551ebd83SDave Airlie }
34313ce0a23dSJerome Glisse 
34323ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev)
34333ce0a23dSJerome Glisse {
34343ce0a23dSJerome Glisse 	uint32_t scratch;
34353ce0a23dSJerome Glisse 	uint32_t tmp = 0;
34363ce0a23dSJerome Glisse 	unsigned i;
34373ce0a23dSJerome Glisse 	int r;
34383ce0a23dSJerome Glisse 
34393ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
34403ce0a23dSJerome Glisse 	if (r) {
34413ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
34423ce0a23dSJerome Glisse 		return r;
34433ce0a23dSJerome Glisse 	}
34443ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
34453ce0a23dSJerome Glisse 	r = radeon_ring_lock(rdev, 2);
34463ce0a23dSJerome Glisse 	if (r) {
34473ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
34483ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
34493ce0a23dSJerome Glisse 		return r;
34503ce0a23dSJerome Glisse 	}
34513ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(scratch, 0));
34523ce0a23dSJerome Glisse 	radeon_ring_write(rdev, 0xDEADBEEF);
34533ce0a23dSJerome Glisse 	radeon_ring_unlock_commit(rdev);
34543ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
34553ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
34563ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
34573ce0a23dSJerome Glisse 			break;
34583ce0a23dSJerome Glisse 		}
34593ce0a23dSJerome Glisse 		DRM_UDELAY(1);
34603ce0a23dSJerome Glisse 	}
34613ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
34623ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
34633ce0a23dSJerome Glisse 	} else {
34643ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
34653ce0a23dSJerome Glisse 			  scratch, tmp);
34663ce0a23dSJerome Glisse 		r = -EINVAL;
34673ce0a23dSJerome Glisse 	}
34683ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
34693ce0a23dSJerome Glisse 	return r;
34703ce0a23dSJerome Glisse }
34713ce0a23dSJerome Glisse 
34723ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
34733ce0a23dSJerome Glisse {
34743ce0a23dSJerome Glisse 	radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
34753ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->gpu_addr);
34763ce0a23dSJerome Glisse 	radeon_ring_write(rdev, ib->length_dw);
34773ce0a23dSJerome Glisse }
34783ce0a23dSJerome Glisse 
34793ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev)
34803ce0a23dSJerome Glisse {
34813ce0a23dSJerome Glisse 	struct radeon_ib *ib;
34823ce0a23dSJerome Glisse 	uint32_t scratch;
34833ce0a23dSJerome Glisse 	uint32_t tmp = 0;
34843ce0a23dSJerome Glisse 	unsigned i;
34853ce0a23dSJerome Glisse 	int r;
34863ce0a23dSJerome Glisse 
34873ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
34883ce0a23dSJerome Glisse 	if (r) {
34893ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
34903ce0a23dSJerome Glisse 		return r;
34913ce0a23dSJerome Glisse 	}
34923ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
34933ce0a23dSJerome Glisse 	r = radeon_ib_get(rdev, &ib);
34943ce0a23dSJerome Glisse 	if (r) {
34953ce0a23dSJerome Glisse 		return r;
34963ce0a23dSJerome Glisse 	}
34973ce0a23dSJerome Glisse 	ib->ptr[0] = PACKET0(scratch, 0);
34983ce0a23dSJerome Glisse 	ib->ptr[1] = 0xDEADBEEF;
34993ce0a23dSJerome Glisse 	ib->ptr[2] = PACKET2(0);
35003ce0a23dSJerome Glisse 	ib->ptr[3] = PACKET2(0);
35013ce0a23dSJerome Glisse 	ib->ptr[4] = PACKET2(0);
35023ce0a23dSJerome Glisse 	ib->ptr[5] = PACKET2(0);
35033ce0a23dSJerome Glisse 	ib->ptr[6] = PACKET2(0);
35043ce0a23dSJerome Glisse 	ib->ptr[7] = PACKET2(0);
35053ce0a23dSJerome Glisse 	ib->length_dw = 8;
35063ce0a23dSJerome Glisse 	r = radeon_ib_schedule(rdev, ib);
35073ce0a23dSJerome Glisse 	if (r) {
35083ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
35093ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
35103ce0a23dSJerome Glisse 		return r;
35113ce0a23dSJerome Glisse 	}
35123ce0a23dSJerome Glisse 	r = radeon_fence_wait(ib->fence, false);
35133ce0a23dSJerome Glisse 	if (r) {
35143ce0a23dSJerome Glisse 		return r;
35153ce0a23dSJerome Glisse 	}
35163ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
35173ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
35183ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
35193ce0a23dSJerome Glisse 			break;
35203ce0a23dSJerome Glisse 		}
35213ce0a23dSJerome Glisse 		DRM_UDELAY(1);
35223ce0a23dSJerome Glisse 	}
35233ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
35243ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
35253ce0a23dSJerome Glisse 	} else {
35263ce0a23dSJerome Glisse 		DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
35273ce0a23dSJerome Glisse 			  scratch, tmp);
35283ce0a23dSJerome Glisse 		r = -EINVAL;
35293ce0a23dSJerome Glisse 	}
35303ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
35313ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
35323ce0a23dSJerome Glisse 	return r;
35333ce0a23dSJerome Glisse }
35349f022ddfSJerome Glisse 
35359f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev)
35369f022ddfSJerome Glisse {
35379f022ddfSJerome Glisse 	radeon_ib_pool_fini(rdev);
35389f022ddfSJerome Glisse }
35399f022ddfSJerome Glisse 
35409f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev)
35419f022ddfSJerome Glisse {
35429f022ddfSJerome Glisse 	int r;
35439f022ddfSJerome Glisse 
35449f022ddfSJerome Glisse 	r = radeon_ib_pool_init(rdev);
35459f022ddfSJerome Glisse 	if (r) {
35469f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
35479f022ddfSJerome Glisse 		r100_ib_fini(rdev);
35489f022ddfSJerome Glisse 		return r;
35499f022ddfSJerome Glisse 	}
35509f022ddfSJerome Glisse 	r = r100_ib_test(rdev);
35519f022ddfSJerome Glisse 	if (r) {
35529f022ddfSJerome Glisse 		dev_err(rdev->dev, "failled testing IB (%d).\n", r);
35539f022ddfSJerome Glisse 		r100_ib_fini(rdev);
35549f022ddfSJerome Glisse 		return r;
35559f022ddfSJerome Glisse 	}
35569f022ddfSJerome Glisse 	return 0;
35579f022ddfSJerome Glisse }
35589f022ddfSJerome Glisse 
35599f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
35609f022ddfSJerome Glisse {
35619f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
35629f022ddfSJerome Glisse 	 * sorry
35639f022ddfSJerome Glisse 	 */
35649f022ddfSJerome Glisse 	rdev->cp.ready = false;
35659f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
35669f022ddfSJerome Glisse 
35679f022ddfSJerome Glisse 	/* Save few CRTC registers */
3568ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
35699f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
35709f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
35719f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
35729f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
35739f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
35749f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
35759f022ddfSJerome Glisse 	}
35769f022ddfSJerome Glisse 
35779f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3578ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
35799f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
35809f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
35819f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
35829f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
35839f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
35849f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
35859f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
35869f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
35879f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
35889f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
35899f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
35909f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
35919f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
35929f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
35939f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
35949f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
35959f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
35969f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
35979f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
35989f022ddfSJerome Glisse 	}
35999f022ddfSJerome Glisse }
36009f022ddfSJerome Glisse 
36019f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
36029f022ddfSJerome Glisse {
36039f022ddfSJerome Glisse 	/* Update base address for crtc */
3604d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
36059f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3606d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
36079f022ddfSJerome Glisse 	}
36089f022ddfSJerome Glisse 	/* Restore CRTC registers */
3609ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
36109f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
36119f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
36129f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
36139f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
36149f022ddfSJerome Glisse 	}
36159f022ddfSJerome Glisse }
3616ca6ffc64SJerome Glisse 
3617ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3618ca6ffc64SJerome Glisse {
3619ca6ffc64SJerome Glisse 	u32 tmp;
3620ca6ffc64SJerome Glisse 
3621ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3622ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3623ca6ffc64SJerome Glisse }
3624d4550907SJerome Glisse 
3625d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3626d4550907SJerome Glisse {
3627d4550907SJerome Glisse 	int r;
3628d4550907SJerome Glisse 
3629d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3630d4550907SJerome Glisse 	if (r)
3631d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3632d4550907SJerome Glisse }
3633d4550907SJerome Glisse 
3634d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3635d4550907SJerome Glisse {
3636d4550907SJerome Glisse 	struct r100_mc_save save;
3637d4550907SJerome Glisse 
3638d4550907SJerome Glisse 	/* Stops all mc clients */
3639d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3640d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3641d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3642d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3643d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3644d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3645d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3646d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3647d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3648d4550907SJerome Glisse 	} else {
3649d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3650d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3651d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3652d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3653d4550907SJerome Glisse 	}
3654d4550907SJerome Glisse 	/* Wait for mc idle */
3655d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3656d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3657d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3658d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3659d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3660d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3661d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3662d4550907SJerome Glisse }
3663d4550907SJerome Glisse 
3664d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3665d4550907SJerome Glisse {
3666d4550907SJerome Glisse 	u32 tmp;
3667d4550907SJerome Glisse 
3668d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3669d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3670d4550907SJerome Glisse 	/* We need to force on some of the block */
3671d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3672d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3673d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3674d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3675d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3676d4550907SJerome Glisse }
3677d4550907SJerome Glisse 
3678d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3679d4550907SJerome Glisse {
3680d4550907SJerome Glisse 	int r;
3681d4550907SJerome Glisse 
368292cde00cSAlex Deucher 	/* set common regs */
368392cde00cSAlex Deucher 	r100_set_common_regs(rdev);
368492cde00cSAlex Deucher 	/* program mc */
3685d4550907SJerome Glisse 	r100_mc_program(rdev);
3686d4550907SJerome Glisse 	/* Resume clock */
3687d4550907SJerome Glisse 	r100_clock_startup(rdev);
3688d4550907SJerome Glisse 	/* Initialize GPU configuration (# pipes, ...) */
368990aca4d2SJerome Glisse //	r100_gpu_init(rdev);
3690d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3691d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
369217e15b0cSDave Airlie 	r100_enable_bm(rdev);
3693d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3694d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3695d4550907SJerome Glisse 		if (r)
3696d4550907SJerome Glisse 			return r;
3697d4550907SJerome Glisse 	}
3698724c80e1SAlex Deucher 
3699724c80e1SAlex Deucher 	/* allocate wb buffer */
3700724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
3701724c80e1SAlex Deucher 	if (r)
3702724c80e1SAlex Deucher 		return r;
3703724c80e1SAlex Deucher 
3704d4550907SJerome Glisse 	/* Enable IRQ */
3705d4550907SJerome Glisse 	r100_irq_set(rdev);
3706cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3707d4550907SJerome Glisse 	/* 1M ring buffer */
3708d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3709d4550907SJerome Glisse 	if (r) {
3710d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
3711d4550907SJerome Glisse 		return r;
3712d4550907SJerome Glisse 	}
3713d4550907SJerome Glisse 	r = r100_ib_init(rdev);
3714d4550907SJerome Glisse 	if (r) {
3715d4550907SJerome Glisse 		dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
3716d4550907SJerome Glisse 		return r;
3717d4550907SJerome Glisse 	}
3718d4550907SJerome Glisse 	return 0;
3719d4550907SJerome Glisse }
3720d4550907SJerome Glisse 
3721d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3722d4550907SJerome Glisse {
3723d4550907SJerome Glisse 	/* Make sur GART are not working */
3724d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3725d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3726d4550907SJerome Glisse 	/* Resume clock before doing reset */
3727d4550907SJerome Glisse 	r100_clock_startup(rdev);
3728d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3729a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3730d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3731d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3732d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3733d4550907SJerome Glisse 	}
3734d4550907SJerome Glisse 	/* post */
3735d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3736d4550907SJerome Glisse 	/* Resume clock after posting */
3737d4550907SJerome Glisse 	r100_clock_startup(rdev);
3738550e2d92SDave Airlie 	/* Initialize surface registers */
3739550e2d92SDave Airlie 	radeon_surface_init(rdev);
3740d4550907SJerome Glisse 	return r100_startup(rdev);
3741d4550907SJerome Glisse }
3742d4550907SJerome Glisse 
3743d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3744d4550907SJerome Glisse {
3745d4550907SJerome Glisse 	r100_cp_disable(rdev);
3746724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
3747d4550907SJerome Glisse 	r100_irq_disable(rdev);
3748d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3749d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3750d4550907SJerome Glisse 	return 0;
3751d4550907SJerome Glisse }
3752d4550907SJerome Glisse 
3753d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3754d4550907SJerome Glisse {
3755d4550907SJerome Glisse 	r100_cp_fini(rdev);
3756724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
3757d4550907SJerome Glisse 	r100_ib_fini(rdev);
3758d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3759d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3760d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3761d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3762d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3763d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
37644c788679SJerome Glisse 	radeon_bo_fini(rdev);
3765d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3766d4550907SJerome Glisse 	kfree(rdev->bios);
3767d4550907SJerome Glisse 	rdev->bios = NULL;
3768d4550907SJerome Glisse }
3769d4550907SJerome Glisse 
37704c712e6cSDave Airlie /*
37714c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
37724c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
37734c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
37744c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
37754c712e6cSDave Airlie  * problem.
37764c712e6cSDave Airlie  */
37774c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
37784c712e6cSDave Airlie {
37794c712e6cSDave Airlie 	u32 tmp;
37804c712e6cSDave Airlie 
37814c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
37824c712e6cSDave Airlie 	if (tmp) {
37834c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
37844c712e6cSDave Airlie 	}
37854c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
37864c712e6cSDave Airlie 	if (tmp) {
37874c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
37884c712e6cSDave Airlie 	}
37894c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
37904c712e6cSDave Airlie 	if (tmp) {
37914c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
37924c712e6cSDave Airlie 	}
37934c712e6cSDave Airlie }
37944c712e6cSDave Airlie 
3795d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
3796d4550907SJerome Glisse {
3797d4550907SJerome Glisse 	int r;
3798d4550907SJerome Glisse 
3799d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
3800d4550907SJerome Glisse 	r100_debugfs(rdev);
3801d4550907SJerome Glisse 	/* Disable VGA */
3802d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
3803d4550907SJerome Glisse 	/* Initialize scratch registers */
3804d4550907SJerome Glisse 	radeon_scratch_init(rdev);
3805d4550907SJerome Glisse 	/* Initialize surface registers */
3806d4550907SJerome Glisse 	radeon_surface_init(rdev);
38074c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
38084c712e6cSDave Airlie 	r100_restore_sanity(rdev);
3809d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
3810d4550907SJerome Glisse 	/* BIOS*/
3811d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
3812d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
3813d4550907SJerome Glisse 			return -EINVAL;
3814d4550907SJerome Glisse 	}
3815d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
3816d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
3817d4550907SJerome Glisse 		return -EINVAL;
3818d4550907SJerome Glisse 	} else {
3819d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
3820d4550907SJerome Glisse 		if (r)
3821d4550907SJerome Glisse 			return r;
3822d4550907SJerome Glisse 	}
3823d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3824a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3825d4550907SJerome Glisse 		dev_warn(rdev->dev,
3826d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3827d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3828d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3829d4550907SJerome Glisse 	}
3830d4550907SJerome Glisse 	/* check if cards are posted or not */
383172542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
383272542d77SDave Airlie 		return -EINVAL;
3833d4550907SJerome Glisse 	/* Set asic errata */
3834d4550907SJerome Glisse 	r100_errata(rdev);
3835d4550907SJerome Glisse 	/* Initialize clocks */
3836d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
3837d594e46aSJerome Glisse 	/* initialize AGP */
3838d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3839d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
3840d594e46aSJerome Glisse 		if (r) {
3841d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
3842d594e46aSJerome Glisse 		}
3843d594e46aSJerome Glisse 	}
3844d594e46aSJerome Glisse 	/* initialize VRAM */
3845d594e46aSJerome Glisse 	r100_mc_init(rdev);
3846d4550907SJerome Glisse 	/* Fence driver */
3847d4550907SJerome Glisse 	r = radeon_fence_driver_init(rdev);
3848d4550907SJerome Glisse 	if (r)
3849d4550907SJerome Glisse 		return r;
3850d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
3851d4550907SJerome Glisse 	if (r)
3852d4550907SJerome Glisse 		return r;
3853d4550907SJerome Glisse 	/* Memory manager */
38544c788679SJerome Glisse 	r = radeon_bo_init(rdev);
3855d4550907SJerome Glisse 	if (r)
3856d4550907SJerome Glisse 		return r;
3857d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3858d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
3859d4550907SJerome Glisse 		if (r)
3860d4550907SJerome Glisse 			return r;
3861d4550907SJerome Glisse 	}
3862d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
3863d4550907SJerome Glisse 	rdev->accel_working = true;
3864d4550907SJerome Glisse 	r = r100_startup(rdev);
3865d4550907SJerome Glisse 	if (r) {
3866d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
3867d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
3868d4550907SJerome Glisse 		r100_cp_fini(rdev);
3869724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
3870d4550907SJerome Glisse 		r100_ib_fini(rdev);
3871655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
3872d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
3873d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
3874d4550907SJerome Glisse 		rdev->accel_working = false;
3875d4550907SJerome Glisse 	}
3876d4550907SJerome Glisse 	return 0;
3877d4550907SJerome Glisse }
3878