xref: /openbmc/linux/drivers/gpu/drm/radeon/r100.c (revision f2746f83d50287fdb6768e0f20168c64b6a7c9cb)
1771fe6b9SJerome Glisse /*
2771fe6b9SJerome Glisse  * Copyright 2008 Advanced Micro Devices, Inc.
3771fe6b9SJerome Glisse  * Copyright 2008 Red Hat Inc.
4771fe6b9SJerome Glisse  * Copyright 2009 Jerome Glisse.
5771fe6b9SJerome Glisse  *
6771fe6b9SJerome Glisse  * Permission is hereby granted, free of charge, to any person obtaining a
7771fe6b9SJerome Glisse  * copy of this software and associated documentation files (the "Software"),
8771fe6b9SJerome Glisse  * to deal in the Software without restriction, including without limitation
9771fe6b9SJerome Glisse  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10771fe6b9SJerome Glisse  * and/or sell copies of the Software, and to permit persons to whom the
11771fe6b9SJerome Glisse  * Software is furnished to do so, subject to the following conditions:
12771fe6b9SJerome Glisse  *
13771fe6b9SJerome Glisse  * The above copyright notice and this permission notice shall be included in
14771fe6b9SJerome Glisse  * all copies or substantial portions of the Software.
15771fe6b9SJerome Glisse  *
16771fe6b9SJerome Glisse  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17771fe6b9SJerome Glisse  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18771fe6b9SJerome Glisse  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19771fe6b9SJerome Glisse  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20771fe6b9SJerome Glisse  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21771fe6b9SJerome Glisse  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22771fe6b9SJerome Glisse  * OTHER DEALINGS IN THE SOFTWARE.
23771fe6b9SJerome Glisse  *
24771fe6b9SJerome Glisse  * Authors: Dave Airlie
25771fe6b9SJerome Glisse  *          Alex Deucher
26771fe6b9SJerome Glisse  *          Jerome Glisse
27771fe6b9SJerome Glisse  */
28771fe6b9SJerome Glisse #include <linux/seq_file.h>
295a0e3ad6STejun Heo #include <linux/slab.h>
30771fe6b9SJerome Glisse #include "drmP.h"
31771fe6b9SJerome Glisse #include "drm.h"
32771fe6b9SJerome Glisse #include "radeon_drm.h"
33771fe6b9SJerome Glisse #include "radeon_reg.h"
34771fe6b9SJerome Glisse #include "radeon.h"
35e6990375SDaniel Vetter #include "radeon_asic.h"
363ce0a23dSJerome Glisse #include "r100d.h"
37d4550907SJerome Glisse #include "rs100d.h"
38d4550907SJerome Glisse #include "rv200d.h"
39d4550907SJerome Glisse #include "rv250d.h"
4049e02b73SAlex Deucher #include "atom.h"
413ce0a23dSJerome Glisse 
4270967ab9SBen Hutchings #include <linux/firmware.h>
4370967ab9SBen Hutchings #include <linux/platform_device.h>
44e0cd3608SPaul Gortmaker #include <linux/module.h>
4570967ab9SBen Hutchings 
46551ebd83SDave Airlie #include "r100_reg_safe.h"
47551ebd83SDave Airlie #include "rn50_reg_safe.h"
48551ebd83SDave Airlie 
4970967ab9SBen Hutchings /* Firmware Names */
5070967ab9SBen Hutchings #define FIRMWARE_R100		"radeon/R100_cp.bin"
5170967ab9SBen Hutchings #define FIRMWARE_R200		"radeon/R200_cp.bin"
5270967ab9SBen Hutchings #define FIRMWARE_R300		"radeon/R300_cp.bin"
5370967ab9SBen Hutchings #define FIRMWARE_R420		"radeon/R420_cp.bin"
5470967ab9SBen Hutchings #define FIRMWARE_RS690		"radeon/RS690_cp.bin"
5570967ab9SBen Hutchings #define FIRMWARE_RS600		"radeon/RS600_cp.bin"
5670967ab9SBen Hutchings #define FIRMWARE_R520		"radeon/R520_cp.bin"
5770967ab9SBen Hutchings 
5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100);
5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200);
6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300);
6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420);
6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690);
6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600);
6470967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520);
65771fe6b9SJerome Glisse 
66551ebd83SDave Airlie #include "r100_track.h"
67551ebd83SDave Airlie 
68771fe6b9SJerome Glisse /* This files gather functions specifics to:
69771fe6b9SJerome Glisse  * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
70771fe6b9SJerome Glisse  */
71771fe6b9SJerome Glisse 
72cbdd4501SAndi Kleen int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
73cbdd4501SAndi Kleen 			    struct radeon_cs_packet *pkt,
74cbdd4501SAndi Kleen 			    unsigned idx,
75cbdd4501SAndi Kleen 			    unsigned reg)
76cbdd4501SAndi Kleen {
77cbdd4501SAndi Kleen 	int r;
78cbdd4501SAndi Kleen 	u32 tile_flags = 0;
79cbdd4501SAndi Kleen 	u32 tmp;
80cbdd4501SAndi Kleen 	struct radeon_cs_reloc *reloc;
81cbdd4501SAndi Kleen 	u32 value;
82cbdd4501SAndi Kleen 
83cbdd4501SAndi Kleen 	r = r100_cs_packet_next_reloc(p, &reloc);
84cbdd4501SAndi Kleen 	if (r) {
85cbdd4501SAndi Kleen 		DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
86cbdd4501SAndi Kleen 			  idx, reg);
87cbdd4501SAndi Kleen 		r100_cs_dump_packet(p, pkt);
88cbdd4501SAndi Kleen 		return r;
89cbdd4501SAndi Kleen 	}
90c9068eb2SAlex Deucher 
91cbdd4501SAndi Kleen 	value = radeon_get_ib_value(p, idx);
92cbdd4501SAndi Kleen 	tmp = value & 0x003fffff;
93cbdd4501SAndi Kleen 	tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
94cbdd4501SAndi Kleen 
95c9068eb2SAlex Deucher 	if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
96cbdd4501SAndi Kleen 		if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
97cbdd4501SAndi Kleen 			tile_flags |= RADEON_DST_TILE_MACRO;
98cbdd4501SAndi Kleen 		if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
99cbdd4501SAndi Kleen 			if (reg == RADEON_SRC_PITCH_OFFSET) {
100cbdd4501SAndi Kleen 				DRM_ERROR("Cannot src blit from microtiled surface\n");
101cbdd4501SAndi Kleen 				r100_cs_dump_packet(p, pkt);
102cbdd4501SAndi Kleen 				return -EINVAL;
103cbdd4501SAndi Kleen 			}
104cbdd4501SAndi Kleen 			tile_flags |= RADEON_DST_TILE_MICRO;
105cbdd4501SAndi Kleen 		}
106cbdd4501SAndi Kleen 
107cbdd4501SAndi Kleen 		tmp |= tile_flags;
108cbdd4501SAndi Kleen 		p->ib->ptr[idx] = (value & 0x3fc00000) | tmp;
109c9068eb2SAlex Deucher 	} else
110c9068eb2SAlex Deucher 		p->ib->ptr[idx] = (value & 0xffc00000) | tmp;
111cbdd4501SAndi Kleen 	return 0;
112cbdd4501SAndi Kleen }
113cbdd4501SAndi Kleen 
114cbdd4501SAndi Kleen int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
115cbdd4501SAndi Kleen 			     struct radeon_cs_packet *pkt,
116cbdd4501SAndi Kleen 			     int idx)
117cbdd4501SAndi Kleen {
118cbdd4501SAndi Kleen 	unsigned c, i;
119cbdd4501SAndi Kleen 	struct radeon_cs_reloc *reloc;
120cbdd4501SAndi Kleen 	struct r100_cs_track *track;
121cbdd4501SAndi Kleen 	int r = 0;
122cbdd4501SAndi Kleen 	volatile uint32_t *ib;
123cbdd4501SAndi Kleen 	u32 idx_value;
124cbdd4501SAndi Kleen 
125cbdd4501SAndi Kleen 	ib = p->ib->ptr;
126cbdd4501SAndi Kleen 	track = (struct r100_cs_track *)p->track;
127cbdd4501SAndi Kleen 	c = radeon_get_ib_value(p, idx++) & 0x1F;
128cbdd4501SAndi Kleen 	if (c > 16) {
129cbdd4501SAndi Kleen 	    DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
130cbdd4501SAndi Kleen 		      pkt->opcode);
131cbdd4501SAndi Kleen 	    r100_cs_dump_packet(p, pkt);
132cbdd4501SAndi Kleen 	    return -EINVAL;
133cbdd4501SAndi Kleen 	}
134cbdd4501SAndi Kleen 	track->num_arrays = c;
135cbdd4501SAndi Kleen 	for (i = 0; i < (c - 1); i+=2, idx+=3) {
136cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
137cbdd4501SAndi Kleen 		if (r) {
138cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
139cbdd4501SAndi Kleen 				  pkt->opcode);
140cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
141cbdd4501SAndi Kleen 			return r;
142cbdd4501SAndi Kleen 		}
143cbdd4501SAndi Kleen 		idx_value = radeon_get_ib_value(p, idx);
144cbdd4501SAndi Kleen 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
145cbdd4501SAndi Kleen 
146cbdd4501SAndi Kleen 		track->arrays[i + 0].esize = idx_value >> 8;
147cbdd4501SAndi Kleen 		track->arrays[i + 0].robj = reloc->robj;
148cbdd4501SAndi Kleen 		track->arrays[i + 0].esize &= 0x7F;
149cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
150cbdd4501SAndi Kleen 		if (r) {
151cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
152cbdd4501SAndi Kleen 				  pkt->opcode);
153cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
154cbdd4501SAndi Kleen 			return r;
155cbdd4501SAndi Kleen 		}
156cbdd4501SAndi Kleen 		ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
157cbdd4501SAndi Kleen 		track->arrays[i + 1].robj = reloc->robj;
158cbdd4501SAndi Kleen 		track->arrays[i + 1].esize = idx_value >> 24;
159cbdd4501SAndi Kleen 		track->arrays[i + 1].esize &= 0x7F;
160cbdd4501SAndi Kleen 	}
161cbdd4501SAndi Kleen 	if (c & 1) {
162cbdd4501SAndi Kleen 		r = r100_cs_packet_next_reloc(p, &reloc);
163cbdd4501SAndi Kleen 		if (r) {
164cbdd4501SAndi Kleen 			DRM_ERROR("No reloc for packet3 %d\n",
165cbdd4501SAndi Kleen 					  pkt->opcode);
166cbdd4501SAndi Kleen 			r100_cs_dump_packet(p, pkt);
167cbdd4501SAndi Kleen 			return r;
168cbdd4501SAndi Kleen 		}
169cbdd4501SAndi Kleen 		idx_value = radeon_get_ib_value(p, idx);
170cbdd4501SAndi Kleen 		ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
171cbdd4501SAndi Kleen 		track->arrays[i + 0].robj = reloc->robj;
172cbdd4501SAndi Kleen 		track->arrays[i + 0].esize = idx_value >> 8;
173cbdd4501SAndi Kleen 		track->arrays[i + 0].esize &= 0x7F;
174cbdd4501SAndi Kleen 	}
175cbdd4501SAndi Kleen 	return r;
176cbdd4501SAndi Kleen }
177cbdd4501SAndi Kleen 
1786f34be50SAlex Deucher void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
1796f34be50SAlex Deucher {
1806f34be50SAlex Deucher 	/* enable the pflip int */
1816f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_get(rdev, crtc);
1826f34be50SAlex Deucher }
1836f34be50SAlex Deucher 
1846f34be50SAlex Deucher void r100_post_page_flip(struct radeon_device *rdev, int crtc)
1856f34be50SAlex Deucher {
1866f34be50SAlex Deucher 	/* disable the pflip int */
1876f34be50SAlex Deucher 	radeon_irq_kms_pflip_irq_put(rdev, crtc);
1886f34be50SAlex Deucher }
1896f34be50SAlex Deucher 
1906f34be50SAlex Deucher u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
1916f34be50SAlex Deucher {
1926f34be50SAlex Deucher 	struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
1936f34be50SAlex Deucher 	u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
194f6496479SAlex Deucher 	int i;
1956f34be50SAlex Deucher 
1966f34be50SAlex Deucher 	/* Lock the graphics update lock */
1976f34be50SAlex Deucher 	/* update the scanout addresses */
1986f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
1996f34be50SAlex Deucher 
200acb32506SAlex Deucher 	/* Wait for update_pending to go high. */
201f6496479SAlex Deucher 	for (i = 0; i < rdev->usec_timeout; i++) {
202f6496479SAlex Deucher 		if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
203f6496479SAlex Deucher 			break;
204f6496479SAlex Deucher 		udelay(1);
205f6496479SAlex Deucher 	}
206acb32506SAlex Deucher 	DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
2076f34be50SAlex Deucher 
2086f34be50SAlex Deucher 	/* Unlock the lock, so double-buffering can take place inside vblank */
2096f34be50SAlex Deucher 	tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
2106f34be50SAlex Deucher 	WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
2116f34be50SAlex Deucher 
2126f34be50SAlex Deucher 	/* Return current update_pending status: */
2136f34be50SAlex Deucher 	return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
2146f34be50SAlex Deucher }
2156f34be50SAlex Deucher 
216ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev)
217a48b9b4eSAlex Deucher {
218a48b9b4eSAlex Deucher 	int i;
219ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_upclock = true;
220ce8f5370SAlex Deucher 	rdev->pm.dynpm_can_downclock = true;
221a48b9b4eSAlex Deucher 
222ce8f5370SAlex Deucher 	switch (rdev->pm.dynpm_planned_action) {
223ce8f5370SAlex Deucher 	case DYNPM_ACTION_MINIMUM:
224a48b9b4eSAlex Deucher 		rdev->pm.requested_power_state_index = 0;
225ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_downclock = false;
226a48b9b4eSAlex Deucher 		break;
227ce8f5370SAlex Deucher 	case DYNPM_ACTION_DOWNCLOCK:
228a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == 0) {
229a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
230ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_downclock = false;
231a48b9b4eSAlex Deucher 		} else {
232a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
233a48b9b4eSAlex Deucher 				for (i = 0; i < rdev->pm.num_power_states; i++) {
234d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
235a48b9b4eSAlex Deucher 						continue;
236a48b9b4eSAlex Deucher 					else if (i >= rdev->pm.current_power_state_index) {
237a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
238a48b9b4eSAlex Deucher 						break;
239a48b9b4eSAlex Deucher 					} else {
240a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
241a48b9b4eSAlex Deucher 						break;
242a48b9b4eSAlex Deucher 					}
243a48b9b4eSAlex Deucher 				}
244a48b9b4eSAlex Deucher 			} else
245a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
246a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index - 1;
247a48b9b4eSAlex Deucher 		}
248d7311171SAlex Deucher 		/* don't use the power state if crtcs are active and no display flag is set */
249d7311171SAlex Deucher 		if ((rdev->pm.active_crtc_count > 0) &&
250d7311171SAlex Deucher 		    (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
251d7311171SAlex Deucher 		     RADEON_PM_MODE_NO_DISPLAY)) {
252d7311171SAlex Deucher 			rdev->pm.requested_power_state_index++;
253d7311171SAlex Deucher 		}
254a48b9b4eSAlex Deucher 		break;
255ce8f5370SAlex Deucher 	case DYNPM_ACTION_UPCLOCK:
256a48b9b4eSAlex Deucher 		if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
257a48b9b4eSAlex Deucher 			rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
258ce8f5370SAlex Deucher 			rdev->pm.dynpm_can_upclock = false;
259a48b9b4eSAlex Deucher 		} else {
260a48b9b4eSAlex Deucher 			if (rdev->pm.active_crtc_count > 1) {
261a48b9b4eSAlex Deucher 				for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
262d7311171SAlex Deucher 					if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
263a48b9b4eSAlex Deucher 						continue;
264a48b9b4eSAlex Deucher 					else if (i <= rdev->pm.current_power_state_index) {
265a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
266a48b9b4eSAlex Deucher 						break;
267a48b9b4eSAlex Deucher 					} else {
268a48b9b4eSAlex Deucher 						rdev->pm.requested_power_state_index = i;
269a48b9b4eSAlex Deucher 						break;
270a48b9b4eSAlex Deucher 					}
271a48b9b4eSAlex Deucher 				}
272a48b9b4eSAlex Deucher 			} else
273a48b9b4eSAlex Deucher 				rdev->pm.requested_power_state_index =
274a48b9b4eSAlex Deucher 					rdev->pm.current_power_state_index + 1;
275a48b9b4eSAlex Deucher 		}
276a48b9b4eSAlex Deucher 		break;
277ce8f5370SAlex Deucher 	case DYNPM_ACTION_DEFAULT:
27858e21dffSAlex Deucher 		rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
279ce8f5370SAlex Deucher 		rdev->pm.dynpm_can_upclock = false;
28058e21dffSAlex Deucher 		break;
281ce8f5370SAlex Deucher 	case DYNPM_ACTION_NONE:
282a48b9b4eSAlex Deucher 	default:
283a48b9b4eSAlex Deucher 		DRM_ERROR("Requested mode for not defined action\n");
284a48b9b4eSAlex Deucher 		return;
285a48b9b4eSAlex Deucher 	}
286a48b9b4eSAlex Deucher 	/* only one clock mode per power state */
287a48b9b4eSAlex Deucher 	rdev->pm.requested_clock_mode_index = 0;
288a48b9b4eSAlex Deucher 
289d9fdaafbSDave Airlie 	DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
290a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
291a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].sclk,
292a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
293a48b9b4eSAlex Deucher 		  clock_info[rdev->pm.requested_clock_mode_index].mclk,
294a48b9b4eSAlex Deucher 		  rdev->pm.power_state[rdev->pm.requested_power_state_index].
29579daedc9SAlex Deucher 		  pcie_lanes);
296a48b9b4eSAlex Deucher }
297a48b9b4eSAlex Deucher 
298ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev)
299bae6b562SAlex Deucher {
300ce8f5370SAlex Deucher 	/* default */
301ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
302ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
303ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
304ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
305ce8f5370SAlex Deucher 	/* low sh */
306ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
307ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
308ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
309ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
310c9e75b21SAlex Deucher 	/* mid sh */
311c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
312c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
313c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
314c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
315ce8f5370SAlex Deucher 	/* high sh */
316ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
317ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
318ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
319ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
320ce8f5370SAlex Deucher 	/* low mh */
321ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
322ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
323ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
324ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
325c9e75b21SAlex Deucher 	/* mid mh */
326c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
327c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
328c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
329c9e75b21SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
330ce8f5370SAlex Deucher 	/* high mh */
331ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
332ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
333ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
334ce8f5370SAlex Deucher 	rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
335bae6b562SAlex Deucher }
336bae6b562SAlex Deucher 
33749e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev)
33849e02b73SAlex Deucher {
33949e02b73SAlex Deucher 	int requested_index = rdev->pm.requested_power_state_index;
34049e02b73SAlex Deucher 	struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
34149e02b73SAlex Deucher 	struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
34249e02b73SAlex Deucher 	u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
34349e02b73SAlex Deucher 
34449e02b73SAlex Deucher 	if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
34549e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
34649e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
34749e02b73SAlex Deucher 			if (voltage->active_high)
34849e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
34949e02b73SAlex Deucher 			else
35049e02b73SAlex Deucher 				tmp &= ~(voltage->gpio.mask);
35149e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
35249e02b73SAlex Deucher 			if (voltage->delay)
35349e02b73SAlex Deucher 				udelay(voltage->delay);
35449e02b73SAlex Deucher 		} else {
35549e02b73SAlex Deucher 			tmp = RREG32(voltage->gpio.reg);
35649e02b73SAlex Deucher 			if (voltage->active_high)
35749e02b73SAlex Deucher 				tmp &= ~voltage->gpio.mask;
35849e02b73SAlex Deucher 			else
35949e02b73SAlex Deucher 				tmp |= voltage->gpio.mask;
36049e02b73SAlex Deucher 			WREG32(voltage->gpio.reg, tmp);
36149e02b73SAlex Deucher 			if (voltage->delay)
36249e02b73SAlex Deucher 				udelay(voltage->delay);
36349e02b73SAlex Deucher 		}
36449e02b73SAlex Deucher 	}
36549e02b73SAlex Deucher 
36649e02b73SAlex Deucher 	sclk_cntl = RREG32_PLL(SCLK_CNTL);
36749e02b73SAlex Deucher 	sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
36849e02b73SAlex Deucher 	sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
36949e02b73SAlex Deucher 	sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
37049e02b73SAlex Deucher 	sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
37149e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
37249e02b73SAlex Deucher 		sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
37349e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
37449e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
37549e02b73SAlex Deucher 		else
37649e02b73SAlex Deucher 			sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
37749e02b73SAlex Deucher 		if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
37849e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
37949e02b73SAlex Deucher 		else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
38049e02b73SAlex Deucher 			sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
38149e02b73SAlex Deucher 	} else
38249e02b73SAlex Deucher 		sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
38349e02b73SAlex Deucher 
38449e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
38549e02b73SAlex Deucher 		sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
38649e02b73SAlex Deucher 		if (voltage->delay) {
38749e02b73SAlex Deucher 			sclk_more_cntl |= VOLTAGE_DROP_SYNC;
38849e02b73SAlex Deucher 			switch (voltage->delay) {
38949e02b73SAlex Deucher 			case 33:
39049e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
39149e02b73SAlex Deucher 				break;
39249e02b73SAlex Deucher 			case 66:
39349e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
39449e02b73SAlex Deucher 				break;
39549e02b73SAlex Deucher 			case 99:
39649e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
39749e02b73SAlex Deucher 				break;
39849e02b73SAlex Deucher 			case 132:
39949e02b73SAlex Deucher 				sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
40049e02b73SAlex Deucher 				break;
40149e02b73SAlex Deucher 			}
40249e02b73SAlex Deucher 		} else
40349e02b73SAlex Deucher 			sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
40449e02b73SAlex Deucher 	} else
40549e02b73SAlex Deucher 		sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
40649e02b73SAlex Deucher 
40749e02b73SAlex Deucher 	if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
40849e02b73SAlex Deucher 		sclk_cntl &= ~FORCE_HDP;
40949e02b73SAlex Deucher 	else
41049e02b73SAlex Deucher 		sclk_cntl |= FORCE_HDP;
41149e02b73SAlex Deucher 
41249e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL, sclk_cntl);
41349e02b73SAlex Deucher 	WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
41449e02b73SAlex Deucher 	WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
41549e02b73SAlex Deucher 
41649e02b73SAlex Deucher 	/* set pcie lanes */
41749e02b73SAlex Deucher 	if ((rdev->flags & RADEON_IS_PCIE) &&
41849e02b73SAlex Deucher 	    !(rdev->flags & RADEON_IS_IGP) &&
41949e02b73SAlex Deucher 	    rdev->asic->set_pcie_lanes &&
42049e02b73SAlex Deucher 	    (ps->pcie_lanes !=
42149e02b73SAlex Deucher 	     rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
42249e02b73SAlex Deucher 		radeon_set_pcie_lanes(rdev,
42349e02b73SAlex Deucher 				      ps->pcie_lanes);
424d9fdaafbSDave Airlie 		DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
42549e02b73SAlex Deucher 	}
42649e02b73SAlex Deucher }
42749e02b73SAlex Deucher 
42849e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev)
42949e02b73SAlex Deucher {
43049e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
43149e02b73SAlex Deucher 	struct drm_crtc *crtc;
43249e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
43349e02b73SAlex Deucher 	u32 tmp;
43449e02b73SAlex Deucher 
43549e02b73SAlex Deucher 	/* disable any active CRTCs */
43649e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
43749e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
43849e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
43949e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
44049e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
44149e02b73SAlex Deucher 				tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
44249e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
44349e02b73SAlex Deucher 			} else {
44449e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
44549e02b73SAlex Deucher 				tmp |= RADEON_CRTC_DISP_REQ_EN_B;
44649e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
44749e02b73SAlex Deucher 			}
44849e02b73SAlex Deucher 		}
44949e02b73SAlex Deucher 	}
45049e02b73SAlex Deucher }
45149e02b73SAlex Deucher 
45249e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev)
45349e02b73SAlex Deucher {
45449e02b73SAlex Deucher 	struct drm_device *ddev = rdev->ddev;
45549e02b73SAlex Deucher 	struct drm_crtc *crtc;
45649e02b73SAlex Deucher 	struct radeon_crtc *radeon_crtc;
45749e02b73SAlex Deucher 	u32 tmp;
45849e02b73SAlex Deucher 
45949e02b73SAlex Deucher 	/* enable any active CRTCs */
46049e02b73SAlex Deucher 	list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
46149e02b73SAlex Deucher 		radeon_crtc = to_radeon_crtc(crtc);
46249e02b73SAlex Deucher 		if (radeon_crtc->enabled) {
46349e02b73SAlex Deucher 			if (radeon_crtc->crtc_id) {
46449e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
46549e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
46649e02b73SAlex Deucher 				WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
46749e02b73SAlex Deucher 			} else {
46849e02b73SAlex Deucher 				tmp = RREG32(RADEON_CRTC_GEN_CNTL);
46949e02b73SAlex Deucher 				tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
47049e02b73SAlex Deucher 				WREG32(RADEON_CRTC_GEN_CNTL, tmp);
47149e02b73SAlex Deucher 			}
47249e02b73SAlex Deucher 		}
47349e02b73SAlex Deucher 	}
47449e02b73SAlex Deucher }
47549e02b73SAlex Deucher 
476def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev)
477def9ba9cSAlex Deucher {
478def9ba9cSAlex Deucher 	if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
479def9ba9cSAlex Deucher 		return false;
480def9ba9cSAlex Deucher 	else
481def9ba9cSAlex Deucher 		return true;
482def9ba9cSAlex Deucher }
483def9ba9cSAlex Deucher 
48405a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */
48505a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
48605a05c50SAlex Deucher {
48705a05c50SAlex Deucher 	bool connected = false;
48805a05c50SAlex Deucher 
48905a05c50SAlex Deucher 	switch (hpd) {
49005a05c50SAlex Deucher 	case RADEON_HPD_1:
49105a05c50SAlex Deucher 		if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
49205a05c50SAlex Deucher 			connected = true;
49305a05c50SAlex Deucher 		break;
49405a05c50SAlex Deucher 	case RADEON_HPD_2:
49505a05c50SAlex Deucher 		if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
49605a05c50SAlex Deucher 			connected = true;
49705a05c50SAlex Deucher 		break;
49805a05c50SAlex Deucher 	default:
49905a05c50SAlex Deucher 		break;
50005a05c50SAlex Deucher 	}
50105a05c50SAlex Deucher 	return connected;
50205a05c50SAlex Deucher }
50305a05c50SAlex Deucher 
50405a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev,
50505a05c50SAlex Deucher 			   enum radeon_hpd_id hpd)
50605a05c50SAlex Deucher {
50705a05c50SAlex Deucher 	u32 tmp;
50805a05c50SAlex Deucher 	bool connected = r100_hpd_sense(rdev, hpd);
50905a05c50SAlex Deucher 
51005a05c50SAlex Deucher 	switch (hpd) {
51105a05c50SAlex Deucher 	case RADEON_HPD_1:
51205a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP_GEN_CNTL);
51305a05c50SAlex Deucher 		if (connected)
51405a05c50SAlex Deucher 			tmp &= ~RADEON_FP_DETECT_INT_POL;
51505a05c50SAlex Deucher 		else
51605a05c50SAlex Deucher 			tmp |= RADEON_FP_DETECT_INT_POL;
51705a05c50SAlex Deucher 		WREG32(RADEON_FP_GEN_CNTL, tmp);
51805a05c50SAlex Deucher 		break;
51905a05c50SAlex Deucher 	case RADEON_HPD_2:
52005a05c50SAlex Deucher 		tmp = RREG32(RADEON_FP2_GEN_CNTL);
52105a05c50SAlex Deucher 		if (connected)
52205a05c50SAlex Deucher 			tmp &= ~RADEON_FP2_DETECT_INT_POL;
52305a05c50SAlex Deucher 		else
52405a05c50SAlex Deucher 			tmp |= RADEON_FP2_DETECT_INT_POL;
52505a05c50SAlex Deucher 		WREG32(RADEON_FP2_GEN_CNTL, tmp);
52605a05c50SAlex Deucher 		break;
52705a05c50SAlex Deucher 	default:
52805a05c50SAlex Deucher 		break;
52905a05c50SAlex Deucher 	}
53005a05c50SAlex Deucher }
53105a05c50SAlex Deucher 
53205a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev)
53305a05c50SAlex Deucher {
53405a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
53505a05c50SAlex Deucher 	struct drm_connector *connector;
53605a05c50SAlex Deucher 
53705a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
53805a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
53905a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
54005a05c50SAlex Deucher 		case RADEON_HPD_1:
54105a05c50SAlex Deucher 			rdev->irq.hpd[0] = true;
54205a05c50SAlex Deucher 			break;
54305a05c50SAlex Deucher 		case RADEON_HPD_2:
54405a05c50SAlex Deucher 			rdev->irq.hpd[1] = true;
54505a05c50SAlex Deucher 			break;
54605a05c50SAlex Deucher 		default:
54705a05c50SAlex Deucher 			break;
54805a05c50SAlex Deucher 		}
54964912e99SAlex Deucher 		radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
55005a05c50SAlex Deucher 	}
551003e69f9SJerome Glisse 	if (rdev->irq.installed)
55205a05c50SAlex Deucher 		r100_irq_set(rdev);
55305a05c50SAlex Deucher }
55405a05c50SAlex Deucher 
55505a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev)
55605a05c50SAlex Deucher {
55705a05c50SAlex Deucher 	struct drm_device *dev = rdev->ddev;
55805a05c50SAlex Deucher 	struct drm_connector *connector;
55905a05c50SAlex Deucher 
56005a05c50SAlex Deucher 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
56105a05c50SAlex Deucher 		struct radeon_connector *radeon_connector = to_radeon_connector(connector);
56205a05c50SAlex Deucher 		switch (radeon_connector->hpd.hpd) {
56305a05c50SAlex Deucher 		case RADEON_HPD_1:
56405a05c50SAlex Deucher 			rdev->irq.hpd[0] = false;
56505a05c50SAlex Deucher 			break;
56605a05c50SAlex Deucher 		case RADEON_HPD_2:
56705a05c50SAlex Deucher 			rdev->irq.hpd[1] = false;
56805a05c50SAlex Deucher 			break;
56905a05c50SAlex Deucher 		default:
57005a05c50SAlex Deucher 			break;
57105a05c50SAlex Deucher 		}
57205a05c50SAlex Deucher 	}
57305a05c50SAlex Deucher }
57405a05c50SAlex Deucher 
575771fe6b9SJerome Glisse /*
576771fe6b9SJerome Glisse  * PCI GART
577771fe6b9SJerome Glisse  */
578771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
579771fe6b9SJerome Glisse {
580771fe6b9SJerome Glisse 	/* TODO: can we do somethings here ? */
581771fe6b9SJerome Glisse 	/* It seems hw only cache one entry so we should discard this
582771fe6b9SJerome Glisse 	 * entry otherwise if first GPU GART read hit this entry it
583771fe6b9SJerome Glisse 	 * could end up in wrong address. */
584771fe6b9SJerome Glisse }
585771fe6b9SJerome Glisse 
5864aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev)
5874aac0473SJerome Glisse {
5884aac0473SJerome Glisse 	int r;
5894aac0473SJerome Glisse 
590c9a1be96SJerome Glisse 	if (rdev->gart.ptr) {
591fce7d61bSJoe Perches 		WARN(1, "R100 PCI GART already initialized\n");
5924aac0473SJerome Glisse 		return 0;
5934aac0473SJerome Glisse 	}
5944aac0473SJerome Glisse 	/* Initialize common gart structure */
5954aac0473SJerome Glisse 	r = radeon_gart_init(rdev);
5964aac0473SJerome Glisse 	if (r)
5974aac0473SJerome Glisse 		return r;
5984aac0473SJerome Glisse 	rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
5994aac0473SJerome Glisse 	rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
6004aac0473SJerome Glisse 	rdev->asic->gart_set_page = &r100_pci_gart_set_page;
6014aac0473SJerome Glisse 	return radeon_gart_table_ram_alloc(rdev);
6024aac0473SJerome Glisse }
6034aac0473SJerome Glisse 
60417e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
60517e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev)
60617e15b0cSDave Airlie {
60717e15b0cSDave Airlie 	uint32_t tmp;
60817e15b0cSDave Airlie 	/* Enable bus mastering */
60917e15b0cSDave Airlie 	tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
61017e15b0cSDave Airlie 	WREG32(RADEON_BUS_CNTL, tmp);
61117e15b0cSDave Airlie }
61217e15b0cSDave Airlie 
613771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev)
614771fe6b9SJerome Glisse {
615771fe6b9SJerome Glisse 	uint32_t tmp;
616771fe6b9SJerome Glisse 
61782568565SDave Airlie 	radeon_gart_restore(rdev);
618771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
619771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
620771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
621771fe6b9SJerome Glisse 	/* set address range for PCI address translate */
622d594e46aSJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
623d594e46aSJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
624771fe6b9SJerome Glisse 	/* set PCI GART page-table base address */
625771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
626771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
627771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp);
628771fe6b9SJerome Glisse 	r100_pci_gart_tlb_flush(rdev);
629fcf4de5aSTormod Volden 	DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
630fcf4de5aSTormod Volden 		 (unsigned)(rdev->mc.gtt_size >> 20),
631fcf4de5aSTormod Volden 		 (unsigned long long)rdev->gart.table_addr);
632771fe6b9SJerome Glisse 	rdev->gart.ready = true;
633771fe6b9SJerome Glisse 	return 0;
634771fe6b9SJerome Glisse }
635771fe6b9SJerome Glisse 
636771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev)
637771fe6b9SJerome Glisse {
638771fe6b9SJerome Glisse 	uint32_t tmp;
639771fe6b9SJerome Glisse 
640771fe6b9SJerome Glisse 	/* discard memory request outside of configured range */
641771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
642771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
643771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_LO_ADDR, 0);
644771fe6b9SJerome Glisse 	WREG32(RADEON_AIC_HI_ADDR, 0);
645771fe6b9SJerome Glisse }
646771fe6b9SJerome Glisse 
647771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
648771fe6b9SJerome Glisse {
649c9a1be96SJerome Glisse 	u32 *gtt = rdev->gart.ptr;
650c9a1be96SJerome Glisse 
651771fe6b9SJerome Glisse 	if (i < 0 || i > rdev->gart.num_gpu_pages) {
652771fe6b9SJerome Glisse 		return -EINVAL;
653771fe6b9SJerome Glisse 	}
654c9a1be96SJerome Glisse 	gtt[i] = cpu_to_le32(lower_32_bits(addr));
655771fe6b9SJerome Glisse 	return 0;
656771fe6b9SJerome Glisse }
657771fe6b9SJerome Glisse 
6584aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev)
659771fe6b9SJerome Glisse {
660f9274562SJerome Glisse 	radeon_gart_fini(rdev);
661771fe6b9SJerome Glisse 	r100_pci_gart_disable(rdev);
6624aac0473SJerome Glisse 	radeon_gart_table_ram_free(rdev);
663771fe6b9SJerome Glisse }
664771fe6b9SJerome Glisse 
6657ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev)
6667ed220d7SMichel Dänzer {
6677ed220d7SMichel Dänzer 	uint32_t tmp = 0;
6687ed220d7SMichel Dänzer 
669003e69f9SJerome Glisse 	if (!rdev->irq.installed) {
670fce7d61bSJoe Perches 		WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
671003e69f9SJerome Glisse 		WREG32(R_000040_GEN_INT_CNTL, 0);
672003e69f9SJerome Glisse 		return -EINVAL;
673003e69f9SJerome Glisse 	}
6741b37078bSAlex Deucher 	if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
6757ed220d7SMichel Dänzer 		tmp |= RADEON_SW_INT_ENABLE;
6767ed220d7SMichel Dänzer 	}
6772031f77cSAlex Deucher 	if (rdev->irq.gui_idle) {
6782031f77cSAlex Deucher 		tmp |= RADEON_GUI_IDLE_MASK;
6792031f77cSAlex Deucher 	}
6806f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[0] ||
6816f34be50SAlex Deucher 	    rdev->irq.pflip[0]) {
6827ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC_VBLANK_MASK;
6837ed220d7SMichel Dänzer 	}
6846f34be50SAlex Deucher 	if (rdev->irq.crtc_vblank_int[1] ||
6856f34be50SAlex Deucher 	    rdev->irq.pflip[1]) {
6867ed220d7SMichel Dänzer 		tmp |= RADEON_CRTC2_VBLANK_MASK;
6877ed220d7SMichel Dänzer 	}
68805a05c50SAlex Deucher 	if (rdev->irq.hpd[0]) {
68905a05c50SAlex Deucher 		tmp |= RADEON_FP_DETECT_MASK;
69005a05c50SAlex Deucher 	}
69105a05c50SAlex Deucher 	if (rdev->irq.hpd[1]) {
69205a05c50SAlex Deucher 		tmp |= RADEON_FP2_DETECT_MASK;
69305a05c50SAlex Deucher 	}
6947ed220d7SMichel Dänzer 	WREG32(RADEON_GEN_INT_CNTL, tmp);
6957ed220d7SMichel Dänzer 	return 0;
6967ed220d7SMichel Dänzer }
6977ed220d7SMichel Dänzer 
6989f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev)
6999f022ddfSJerome Glisse {
7009f022ddfSJerome Glisse 	u32 tmp;
7019f022ddfSJerome Glisse 
7029f022ddfSJerome Glisse 	WREG32(R_000040_GEN_INT_CNTL, 0);
7039f022ddfSJerome Glisse 	/* Wait and acknowledge irq */
7049f022ddfSJerome Glisse 	mdelay(1);
7059f022ddfSJerome Glisse 	tmp = RREG32(R_000044_GEN_INT_STATUS);
7069f022ddfSJerome Glisse 	WREG32(R_000044_GEN_INT_STATUS, tmp);
7079f022ddfSJerome Glisse }
7089f022ddfSJerome Glisse 
709cbdd4501SAndi Kleen static uint32_t r100_irq_ack(struct radeon_device *rdev)
7107ed220d7SMichel Dänzer {
7117ed220d7SMichel Dänzer 	uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
71205a05c50SAlex Deucher 	uint32_t irq_mask = RADEON_SW_INT_TEST |
71305a05c50SAlex Deucher 		RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
71405a05c50SAlex Deucher 		RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
7157ed220d7SMichel Dänzer 
7162031f77cSAlex Deucher 	/* the interrupt works, but the status bit is permanently asserted */
7172031f77cSAlex Deucher 	if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
7182031f77cSAlex Deucher 		if (!rdev->irq.gui_idle_acked)
7192031f77cSAlex Deucher 			irq_mask |= RADEON_GUI_IDLE_STAT;
7202031f77cSAlex Deucher 	}
7212031f77cSAlex Deucher 
7227ed220d7SMichel Dänzer 	if (irqs) {
7237ed220d7SMichel Dänzer 		WREG32(RADEON_GEN_INT_STATUS, irqs);
7247ed220d7SMichel Dänzer 	}
7257ed220d7SMichel Dänzer 	return irqs & irq_mask;
7267ed220d7SMichel Dänzer }
7277ed220d7SMichel Dänzer 
7287ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev)
7297ed220d7SMichel Dänzer {
7303e5cb98dSAlex Deucher 	uint32_t status, msi_rearm;
731d4877cf2SAlex Deucher 	bool queue_hotplug = false;
7327ed220d7SMichel Dänzer 
7332031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
7342031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
7352031f77cSAlex Deucher 
7367ed220d7SMichel Dänzer 	status = r100_irq_ack(rdev);
7377ed220d7SMichel Dänzer 	if (!status) {
7387ed220d7SMichel Dänzer 		return IRQ_NONE;
7397ed220d7SMichel Dänzer 	}
740a513c184SJerome Glisse 	if (rdev->shutdown) {
741a513c184SJerome Glisse 		return IRQ_NONE;
742a513c184SJerome Glisse 	}
7437ed220d7SMichel Dänzer 	while (status) {
7447ed220d7SMichel Dänzer 		/* SW interrupt */
7457ed220d7SMichel Dänzer 		if (status & RADEON_SW_INT_TEST) {
7467465280cSAlex Deucher 			radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
7477ed220d7SMichel Dänzer 		}
7482031f77cSAlex Deucher 		/* gui idle interrupt */
7492031f77cSAlex Deucher 		if (status & RADEON_GUI_IDLE_STAT) {
7502031f77cSAlex Deucher 			rdev->irq.gui_idle_acked = true;
7512031f77cSAlex Deucher 			rdev->pm.gui_idle = true;
7522031f77cSAlex Deucher 			wake_up(&rdev->irq.idle_queue);
7532031f77cSAlex Deucher 		}
7547ed220d7SMichel Dänzer 		/* Vertical blank interrupts */
7557ed220d7SMichel Dänzer 		if (status & RADEON_CRTC_VBLANK_STAT) {
7566f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[0]) {
7577ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 0);
758839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
75973a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7607ed220d7SMichel Dänzer 			}
7613e4ea742SMario Kleiner 			if (rdev->irq.pflip[0])
7623e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 0);
7636f34be50SAlex Deucher 		}
7647ed220d7SMichel Dänzer 		if (status & RADEON_CRTC2_VBLANK_STAT) {
7656f34be50SAlex Deucher 			if (rdev->irq.crtc_vblank_int[1]) {
7667ed220d7SMichel Dänzer 				drm_handle_vblank(rdev->ddev, 1);
767839461d3SRafał Miłecki 				rdev->pm.vblank_sync = true;
76873a6d3fcSRafał Miłecki 				wake_up(&rdev->irq.vblank_queue);
7697ed220d7SMichel Dänzer 			}
7703e4ea742SMario Kleiner 			if (rdev->irq.pflip[1])
7713e4ea742SMario Kleiner 				radeon_crtc_handle_flip(rdev, 1);
7726f34be50SAlex Deucher 		}
77305a05c50SAlex Deucher 		if (status & RADEON_FP_DETECT_STAT) {
774d4877cf2SAlex Deucher 			queue_hotplug = true;
775d4877cf2SAlex Deucher 			DRM_DEBUG("HPD1\n");
77605a05c50SAlex Deucher 		}
77705a05c50SAlex Deucher 		if (status & RADEON_FP2_DETECT_STAT) {
778d4877cf2SAlex Deucher 			queue_hotplug = true;
779d4877cf2SAlex Deucher 			DRM_DEBUG("HPD2\n");
78005a05c50SAlex Deucher 		}
7817ed220d7SMichel Dänzer 		status = r100_irq_ack(rdev);
7827ed220d7SMichel Dänzer 	}
7832031f77cSAlex Deucher 	/* reset gui idle ack.  the status bit is broken */
7842031f77cSAlex Deucher 	rdev->irq.gui_idle_acked = false;
785d4877cf2SAlex Deucher 	if (queue_hotplug)
78632c87fcaSTejun Heo 		schedule_work(&rdev->hotplug_work);
7873e5cb98dSAlex Deucher 	if (rdev->msi_enabled) {
7883e5cb98dSAlex Deucher 		switch (rdev->family) {
7893e5cb98dSAlex Deucher 		case CHIP_RS400:
7903e5cb98dSAlex Deucher 		case CHIP_RS480:
7913e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
7923e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm);
7933e5cb98dSAlex Deucher 			WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
7943e5cb98dSAlex Deucher 			break;
7953e5cb98dSAlex Deucher 		default:
7963e5cb98dSAlex Deucher 			msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
7973e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm);
7983e5cb98dSAlex Deucher 			WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
7993e5cb98dSAlex Deucher 			break;
8003e5cb98dSAlex Deucher 		}
8013e5cb98dSAlex Deucher 	}
8027ed220d7SMichel Dänzer 	return IRQ_HANDLED;
8037ed220d7SMichel Dänzer }
8047ed220d7SMichel Dänzer 
8057ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
8067ed220d7SMichel Dänzer {
8077ed220d7SMichel Dänzer 	if (crtc == 0)
8087ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC_CRNT_FRAME);
8097ed220d7SMichel Dänzer 	else
8107ed220d7SMichel Dänzer 		return RREG32(RADEON_CRTC2_CRNT_FRAME);
8117ed220d7SMichel Dänzer }
8127ed220d7SMichel Dänzer 
8139e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask
8149e5b2af7SPauli Nieminen  * for enough space (today caller are ib schedule and buffer move) */
815771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev,
816771fe6b9SJerome Glisse 			  struct radeon_fence *fence)
817771fe6b9SJerome Glisse {
818e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[fence->ring];
8197b1f2485SChristian König 
8209e5b2af7SPauli Nieminen 	/* We have to make sure that caches are flushed before
8219e5b2af7SPauli Nieminen 	 * CPU might read something from VRAM. */
822e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
823e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
824e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
825e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
826771fe6b9SJerome Glisse 	/* Wait until IDLE & CLEAN */
827e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
828e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
829e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
830e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
831cafe6609SJerome Glisse 				RADEON_HDP_READ_BUFFER_INVALIDATE);
832e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
833e32eb50dSChristian König 	radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
834771fe6b9SJerome Glisse 	/* Emit fence sequence & fire IRQ */
835e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
836e32eb50dSChristian König 	radeon_ring_write(ring, fence->seq);
837e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
838e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_SW_INT_FIRE);
839771fe6b9SJerome Glisse }
840771fe6b9SJerome Glisse 
84115d3332fSChristian König void r100_semaphore_ring_emit(struct radeon_device *rdev,
842e32eb50dSChristian König 			      struct radeon_ring *ring,
84315d3332fSChristian König 			      struct radeon_semaphore *semaphore,
8447b1f2485SChristian König 			      bool emit_wait)
84515d3332fSChristian König {
84615d3332fSChristian König 	/* Unused on older asics, since we don't have semaphores or multiple rings */
84715d3332fSChristian König 	BUG();
84815d3332fSChristian König }
84915d3332fSChristian König 
850771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev,
851771fe6b9SJerome Glisse 		   uint64_t src_offset,
852771fe6b9SJerome Glisse 		   uint64_t dst_offset,
853003cefe0SAlex Deucher 		   unsigned num_gpu_pages,
854771fe6b9SJerome Glisse 		   struct radeon_fence *fence)
855771fe6b9SJerome Glisse {
856e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
857771fe6b9SJerome Glisse 	uint32_t cur_pages;
858003cefe0SAlex Deucher 	uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
859771fe6b9SJerome Glisse 	uint32_t pitch;
860771fe6b9SJerome Glisse 	uint32_t stride_pixels;
861771fe6b9SJerome Glisse 	unsigned ndw;
862771fe6b9SJerome Glisse 	int num_loops;
863771fe6b9SJerome Glisse 	int r = 0;
864771fe6b9SJerome Glisse 
865771fe6b9SJerome Glisse 	/* radeon limited to 16k stride */
866771fe6b9SJerome Glisse 	stride_bytes &= 0x3fff;
867771fe6b9SJerome Glisse 	/* radeon pitch is /64 */
868771fe6b9SJerome Glisse 	pitch = stride_bytes / 64;
869771fe6b9SJerome Glisse 	stride_pixels = stride_bytes / 4;
870003cefe0SAlex Deucher 	num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
871771fe6b9SJerome Glisse 
872771fe6b9SJerome Glisse 	/* Ask for enough room for blit + flush + fence */
873771fe6b9SJerome Glisse 	ndw = 64 + (10 * num_loops);
874e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, ndw);
875771fe6b9SJerome Glisse 	if (r) {
876771fe6b9SJerome Glisse 		DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
877771fe6b9SJerome Glisse 		return -EINVAL;
878771fe6b9SJerome Glisse 	}
879003cefe0SAlex Deucher 	while (num_gpu_pages > 0) {
880003cefe0SAlex Deucher 		cur_pages = num_gpu_pages;
881771fe6b9SJerome Glisse 		if (cur_pages > 8191) {
882771fe6b9SJerome Glisse 			cur_pages = 8191;
883771fe6b9SJerome Glisse 		}
884003cefe0SAlex Deucher 		num_gpu_pages -= cur_pages;
885771fe6b9SJerome Glisse 
886771fe6b9SJerome Glisse 		/* pages are in Y direction - height
887771fe6b9SJerome Glisse 		   page width in X direction - width */
888e32eb50dSChristian König 		radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
889e32eb50dSChristian König 		radeon_ring_write(ring,
890771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
891771fe6b9SJerome Glisse 				  RADEON_GMC_DST_PITCH_OFFSET_CNTL |
892771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_CLIPPING |
893771fe6b9SJerome Glisse 				  RADEON_GMC_DST_CLIPPING |
894771fe6b9SJerome Glisse 				  RADEON_GMC_BRUSH_NONE |
895771fe6b9SJerome Glisse 				  (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
896771fe6b9SJerome Glisse 				  RADEON_GMC_SRC_DATATYPE_COLOR |
897771fe6b9SJerome Glisse 				  RADEON_ROP3_S |
898771fe6b9SJerome Glisse 				  RADEON_DP_SRC_SOURCE_MEMORY |
899771fe6b9SJerome Glisse 				  RADEON_GMC_CLR_CMP_CNTL_DIS |
900771fe6b9SJerome Glisse 				  RADEON_GMC_WR_MSK_DIS);
901e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
902e32eb50dSChristian König 		radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
903e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
904e32eb50dSChristian König 		radeon_ring_write(ring, 0);
905e32eb50dSChristian König 		radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
906e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
907e32eb50dSChristian König 		radeon_ring_write(ring, num_gpu_pages);
908e32eb50dSChristian König 		radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
909771fe6b9SJerome Glisse 	}
910e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
911e32eb50dSChristian König 	radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
912e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
913e32eb50dSChristian König 	radeon_ring_write(ring,
914771fe6b9SJerome Glisse 			  RADEON_WAIT_2D_IDLECLEAN |
915771fe6b9SJerome Glisse 			  RADEON_WAIT_HOST_IDLECLEAN |
916771fe6b9SJerome Glisse 			  RADEON_WAIT_DMA_GUI_IDLE);
917771fe6b9SJerome Glisse 	if (fence) {
918771fe6b9SJerome Glisse 		r = radeon_fence_emit(rdev, fence);
919771fe6b9SJerome Glisse 	}
920e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
921771fe6b9SJerome Glisse 	return r;
922771fe6b9SJerome Glisse }
923771fe6b9SJerome Glisse 
92445600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev)
92545600232SJerome Glisse {
92645600232SJerome Glisse 	unsigned i;
92745600232SJerome Glisse 	u32 tmp;
92845600232SJerome Glisse 
92945600232SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
93045600232SJerome Glisse 		tmp = RREG32(R_000E40_RBBM_STATUS);
93145600232SJerome Glisse 		if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
93245600232SJerome Glisse 			return 0;
93345600232SJerome Glisse 		}
93445600232SJerome Glisse 		udelay(1);
93545600232SJerome Glisse 	}
93645600232SJerome Glisse 	return -1;
93745600232SJerome Glisse }
93845600232SJerome Glisse 
939771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev)
940771fe6b9SJerome Glisse {
941e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
942771fe6b9SJerome Glisse 	int r;
943771fe6b9SJerome Glisse 
944e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
945771fe6b9SJerome Glisse 	if (r) {
946771fe6b9SJerome Glisse 		return;
947771fe6b9SJerome Glisse 	}
948e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
949e32eb50dSChristian König 	radeon_ring_write(ring,
950771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY2D_IDLE3D |
951771fe6b9SJerome Glisse 			  RADEON_ISYNC_ANY3D_IDLE2D |
952771fe6b9SJerome Glisse 			  RADEON_ISYNC_WAIT_IDLEGUI |
953771fe6b9SJerome Glisse 			  RADEON_ISYNC_CPSCRATCH_IDLEGUI);
954e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
955771fe6b9SJerome Glisse }
956771fe6b9SJerome Glisse 
95770967ab9SBen Hutchings 
95870967ab9SBen Hutchings /* Load the microcode for the CP */
95970967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev)
960771fe6b9SJerome Glisse {
96170967ab9SBen Hutchings 	struct platform_device *pdev;
96270967ab9SBen Hutchings 	const char *fw_name = NULL;
96370967ab9SBen Hutchings 	int err;
964771fe6b9SJerome Glisse 
965d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("\n");
96670967ab9SBen Hutchings 
96770967ab9SBen Hutchings 	pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
96870967ab9SBen Hutchings 	err = IS_ERR(pdev);
96970967ab9SBen Hutchings 	if (err) {
97070967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
97170967ab9SBen Hutchings 		return -EINVAL;
972771fe6b9SJerome Glisse 	}
973771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
974771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
975771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
976771fe6b9SJerome Glisse 		DRM_INFO("Loading R100 Microcode\n");
97770967ab9SBen Hutchings 		fw_name = FIRMWARE_R100;
978771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R200) ||
979771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV250) ||
980771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV280) ||
981771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS300)) {
982771fe6b9SJerome Glisse 		DRM_INFO("Loading R200 Microcode\n");
98370967ab9SBen Hutchings 		fw_name = FIRMWARE_R200;
984771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R300) ||
985771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R350) ||
986771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV350) ||
987771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV380) ||
988771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS400) ||
989771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS480)) {
990771fe6b9SJerome Glisse 		DRM_INFO("Loading R300 Microcode\n");
99170967ab9SBen Hutchings 		fw_name = FIRMWARE_R300;
992771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_R420) ||
993771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R423) ||
994771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV410)) {
995771fe6b9SJerome Glisse 		DRM_INFO("Loading R400 Microcode\n");
99670967ab9SBen Hutchings 		fw_name = FIRMWARE_R420;
997771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RS690) ||
998771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RS740)) {
999771fe6b9SJerome Glisse 		DRM_INFO("Loading RS690/RS740 Microcode\n");
100070967ab9SBen Hutchings 		fw_name = FIRMWARE_RS690;
1001771fe6b9SJerome Glisse 	} else if (rdev->family == CHIP_RS600) {
1002771fe6b9SJerome Glisse 		DRM_INFO("Loading RS600 Microcode\n");
100370967ab9SBen Hutchings 		fw_name = FIRMWARE_RS600;
1004771fe6b9SJerome Glisse 	} else if ((rdev->family == CHIP_RV515) ||
1005771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R520) ||
1006771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV530) ||
1007771fe6b9SJerome Glisse 		   (rdev->family == CHIP_R580) ||
1008771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV560) ||
1009771fe6b9SJerome Glisse 		   (rdev->family == CHIP_RV570)) {
1010771fe6b9SJerome Glisse 		DRM_INFO("Loading R500 Microcode\n");
101170967ab9SBen Hutchings 		fw_name = FIRMWARE_R520;
101270967ab9SBen Hutchings 	}
101370967ab9SBen Hutchings 
10143ce0a23dSJerome Glisse 	err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
101570967ab9SBen Hutchings 	platform_device_unregister(pdev);
101670967ab9SBen Hutchings 	if (err) {
101770967ab9SBen Hutchings 		printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
101870967ab9SBen Hutchings 		       fw_name);
10193ce0a23dSJerome Glisse 	} else if (rdev->me_fw->size % 8) {
102070967ab9SBen Hutchings 		printk(KERN_ERR
102170967ab9SBen Hutchings 		       "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
10223ce0a23dSJerome Glisse 		       rdev->me_fw->size, fw_name);
102370967ab9SBen Hutchings 		err = -EINVAL;
10243ce0a23dSJerome Glisse 		release_firmware(rdev->me_fw);
10253ce0a23dSJerome Glisse 		rdev->me_fw = NULL;
102670967ab9SBen Hutchings 	}
102770967ab9SBen Hutchings 	return err;
102870967ab9SBen Hutchings }
1029d4550907SJerome Glisse 
103070967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev)
103170967ab9SBen Hutchings {
103270967ab9SBen Hutchings 	const __be32 *fw_data;
103370967ab9SBen Hutchings 	int i, size;
103470967ab9SBen Hutchings 
103570967ab9SBen Hutchings 	if (r100_gui_wait_for_idle(rdev)) {
103670967ab9SBen Hutchings 		printk(KERN_WARNING "Failed to wait GUI idle while "
103770967ab9SBen Hutchings 		       "programming pipes. Bad things might happen.\n");
103870967ab9SBen Hutchings 	}
103970967ab9SBen Hutchings 
10403ce0a23dSJerome Glisse 	if (rdev->me_fw) {
10413ce0a23dSJerome Glisse 		size = rdev->me_fw->size / 4;
10423ce0a23dSJerome Glisse 		fw_data = (const __be32 *)&rdev->me_fw->data[0];
104370967ab9SBen Hutchings 		WREG32(RADEON_CP_ME_RAM_ADDR, 0);
104470967ab9SBen Hutchings 		for (i = 0; i < size; i += 2) {
104570967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAH,
104670967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i]));
104770967ab9SBen Hutchings 			WREG32(RADEON_CP_ME_RAM_DATAL,
104870967ab9SBen Hutchings 			       be32_to_cpup(&fw_data[i + 1]));
1049771fe6b9SJerome Glisse 		}
1050771fe6b9SJerome Glisse 	}
1051771fe6b9SJerome Glisse }
1052771fe6b9SJerome Glisse 
1053771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1054771fe6b9SJerome Glisse {
1055e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1056771fe6b9SJerome Glisse 	unsigned rb_bufsz;
1057771fe6b9SJerome Glisse 	unsigned rb_blksz;
1058771fe6b9SJerome Glisse 	unsigned max_fetch;
1059771fe6b9SJerome Glisse 	unsigned pre_write_timer;
1060771fe6b9SJerome Glisse 	unsigned pre_write_limit;
1061771fe6b9SJerome Glisse 	unsigned indirect2_start;
1062771fe6b9SJerome Glisse 	unsigned indirect1_start;
1063771fe6b9SJerome Glisse 	uint32_t tmp;
1064771fe6b9SJerome Glisse 	int r;
1065771fe6b9SJerome Glisse 
1066771fe6b9SJerome Glisse 	if (r100_debugfs_cp_init(rdev)) {
1067771fe6b9SJerome Glisse 		DRM_ERROR("Failed to register debugfs file for CP !\n");
1068771fe6b9SJerome Glisse 	}
10693ce0a23dSJerome Glisse 	if (!rdev->me_fw) {
107070967ab9SBen Hutchings 		r = r100_cp_init_microcode(rdev);
107170967ab9SBen Hutchings 		if (r) {
107270967ab9SBen Hutchings 			DRM_ERROR("Failed to load firmware!\n");
107370967ab9SBen Hutchings 			return r;
107470967ab9SBen Hutchings 		}
107570967ab9SBen Hutchings 	}
107670967ab9SBen Hutchings 
1077771fe6b9SJerome Glisse 	/* Align ring size */
1078771fe6b9SJerome Glisse 	rb_bufsz = drm_order(ring_size / 8);
1079771fe6b9SJerome Glisse 	ring_size = (1 << (rb_bufsz + 1)) * 4;
1080771fe6b9SJerome Glisse 	r100_cp_load_microcode(rdev);
1081e32eb50dSChristian König 	r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
108278c5560aSAlex Deucher 			     RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
108378c5560aSAlex Deucher 			     0, 0x7fffff, RADEON_CP_PACKET2);
1084771fe6b9SJerome Glisse 	if (r) {
1085771fe6b9SJerome Glisse 		return r;
1086771fe6b9SJerome Glisse 	}
1087771fe6b9SJerome Glisse 	/* Each time the cp read 1024 bytes (16 dword/quadword) update
1088771fe6b9SJerome Glisse 	 * the rptr copy in system ram */
1089771fe6b9SJerome Glisse 	rb_blksz = 9;
1090771fe6b9SJerome Glisse 	/* cp will read 128bytes at a time (4 dwords) */
1091771fe6b9SJerome Glisse 	max_fetch = 1;
1092e32eb50dSChristian König 	ring->align_mask = 16 - 1;
1093771fe6b9SJerome Glisse 	/* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1094771fe6b9SJerome Glisse 	pre_write_timer = 64;
1095771fe6b9SJerome Glisse 	/* Force CP_RB_WPTR write if written more than one time before the
1096771fe6b9SJerome Glisse 	 * delay expire
1097771fe6b9SJerome Glisse 	 */
1098771fe6b9SJerome Glisse 	pre_write_limit = 0;
1099771fe6b9SJerome Glisse 	/* Setup the cp cache like this (cache size is 96 dwords) :
1100771fe6b9SJerome Glisse 	 *	RING		0  to 15
1101771fe6b9SJerome Glisse 	 *	INDIRECT1	16 to 79
1102771fe6b9SJerome Glisse 	 *	INDIRECT2	80 to 95
1103771fe6b9SJerome Glisse 	 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1104771fe6b9SJerome Glisse 	 *    indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1105771fe6b9SJerome Glisse 	 *    indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1106771fe6b9SJerome Glisse 	 * Idea being that most of the gpu cmd will be through indirect1 buffer
1107771fe6b9SJerome Glisse 	 * so it gets the bigger cache.
1108771fe6b9SJerome Glisse 	 */
1109771fe6b9SJerome Glisse 	indirect2_start = 80;
1110771fe6b9SJerome Glisse 	indirect1_start = 16;
1111771fe6b9SJerome Glisse 	/* cp setup */
1112771fe6b9SJerome Glisse 	WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
1113d6f28938SAlex Deucher 	tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
1114771fe6b9SJerome Glisse 	       REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
1115724c80e1SAlex Deucher 	       REG_SET(RADEON_MAX_FETCH, max_fetch));
1116d6f28938SAlex Deucher #ifdef __BIG_ENDIAN
1117d6f28938SAlex Deucher 	tmp |= RADEON_BUF_SWAP_32BIT;
1118d6f28938SAlex Deucher #endif
1119724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
1120d6f28938SAlex Deucher 
1121771fe6b9SJerome Glisse 	/* Set ring address */
1122e32eb50dSChristian König 	DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1123e32eb50dSChristian König 	WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
1124771fe6b9SJerome Glisse 	/* Force read & write ptr to 0 */
1125724c80e1SAlex Deucher 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
1126771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
1127e32eb50dSChristian König 	ring->wptr = 0;
1128e32eb50dSChristian König 	WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1129724c80e1SAlex Deucher 
1130724c80e1SAlex Deucher 	/* set the wb address whether it's enabled or not */
1131724c80e1SAlex Deucher 	WREG32(R_00070C_CP_RB_RPTR_ADDR,
1132724c80e1SAlex Deucher 		S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1133724c80e1SAlex Deucher 	WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1134724c80e1SAlex Deucher 
1135724c80e1SAlex Deucher 	if (rdev->wb.enabled)
1136724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0xff);
1137724c80e1SAlex Deucher 	else {
1138724c80e1SAlex Deucher 		tmp |= RADEON_RB_NO_UPDATE;
1139724c80e1SAlex Deucher 		WREG32(R_000770_SCRATCH_UMSK, 0);
1140724c80e1SAlex Deucher 	}
1141724c80e1SAlex Deucher 
1142771fe6b9SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
1143771fe6b9SJerome Glisse 	udelay(10);
1144e32eb50dSChristian König 	ring->rptr = RREG32(RADEON_CP_RB_RPTR);
1145771fe6b9SJerome Glisse 	/* Set cp mode to bus mastering & enable cp*/
1146771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE,
1147771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1148771fe6b9SJerome Glisse 	       REG_SET(RADEON_INDIRECT1_START, indirect1_start));
1149d75ee3beSAlex Deucher 	WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1150d75ee3beSAlex Deucher 	WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
1151771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
1152771fe6b9SJerome Glisse 	radeon_ring_start(rdev);
1153e32eb50dSChristian König 	r = radeon_ring_test(rdev, ring);
1154771fe6b9SJerome Glisse 	if (r) {
1155771fe6b9SJerome Glisse 		DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1156771fe6b9SJerome Glisse 		return r;
1157771fe6b9SJerome Glisse 	}
1158e32eb50dSChristian König 	ring->ready = true;
115953595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
1160771fe6b9SJerome Glisse 	return 0;
1161771fe6b9SJerome Glisse }
1162771fe6b9SJerome Glisse 
1163771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev)
1164771fe6b9SJerome Glisse {
116545600232SJerome Glisse 	if (r100_cp_wait_for_idle(rdev)) {
116645600232SJerome Glisse 		DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
116745600232SJerome Glisse 	}
1168771fe6b9SJerome Glisse 	/* Disable ring */
1169a18d7ea1SJerome Glisse 	r100_cp_disable(rdev);
1170e32eb50dSChristian König 	radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1171771fe6b9SJerome Glisse 	DRM_INFO("radeon: cp finalized\n");
1172771fe6b9SJerome Glisse }
1173771fe6b9SJerome Glisse 
1174771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev)
1175771fe6b9SJerome Glisse {
1176771fe6b9SJerome Glisse 	/* Disable ring */
117753595338SDave Airlie 	radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
1178e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1179771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_MODE, 0);
1180771fe6b9SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
1181724c80e1SAlex Deucher 	WREG32(R_000770_SCRATCH_UMSK, 0);
1182771fe6b9SJerome Glisse 	if (r100_gui_wait_for_idle(rdev)) {
1183771fe6b9SJerome Glisse 		printk(KERN_WARNING "Failed to wait GUI idle while "
1184771fe6b9SJerome Glisse 		       "programming pipes. Bad things might happen.\n");
1185771fe6b9SJerome Glisse 	}
1186771fe6b9SJerome Glisse }
1187771fe6b9SJerome Glisse 
1188771fe6b9SJerome Glisse /*
1189771fe6b9SJerome Glisse  * CS functions
1190771fe6b9SJerome Glisse  */
1191771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1192771fe6b9SJerome Glisse 			  struct radeon_cs_packet *pkt,
1193068a117cSJerome Glisse 			  const unsigned *auth, unsigned n,
1194771fe6b9SJerome Glisse 			  radeon_packet0_check_t check)
1195771fe6b9SJerome Glisse {
1196771fe6b9SJerome Glisse 	unsigned reg;
1197771fe6b9SJerome Glisse 	unsigned i, j, m;
1198771fe6b9SJerome Glisse 	unsigned idx;
1199771fe6b9SJerome Glisse 	int r;
1200771fe6b9SJerome Glisse 
1201771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1202771fe6b9SJerome Glisse 	reg = pkt->reg;
1203068a117cSJerome Glisse 	/* Check that register fall into register range
1204068a117cSJerome Glisse 	 * determined by the number of entry (n) in the
1205068a117cSJerome Glisse 	 * safe register bitmap.
1206068a117cSJerome Glisse 	 */
1207771fe6b9SJerome Glisse 	if (pkt->one_reg_wr) {
1208771fe6b9SJerome Glisse 		if ((reg >> 7) > n) {
1209771fe6b9SJerome Glisse 			return -EINVAL;
1210771fe6b9SJerome Glisse 		}
1211771fe6b9SJerome Glisse 	} else {
1212771fe6b9SJerome Glisse 		if (((reg + (pkt->count << 2)) >> 7) > n) {
1213771fe6b9SJerome Glisse 			return -EINVAL;
1214771fe6b9SJerome Glisse 		}
1215771fe6b9SJerome Glisse 	}
1216771fe6b9SJerome Glisse 	for (i = 0; i <= pkt->count; i++, idx++) {
1217771fe6b9SJerome Glisse 		j = (reg >> 7);
1218771fe6b9SJerome Glisse 		m = 1 << ((reg >> 2) & 31);
1219771fe6b9SJerome Glisse 		if (auth[j] & m) {
1220771fe6b9SJerome Glisse 			r = check(p, pkt, idx, reg);
1221771fe6b9SJerome Glisse 			if (r) {
1222771fe6b9SJerome Glisse 				return r;
1223771fe6b9SJerome Glisse 			}
1224771fe6b9SJerome Glisse 		}
1225771fe6b9SJerome Glisse 		if (pkt->one_reg_wr) {
1226771fe6b9SJerome Glisse 			if (!(auth[j] & m)) {
1227771fe6b9SJerome Glisse 				break;
1228771fe6b9SJerome Glisse 			}
1229771fe6b9SJerome Glisse 		} else {
1230771fe6b9SJerome Glisse 			reg += 4;
1231771fe6b9SJerome Glisse 		}
1232771fe6b9SJerome Glisse 	}
1233771fe6b9SJerome Glisse 	return 0;
1234771fe6b9SJerome Glisse }
1235771fe6b9SJerome Glisse 
1236771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p,
1237771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt)
1238771fe6b9SJerome Glisse {
1239771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1240771fe6b9SJerome Glisse 	unsigned i;
1241771fe6b9SJerome Glisse 	unsigned idx;
1242771fe6b9SJerome Glisse 
1243771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1244771fe6b9SJerome Glisse 	idx = pkt->idx;
1245771fe6b9SJerome Glisse 	for (i = 0; i <= (pkt->count + 1); i++, idx++) {
1246771fe6b9SJerome Glisse 		DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
1247771fe6b9SJerome Glisse 	}
1248771fe6b9SJerome Glisse }
1249771fe6b9SJerome Glisse 
1250771fe6b9SJerome Glisse /**
1251771fe6b9SJerome Glisse  * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
1252771fe6b9SJerome Glisse  * @parser:	parser structure holding parsing context.
1253771fe6b9SJerome Glisse  * @pkt:	where to store packet informations
1254771fe6b9SJerome Glisse  *
1255771fe6b9SJerome Glisse  * Assume that chunk_ib_index is properly set. Will return -EINVAL
1256771fe6b9SJerome Glisse  * if packet is bigger than remaining ib size. or if packets is unknown.
1257771fe6b9SJerome Glisse  **/
1258771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p,
1259771fe6b9SJerome Glisse 			 struct radeon_cs_packet *pkt,
1260771fe6b9SJerome Glisse 			 unsigned idx)
1261771fe6b9SJerome Glisse {
1262771fe6b9SJerome Glisse 	struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
1263fa99239cSRoel Kluin 	uint32_t header;
1264771fe6b9SJerome Glisse 
1265771fe6b9SJerome Glisse 	if (idx >= ib_chunk->length_dw) {
1266771fe6b9SJerome Glisse 		DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
1267771fe6b9SJerome Glisse 			  idx, ib_chunk->length_dw);
1268771fe6b9SJerome Glisse 		return -EINVAL;
1269771fe6b9SJerome Glisse 	}
1270513bcb46SDave Airlie 	header = radeon_get_ib_value(p, idx);
1271771fe6b9SJerome Glisse 	pkt->idx = idx;
1272771fe6b9SJerome Glisse 	pkt->type = CP_PACKET_GET_TYPE(header);
1273771fe6b9SJerome Glisse 	pkt->count = CP_PACKET_GET_COUNT(header);
1274771fe6b9SJerome Glisse 	switch (pkt->type) {
1275771fe6b9SJerome Glisse 	case PACKET_TYPE0:
1276771fe6b9SJerome Glisse 		pkt->reg = CP_PACKET0_GET_REG(header);
1277771fe6b9SJerome Glisse 		pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
1278771fe6b9SJerome Glisse 		break;
1279771fe6b9SJerome Glisse 	case PACKET_TYPE3:
1280771fe6b9SJerome Glisse 		pkt->opcode = CP_PACKET3_GET_OPCODE(header);
1281771fe6b9SJerome Glisse 		break;
1282771fe6b9SJerome Glisse 	case PACKET_TYPE2:
1283771fe6b9SJerome Glisse 		pkt->count = -1;
1284771fe6b9SJerome Glisse 		break;
1285771fe6b9SJerome Glisse 	default:
1286771fe6b9SJerome Glisse 		DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
1287771fe6b9SJerome Glisse 		return -EINVAL;
1288771fe6b9SJerome Glisse 	}
1289771fe6b9SJerome Glisse 	if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
1290771fe6b9SJerome Glisse 		DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
1291771fe6b9SJerome Glisse 			  pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
1292771fe6b9SJerome Glisse 		return -EINVAL;
1293771fe6b9SJerome Glisse 	}
1294771fe6b9SJerome Glisse 	return 0;
1295771fe6b9SJerome Glisse }
1296771fe6b9SJerome Glisse 
1297771fe6b9SJerome Glisse /**
1298531369e6SDave Airlie  * r100_cs_packet_next_vline() - parse userspace VLINE packet
1299531369e6SDave Airlie  * @parser:		parser structure holding parsing context.
1300531369e6SDave Airlie  *
1301531369e6SDave Airlie  * Userspace sends a special sequence for VLINE waits.
1302531369e6SDave Airlie  * PACKET0 - VLINE_START_END + value
1303531369e6SDave Airlie  * PACKET0 - WAIT_UNTIL +_value
1304531369e6SDave Airlie  * RELOC (P3) - crtc_id in reloc.
1305531369e6SDave Airlie  *
1306531369e6SDave Airlie  * This function parses this and relocates the VLINE START END
1307531369e6SDave Airlie  * and WAIT UNTIL packets to the correct crtc.
1308531369e6SDave Airlie  * It also detects a switched off crtc and nulls out the
1309531369e6SDave Airlie  * wait in that case.
1310531369e6SDave Airlie  */
1311531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1312531369e6SDave Airlie {
1313531369e6SDave Airlie 	struct drm_mode_object *obj;
1314531369e6SDave Airlie 	struct drm_crtc *crtc;
1315531369e6SDave Airlie 	struct radeon_crtc *radeon_crtc;
1316531369e6SDave Airlie 	struct radeon_cs_packet p3reloc, waitreloc;
1317531369e6SDave Airlie 	int crtc_id;
1318531369e6SDave Airlie 	int r;
1319531369e6SDave Airlie 	uint32_t header, h_idx, reg;
1320513bcb46SDave Airlie 	volatile uint32_t *ib;
1321531369e6SDave Airlie 
1322513bcb46SDave Airlie 	ib = p->ib->ptr;
1323531369e6SDave Airlie 
1324531369e6SDave Airlie 	/* parse the wait until */
1325531369e6SDave Airlie 	r = r100_cs_packet_parse(p, &waitreloc, p->idx);
1326531369e6SDave Airlie 	if (r)
1327531369e6SDave Airlie 		return r;
1328531369e6SDave Airlie 
1329531369e6SDave Airlie 	/* check its a wait until and only 1 count */
1330531369e6SDave Airlie 	if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1331531369e6SDave Airlie 	    waitreloc.count != 0) {
1332531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until segment\n");
1333a3a88a66SPaul Bolle 		return -EINVAL;
1334531369e6SDave Airlie 	}
1335531369e6SDave Airlie 
1336513bcb46SDave Airlie 	if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
1337531369e6SDave Airlie 		DRM_ERROR("vline wait had illegal wait until\n");
1338a3a88a66SPaul Bolle 		return -EINVAL;
1339531369e6SDave Airlie 	}
1340531369e6SDave Airlie 
1341531369e6SDave Airlie 	/* jump over the NOP */
134290ebd065SAlex Deucher 	r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
1343531369e6SDave Airlie 	if (r)
1344531369e6SDave Airlie 		return r;
1345531369e6SDave Airlie 
1346531369e6SDave Airlie 	h_idx = p->idx - 2;
134790ebd065SAlex Deucher 	p->idx += waitreloc.count + 2;
134890ebd065SAlex Deucher 	p->idx += p3reloc.count + 2;
1349531369e6SDave Airlie 
1350513bcb46SDave Airlie 	header = radeon_get_ib_value(p, h_idx);
1351513bcb46SDave Airlie 	crtc_id = radeon_get_ib_value(p, h_idx + 5);
1352d4ac6a05SDave Airlie 	reg = CP_PACKET0_GET_REG(header);
1353531369e6SDave Airlie 	obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
1354531369e6SDave Airlie 	if (!obj) {
1355531369e6SDave Airlie 		DRM_ERROR("cannot find crtc %d\n", crtc_id);
1356a3a88a66SPaul Bolle 		return -EINVAL;
1357531369e6SDave Airlie 	}
1358531369e6SDave Airlie 	crtc = obj_to_crtc(obj);
1359531369e6SDave Airlie 	radeon_crtc = to_radeon_crtc(crtc);
1360531369e6SDave Airlie 	crtc_id = radeon_crtc->crtc_id;
1361531369e6SDave Airlie 
1362531369e6SDave Airlie 	if (!crtc->enabled) {
1363531369e6SDave Airlie 		/* if the CRTC isn't enabled - we need to nop out the wait until */
1364513bcb46SDave Airlie 		ib[h_idx + 2] = PACKET2(0);
1365513bcb46SDave Airlie 		ib[h_idx + 3] = PACKET2(0);
1366531369e6SDave Airlie 	} else if (crtc_id == 1) {
1367531369e6SDave Airlie 		switch (reg) {
1368531369e6SDave Airlie 		case AVIVO_D1MODE_VLINE_START_END:
136990ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1370531369e6SDave Airlie 			header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1371531369e6SDave Airlie 			break;
1372531369e6SDave Airlie 		case RADEON_CRTC_GUI_TRIG_VLINE:
137390ebd065SAlex Deucher 			header &= ~R300_CP_PACKET0_REG_MASK;
1374531369e6SDave Airlie 			header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1375531369e6SDave Airlie 			break;
1376531369e6SDave Airlie 		default:
1377531369e6SDave Airlie 			DRM_ERROR("unknown crtc reloc\n");
1378a3a88a66SPaul Bolle 			return -EINVAL;
1379531369e6SDave Airlie 		}
1380513bcb46SDave Airlie 		ib[h_idx] = header;
1381513bcb46SDave Airlie 		ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
1382531369e6SDave Airlie 	}
1383a3a88a66SPaul Bolle 
1384a3a88a66SPaul Bolle 	return 0;
1385531369e6SDave Airlie }
1386531369e6SDave Airlie 
1387531369e6SDave Airlie /**
1388771fe6b9SJerome Glisse  * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
1389771fe6b9SJerome Glisse  * @parser:		parser structure holding parsing context.
1390771fe6b9SJerome Glisse  * @data:		pointer to relocation data
1391771fe6b9SJerome Glisse  * @offset_start:	starting offset
1392771fe6b9SJerome Glisse  * @offset_mask:	offset mask (to align start offset on)
1393771fe6b9SJerome Glisse  * @reloc:		reloc informations
1394771fe6b9SJerome Glisse  *
1395771fe6b9SJerome Glisse  * Check next packet is relocation packet3, do bo validation and compute
1396771fe6b9SJerome Glisse  * GPU offset using the provided start.
1397771fe6b9SJerome Glisse  **/
1398771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
1399771fe6b9SJerome Glisse 			      struct radeon_cs_reloc **cs_reloc)
1400771fe6b9SJerome Glisse {
1401771fe6b9SJerome Glisse 	struct radeon_cs_chunk *relocs_chunk;
1402771fe6b9SJerome Glisse 	struct radeon_cs_packet p3reloc;
1403771fe6b9SJerome Glisse 	unsigned idx;
1404771fe6b9SJerome Glisse 	int r;
1405771fe6b9SJerome Glisse 
1406771fe6b9SJerome Glisse 	if (p->chunk_relocs_idx == -1) {
1407771fe6b9SJerome Glisse 		DRM_ERROR("No relocation chunk !\n");
1408771fe6b9SJerome Glisse 		return -EINVAL;
1409771fe6b9SJerome Glisse 	}
1410771fe6b9SJerome Glisse 	*cs_reloc = NULL;
1411771fe6b9SJerome Glisse 	relocs_chunk = &p->chunks[p->chunk_relocs_idx];
1412771fe6b9SJerome Glisse 	r = r100_cs_packet_parse(p, &p3reloc, p->idx);
1413771fe6b9SJerome Glisse 	if (r) {
1414771fe6b9SJerome Glisse 		return r;
1415771fe6b9SJerome Glisse 	}
1416771fe6b9SJerome Glisse 	p->idx += p3reloc.count + 2;
1417771fe6b9SJerome Glisse 	if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
1418771fe6b9SJerome Glisse 		DRM_ERROR("No packet3 for relocation for packet at %d.\n",
1419771fe6b9SJerome Glisse 			  p3reloc.idx);
1420771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1421771fe6b9SJerome Glisse 		return -EINVAL;
1422771fe6b9SJerome Glisse 	}
1423513bcb46SDave Airlie 	idx = radeon_get_ib_value(p, p3reloc.idx + 1);
1424771fe6b9SJerome Glisse 	if (idx >= relocs_chunk->length_dw) {
1425771fe6b9SJerome Glisse 		DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
1426771fe6b9SJerome Glisse 			  idx, relocs_chunk->length_dw);
1427771fe6b9SJerome Glisse 		r100_cs_dump_packet(p, &p3reloc);
1428771fe6b9SJerome Glisse 		return -EINVAL;
1429771fe6b9SJerome Glisse 	}
1430771fe6b9SJerome Glisse 	/* FIXME: we assume reloc size is 4 dwords */
1431771fe6b9SJerome Glisse 	*cs_reloc = p->relocs_ptr[(idx / 4)];
1432771fe6b9SJerome Glisse 	return 0;
1433771fe6b9SJerome Glisse }
1434771fe6b9SJerome Glisse 
1435551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt)
1436551ebd83SDave Airlie {
1437551ebd83SDave Airlie 	int vtx_size;
1438551ebd83SDave Airlie 	vtx_size = 2;
1439551ebd83SDave Airlie 	/* ordered according to bits in spec */
1440551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1441551ebd83SDave Airlie 		vtx_size++;
1442551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1443551ebd83SDave Airlie 		vtx_size += 3;
1444551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1445551ebd83SDave Airlie 		vtx_size++;
1446551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1447551ebd83SDave Airlie 		vtx_size++;
1448551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1449551ebd83SDave Airlie 		vtx_size += 3;
1450551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1451551ebd83SDave Airlie 		vtx_size++;
1452551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1453551ebd83SDave Airlie 		vtx_size++;
1454551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1455551ebd83SDave Airlie 		vtx_size += 2;
1456551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1457551ebd83SDave Airlie 		vtx_size += 2;
1458551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1459551ebd83SDave Airlie 		vtx_size++;
1460551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1461551ebd83SDave Airlie 		vtx_size += 2;
1462551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1463551ebd83SDave Airlie 		vtx_size++;
1464551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1465551ebd83SDave Airlie 		vtx_size += 2;
1466551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1467551ebd83SDave Airlie 		vtx_size++;
1468551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1469551ebd83SDave Airlie 		vtx_size++;
1470551ebd83SDave Airlie 	/* blend weight */
1471551ebd83SDave Airlie 	if (vtx_fmt & (0x7 << 15))
1472551ebd83SDave Airlie 		vtx_size += (vtx_fmt >> 15) & 0x7;
1473551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1474551ebd83SDave Airlie 		vtx_size += 3;
1475551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1476551ebd83SDave Airlie 		vtx_size += 2;
1477551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1478551ebd83SDave Airlie 		vtx_size++;
1479551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1480551ebd83SDave Airlie 		vtx_size++;
1481551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1482551ebd83SDave Airlie 		vtx_size++;
1483551ebd83SDave Airlie 	if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1484551ebd83SDave Airlie 		vtx_size++;
1485551ebd83SDave Airlie 	return vtx_size;
1486551ebd83SDave Airlie }
1487551ebd83SDave Airlie 
1488771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p,
1489551ebd83SDave Airlie 			      struct radeon_cs_packet *pkt,
1490551ebd83SDave Airlie 			      unsigned idx, unsigned reg)
1491771fe6b9SJerome Glisse {
1492771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1493551ebd83SDave Airlie 	struct r100_cs_track *track;
1494771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1495771fe6b9SJerome Glisse 	uint32_t tmp;
1496771fe6b9SJerome Glisse 	int r;
1497551ebd83SDave Airlie 	int i, face;
1498e024e110SDave Airlie 	u32 tile_flags = 0;
1499513bcb46SDave Airlie 	u32 idx_value;
1500771fe6b9SJerome Glisse 
1501771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1502551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1503551ebd83SDave Airlie 
1504513bcb46SDave Airlie 	idx_value = radeon_get_ib_value(p, idx);
1505513bcb46SDave Airlie 
1506771fe6b9SJerome Glisse 	switch (reg) {
1507531369e6SDave Airlie 	case RADEON_CRTC_GUI_TRIG_VLINE:
1508531369e6SDave Airlie 		r = r100_cs_packet_parse_vline(p);
1509531369e6SDave Airlie 		if (r) {
1510531369e6SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1511531369e6SDave Airlie 				  idx, reg);
1512531369e6SDave Airlie 			r100_cs_dump_packet(p, pkt);
1513531369e6SDave Airlie 			return r;
1514531369e6SDave Airlie 		}
1515531369e6SDave Airlie 		break;
1516771fe6b9SJerome Glisse 		/* FIXME: only allow PACKET3 blit? easier to check for out of
1517771fe6b9SJerome Glisse 		 * range access */
1518771fe6b9SJerome Glisse 	case RADEON_DST_PITCH_OFFSET:
1519771fe6b9SJerome Glisse 	case RADEON_SRC_PITCH_OFFSET:
1520551ebd83SDave Airlie 		r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1521551ebd83SDave Airlie 		if (r)
1522551ebd83SDave Airlie 			return r;
1523551ebd83SDave Airlie 		break;
1524551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHOFFSET:
1525771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1526771fe6b9SJerome Glisse 		if (r) {
1527771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1528771fe6b9SJerome Glisse 				  idx, reg);
1529771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1530771fe6b9SJerome Glisse 			return r;
1531771fe6b9SJerome Glisse 		}
1532551ebd83SDave Airlie 		track->zb.robj = reloc->robj;
1533513bcb46SDave Airlie 		track->zb.offset = idx_value;
153440b4a759SMarek Olšák 		track->zb_dirty = true;
1535513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1536771fe6b9SJerome Glisse 		break;
1537771fe6b9SJerome Glisse 	case RADEON_RB3D_COLOROFFSET:
1538551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1539551ebd83SDave Airlie 		if (r) {
1540551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1541551ebd83SDave Airlie 				  idx, reg);
1542551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1543551ebd83SDave Airlie 			return r;
1544551ebd83SDave Airlie 		}
1545551ebd83SDave Airlie 		track->cb[0].robj = reloc->robj;
1546513bcb46SDave Airlie 		track->cb[0].offset = idx_value;
154740b4a759SMarek Olšák 		track->cb_dirty = true;
1548513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1549551ebd83SDave Airlie 		break;
1550771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_0:
1551771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_1:
1552771fe6b9SJerome Glisse 	case RADEON_PP_TXOFFSET_2:
1553551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXOFFSET_0) / 24;
1554771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1555771fe6b9SJerome Glisse 		if (r) {
1556771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1557771fe6b9SJerome Glisse 				  idx, reg);
1558771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1559771fe6b9SJerome Glisse 			return r;
1560771fe6b9SJerome Glisse 		}
1561*f2746f83SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1562*f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1563*f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MACRO_TILE;
1564*f2746f83SAlex Deucher 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1565*f2746f83SAlex Deucher 				tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1566*f2746f83SAlex Deucher 
1567*f2746f83SAlex Deucher 			tmp = idx_value & ~(0x7 << 2);
1568*f2746f83SAlex Deucher 			tmp |= tile_flags;
1569*f2746f83SAlex Deucher 			ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
1570*f2746f83SAlex Deucher 		} else
1571513bcb46SDave Airlie 			ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1572551ebd83SDave Airlie 		track->textures[i].robj = reloc->robj;
157340b4a759SMarek Olšák 		track->tex_dirty = true;
1574771fe6b9SJerome Glisse 		break;
1575551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_0:
1576551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_1:
1577551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_2:
1578551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_3:
1579551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T0_4:
1580551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
1581551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1582551ebd83SDave Airlie 		if (r) {
1583551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1584551ebd83SDave Airlie 				  idx, reg);
1585551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1586551ebd83SDave Airlie 			return r;
1587551ebd83SDave Airlie 		}
1588513bcb46SDave Airlie 		track->textures[0].cube_info[i].offset = idx_value;
1589513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1590551ebd83SDave Airlie 		track->textures[0].cube_info[i].robj = reloc->robj;
159140b4a759SMarek Olšák 		track->tex_dirty = true;
1592551ebd83SDave Airlie 		break;
1593551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_0:
1594551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_1:
1595551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_2:
1596551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_3:
1597551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T1_4:
1598551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
1599551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1600551ebd83SDave Airlie 		if (r) {
1601551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1602551ebd83SDave Airlie 				  idx, reg);
1603551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1604551ebd83SDave Airlie 			return r;
1605551ebd83SDave Airlie 		}
1606513bcb46SDave Airlie 		track->textures[1].cube_info[i].offset = idx_value;
1607513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1608551ebd83SDave Airlie 		track->textures[1].cube_info[i].robj = reloc->robj;
160940b4a759SMarek Olšák 		track->tex_dirty = true;
1610551ebd83SDave Airlie 		break;
1611551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_0:
1612551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_1:
1613551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_2:
1614551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_3:
1615551ebd83SDave Airlie 	case RADEON_PP_CUBIC_OFFSET_T2_4:
1616551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
1617551ebd83SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1618551ebd83SDave Airlie 		if (r) {
1619551ebd83SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1620551ebd83SDave Airlie 				  idx, reg);
1621551ebd83SDave Airlie 			r100_cs_dump_packet(p, pkt);
1622551ebd83SDave Airlie 			return r;
1623551ebd83SDave Airlie 		}
1624513bcb46SDave Airlie 		track->textures[2].cube_info[i].offset = idx_value;
1625513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
1626551ebd83SDave Airlie 		track->textures[2].cube_info[i].robj = reloc->robj;
162740b4a759SMarek Olšák 		track->tex_dirty = true;
1628551ebd83SDave Airlie 		break;
1629551ebd83SDave Airlie 	case RADEON_RE_WIDTH_HEIGHT:
1630513bcb46SDave Airlie 		track->maxy = ((idx_value >> 16) & 0x7FF);
163140b4a759SMarek Olšák 		track->cb_dirty = true;
163240b4a759SMarek Olšák 		track->zb_dirty = true;
1633551ebd83SDave Airlie 		break;
1634e024e110SDave Airlie 	case RADEON_RB3D_COLORPITCH:
1635e024e110SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
1636e024e110SDave Airlie 		if (r) {
1637e024e110SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1638e024e110SDave Airlie 				  idx, reg);
1639e024e110SDave Airlie 			r100_cs_dump_packet(p, pkt);
1640e024e110SDave Airlie 			return r;
1641e024e110SDave Airlie 		}
1642c9068eb2SAlex Deucher 		if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
1643e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
1644e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_TILE_ENABLE;
1645e024e110SDave Airlie 			if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
1646e024e110SDave Airlie 				tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
1647e024e110SDave Airlie 
1648513bcb46SDave Airlie 			tmp = idx_value & ~(0x7 << 16);
1649e024e110SDave Airlie 			tmp |= tile_flags;
1650e024e110SDave Airlie 			ib[idx] = tmp;
1651c9068eb2SAlex Deucher 		} else
1652c9068eb2SAlex Deucher 			ib[idx] = idx_value;
1653551ebd83SDave Airlie 
1654513bcb46SDave Airlie 		track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
165540b4a759SMarek Olšák 		track->cb_dirty = true;
1656551ebd83SDave Airlie 		break;
1657551ebd83SDave Airlie 	case RADEON_RB3D_DEPTHPITCH:
1658513bcb46SDave Airlie 		track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
165940b4a759SMarek Olšák 		track->zb_dirty = true;
1660551ebd83SDave Airlie 		break;
1661551ebd83SDave Airlie 	case RADEON_RB3D_CNTL:
1662513bcb46SDave Airlie 		switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
1663551ebd83SDave Airlie 		case 7:
1664551ebd83SDave Airlie 		case 8:
1665551ebd83SDave Airlie 		case 9:
1666551ebd83SDave Airlie 		case 11:
1667551ebd83SDave Airlie 		case 12:
1668551ebd83SDave Airlie 			track->cb[0].cpp = 1;
1669551ebd83SDave Airlie 			break;
1670551ebd83SDave Airlie 		case 3:
1671551ebd83SDave Airlie 		case 4:
1672551ebd83SDave Airlie 		case 15:
1673551ebd83SDave Airlie 			track->cb[0].cpp = 2;
1674551ebd83SDave Airlie 			break;
1675551ebd83SDave Airlie 		case 6:
1676551ebd83SDave Airlie 			track->cb[0].cpp = 4;
1677551ebd83SDave Airlie 			break;
1678551ebd83SDave Airlie 		default:
1679551ebd83SDave Airlie 			DRM_ERROR("Invalid color buffer format (%d) !\n",
1680513bcb46SDave Airlie 				  ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
1681551ebd83SDave Airlie 			return -EINVAL;
1682551ebd83SDave Airlie 		}
1683513bcb46SDave Airlie 		track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
168440b4a759SMarek Olšák 		track->cb_dirty = true;
168540b4a759SMarek Olšák 		track->zb_dirty = true;
1686551ebd83SDave Airlie 		break;
1687551ebd83SDave Airlie 	case RADEON_RB3D_ZSTENCILCNTL:
1688513bcb46SDave Airlie 		switch (idx_value & 0xf) {
1689551ebd83SDave Airlie 		case 0:
1690551ebd83SDave Airlie 			track->zb.cpp = 2;
1691551ebd83SDave Airlie 			break;
1692551ebd83SDave Airlie 		case 2:
1693551ebd83SDave Airlie 		case 3:
1694551ebd83SDave Airlie 		case 4:
1695551ebd83SDave Airlie 		case 5:
1696551ebd83SDave Airlie 		case 9:
1697551ebd83SDave Airlie 		case 11:
1698551ebd83SDave Airlie 			track->zb.cpp = 4;
1699551ebd83SDave Airlie 			break;
1700551ebd83SDave Airlie 		default:
1701551ebd83SDave Airlie 			break;
1702551ebd83SDave Airlie 		}
170340b4a759SMarek Olšák 		track->zb_dirty = true;
1704e024e110SDave Airlie 		break;
170517782d99SDave Airlie 	case RADEON_RB3D_ZPASS_ADDR:
170617782d99SDave Airlie 		r = r100_cs_packet_next_reloc(p, &reloc);
170717782d99SDave Airlie 		if (r) {
170817782d99SDave Airlie 			DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
170917782d99SDave Airlie 				  idx, reg);
171017782d99SDave Airlie 			r100_cs_dump_packet(p, pkt);
171117782d99SDave Airlie 			return r;
171217782d99SDave Airlie 		}
1713513bcb46SDave Airlie 		ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
171417782d99SDave Airlie 		break;
1715551ebd83SDave Airlie 	case RADEON_PP_CNTL:
1716551ebd83SDave Airlie 		{
1717513bcb46SDave Airlie 			uint32_t temp = idx_value >> 4;
1718551ebd83SDave Airlie 			for (i = 0; i < track->num_texture; i++)
1719551ebd83SDave Airlie 				track->textures[i].enabled = !!(temp & (1 << i));
172040b4a759SMarek Olšák 			track->tex_dirty = true;
1721551ebd83SDave Airlie 		}
1722551ebd83SDave Airlie 		break;
1723551ebd83SDave Airlie 	case RADEON_SE_VF_CNTL:
1724513bcb46SDave Airlie 		track->vap_vf_cntl = idx_value;
1725551ebd83SDave Airlie 		break;
1726551ebd83SDave Airlie 	case RADEON_SE_VTX_FMT:
1727513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(idx_value);
1728551ebd83SDave Airlie 		break;
1729551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_0:
1730551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_1:
1731551ebd83SDave Airlie 	case RADEON_PP_TEX_SIZE_2:
1732551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
1733513bcb46SDave Airlie 		track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1734513bcb46SDave Airlie 		track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
173540b4a759SMarek Olšák 		track->tex_dirty = true;
1736551ebd83SDave Airlie 		break;
1737551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_0:
1738551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_1:
1739551ebd83SDave Airlie 	case RADEON_PP_TEX_PITCH_2:
1740551ebd83SDave Airlie 		i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
1741513bcb46SDave Airlie 		track->textures[i].pitch = idx_value + 32;
174240b4a759SMarek Olšák 		track->tex_dirty = true;
1743551ebd83SDave Airlie 		break;
1744551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_0:
1745551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_1:
1746551ebd83SDave Airlie 	case RADEON_PP_TXFILTER_2:
1747551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFILTER_0) / 24;
1748513bcb46SDave Airlie 		track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
1749551ebd83SDave Airlie 						 >> RADEON_MAX_MIP_LEVEL_SHIFT);
1750513bcb46SDave Airlie 		tmp = (idx_value >> 23) & 0x7;
1751551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1752551ebd83SDave Airlie 			track->textures[i].roundup_w = false;
1753513bcb46SDave Airlie 		tmp = (idx_value >> 27) & 0x7;
1754551ebd83SDave Airlie 		if (tmp == 2 || tmp == 6)
1755551ebd83SDave Airlie 			track->textures[i].roundup_h = false;
175640b4a759SMarek Olšák 		track->tex_dirty = true;
1757551ebd83SDave Airlie 		break;
1758551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_0:
1759551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_1:
1760551ebd83SDave Airlie 	case RADEON_PP_TXFORMAT_2:
1761551ebd83SDave Airlie 		i = (reg - RADEON_PP_TXFORMAT_0) / 24;
1762513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
1763551ebd83SDave Airlie 			track->textures[i].use_pitch = 1;
1764551ebd83SDave Airlie 		} else {
1765551ebd83SDave Airlie 			track->textures[i].use_pitch = 0;
1766513bcb46SDave Airlie 			track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1767513bcb46SDave Airlie 			track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
1768551ebd83SDave Airlie 		}
1769513bcb46SDave Airlie 		if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
1770551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 2;
1771513bcb46SDave Airlie 		switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
1772551ebd83SDave Airlie 		case RADEON_TXFORMAT_I8:
1773551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB332:
1774551ebd83SDave Airlie 		case RADEON_TXFORMAT_Y8:
1775551ebd83SDave Airlie 			track->textures[i].cpp = 1;
1776f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1777551ebd83SDave Airlie 			break;
1778551ebd83SDave Airlie 		case RADEON_TXFORMAT_AI88:
1779551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB1555:
1780551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGB565:
1781551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB4444:
1782551ebd83SDave Airlie 		case RADEON_TXFORMAT_VYUY422:
1783551ebd83SDave Airlie 		case RADEON_TXFORMAT_YVYU422:
1784551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW16:
1785551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDV655:
1786551ebd83SDave Airlie 		case RADEON_TXFORMAT_DUDV88:
1787551ebd83SDave Airlie 			track->textures[i].cpp = 2;
1788f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1789551ebd83SDave Airlie 			break;
1790551ebd83SDave Airlie 		case RADEON_TXFORMAT_ARGB8888:
1791551ebd83SDave Airlie 		case RADEON_TXFORMAT_RGBA8888:
1792551ebd83SDave Airlie 		case RADEON_TXFORMAT_SHADOW32:
1793551ebd83SDave Airlie 		case RADEON_TXFORMAT_LDUDUV8888:
1794551ebd83SDave Airlie 			track->textures[i].cpp = 4;
1795f9da52d5SRoland Scheidegger 			track->textures[i].compress_format = R100_TRACK_COMP_NONE;
1796551ebd83SDave Airlie 			break;
1797d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT1:
1798d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1799d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1800d785d78bSDave Airlie 			break;
1801d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT23:
1802d785d78bSDave Airlie 		case RADEON_TXFORMAT_DXT45:
1803d785d78bSDave Airlie 			track->textures[i].cpp = 1;
1804d785d78bSDave Airlie 			track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1805d785d78bSDave Airlie 			break;
1806551ebd83SDave Airlie 		}
1807513bcb46SDave Airlie 		track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1808513bcb46SDave Airlie 		track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
180940b4a759SMarek Olšák 		track->tex_dirty = true;
1810551ebd83SDave Airlie 		break;
1811551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_0:
1812551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_1:
1813551ebd83SDave Airlie 	case RADEON_PP_CUBIC_FACES_2:
1814513bcb46SDave Airlie 		tmp = idx_value;
1815551ebd83SDave Airlie 		i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1816551ebd83SDave Airlie 		for (face = 0; face < 4; face++) {
1817551ebd83SDave Airlie 			track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1818551ebd83SDave Airlie 			track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1819551ebd83SDave Airlie 		}
182040b4a759SMarek Olšák 		track->tex_dirty = true;
1821551ebd83SDave Airlie 		break;
1822771fe6b9SJerome Glisse 	default:
1823551ebd83SDave Airlie 		printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1824551ebd83SDave Airlie 		       reg, idx);
1825551ebd83SDave Airlie 		return -EINVAL;
1826771fe6b9SJerome Glisse 	}
1827771fe6b9SJerome Glisse 	return 0;
1828771fe6b9SJerome Glisse }
1829771fe6b9SJerome Glisse 
1830068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1831068a117cSJerome Glisse 					 struct radeon_cs_packet *pkt,
18324c788679SJerome Glisse 					 struct radeon_bo *robj)
1833068a117cSJerome Glisse {
1834068a117cSJerome Glisse 	unsigned idx;
1835513bcb46SDave Airlie 	u32 value;
1836068a117cSJerome Glisse 	idx = pkt->idx + 1;
1837513bcb46SDave Airlie 	value = radeon_get_ib_value(p, idx + 2);
18384c788679SJerome Glisse 	if ((value + 1) > radeon_bo_size(robj)) {
1839068a117cSJerome Glisse 		DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1840068a117cSJerome Glisse 			  "(need %u have %lu) !\n",
1841513bcb46SDave Airlie 			  value + 1,
18424c788679SJerome Glisse 			  radeon_bo_size(robj));
1843068a117cSJerome Glisse 		return -EINVAL;
1844068a117cSJerome Glisse 	}
1845068a117cSJerome Glisse 	return 0;
1846068a117cSJerome Glisse }
1847068a117cSJerome Glisse 
1848771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p,
1849771fe6b9SJerome Glisse 			      struct radeon_cs_packet *pkt)
1850771fe6b9SJerome Glisse {
1851771fe6b9SJerome Glisse 	struct radeon_cs_reloc *reloc;
1852551ebd83SDave Airlie 	struct r100_cs_track *track;
1853771fe6b9SJerome Glisse 	unsigned idx;
1854771fe6b9SJerome Glisse 	volatile uint32_t *ib;
1855771fe6b9SJerome Glisse 	int r;
1856771fe6b9SJerome Glisse 
1857771fe6b9SJerome Glisse 	ib = p->ib->ptr;
1858771fe6b9SJerome Glisse 	idx = pkt->idx + 1;
1859551ebd83SDave Airlie 	track = (struct r100_cs_track *)p->track;
1860771fe6b9SJerome Glisse 	switch (pkt->opcode) {
1861771fe6b9SJerome Glisse 	case PACKET3_3D_LOAD_VBPNTR:
1862513bcb46SDave Airlie 		r = r100_packet3_load_vbpntr(p, pkt, idx);
1863513bcb46SDave Airlie 		if (r)
1864771fe6b9SJerome Glisse 			return r;
1865771fe6b9SJerome Glisse 		break;
1866771fe6b9SJerome Glisse 	case PACKET3_INDX_BUFFER:
1867771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1868771fe6b9SJerome Glisse 		if (r) {
1869771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1870771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1871771fe6b9SJerome Glisse 			return r;
1872771fe6b9SJerome Glisse 		}
1873513bcb46SDave Airlie 		ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
1874068a117cSJerome Glisse 		r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1875068a117cSJerome Glisse 		if (r) {
1876068a117cSJerome Glisse 			return r;
1877068a117cSJerome Glisse 		}
1878771fe6b9SJerome Glisse 		break;
1879771fe6b9SJerome Glisse 	case 0x23:
1880771fe6b9SJerome Glisse 		/* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
1881771fe6b9SJerome Glisse 		r = r100_cs_packet_next_reloc(p, &reloc);
1882771fe6b9SJerome Glisse 		if (r) {
1883771fe6b9SJerome Glisse 			DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
1884771fe6b9SJerome Glisse 			r100_cs_dump_packet(p, pkt);
1885771fe6b9SJerome Glisse 			return r;
1886771fe6b9SJerome Glisse 		}
1887513bcb46SDave Airlie 		ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
1888551ebd83SDave Airlie 		track->num_arrays = 1;
1889513bcb46SDave Airlie 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
1890551ebd83SDave Airlie 
1891551ebd83SDave Airlie 		track->arrays[0].robj = reloc->robj;
1892551ebd83SDave Airlie 		track->arrays[0].esize = track->vtx_size;
1893551ebd83SDave Airlie 
1894513bcb46SDave Airlie 		track->max_indx = radeon_get_ib_value(p, idx+1);
1895551ebd83SDave Airlie 
1896513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
1897551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1898551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1899551ebd83SDave Airlie 		if (r)
1900551ebd83SDave Airlie 			return r;
1901771fe6b9SJerome Glisse 		break;
1902771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD:
1903513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
1904551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1905551ebd83SDave Airlie 			return -EINVAL;
1906551ebd83SDave Airlie 		}
1907cf57fc7aSAlex Deucher 		track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
1908513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1909551ebd83SDave Airlie 		track->immd_dwords = pkt->count - 1;
1910551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1911551ebd83SDave Airlie 		if (r)
1912551ebd83SDave Airlie 			return r;
1913551ebd83SDave Airlie 		break;
1914771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1915771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_IMMD_2:
1916513bcb46SDave Airlie 		if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
1917551ebd83SDave Airlie 			DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1918551ebd83SDave Airlie 			return -EINVAL;
1919551ebd83SDave Airlie 		}
1920513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1921551ebd83SDave Airlie 		track->immd_dwords = pkt->count;
1922551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1923551ebd83SDave Airlie 		if (r)
1924551ebd83SDave Airlie 			return r;
1925551ebd83SDave Airlie 		break;
1926771fe6b9SJerome Glisse 		/* triggers drawing using in-packet vertex data */
1927771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF_2:
1928513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1929551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1930551ebd83SDave Airlie 		if (r)
1931551ebd83SDave Airlie 			return r;
1932551ebd83SDave Airlie 		break;
1933771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1934771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX_2:
1935513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx);
1936551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1937551ebd83SDave Airlie 		if (r)
1938551ebd83SDave Airlie 			return r;
1939551ebd83SDave Airlie 		break;
1940771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1941771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_VBUF:
1942513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1943551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1944551ebd83SDave Airlie 		if (r)
1945551ebd83SDave Airlie 			return r;
1946551ebd83SDave Airlie 		break;
1947771fe6b9SJerome Glisse 		/* triggers drawing of vertex buffers setup elsewhere */
1948771fe6b9SJerome Glisse 	case PACKET3_3D_DRAW_INDX:
1949513bcb46SDave Airlie 		track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
1950551ebd83SDave Airlie 		r = r100_cs_track_check(p->rdev, track);
1951551ebd83SDave Airlie 		if (r)
1952551ebd83SDave Airlie 			return r;
1953551ebd83SDave Airlie 		break;
1954771fe6b9SJerome Glisse 		/* triggers drawing using indices to vertex buffer */
1955ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_HIZ:
1956ab9e1f59SDave Airlie 	case PACKET3_3D_CLEAR_ZMASK:
1957ab9e1f59SDave Airlie 		if (p->rdev->hyperz_filp != p->filp)
1958ab9e1f59SDave Airlie 			return -EINVAL;
1959ab9e1f59SDave Airlie 		break;
1960771fe6b9SJerome Glisse 	case PACKET3_NOP:
1961771fe6b9SJerome Glisse 		break;
1962771fe6b9SJerome Glisse 	default:
1963771fe6b9SJerome Glisse 		DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
1964771fe6b9SJerome Glisse 		return -EINVAL;
1965771fe6b9SJerome Glisse 	}
1966771fe6b9SJerome Glisse 	return 0;
1967771fe6b9SJerome Glisse }
1968771fe6b9SJerome Glisse 
1969771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p)
1970771fe6b9SJerome Glisse {
1971771fe6b9SJerome Glisse 	struct radeon_cs_packet pkt;
19729f022ddfSJerome Glisse 	struct r100_cs_track *track;
1973771fe6b9SJerome Glisse 	int r;
1974771fe6b9SJerome Glisse 
19759f022ddfSJerome Glisse 	track = kzalloc(sizeof(*track), GFP_KERNEL);
19769f022ddfSJerome Glisse 	r100_cs_track_clear(p->rdev, track);
19779f022ddfSJerome Glisse 	p->track = track;
1978771fe6b9SJerome Glisse 	do {
1979771fe6b9SJerome Glisse 		r = r100_cs_packet_parse(p, &pkt, p->idx);
1980771fe6b9SJerome Glisse 		if (r) {
1981771fe6b9SJerome Glisse 			return r;
1982771fe6b9SJerome Glisse 		}
1983771fe6b9SJerome Glisse 		p->idx += pkt.count + 2;
1984771fe6b9SJerome Glisse 		switch (pkt.type) {
1985771fe6b9SJerome Glisse 			case PACKET_TYPE0:
1986551ebd83SDave Airlie 				if (p->rdev->family >= CHIP_R200)
1987551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1988551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1989551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1990551ebd83SDave Airlie 								  &r200_packet0_check);
1991551ebd83SDave Airlie 				else
1992551ebd83SDave Airlie 					r = r100_cs_parse_packet0(p, &pkt,
1993551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm,
1994551ebd83SDave Airlie 								  p->rdev->config.r100.reg_safe_bm_size,
1995551ebd83SDave Airlie 								  &r100_packet0_check);
1996771fe6b9SJerome Glisse 				break;
1997771fe6b9SJerome Glisse 			case PACKET_TYPE2:
1998771fe6b9SJerome Glisse 				break;
1999771fe6b9SJerome Glisse 			case PACKET_TYPE3:
2000771fe6b9SJerome Glisse 				r = r100_packet3_check(p, &pkt);
2001771fe6b9SJerome Glisse 				break;
2002771fe6b9SJerome Glisse 			default:
2003771fe6b9SJerome Glisse 				DRM_ERROR("Unknown packet type %d !\n",
2004771fe6b9SJerome Glisse 					  pkt.type);
2005771fe6b9SJerome Glisse 				return -EINVAL;
2006771fe6b9SJerome Glisse 		}
2007771fe6b9SJerome Glisse 		if (r) {
2008771fe6b9SJerome Glisse 			return r;
2009771fe6b9SJerome Glisse 		}
2010771fe6b9SJerome Glisse 	} while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2011771fe6b9SJerome Glisse 	return 0;
2012771fe6b9SJerome Glisse }
2013771fe6b9SJerome Glisse 
2014771fe6b9SJerome Glisse 
2015771fe6b9SJerome Glisse /*
2016771fe6b9SJerome Glisse  * Global GPU functions
2017771fe6b9SJerome Glisse  */
2018771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev)
2019771fe6b9SJerome Glisse {
2020771fe6b9SJerome Glisse 	rdev->pll_errata = 0;
2021771fe6b9SJerome Glisse 
2022771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2023771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2024771fe6b9SJerome Glisse 	}
2025771fe6b9SJerome Glisse 
2026771fe6b9SJerome Glisse 	if (rdev->family == CHIP_RV100 ||
2027771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS100 ||
2028771fe6b9SJerome Glisse 	    rdev->family == CHIP_RS200) {
2029771fe6b9SJerome Glisse 		rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2030771fe6b9SJerome Glisse 	}
2031771fe6b9SJerome Glisse }
2032771fe6b9SJerome Glisse 
2033771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */
2034771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
2035771fe6b9SJerome Glisse {
2036771fe6b9SJerome Glisse 	uint32_t crtc_gen_cntl, tmp;
2037771fe6b9SJerome Glisse 	int i;
2038771fe6b9SJerome Glisse 
2039771fe6b9SJerome Glisse 	crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
2040771fe6b9SJerome Glisse 	if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
2041771fe6b9SJerome Glisse 	    !(crtc_gen_cntl & RADEON_CRTC_EN)) {
2042771fe6b9SJerome Glisse 		return;
2043771fe6b9SJerome Glisse 	}
2044771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2045771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
2046771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2047771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC_STATUS);
2048771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC_VBLANK_SAVE) {
2049771fe6b9SJerome Glisse 			return;
2050771fe6b9SJerome Glisse 		}
2051771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2052771fe6b9SJerome Glisse 	}
2053771fe6b9SJerome Glisse }
2054771fe6b9SJerome Glisse 
2055771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */
2056771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
2057771fe6b9SJerome Glisse {
2058771fe6b9SJerome Glisse 	uint32_t crtc2_gen_cntl, tmp;
2059771fe6b9SJerome Glisse 	int i;
2060771fe6b9SJerome Glisse 
2061771fe6b9SJerome Glisse 	crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
2062771fe6b9SJerome Glisse 	if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
2063771fe6b9SJerome Glisse 	    !(crtc2_gen_cntl & RADEON_CRTC2_EN))
2064771fe6b9SJerome Glisse 		return;
2065771fe6b9SJerome Glisse 
2066771fe6b9SJerome Glisse 	/* Clear the CRTC_VBLANK_SAVE bit */
2067771fe6b9SJerome Glisse 	WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
2068771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2069771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CRTC2_STATUS);
2070771fe6b9SJerome Glisse 		if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
2071771fe6b9SJerome Glisse 			return;
2072771fe6b9SJerome Glisse 		}
2073771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2074771fe6b9SJerome Glisse 	}
2075771fe6b9SJerome Glisse }
2076771fe6b9SJerome Glisse 
2077771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
2078771fe6b9SJerome Glisse {
2079771fe6b9SJerome Glisse 	unsigned i;
2080771fe6b9SJerome Glisse 	uint32_t tmp;
2081771fe6b9SJerome Glisse 
2082771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2083771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2084771fe6b9SJerome Glisse 		if (tmp >= n) {
2085771fe6b9SJerome Glisse 			return 0;
2086771fe6b9SJerome Glisse 		}
2087771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2088771fe6b9SJerome Glisse 	}
2089771fe6b9SJerome Glisse 	return -1;
2090771fe6b9SJerome Glisse }
2091771fe6b9SJerome Glisse 
2092771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev)
2093771fe6b9SJerome Glisse {
2094771fe6b9SJerome Glisse 	unsigned i;
2095771fe6b9SJerome Glisse 	uint32_t tmp;
2096771fe6b9SJerome Glisse 
2097771fe6b9SJerome Glisse 	if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2098771fe6b9SJerome Glisse 		printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2099771fe6b9SJerome Glisse 		       " Bad things might happen.\n");
2100771fe6b9SJerome Glisse 	}
2101771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2102771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_RBBM_STATUS);
21034612dc97SAlex Deucher 		if (!(tmp & RADEON_RBBM_ACTIVE)) {
2104771fe6b9SJerome Glisse 			return 0;
2105771fe6b9SJerome Glisse 		}
2106771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2107771fe6b9SJerome Glisse 	}
2108771fe6b9SJerome Glisse 	return -1;
2109771fe6b9SJerome Glisse }
2110771fe6b9SJerome Glisse 
2111771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev)
2112771fe6b9SJerome Glisse {
2113771fe6b9SJerome Glisse 	unsigned i;
2114771fe6b9SJerome Glisse 	uint32_t tmp;
2115771fe6b9SJerome Glisse 
2116771fe6b9SJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
2117771fe6b9SJerome Glisse 		/* read MC_STATUS */
21184612dc97SAlex Deucher 		tmp = RREG32(RADEON_MC_STATUS);
21194612dc97SAlex Deucher 		if (tmp & RADEON_MC_IDLE) {
2120771fe6b9SJerome Glisse 			return 0;
2121771fe6b9SJerome Glisse 		}
2122771fe6b9SJerome Glisse 		DRM_UDELAY(1);
2123771fe6b9SJerome Glisse 	}
2124771fe6b9SJerome Glisse 	return -1;
2125771fe6b9SJerome Glisse }
2126771fe6b9SJerome Glisse 
2127e32eb50dSChristian König void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
2128771fe6b9SJerome Glisse {
2129e32eb50dSChristian König 	lockup->last_cp_rptr = ring->rptr;
2130225758d8SJerome Glisse 	lockup->last_jiffies = jiffies;
2131771fe6b9SJerome Glisse }
2132771fe6b9SJerome Glisse 
2133225758d8SJerome Glisse /**
2134225758d8SJerome Glisse  * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
2135225758d8SJerome Glisse  * @rdev:	radeon device structure
2136225758d8SJerome Glisse  * @lockup:	r100_gpu_lockup structure holding CP lockup tracking informations
2137225758d8SJerome Glisse  * @cp:		radeon_cp structure holding CP information
2138225758d8SJerome Glisse  *
2139225758d8SJerome Glisse  * We don't need to initialize the lockup tracking information as we will either
2140225758d8SJerome Glisse  * have CP rptr to a different value of jiffies wrap around which will force
2141225758d8SJerome Glisse  * initialization of the lockup tracking informations.
2142225758d8SJerome Glisse  *
2143225758d8SJerome Glisse  * A possible false positivie is if we get call after while and last_cp_rptr ==
2144225758d8SJerome Glisse  * the current CP rptr, even if it's unlikely it might happen. To avoid this
2145225758d8SJerome Glisse  * if the elapsed time since last call is bigger than 2 second than we return
2146225758d8SJerome Glisse  * false and update the tracking information. Due to this the caller must call
2147225758d8SJerome Glisse  * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
2148225758d8SJerome Glisse  * the fencing code should be cautious about that.
2149225758d8SJerome Glisse  *
2150225758d8SJerome Glisse  * Caller should write to the ring to force CP to do something so we don't get
2151225758d8SJerome Glisse  * false positive when CP is just gived nothing to do.
2152225758d8SJerome Glisse  *
2153225758d8SJerome Glisse  **/
2154e32eb50dSChristian König bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_ring *ring)
2155771fe6b9SJerome Glisse {
2156225758d8SJerome Glisse 	unsigned long cjiffies, elapsed;
2157771fe6b9SJerome Glisse 
2158225758d8SJerome Glisse 	cjiffies = jiffies;
2159225758d8SJerome Glisse 	if (!time_after(cjiffies, lockup->last_jiffies)) {
2160225758d8SJerome Glisse 		/* likely a wrap around */
2161e32eb50dSChristian König 		lockup->last_cp_rptr = ring->rptr;
2162225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2163225758d8SJerome Glisse 		return false;
2164225758d8SJerome Glisse 	}
2165e32eb50dSChristian König 	if (ring->rptr != lockup->last_cp_rptr) {
2166225758d8SJerome Glisse 		/* CP is still working no lockup */
2167e32eb50dSChristian König 		lockup->last_cp_rptr = ring->rptr;
2168225758d8SJerome Glisse 		lockup->last_jiffies = jiffies;
2169225758d8SJerome Glisse 		return false;
2170225758d8SJerome Glisse 	}
2171225758d8SJerome Glisse 	elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
2172ec00efb7SMarek Olšák 	if (elapsed >= 10000) {
2173225758d8SJerome Glisse 		dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
2174225758d8SJerome Glisse 		return true;
2175225758d8SJerome Glisse 	}
2176225758d8SJerome Glisse 	/* give a chance to the GPU ... */
2177225758d8SJerome Glisse 	return false;
2178771fe6b9SJerome Glisse }
2179771fe6b9SJerome Glisse 
2180e32eb50dSChristian König bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
2181771fe6b9SJerome Glisse {
2182225758d8SJerome Glisse 	u32 rbbm_status;
2183225758d8SJerome Glisse 	int r;
2184771fe6b9SJerome Glisse 
2185225758d8SJerome Glisse 	rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2186225758d8SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
2187e32eb50dSChristian König 		r100_gpu_lockup_update(&rdev->config.r100.lockup, ring);
2188225758d8SJerome Glisse 		return false;
2189225758d8SJerome Glisse 	}
2190225758d8SJerome Glisse 	/* force CP activities */
2191e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
2192225758d8SJerome Glisse 	if (!r) {
2193225758d8SJerome Glisse 		/* PACKET2 NOP */
2194e32eb50dSChristian König 		radeon_ring_write(ring, 0x80000000);
2195e32eb50dSChristian König 		radeon_ring_write(ring, 0x80000000);
2196e32eb50dSChristian König 		radeon_ring_unlock_commit(rdev, ring);
2197225758d8SJerome Glisse 	}
2198e32eb50dSChristian König 	ring->rptr = RREG32(ring->rptr_reg);
2199e32eb50dSChristian König 	return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, ring);
2200225758d8SJerome Glisse }
2201225758d8SJerome Glisse 
220290aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev)
220390aca4d2SJerome Glisse {
220490aca4d2SJerome Glisse 	u32 tmp;
220590aca4d2SJerome Glisse 
220690aca4d2SJerome Glisse 	/* disable bus mastering */
220790aca4d2SJerome Glisse 	tmp = RREG32(R_000030_BUS_CNTL);
220890aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
2209771fe6b9SJerome Glisse 	mdelay(1);
221090aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
221190aca4d2SJerome Glisse 	mdelay(1);
221290aca4d2SJerome Glisse 	WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
221390aca4d2SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
221490aca4d2SJerome Glisse 	mdelay(1);
2215642ce525SMichel Dänzer 	pci_clear_master(rdev->pdev);
221690aca4d2SJerome Glisse 	mdelay(1);
221790aca4d2SJerome Glisse }
221890aca4d2SJerome Glisse 
2219a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev)
2220771fe6b9SJerome Glisse {
222190aca4d2SJerome Glisse 	struct r100_mc_save save;
222290aca4d2SJerome Glisse 	u32 status, tmp;
222325b2ec5bSAlex Deucher 	int ret = 0;
2224771fe6b9SJerome Glisse 
222590aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
222690aca4d2SJerome Glisse 	if (!G_000E40_GUI_ACTIVE(status)) {
2227771fe6b9SJerome Glisse 		return 0;
2228771fe6b9SJerome Glisse 	}
222925b2ec5bSAlex Deucher 	r100_mc_stop(rdev, &save);
223090aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
223190aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
223290aca4d2SJerome Glisse 	/* stop CP */
223390aca4d2SJerome Glisse 	WREG32(RADEON_CP_CSQ_CNTL, 0);
223490aca4d2SJerome Glisse 	tmp = RREG32(RADEON_CP_RB_CNTL);
223590aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
223690aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_RPTR_WR, 0);
223790aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_WPTR, 0);
223890aca4d2SJerome Glisse 	WREG32(RADEON_CP_RB_CNTL, tmp);
223990aca4d2SJerome Glisse 	/* save PCI state */
224090aca4d2SJerome Glisse 	pci_save_state(rdev->pdev);
224190aca4d2SJerome Glisse 	/* disable bus mastering */
224290aca4d2SJerome Glisse 	r100_bm_disable(rdev);
224390aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
224490aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RE(1) |
224590aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_PP(1) |
224690aca4d2SJerome Glisse 					S_0000F0_SOFT_RESET_RB(1));
224790aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
224890aca4d2SJerome Glisse 	mdelay(500);
224990aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
225090aca4d2SJerome Glisse 	mdelay(1);
225190aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
225290aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2253771fe6b9SJerome Glisse 	/* reset CP */
225490aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
225590aca4d2SJerome Glisse 	RREG32(R_0000F0_RBBM_SOFT_RESET);
225690aca4d2SJerome Glisse 	mdelay(500);
225790aca4d2SJerome Glisse 	WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
225890aca4d2SJerome Glisse 	mdelay(1);
225990aca4d2SJerome Glisse 	status = RREG32(R_000E40_RBBM_STATUS);
226090aca4d2SJerome Glisse 	dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
226190aca4d2SJerome Glisse 	/* restore PCI & busmastering */
226290aca4d2SJerome Glisse 	pci_restore_state(rdev->pdev);
226390aca4d2SJerome Glisse 	r100_enable_bm(rdev);
2264771fe6b9SJerome Glisse 	/* Check if GPU is idle */
226590aca4d2SJerome Glisse 	if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
226690aca4d2SJerome Glisse 		G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
226790aca4d2SJerome Glisse 		dev_err(rdev->dev, "failed to reset GPU\n");
226890aca4d2SJerome Glisse 		rdev->gpu_lockup = true;
226925b2ec5bSAlex Deucher 		ret = -1;
227025b2ec5bSAlex Deucher 	} else
227190aca4d2SJerome Glisse 		dev_info(rdev->dev, "GPU reset succeed\n");
227225b2ec5bSAlex Deucher 	r100_mc_resume(rdev, &save);
227325b2ec5bSAlex Deucher 	return ret;
2274771fe6b9SJerome Glisse }
2275771fe6b9SJerome Glisse 
227692cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev)
227792cde00cSAlex Deucher {
22782739d49cSAlex Deucher 	struct drm_device *dev = rdev->ddev;
22792739d49cSAlex Deucher 	bool force_dac2 = false;
2280d668046cSDave Airlie 	u32 tmp;
22812739d49cSAlex Deucher 
228292cde00cSAlex Deucher 	/* set these so they don't interfere with anything */
228392cde00cSAlex Deucher 	WREG32(RADEON_OV0_SCALE_CNTL, 0);
228492cde00cSAlex Deucher 	WREG32(RADEON_SUBPIC_CNTL, 0);
228592cde00cSAlex Deucher 	WREG32(RADEON_VIPH_CONTROL, 0);
228692cde00cSAlex Deucher 	WREG32(RADEON_I2C_CNTL_1, 0);
228792cde00cSAlex Deucher 	WREG32(RADEON_DVI_I2C_CNTL_1, 0);
228892cde00cSAlex Deucher 	WREG32(RADEON_CAP0_TRIG_CNTL, 0);
228992cde00cSAlex Deucher 	WREG32(RADEON_CAP1_TRIG_CNTL, 0);
22902739d49cSAlex Deucher 
22912739d49cSAlex Deucher 	/* always set up dac2 on rn50 and some rv100 as lots
22922739d49cSAlex Deucher 	 * of servers seem to wire it up to a VGA port but
22932739d49cSAlex Deucher 	 * don't report it in the bios connector
22942739d49cSAlex Deucher 	 * table.
22952739d49cSAlex Deucher 	 */
22962739d49cSAlex Deucher 	switch (dev->pdev->device) {
22972739d49cSAlex Deucher 		/* RN50 */
22982739d49cSAlex Deucher 	case 0x515e:
22992739d49cSAlex Deucher 	case 0x5969:
23002739d49cSAlex Deucher 		force_dac2 = true;
23012739d49cSAlex Deucher 		break;
23022739d49cSAlex Deucher 		/* RV100*/
23032739d49cSAlex Deucher 	case 0x5159:
23042739d49cSAlex Deucher 	case 0x515a:
23052739d49cSAlex Deucher 		/* DELL triple head servers */
23062739d49cSAlex Deucher 		if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
23072739d49cSAlex Deucher 		    ((dev->pdev->subsystem_device == 0x016c) ||
23082739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016d) ||
23092739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016e) ||
23102739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x016f) ||
23112739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0170) ||
23122739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017d) ||
23132739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x017e) ||
23142739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x0183) ||
23152739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x018a) ||
23162739d49cSAlex Deucher 		     (dev->pdev->subsystem_device == 0x019a)))
23172739d49cSAlex Deucher 			force_dac2 = true;
23182739d49cSAlex Deucher 		break;
23192739d49cSAlex Deucher 	}
23202739d49cSAlex Deucher 
23212739d49cSAlex Deucher 	if (force_dac2) {
23222739d49cSAlex Deucher 		u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
23232739d49cSAlex Deucher 		u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
23242739d49cSAlex Deucher 		u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
23252739d49cSAlex Deucher 
23262739d49cSAlex Deucher 		/* For CRT on DAC2, don't turn it on if BIOS didn't
23272739d49cSAlex Deucher 		   enable it, even it's detected.
23282739d49cSAlex Deucher 		*/
23292739d49cSAlex Deucher 
23302739d49cSAlex Deucher 		/* force it to crtc0 */
23312739d49cSAlex Deucher 		dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
23322739d49cSAlex Deucher 		dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
23332739d49cSAlex Deucher 		disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
23342739d49cSAlex Deucher 
23352739d49cSAlex Deucher 		/* set up the TV DAC */
23362739d49cSAlex Deucher 		tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
23372739d49cSAlex Deucher 				 RADEON_TV_DAC_STD_MASK |
23382739d49cSAlex Deucher 				 RADEON_TV_DAC_RDACPD |
23392739d49cSAlex Deucher 				 RADEON_TV_DAC_GDACPD |
23402739d49cSAlex Deucher 				 RADEON_TV_DAC_BDACPD |
23412739d49cSAlex Deucher 				 RADEON_TV_DAC_BGADJ_MASK |
23422739d49cSAlex Deucher 				 RADEON_TV_DAC_DACADJ_MASK);
23432739d49cSAlex Deucher 		tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
23442739d49cSAlex Deucher 				RADEON_TV_DAC_NHOLD |
23452739d49cSAlex Deucher 				RADEON_TV_DAC_STD_PS2 |
23462739d49cSAlex Deucher 				(0x58 << 16));
23472739d49cSAlex Deucher 
23482739d49cSAlex Deucher 		WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
23492739d49cSAlex Deucher 		WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
23502739d49cSAlex Deucher 		WREG32(RADEON_DAC_CNTL2, dac2_cntl);
23512739d49cSAlex Deucher 	}
2352d668046cSDave Airlie 
2353d668046cSDave Airlie 	/* switch PM block to ACPI mode */
2354d668046cSDave Airlie 	tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2355d668046cSDave Airlie 	tmp &= ~RADEON_PM_MODE_SEL;
2356d668046cSDave Airlie 	WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2357d668046cSDave Airlie 
235892cde00cSAlex Deucher }
2359771fe6b9SJerome Glisse 
2360771fe6b9SJerome Glisse /*
2361771fe6b9SJerome Glisse  * VRAM info
2362771fe6b9SJerome Glisse  */
2363771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev)
2364771fe6b9SJerome Glisse {
2365771fe6b9SJerome Glisse 	uint32_t tmp;
2366771fe6b9SJerome Glisse 
2367771fe6b9SJerome Glisse 	rdev->mc.vram_is_ddr = false;
2368771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2369771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2370771fe6b9SJerome Glisse 	else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2371771fe6b9SJerome Glisse 		rdev->mc.vram_is_ddr = true;
2372771fe6b9SJerome Glisse 	if ((rdev->family == CHIP_RV100) ||
2373771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS100) ||
2374771fe6b9SJerome Glisse 	    (rdev->family == CHIP_RS200)) {
2375771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2376771fe6b9SJerome Glisse 		if (tmp & RV100_HALF_MODE) {
2377771fe6b9SJerome Glisse 			rdev->mc.vram_width = 32;
2378771fe6b9SJerome Glisse 		} else {
2379771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2380771fe6b9SJerome Glisse 		}
2381771fe6b9SJerome Glisse 		if (rdev->flags & RADEON_SINGLE_CRTC) {
2382771fe6b9SJerome Glisse 			rdev->mc.vram_width /= 4;
2383771fe6b9SJerome Glisse 			rdev->mc.vram_is_ddr = true;
2384771fe6b9SJerome Glisse 		}
2385771fe6b9SJerome Glisse 	} else if (rdev->family <= CHIP_RV280) {
2386771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_MEM_CNTL);
2387771fe6b9SJerome Glisse 		if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2388771fe6b9SJerome Glisse 			rdev->mc.vram_width = 128;
2389771fe6b9SJerome Glisse 		} else {
2390771fe6b9SJerome Glisse 			rdev->mc.vram_width = 64;
2391771fe6b9SJerome Glisse 		}
2392771fe6b9SJerome Glisse 	} else {
2393771fe6b9SJerome Glisse 		/* newer IGPs */
2394771fe6b9SJerome Glisse 		rdev->mc.vram_width = 128;
2395771fe6b9SJerome Glisse 	}
2396771fe6b9SJerome Glisse }
2397771fe6b9SJerome Glisse 
23982a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev)
2399771fe6b9SJerome Glisse {
24002a0f8918SDave Airlie 	u32 aper_size;
24012a0f8918SDave Airlie 	u8 byte;
24022a0f8918SDave Airlie 
24032a0f8918SDave Airlie 	aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
24042a0f8918SDave Airlie 
24052a0f8918SDave Airlie 	/* Set HDP_APER_CNTL only on cards that are known not to be broken,
24062a0f8918SDave Airlie 	 * that is has the 2nd generation multifunction PCI interface
24072a0f8918SDave Airlie 	 */
24082a0f8918SDave Airlie 	if (rdev->family == CHIP_RV280 ||
24092a0f8918SDave Airlie 	    rdev->family >= CHIP_RV350) {
24102a0f8918SDave Airlie 		WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
24112a0f8918SDave Airlie 		       ~RADEON_HDP_APER_CNTL);
24122a0f8918SDave Airlie 		DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
24132a0f8918SDave Airlie 		return aper_size * 2;
24142a0f8918SDave Airlie 	}
24152a0f8918SDave Airlie 
24162a0f8918SDave Airlie 	/* Older cards have all sorts of funny issues to deal with. First
24172a0f8918SDave Airlie 	 * check if it's a multifunction card by reading the PCI config
24182a0f8918SDave Airlie 	 * header type... Limit those to one aperture size
24192a0f8918SDave Airlie 	 */
24202a0f8918SDave Airlie 	pci_read_config_byte(rdev->pdev, 0xe, &byte);
24212a0f8918SDave Airlie 	if (byte & 0x80) {
24222a0f8918SDave Airlie 		DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
24232a0f8918SDave Airlie 		DRM_INFO("Limiting VRAM to one aperture\n");
24242a0f8918SDave Airlie 		return aper_size;
24252a0f8918SDave Airlie 	}
24262a0f8918SDave Airlie 
24272a0f8918SDave Airlie 	/* Single function older card. We read HDP_APER_CNTL to see how the BIOS
24282a0f8918SDave Airlie 	 * have set it up. We don't write this as it's broken on some ASICs but
24292a0f8918SDave Airlie 	 * we expect the BIOS to have done the right thing (might be too optimistic...)
24302a0f8918SDave Airlie 	 */
24312a0f8918SDave Airlie 	if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
24322a0f8918SDave Airlie 		return aper_size * 2;
24332a0f8918SDave Airlie 	return aper_size;
24342a0f8918SDave Airlie }
24352a0f8918SDave Airlie 
24362a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev)
24372a0f8918SDave Airlie {
24382a0f8918SDave Airlie 	u64 config_aper_size;
24392a0f8918SDave Airlie 
2440d594e46aSJerome Glisse 	/* work out accessible VRAM */
244101d73a69SJordan Crouse 	rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
244201d73a69SJordan Crouse 	rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
244351e5fcd3SJerome Glisse 	rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
244451e5fcd3SJerome Glisse 	/* FIXME we don't use the second aperture yet when we could use it */
244551e5fcd3SJerome Glisse 	if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
244651e5fcd3SJerome Glisse 		rdev->mc.visible_vram_size = rdev->mc.aper_size;
24472a0f8918SDave Airlie 	config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2448771fe6b9SJerome Glisse 	if (rdev->flags & RADEON_IS_IGP) {
2449771fe6b9SJerome Glisse 		uint32_t tom;
2450771fe6b9SJerome Glisse 		/* read NB_TOM to get the amount of ram stolen for the GPU */
2451771fe6b9SJerome Glisse 		tom = RREG32(RADEON_NB_TOM);
24527a50f01aSDave Airlie 		rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
24537a50f01aSDave Airlie 		WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
24547a50f01aSDave Airlie 		rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2455771fe6b9SJerome Glisse 	} else {
24567a50f01aSDave Airlie 		rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
2457771fe6b9SJerome Glisse 		/* Some production boards of m6 will report 0
2458771fe6b9SJerome Glisse 		 * if it's 8 MB
2459771fe6b9SJerome Glisse 		 */
24607a50f01aSDave Airlie 		if (rdev->mc.real_vram_size == 0) {
24617a50f01aSDave Airlie 			rdev->mc.real_vram_size = 8192 * 1024;
24627a50f01aSDave Airlie 			WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2463771fe6b9SJerome Glisse 		}
24642a0f8918SDave Airlie 		/* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2465d594e46aSJerome Glisse 		 * Novell bug 204882 + along with lots of ubuntu ones
2466d594e46aSJerome Glisse 		 */
2467b7d8cce5SAlex Deucher 		if (rdev->mc.aper_size > config_aper_size)
2468b7d8cce5SAlex Deucher 			config_aper_size = rdev->mc.aper_size;
2469b7d8cce5SAlex Deucher 
24707a50f01aSDave Airlie 		if (config_aper_size > rdev->mc.real_vram_size)
24717a50f01aSDave Airlie 			rdev->mc.mc_vram_size = config_aper_size;
24727a50f01aSDave Airlie 		else
24737a50f01aSDave Airlie 			rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
2474771fe6b9SJerome Glisse 	}
2475d594e46aSJerome Glisse }
24762a0f8918SDave Airlie 
247728d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state)
247828d52043SDave Airlie {
247928d52043SDave Airlie 	uint32_t temp;
248028d52043SDave Airlie 
248128d52043SDave Airlie 	temp = RREG32(RADEON_CONFIG_CNTL);
248228d52043SDave Airlie 	if (state == false) {
2483d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_RAM_EN;
2484d75ee3beSAlex Deucher 		temp |= RADEON_CFG_VGA_IO_DIS;
248528d52043SDave Airlie 	} else {
2486d75ee3beSAlex Deucher 		temp &= ~RADEON_CFG_VGA_IO_DIS;
248728d52043SDave Airlie 	}
248828d52043SDave Airlie 	WREG32(RADEON_CONFIG_CNTL, temp);
248928d52043SDave Airlie }
249028d52043SDave Airlie 
2491d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev)
24922a0f8918SDave Airlie {
2493d594e46aSJerome Glisse 	u64 base;
24942a0f8918SDave Airlie 
2495d594e46aSJerome Glisse 	r100_vram_get_type(rdev);
24962a0f8918SDave Airlie 	r100_vram_init_sizes(rdev);
2497d594e46aSJerome Glisse 	base = rdev->mc.aper_base;
2498d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_IGP)
2499d594e46aSJerome Glisse 		base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2500d594e46aSJerome Glisse 	radeon_vram_location(rdev, &rdev->mc, base);
25018d369bb1SAlex Deucher 	rdev->mc.gtt_base_align = 0;
2502d594e46aSJerome Glisse 	if (!(rdev->flags & RADEON_IS_AGP))
2503d594e46aSJerome Glisse 		radeon_gtt_location(rdev, &rdev->mc);
2504f47299c5SAlex Deucher 	radeon_update_bandwidth_info(rdev);
2505771fe6b9SJerome Glisse }
2506771fe6b9SJerome Glisse 
2507771fe6b9SJerome Glisse 
2508771fe6b9SJerome Glisse /*
2509771fe6b9SJerome Glisse  * Indirect registers accessor
2510771fe6b9SJerome Glisse  */
2511771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev)
2512771fe6b9SJerome Glisse {
25134ce9198eSAlex Deucher 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2514771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CLOCK_CNTL_DATA);
2515771fe6b9SJerome Glisse 		(void)RREG32(RADEON_CRTC_GEN_CNTL);
2516771fe6b9SJerome Glisse 	}
25174ce9198eSAlex Deucher }
2518771fe6b9SJerome Glisse 
2519771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev)
2520771fe6b9SJerome Glisse {
2521771fe6b9SJerome Glisse 	/* This workarounds is necessary on RV100, RS100 and RS200 chips
2522771fe6b9SJerome Glisse 	 * or the chip could hang on a subsequent access
2523771fe6b9SJerome Glisse 	 */
2524771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
2525771fe6b9SJerome Glisse 		udelay(5000);
2526771fe6b9SJerome Glisse 	}
2527771fe6b9SJerome Glisse 
2528771fe6b9SJerome Glisse 	/* This function is required to workaround a hardware bug in some (all?)
2529771fe6b9SJerome Glisse 	 * revisions of the R300.  This workaround should be called after every
2530771fe6b9SJerome Glisse 	 * CLOCK_CNTL_INDEX register access.  If not, register reads afterward
2531771fe6b9SJerome Glisse 	 * may not be correct.
2532771fe6b9SJerome Glisse 	 */
2533771fe6b9SJerome Glisse 	if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2534771fe6b9SJerome Glisse 		uint32_t save, tmp;
2535771fe6b9SJerome Glisse 
2536771fe6b9SJerome Glisse 		save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2537771fe6b9SJerome Glisse 		tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2538771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2539771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2540771fe6b9SJerome Glisse 		WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2541771fe6b9SJerome Glisse 	}
2542771fe6b9SJerome Glisse }
2543771fe6b9SJerome Glisse 
2544771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2545771fe6b9SJerome Glisse {
2546771fe6b9SJerome Glisse 	uint32_t data;
2547771fe6b9SJerome Glisse 
2548771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2549771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2550771fe6b9SJerome Glisse 	data = RREG32(RADEON_CLOCK_CNTL_DATA);
2551771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2552771fe6b9SJerome Glisse 	return data;
2553771fe6b9SJerome Glisse }
2554771fe6b9SJerome Glisse 
2555771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2556771fe6b9SJerome Glisse {
2557771fe6b9SJerome Glisse 	WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2558771fe6b9SJerome Glisse 	r100_pll_errata_after_index(rdev);
2559771fe6b9SJerome Glisse 	WREG32(RADEON_CLOCK_CNTL_DATA, v);
2560771fe6b9SJerome Glisse 	r100_pll_errata_after_data(rdev);
2561771fe6b9SJerome Glisse }
2562771fe6b9SJerome Glisse 
2563d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev)
2564068a117cSJerome Glisse {
2565551ebd83SDave Airlie 	if (ASIC_IS_RN50(rdev)) {
2566551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2567551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2568551ebd83SDave Airlie 	} else if (rdev->family < CHIP_R200) {
2569551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2570551ebd83SDave Airlie 		rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2571551ebd83SDave Airlie 	} else {
2572d4550907SJerome Glisse 		r200_set_safe_registers(rdev);
2573551ebd83SDave Airlie 	}
2574068a117cSJerome Glisse }
2575068a117cSJerome Glisse 
2576771fe6b9SJerome Glisse /*
2577771fe6b9SJerome Glisse  * Debugfs info
2578771fe6b9SJerome Glisse  */
2579771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2580771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2581771fe6b9SJerome Glisse {
2582771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2583771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2584771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2585771fe6b9SJerome Glisse 	uint32_t reg, value;
2586771fe6b9SJerome Glisse 	unsigned i;
2587771fe6b9SJerome Glisse 
2588771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2589771fe6b9SJerome Glisse 	seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2590771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2591771fe6b9SJerome Glisse 	for (i = 0; i < 64; i++) {
2592771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2593771fe6b9SJerome Glisse 		reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2594771fe6b9SJerome Glisse 		WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2595771fe6b9SJerome Glisse 		value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2596771fe6b9SJerome Glisse 		seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2597771fe6b9SJerome Glisse 	}
2598771fe6b9SJerome Glisse 	return 0;
2599771fe6b9SJerome Glisse }
2600771fe6b9SJerome Glisse 
2601771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2602771fe6b9SJerome Glisse {
2603771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2604771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2605771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2606e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2607771fe6b9SJerome Glisse 	uint32_t rdp, wdp;
2608771fe6b9SJerome Glisse 	unsigned count, i, j;
2609771fe6b9SJerome Glisse 
2610e32eb50dSChristian König 	radeon_ring_free_size(rdev, ring);
2611771fe6b9SJerome Glisse 	rdp = RREG32(RADEON_CP_RB_RPTR);
2612771fe6b9SJerome Glisse 	wdp = RREG32(RADEON_CP_RB_WPTR);
2613e32eb50dSChristian König 	count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
2614771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2615771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2616771fe6b9SJerome Glisse 	seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
2617e32eb50dSChristian König 	seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
2618771fe6b9SJerome Glisse 	seq_printf(m, "%u dwords in ring\n", count);
2619771fe6b9SJerome Glisse 	for (j = 0; j <= count; j++) {
2620e32eb50dSChristian König 		i = (rdp + j) & ring->ptr_mask;
2621e32eb50dSChristian König 		seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2622771fe6b9SJerome Glisse 	}
2623771fe6b9SJerome Glisse 	return 0;
2624771fe6b9SJerome Glisse }
2625771fe6b9SJerome Glisse 
2626771fe6b9SJerome Glisse 
2627771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2628771fe6b9SJerome Glisse {
2629771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2630771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2631771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2632771fe6b9SJerome Glisse 	uint32_t csq_stat, csq2_stat, tmp;
2633771fe6b9SJerome Glisse 	unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2634771fe6b9SJerome Glisse 	unsigned i;
2635771fe6b9SJerome Glisse 
2636771fe6b9SJerome Glisse 	seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2637771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2638771fe6b9SJerome Glisse 	csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2639771fe6b9SJerome Glisse 	csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2640771fe6b9SJerome Glisse 	r_rptr = (csq_stat >> 0) & 0x3ff;
2641771fe6b9SJerome Glisse 	r_wptr = (csq_stat >> 10) & 0x3ff;
2642771fe6b9SJerome Glisse 	ib1_rptr = (csq_stat >> 20) & 0x3ff;
2643771fe6b9SJerome Glisse 	ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2644771fe6b9SJerome Glisse 	ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2645771fe6b9SJerome Glisse 	ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2646771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2647771fe6b9SJerome Glisse 	seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2648771fe6b9SJerome Glisse 	seq_printf(m, "Ring rptr %u\n", r_rptr);
2649771fe6b9SJerome Glisse 	seq_printf(m, "Ring wptr %u\n", r_wptr);
2650771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2651771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2652771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2653771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2654771fe6b9SJerome Glisse 	/* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2655771fe6b9SJerome Glisse 	 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2656771fe6b9SJerome Glisse 	seq_printf(m, "Ring fifo:\n");
2657771fe6b9SJerome Glisse 	for (i = 0; i < 256; i++) {
2658771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2659771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2660771fe6b9SJerome Glisse 		seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2661771fe6b9SJerome Glisse 	}
2662771fe6b9SJerome Glisse 	seq_printf(m, "Indirect1 fifo:\n");
2663771fe6b9SJerome Glisse 	for (i = 256; i <= 512; i++) {
2664771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2665771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2666771fe6b9SJerome Glisse 		seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
2667771fe6b9SJerome Glisse 	}
2668771fe6b9SJerome Glisse 	seq_printf(m, "Indirect2 fifo:\n");
2669771fe6b9SJerome Glisse 	for (i = 640; i < ib1_wptr; i++) {
2670771fe6b9SJerome Glisse 		WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2671771fe6b9SJerome Glisse 		tmp = RREG32(RADEON_CP_CSQ_DATA);
2672771fe6b9SJerome Glisse 		seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
2673771fe6b9SJerome Glisse 	}
2674771fe6b9SJerome Glisse 	return 0;
2675771fe6b9SJerome Glisse }
2676771fe6b9SJerome Glisse 
2677771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data)
2678771fe6b9SJerome Glisse {
2679771fe6b9SJerome Glisse 	struct drm_info_node *node = (struct drm_info_node *) m->private;
2680771fe6b9SJerome Glisse 	struct drm_device *dev = node->minor->dev;
2681771fe6b9SJerome Glisse 	struct radeon_device *rdev = dev->dev_private;
2682771fe6b9SJerome Glisse 	uint32_t tmp;
2683771fe6b9SJerome Glisse 
2684771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_CONFIG_MEMSIZE);
2685771fe6b9SJerome Glisse 	seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
2686771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_FB_LOCATION);
2687771fe6b9SJerome Glisse 	seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
2688771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_BUS_CNTL);
2689771fe6b9SJerome Glisse 	seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
2690771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_MC_AGP_LOCATION);
2691771fe6b9SJerome Glisse 	seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
2692771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AGP_BASE);
2693771fe6b9SJerome Glisse 	seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
2694771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_HOST_PATH_CNTL);
2695771fe6b9SJerome Glisse 	seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
2696771fe6b9SJerome Glisse 	tmp = RREG32(0x01D0);
2697771fe6b9SJerome Glisse 	seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
2698771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_LO_ADDR);
2699771fe6b9SJerome Glisse 	seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
2700771fe6b9SJerome Glisse 	tmp = RREG32(RADEON_AIC_HI_ADDR);
2701771fe6b9SJerome Glisse 	seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
2702771fe6b9SJerome Glisse 	tmp = RREG32(0x01E4);
2703771fe6b9SJerome Glisse 	seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
2704771fe6b9SJerome Glisse 	return 0;
2705771fe6b9SJerome Glisse }
2706771fe6b9SJerome Glisse 
2707771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = {
2708771fe6b9SJerome Glisse 	{"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
2709771fe6b9SJerome Glisse };
2710771fe6b9SJerome Glisse 
2711771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = {
2712771fe6b9SJerome Glisse 	{"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
2713771fe6b9SJerome Glisse 	{"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
2714771fe6b9SJerome Glisse };
2715771fe6b9SJerome Glisse 
2716771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = {
2717771fe6b9SJerome Glisse 	{"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
2718771fe6b9SJerome Glisse };
2719771fe6b9SJerome Glisse #endif
2720771fe6b9SJerome Glisse 
2721771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev)
2722771fe6b9SJerome Glisse {
2723771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2724771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
2725771fe6b9SJerome Glisse #else
2726771fe6b9SJerome Glisse 	return 0;
2727771fe6b9SJerome Glisse #endif
2728771fe6b9SJerome Glisse }
2729771fe6b9SJerome Glisse 
2730771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev)
2731771fe6b9SJerome Glisse {
2732771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2733771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
2734771fe6b9SJerome Glisse #else
2735771fe6b9SJerome Glisse 	return 0;
2736771fe6b9SJerome Glisse #endif
2737771fe6b9SJerome Glisse }
2738771fe6b9SJerome Glisse 
2739771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev)
2740771fe6b9SJerome Glisse {
2741771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS)
2742771fe6b9SJerome Glisse 	return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
2743771fe6b9SJerome Glisse #else
2744771fe6b9SJerome Glisse 	return 0;
2745771fe6b9SJerome Glisse #endif
2746771fe6b9SJerome Glisse }
2747e024e110SDave Airlie 
2748e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg,
2749e024e110SDave Airlie 			 uint32_t tiling_flags, uint32_t pitch,
2750e024e110SDave Airlie 			 uint32_t offset, uint32_t obj_size)
2751e024e110SDave Airlie {
2752e024e110SDave Airlie 	int surf_index = reg * 16;
2753e024e110SDave Airlie 	int flags = 0;
2754e024e110SDave Airlie 
2755e024e110SDave Airlie 	if (rdev->family <= CHIP_RS200) {
2756e024e110SDave Airlie 		if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2757e024e110SDave Airlie 				 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
2758e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_BOTH;
2759e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2760e024e110SDave Airlie 			flags |= RADEON_SURF_TILE_COLOR_MACRO;
2761e024e110SDave Airlie 	} else if (rdev->family <= CHIP_RV280) {
2762e024e110SDave Airlie 		if (tiling_flags & (RADEON_TILING_MACRO))
2763e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MACRO;
2764e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2765e024e110SDave Airlie 			flags |= R200_SURF_TILE_COLOR_MICRO;
2766e024e110SDave Airlie 	} else {
2767e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MACRO)
2768e024e110SDave Airlie 			flags |= R300_SURF_TILE_MACRO;
2769e024e110SDave Airlie 		if (tiling_flags & RADEON_TILING_MICRO)
2770e024e110SDave Airlie 			flags |= R300_SURF_TILE_MICRO;
2771e024e110SDave Airlie 	}
2772e024e110SDave Airlie 
2773c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_16BIT)
2774c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
2775c88f9f0cSMichel Dänzer 	if (tiling_flags & RADEON_TILING_SWAP_32BIT)
2776c88f9f0cSMichel Dänzer 		flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
2777c88f9f0cSMichel Dänzer 
2778f5c5f040SDave Airlie 	/* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
2779f5c5f040SDave Airlie 	if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
2780f5c5f040SDave Airlie 		if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
2781f5c5f040SDave Airlie 			if (ASIC_IS_RN50(rdev))
2782f5c5f040SDave Airlie 				pitch /= 16;
2783f5c5f040SDave Airlie 	}
2784f5c5f040SDave Airlie 
2785f5c5f040SDave Airlie 	/* r100/r200 divide by 16 */
2786f5c5f040SDave Airlie 	if (rdev->family < CHIP_R300)
2787f5c5f040SDave Airlie 		flags |= pitch / 16;
2788f5c5f040SDave Airlie 	else
2789f5c5f040SDave Airlie 		flags |= pitch / 8;
2790f5c5f040SDave Airlie 
2791f5c5f040SDave Airlie 
2792d9fdaafbSDave Airlie 	DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
2793e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
2794e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
2795e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
2796e024e110SDave Airlie 	return 0;
2797e024e110SDave Airlie }
2798e024e110SDave Airlie 
2799e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
2800e024e110SDave Airlie {
2801e024e110SDave Airlie 	int surf_index = reg * 16;
2802e024e110SDave Airlie 	WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
2803e024e110SDave Airlie }
2804c93bb85bSJerome Glisse 
2805c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev)
2806c93bb85bSJerome Glisse {
2807c93bb85bSJerome Glisse 	fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
2808c93bb85bSJerome Glisse 	fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
2809c93bb85bSJerome Glisse 	fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
2810c93bb85bSJerome Glisse 	uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
2811c93bb85bSJerome Glisse 	fixed20_12 memtcas_ff[8] = {
281268adac5eSBen Skeggs 		dfixed_init(1),
281368adac5eSBen Skeggs 		dfixed_init(2),
281468adac5eSBen Skeggs 		dfixed_init(3),
281568adac5eSBen Skeggs 		dfixed_init(0),
281668adac5eSBen Skeggs 		dfixed_init_half(1),
281768adac5eSBen Skeggs 		dfixed_init_half(2),
281868adac5eSBen Skeggs 		dfixed_init(0),
2819c93bb85bSJerome Glisse 	};
2820c93bb85bSJerome Glisse 	fixed20_12 memtcas_rs480_ff[8] = {
282168adac5eSBen Skeggs 		dfixed_init(0),
282268adac5eSBen Skeggs 		dfixed_init(1),
282368adac5eSBen Skeggs 		dfixed_init(2),
282468adac5eSBen Skeggs 		dfixed_init(3),
282568adac5eSBen Skeggs 		dfixed_init(0),
282668adac5eSBen Skeggs 		dfixed_init_half(1),
282768adac5eSBen Skeggs 		dfixed_init_half(2),
282868adac5eSBen Skeggs 		dfixed_init_half(3),
2829c93bb85bSJerome Glisse 	};
2830c93bb85bSJerome Glisse 	fixed20_12 memtcas2_ff[8] = {
283168adac5eSBen Skeggs 		dfixed_init(0),
283268adac5eSBen Skeggs 		dfixed_init(1),
283368adac5eSBen Skeggs 		dfixed_init(2),
283468adac5eSBen Skeggs 		dfixed_init(3),
283568adac5eSBen Skeggs 		dfixed_init(4),
283668adac5eSBen Skeggs 		dfixed_init(5),
283768adac5eSBen Skeggs 		dfixed_init(6),
283868adac5eSBen Skeggs 		dfixed_init(7),
2839c93bb85bSJerome Glisse 	};
2840c93bb85bSJerome Glisse 	fixed20_12 memtrbs[8] = {
284168adac5eSBen Skeggs 		dfixed_init(1),
284268adac5eSBen Skeggs 		dfixed_init_half(1),
284368adac5eSBen Skeggs 		dfixed_init(2),
284468adac5eSBen Skeggs 		dfixed_init_half(2),
284568adac5eSBen Skeggs 		dfixed_init(3),
284668adac5eSBen Skeggs 		dfixed_init_half(3),
284768adac5eSBen Skeggs 		dfixed_init(4),
284868adac5eSBen Skeggs 		dfixed_init_half(4)
2849c93bb85bSJerome Glisse 	};
2850c93bb85bSJerome Glisse 	fixed20_12 memtrbs_r4xx[8] = {
285168adac5eSBen Skeggs 		dfixed_init(4),
285268adac5eSBen Skeggs 		dfixed_init(5),
285368adac5eSBen Skeggs 		dfixed_init(6),
285468adac5eSBen Skeggs 		dfixed_init(7),
285568adac5eSBen Skeggs 		dfixed_init(8),
285668adac5eSBen Skeggs 		dfixed_init(9),
285768adac5eSBen Skeggs 		dfixed_init(10),
285868adac5eSBen Skeggs 		dfixed_init(11)
2859c93bb85bSJerome Glisse 	};
2860c93bb85bSJerome Glisse 	fixed20_12 min_mem_eff;
2861c93bb85bSJerome Glisse 	fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
2862c93bb85bSJerome Glisse 	fixed20_12 cur_latency_mclk, cur_latency_sclk;
2863c93bb85bSJerome Glisse 	fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
2864c93bb85bSJerome Glisse 		disp_drain_rate2, read_return_rate;
2865c93bb85bSJerome Glisse 	fixed20_12 time_disp1_drop_priority;
2866c93bb85bSJerome Glisse 	int c;
2867c93bb85bSJerome Glisse 	int cur_size = 16;       /* in octawords */
2868c93bb85bSJerome Glisse 	int critical_point = 0, critical_point2;
2869c93bb85bSJerome Glisse /* 	uint32_t read_return_rate, time_disp1_drop_priority; */
2870c93bb85bSJerome Glisse 	int stop_req, max_stop_req;
2871c93bb85bSJerome Glisse 	struct drm_display_mode *mode1 = NULL;
2872c93bb85bSJerome Glisse 	struct drm_display_mode *mode2 = NULL;
2873c93bb85bSJerome Glisse 	uint32_t pixel_bytes1 = 0;
2874c93bb85bSJerome Glisse 	uint32_t pixel_bytes2 = 0;
2875c93bb85bSJerome Glisse 
2876f46c0120SAlex Deucher 	radeon_update_display_priority(rdev);
2877f46c0120SAlex Deucher 
2878c93bb85bSJerome Glisse 	if (rdev->mode_info.crtcs[0]->base.enabled) {
2879c93bb85bSJerome Glisse 		mode1 = &rdev->mode_info.crtcs[0]->base.mode;
2880c93bb85bSJerome Glisse 		pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
2881c93bb85bSJerome Glisse 	}
2882dfee5614SDave Airlie 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
2883c93bb85bSJerome Glisse 		if (rdev->mode_info.crtcs[1]->base.enabled) {
2884c93bb85bSJerome Glisse 			mode2 = &rdev->mode_info.crtcs[1]->base.mode;
2885c93bb85bSJerome Glisse 			pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
2886c93bb85bSJerome Glisse 		}
2887dfee5614SDave Airlie 	}
2888c93bb85bSJerome Glisse 
288968adac5eSBen Skeggs 	min_mem_eff.full = dfixed_const_8(0);
2890c93bb85bSJerome Glisse 	/* get modes */
2891c93bb85bSJerome Glisse 	if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
2892c93bb85bSJerome Glisse 		uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
2893c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
2894c93bb85bSJerome Glisse 		mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
2895c93bb85bSJerome Glisse 		/* check crtc enables */
2896c93bb85bSJerome Glisse 		if (mode2)
2897c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
2898c93bb85bSJerome Glisse 		if (mode1)
2899c93bb85bSJerome Glisse 			mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
2900c93bb85bSJerome Glisse 		WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
2901c93bb85bSJerome Glisse 	}
2902c93bb85bSJerome Glisse 
2903c93bb85bSJerome Glisse 	/*
2904c93bb85bSJerome Glisse 	 * determine is there is enough bw for current mode
2905c93bb85bSJerome Glisse 	 */
2906f47299c5SAlex Deucher 	sclk_ff = rdev->pm.sclk;
2907f47299c5SAlex Deucher 	mclk_ff = rdev->pm.mclk;
2908c93bb85bSJerome Glisse 
2909c93bb85bSJerome Glisse 	temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
291068adac5eSBen Skeggs 	temp_ff.full = dfixed_const(temp);
291168adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
2912c93bb85bSJerome Glisse 
2913c93bb85bSJerome Glisse 	pix_clk.full = 0;
2914c93bb85bSJerome Glisse 	pix_clk2.full = 0;
2915c93bb85bSJerome Glisse 	peak_disp_bw.full = 0;
2916c93bb85bSJerome Glisse 	if (mode1) {
291768adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
291868adac5eSBen Skeggs 		pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
291968adac5eSBen Skeggs 		pix_clk.full = dfixed_div(pix_clk, temp_ff);
292068adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes1);
292168adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
2922c93bb85bSJerome Glisse 	}
2923c93bb85bSJerome Glisse 	if (mode2) {
292468adac5eSBen Skeggs 		temp_ff.full = dfixed_const(1000);
292568adac5eSBen Skeggs 		pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
292668adac5eSBen Skeggs 		pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
292768adac5eSBen Skeggs 		temp_ff.full = dfixed_const(pixel_bytes2);
292868adac5eSBen Skeggs 		peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
2929c93bb85bSJerome Glisse 	}
2930c93bb85bSJerome Glisse 
293168adac5eSBen Skeggs 	mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
2932c93bb85bSJerome Glisse 	if (peak_disp_bw.full >= mem_bw.full) {
2933c93bb85bSJerome Glisse 		DRM_ERROR("You may not have enough display bandwidth for current mode\n"
2934c93bb85bSJerome Glisse 			  "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
2935c93bb85bSJerome Glisse 	}
2936c93bb85bSJerome Glisse 
2937c93bb85bSJerome Glisse 	/*  Get values from the EXT_MEM_CNTL register...converting its contents. */
2938c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_TIMING_CNTL);
2939c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
2940c93bb85bSJerome Glisse 		mem_trcd = ((temp >> 2) & 0x3) + 1;
2941c93bb85bSJerome Glisse 		mem_trp  = ((temp & 0x3)) + 1;
2942c93bb85bSJerome Glisse 		mem_tras = ((temp & 0x70) >> 4) + 1;
2943c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R300 ||
2944c93bb85bSJerome Glisse 		   rdev->family == CHIP_R350) { /* r300, r350 */
2945c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2946c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2947c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 4;
2948c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_RV350 ||
2949c93bb85bSJerome Glisse 		   rdev->family <= CHIP_RV380) {
2950c93bb85bSJerome Glisse 		/* rv3x0 */
2951c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 3;
2952c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 3;
2953c93bb85bSJerome Glisse 		mem_tras = ((temp >> 11) & 0xf) + 6;
2954c93bb85bSJerome Glisse 	} else if (rdev->family == CHIP_R420 ||
2955c93bb85bSJerome Glisse 		   rdev->family == CHIP_R423 ||
2956c93bb85bSJerome Glisse 		   rdev->family == CHIP_RV410) {
2957c93bb85bSJerome Glisse 		/* r4xx */
2958c93bb85bSJerome Glisse 		mem_trcd = (temp & 0xf) + 3;
2959c93bb85bSJerome Glisse 		if (mem_trcd > 15)
2960c93bb85bSJerome Glisse 			mem_trcd = 15;
2961c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0xf) + 3;
2962c93bb85bSJerome Glisse 		if (mem_trp > 15)
2963c93bb85bSJerome Glisse 			mem_trp = 15;
2964c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0x1f) + 6;
2965c93bb85bSJerome Glisse 		if (mem_tras > 31)
2966c93bb85bSJerome Glisse 			mem_tras = 31;
2967c93bb85bSJerome Glisse 	} else { /* RV200, R200 */
2968c93bb85bSJerome Glisse 		mem_trcd = (temp & 0x7) + 1;
2969c93bb85bSJerome Glisse 		mem_trp = ((temp >> 8) & 0x7) + 1;
2970c93bb85bSJerome Glisse 		mem_tras = ((temp >> 12) & 0xf) + 4;
2971c93bb85bSJerome Glisse 	}
2972c93bb85bSJerome Glisse 	/* convert to FF */
297368adac5eSBen Skeggs 	trcd_ff.full = dfixed_const(mem_trcd);
297468adac5eSBen Skeggs 	trp_ff.full = dfixed_const(mem_trp);
297568adac5eSBen Skeggs 	tras_ff.full = dfixed_const(mem_tras);
2976c93bb85bSJerome Glisse 
2977c93bb85bSJerome Glisse 	/* Get values from the MEM_SDRAM_MODE_REG register...converting its */
2978c93bb85bSJerome Glisse 	temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
2979c93bb85bSJerome Glisse 	data = (temp & (7 << 20)) >> 20;
2980c93bb85bSJerome Glisse 	if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
2981c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RS480) /* don't think rs400 */
2982c93bb85bSJerome Glisse 			tcas_ff = memtcas_rs480_ff[data];
2983c93bb85bSJerome Glisse 		else
2984c93bb85bSJerome Glisse 			tcas_ff = memtcas_ff[data];
2985c93bb85bSJerome Glisse 	} else
2986c93bb85bSJerome Glisse 		tcas_ff = memtcas2_ff[data];
2987c93bb85bSJerome Glisse 
2988c93bb85bSJerome Glisse 	if (rdev->family == CHIP_RS400 ||
2989c93bb85bSJerome Glisse 	    rdev->family == CHIP_RS480) {
2990c93bb85bSJerome Glisse 		/* extra cas latency stored in bits 23-25 0-4 clocks */
2991c93bb85bSJerome Glisse 		data = (temp >> 23) & 0x7;
2992c93bb85bSJerome Glisse 		if (data < 5)
299368adac5eSBen Skeggs 			tcas_ff.full += dfixed_const(data);
2994c93bb85bSJerome Glisse 	}
2995c93bb85bSJerome Glisse 
2996c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
2997c93bb85bSJerome Glisse 		/* on the R300, Tcas is included in Trbs.
2998c93bb85bSJerome Glisse 		 */
2999c93bb85bSJerome Glisse 		temp = RREG32(RADEON_MEM_CNTL);
3000c93bb85bSJerome Glisse 		data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3001c93bb85bSJerome Glisse 		if (data == 1) {
3002c93bb85bSJerome Glisse 			if (R300_MEM_USE_CD_CH_ONLY & temp) {
3003c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_INDEX);
3004c93bb85bSJerome Glisse 				temp &= ~R300_MC_IND_ADDR_MASK;
3005c93bb85bSJerome Glisse 				temp |= R300_MC_READ_CNTL_CD_mcind;
3006c93bb85bSJerome Glisse 				WREG32(R300_MC_IND_INDEX, temp);
3007c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_IND_DATA);
3008c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3009c93bb85bSJerome Glisse 			} else {
3010c93bb85bSJerome Glisse 				temp = RREG32(R300_MC_READ_CNTL_AB);
3011c93bb85bSJerome Glisse 				data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3012c93bb85bSJerome Glisse 			}
3013c93bb85bSJerome Glisse 		} else {
3014c93bb85bSJerome Glisse 			temp = RREG32(R300_MC_READ_CNTL_AB);
3015c93bb85bSJerome Glisse 			data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3016c93bb85bSJerome Glisse 		}
3017c93bb85bSJerome Glisse 		if (rdev->family == CHIP_RV410 ||
3018c93bb85bSJerome Glisse 		    rdev->family == CHIP_R420 ||
3019c93bb85bSJerome Glisse 		    rdev->family == CHIP_R423)
3020c93bb85bSJerome Glisse 			trbs_ff = memtrbs_r4xx[data];
3021c93bb85bSJerome Glisse 		else
3022c93bb85bSJerome Glisse 			trbs_ff = memtrbs[data];
3023c93bb85bSJerome Glisse 		tcas_ff.full += trbs_ff.full;
3024c93bb85bSJerome Glisse 	}
3025c93bb85bSJerome Glisse 
3026c93bb85bSJerome Glisse 	sclk_eff_ff.full = sclk_ff.full;
3027c93bb85bSJerome Glisse 
3028c93bb85bSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3029c93bb85bSJerome Glisse 		fixed20_12 agpmode_ff;
303068adac5eSBen Skeggs 		agpmode_ff.full = dfixed_const(radeon_agpmode);
303168adac5eSBen Skeggs 		temp_ff.full = dfixed_const_666(16);
303268adac5eSBen Skeggs 		sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
3033c93bb85bSJerome Glisse 	}
3034c93bb85bSJerome Glisse 	/* TODO PCIE lanes may affect this - agpmode == 16?? */
3035c93bb85bSJerome Glisse 
3036c93bb85bSJerome Glisse 	if (ASIC_IS_R300(rdev)) {
303768adac5eSBen Skeggs 		sclk_delay_ff.full = dfixed_const(250);
3038c93bb85bSJerome Glisse 	} else {
3039c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RV100) ||
3040c93bb85bSJerome Glisse 		    rdev->flags & RADEON_IS_IGP) {
3041c93bb85bSJerome Glisse 			if (rdev->mc.vram_is_ddr)
304268adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3043c93bb85bSJerome Glisse 			else
304468adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(33);
3045c93bb85bSJerome Glisse 		} else {
3046c93bb85bSJerome Glisse 			if (rdev->mc.vram_width == 128)
304768adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(57);
3048c93bb85bSJerome Glisse 			else
304968adac5eSBen Skeggs 				sclk_delay_ff.full = dfixed_const(41);
3050c93bb85bSJerome Glisse 		}
3051c93bb85bSJerome Glisse 	}
3052c93bb85bSJerome Glisse 
305368adac5eSBen Skeggs 	mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
3054c93bb85bSJerome Glisse 
3055c93bb85bSJerome Glisse 	if (rdev->mc.vram_is_ddr) {
3056c93bb85bSJerome Glisse 		if (rdev->mc.vram_width == 32) {
305768adac5eSBen Skeggs 			k1.full = dfixed_const(40);
3058c93bb85bSJerome Glisse 			c  = 3;
3059c93bb85bSJerome Glisse 		} else {
306068adac5eSBen Skeggs 			k1.full = dfixed_const(20);
3061c93bb85bSJerome Glisse 			c  = 1;
3062c93bb85bSJerome Glisse 		}
3063c93bb85bSJerome Glisse 	} else {
306468adac5eSBen Skeggs 		k1.full = dfixed_const(40);
3065c93bb85bSJerome Glisse 		c  = 3;
3066c93bb85bSJerome Glisse 	}
3067c93bb85bSJerome Glisse 
306868adac5eSBen Skeggs 	temp_ff.full = dfixed_const(2);
306968adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
307068adac5eSBen Skeggs 	temp_ff.full = dfixed_const(c);
307168adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
307268adac5eSBen Skeggs 	temp_ff.full = dfixed_const(4);
307368adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
307468adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
3075c93bb85bSJerome Glisse 	mc_latency_mclk.full += k1.full;
3076c93bb85bSJerome Glisse 
307768adac5eSBen Skeggs 	mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
307868adac5eSBen Skeggs 	mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
3079c93bb85bSJerome Glisse 
3080c93bb85bSJerome Glisse 	/*
3081c93bb85bSJerome Glisse 	  HW cursor time assuming worst case of full size colour cursor.
3082c93bb85bSJerome Glisse 	*/
308368adac5eSBen Skeggs 	temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
3084c93bb85bSJerome Glisse 	temp_ff.full += trcd_ff.full;
3085c93bb85bSJerome Glisse 	if (temp_ff.full < tras_ff.full)
3086c93bb85bSJerome Glisse 		temp_ff.full = tras_ff.full;
308768adac5eSBen Skeggs 	cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
3088c93bb85bSJerome Glisse 
308968adac5eSBen Skeggs 	temp_ff.full = dfixed_const(cur_size);
309068adac5eSBen Skeggs 	cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
3091c93bb85bSJerome Glisse 	/*
3092c93bb85bSJerome Glisse 	  Find the total latency for the display data.
3093c93bb85bSJerome Glisse 	*/
309468adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_const(8);
309568adac5eSBen Skeggs 	disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
3096c93bb85bSJerome Glisse 	mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3097c93bb85bSJerome Glisse 	mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3098c93bb85bSJerome Glisse 
3099c93bb85bSJerome Glisse 	if (mc_latency_mclk.full > mc_latency_sclk.full)
3100c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_mclk.full;
3101c93bb85bSJerome Glisse 	else
3102c93bb85bSJerome Glisse 		disp_latency.full = mc_latency_sclk.full;
3103c93bb85bSJerome Glisse 
3104c93bb85bSJerome Glisse 	/* setup Max GRPH_STOP_REQ default value */
3105c93bb85bSJerome Glisse 	if (ASIC_IS_RV100(rdev))
3106c93bb85bSJerome Glisse 		max_stop_req = 0x5c;
3107c93bb85bSJerome Glisse 	else
3108c93bb85bSJerome Glisse 		max_stop_req = 0x7c;
3109c93bb85bSJerome Glisse 
3110c93bb85bSJerome Glisse 	if (mode1) {
3111c93bb85bSJerome Glisse 		/*  CRTC1
3112c93bb85bSJerome Glisse 		    Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3113c93bb85bSJerome Glisse 		    GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3114c93bb85bSJerome Glisse 		*/
3115c93bb85bSJerome Glisse 		stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3116c93bb85bSJerome Glisse 
3117c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3118c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3119c93bb85bSJerome Glisse 
3120c93bb85bSJerome Glisse 		/*
3121c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3122c93bb85bSJerome Glisse 		*/
312368adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes1));
312468adac5eSBen Skeggs 		disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
3125c93bb85bSJerome Glisse 
3126c93bb85bSJerome Glisse 		/*
3127c93bb85bSJerome Glisse 		  Find the critical point of the display buffer.
3128c93bb85bSJerome Glisse 		*/
312968adac5eSBen Skeggs 		crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
313068adac5eSBen Skeggs 		crit_point_ff.full += dfixed_const_half(0);
3131c93bb85bSJerome Glisse 
313268adac5eSBen Skeggs 		critical_point = dfixed_trunc(crit_point_ff);
3133c93bb85bSJerome Glisse 
3134c93bb85bSJerome Glisse 		if (rdev->disp_priority == 2) {
3135c93bb85bSJerome Glisse 			critical_point = 0;
3136c93bb85bSJerome Glisse 		}
3137c93bb85bSJerome Glisse 
3138c93bb85bSJerome Glisse 		/*
3139c93bb85bSJerome Glisse 		  The critical point should never be above max_stop_req-4.  Setting
3140c93bb85bSJerome Glisse 		  GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3141c93bb85bSJerome Glisse 		*/
3142c93bb85bSJerome Glisse 		if (max_stop_req - critical_point < 4)
3143c93bb85bSJerome Glisse 			critical_point = 0;
3144c93bb85bSJerome Glisse 
3145c93bb85bSJerome Glisse 		if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3146c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3147c93bb85bSJerome Glisse 			critical_point = 0x10;
3148c93bb85bSJerome Glisse 		}
3149c93bb85bSJerome Glisse 
3150c93bb85bSJerome Glisse 		temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3151c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3152c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3153c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_START_REQ_MASK);
3154c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3155c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3156c93bb85bSJerome Glisse 			stop_req -= 0x10;
3157c93bb85bSJerome Glisse 		}
3158c93bb85bSJerome Glisse 		temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3159c93bb85bSJerome Glisse 		temp |= RADEON_GRPH_BUFFER_SIZE;
3160c93bb85bSJerome Glisse 		temp &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3161c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3162c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3163c93bb85bSJerome Glisse 		/*
3164c93bb85bSJerome Glisse 		  Write the result into the register.
3165c93bb85bSJerome Glisse 		*/
3166c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3167c93bb85bSJerome Glisse 						       (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3168c93bb85bSJerome Glisse 
3169c93bb85bSJerome Glisse #if 0
3170c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3171c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3172c93bb85bSJerome Glisse 			/* attempt to program RS400 disp regs correctly ??? */
3173c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP1_REG_CNTL);
3174c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3175c93bb85bSJerome Glisse 				  RS400_DISP1_STOP_REQ_LEVEL_MASK);
3176c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3177c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3178c93bb85bSJerome Glisse 						       (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3179c93bb85bSJerome Glisse 			temp = RREG32(RS400_DMIF_MEM_CNTL1);
3180c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3181c93bb85bSJerome Glisse 				  RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3182c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3183c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3184c93bb85bSJerome Glisse 						      (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3185c93bb85bSJerome Glisse 		}
3186c93bb85bSJerome Glisse #endif
3187c93bb85bSJerome Glisse 
3188d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
3189c93bb85bSJerome Glisse 			  /* 	  (unsigned int)info->SavedReg->grph_buffer_cntl, */
3190c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3191c93bb85bSJerome Glisse 	}
3192c93bb85bSJerome Glisse 
3193c93bb85bSJerome Glisse 	if (mode2) {
3194c93bb85bSJerome Glisse 		u32 grph2_cntl;
3195c93bb85bSJerome Glisse 		stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3196c93bb85bSJerome Glisse 
3197c93bb85bSJerome Glisse 		if (stop_req > max_stop_req)
3198c93bb85bSJerome Glisse 			stop_req = max_stop_req;
3199c93bb85bSJerome Glisse 
3200c93bb85bSJerome Glisse 		/*
3201c93bb85bSJerome Glisse 		  Find the drain rate of the display buffer.
3202c93bb85bSJerome Glisse 		*/
320368adac5eSBen Skeggs 		temp_ff.full = dfixed_const((16/pixel_bytes2));
320468adac5eSBen Skeggs 		disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
3205c93bb85bSJerome Glisse 
3206c93bb85bSJerome Glisse 		grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3207c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3208c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3209c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3210c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_R350) &&
3211c93bb85bSJerome Glisse 		    (stop_req > 0x15)) {
3212c93bb85bSJerome Glisse 			stop_req -= 0x10;
3213c93bb85bSJerome Glisse 		}
3214c93bb85bSJerome Glisse 		grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3215c93bb85bSJerome Glisse 		grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3216c93bb85bSJerome Glisse 		grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL   |
3217c93bb85bSJerome Glisse 			  RADEON_GRPH_CRITICAL_AT_SOF |
3218c93bb85bSJerome Glisse 			  RADEON_GRPH_STOP_CNTL);
3219c93bb85bSJerome Glisse 
3220c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS100) ||
3221c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS200))
3222c93bb85bSJerome Glisse 			critical_point2 = 0;
3223c93bb85bSJerome Glisse 		else {
3224c93bb85bSJerome Glisse 			temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
322568adac5eSBen Skeggs 			temp_ff.full = dfixed_const(temp);
322668adac5eSBen Skeggs 			temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
3227c93bb85bSJerome Glisse 			if (sclk_ff.full < temp_ff.full)
3228c93bb85bSJerome Glisse 				temp_ff.full = sclk_ff.full;
3229c93bb85bSJerome Glisse 
3230c93bb85bSJerome Glisse 			read_return_rate.full = temp_ff.full;
3231c93bb85bSJerome Glisse 
3232c93bb85bSJerome Glisse 			if (mode1) {
3233c93bb85bSJerome Glisse 				temp_ff.full = read_return_rate.full - disp_drain_rate.full;
323468adac5eSBen Skeggs 				time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
3235c93bb85bSJerome Glisse 			} else {
3236c93bb85bSJerome Glisse 				time_disp1_drop_priority.full = 0;
3237c93bb85bSJerome Glisse 			}
3238c93bb85bSJerome Glisse 			crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
323968adac5eSBen Skeggs 			crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
324068adac5eSBen Skeggs 			crit_point_ff.full += dfixed_const_half(0);
3241c93bb85bSJerome Glisse 
324268adac5eSBen Skeggs 			critical_point2 = dfixed_trunc(crit_point_ff);
3243c93bb85bSJerome Glisse 
3244c93bb85bSJerome Glisse 			if (rdev->disp_priority == 2) {
3245c93bb85bSJerome Glisse 				critical_point2 = 0;
3246c93bb85bSJerome Glisse 			}
3247c93bb85bSJerome Glisse 
3248c93bb85bSJerome Glisse 			if (max_stop_req - critical_point2 < 4)
3249c93bb85bSJerome Glisse 				critical_point2 = 0;
3250c93bb85bSJerome Glisse 
3251c93bb85bSJerome Glisse 		}
3252c93bb85bSJerome Glisse 
3253c93bb85bSJerome Glisse 		if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3254c93bb85bSJerome Glisse 			/* some R300 cards have problem with this set to 0 */
3255c93bb85bSJerome Glisse 			critical_point2 = 0x10;
3256c93bb85bSJerome Glisse 		}
3257c93bb85bSJerome Glisse 
3258c93bb85bSJerome Glisse 		WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3259c93bb85bSJerome Glisse 						  (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3260c93bb85bSJerome Glisse 
3261c93bb85bSJerome Glisse 		if ((rdev->family == CHIP_RS400) ||
3262c93bb85bSJerome Glisse 		    (rdev->family == CHIP_RS480)) {
3263c93bb85bSJerome Glisse #if 0
3264c93bb85bSJerome Glisse 			/* attempt to program RS400 disp2 regs correctly ??? */
3265c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL1);
3266c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3267c93bb85bSJerome Glisse 				  RS400_DISP2_STOP_REQ_LEVEL_MASK);
3268c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3269c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3270c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3271c93bb85bSJerome Glisse 			temp = RREG32(RS400_DISP2_REQ_CNTL2);
3272c93bb85bSJerome Glisse 			temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3273c93bb85bSJerome Glisse 				  RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3274c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3275c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3276c93bb85bSJerome Glisse 						       (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3277c93bb85bSJerome Glisse #endif
3278c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3279c93bb85bSJerome Glisse 			WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3280c93bb85bSJerome Glisse 			WREG32(RS400_DMIF_MEM_CNTL1,  0x29CA71DC);
3281c93bb85bSJerome Glisse 			WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3282c93bb85bSJerome Glisse 		}
3283c93bb85bSJerome Glisse 
3284d9fdaafbSDave Airlie 		DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
3285c93bb85bSJerome Glisse 			  (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3286c93bb85bSJerome Glisse 	}
3287c93bb85bSJerome Glisse }
3288551ebd83SDave Airlie 
3289cbdd4501SAndi Kleen static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
3290551ebd83SDave Airlie {
3291551ebd83SDave Airlie 	DRM_ERROR("pitch                      %d\n", t->pitch);
3292ceb776bcSMathias Fröhlich 	DRM_ERROR("use_pitch                  %d\n", t->use_pitch);
3293551ebd83SDave Airlie 	DRM_ERROR("width                      %d\n", t->width);
3294ceb776bcSMathias Fröhlich 	DRM_ERROR("width_11                   %d\n", t->width_11);
3295551ebd83SDave Airlie 	DRM_ERROR("height                     %d\n", t->height);
3296ceb776bcSMathias Fröhlich 	DRM_ERROR("height_11                  %d\n", t->height_11);
3297551ebd83SDave Airlie 	DRM_ERROR("num levels                 %d\n", t->num_levels);
3298551ebd83SDave Airlie 	DRM_ERROR("depth                      %d\n", t->txdepth);
3299551ebd83SDave Airlie 	DRM_ERROR("bpp                        %d\n", t->cpp);
3300551ebd83SDave Airlie 	DRM_ERROR("coordinate type            %d\n", t->tex_coord_type);
3301551ebd83SDave Airlie 	DRM_ERROR("width round to power of 2  %d\n", t->roundup_w);
3302551ebd83SDave Airlie 	DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
3303d785d78bSDave Airlie 	DRM_ERROR("compress format            %d\n", t->compress_format);
3304551ebd83SDave Airlie }
3305551ebd83SDave Airlie 
3306d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h)
3307d785d78bSDave Airlie {
3308d785d78bSDave Airlie 	int block_width, block_height, block_bytes;
3309d785d78bSDave Airlie 	int wblocks, hblocks;
3310d785d78bSDave Airlie 	int min_wblocks;
3311d785d78bSDave Airlie 	int sz;
3312d785d78bSDave Airlie 
3313d785d78bSDave Airlie 	block_width = 4;
3314d785d78bSDave Airlie 	block_height = 4;
3315d785d78bSDave Airlie 
3316d785d78bSDave Airlie 	switch (compress_format) {
3317d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT1:
3318d785d78bSDave Airlie 		block_bytes = 8;
3319d785d78bSDave Airlie 		min_wblocks = 4;
3320d785d78bSDave Airlie 		break;
3321d785d78bSDave Airlie 	default:
3322d785d78bSDave Airlie 	case R100_TRACK_COMP_DXT35:
3323d785d78bSDave Airlie 		block_bytes = 16;
3324d785d78bSDave Airlie 		min_wblocks = 2;
3325d785d78bSDave Airlie 		break;
3326d785d78bSDave Airlie 	}
3327d785d78bSDave Airlie 
3328d785d78bSDave Airlie 	hblocks = (h + block_height - 1) / block_height;
3329d785d78bSDave Airlie 	wblocks = (w + block_width - 1) / block_width;
3330d785d78bSDave Airlie 	if (wblocks < min_wblocks)
3331d785d78bSDave Airlie 		wblocks = min_wblocks;
3332d785d78bSDave Airlie 	sz = wblocks * hblocks * block_bytes;
3333d785d78bSDave Airlie 	return sz;
3334d785d78bSDave Airlie }
3335d785d78bSDave Airlie 
333637cf6b03SRoland Scheidegger static int r100_cs_track_cube(struct radeon_device *rdev,
333737cf6b03SRoland Scheidegger 			      struct r100_cs_track *track, unsigned idx)
333837cf6b03SRoland Scheidegger {
333937cf6b03SRoland Scheidegger 	unsigned face, w, h;
334037cf6b03SRoland Scheidegger 	struct radeon_bo *cube_robj;
334137cf6b03SRoland Scheidegger 	unsigned long size;
334237cf6b03SRoland Scheidegger 	unsigned compress_format = track->textures[idx].compress_format;
334337cf6b03SRoland Scheidegger 
334437cf6b03SRoland Scheidegger 	for (face = 0; face < 5; face++) {
334537cf6b03SRoland Scheidegger 		cube_robj = track->textures[idx].cube_info[face].robj;
334637cf6b03SRoland Scheidegger 		w = track->textures[idx].cube_info[face].width;
334737cf6b03SRoland Scheidegger 		h = track->textures[idx].cube_info[face].height;
334837cf6b03SRoland Scheidegger 
334937cf6b03SRoland Scheidegger 		if (compress_format) {
335037cf6b03SRoland Scheidegger 			size = r100_track_compress_size(compress_format, w, h);
335137cf6b03SRoland Scheidegger 		} else
335237cf6b03SRoland Scheidegger 			size = w * h;
335337cf6b03SRoland Scheidegger 		size *= track->textures[idx].cpp;
335437cf6b03SRoland Scheidegger 
335537cf6b03SRoland Scheidegger 		size += track->textures[idx].cube_info[face].offset;
335637cf6b03SRoland Scheidegger 
335737cf6b03SRoland Scheidegger 		if (size > radeon_bo_size(cube_robj)) {
335837cf6b03SRoland Scheidegger 			DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
335937cf6b03SRoland Scheidegger 				  size, radeon_bo_size(cube_robj));
336037cf6b03SRoland Scheidegger 			r100_cs_track_texture_print(&track->textures[idx]);
336137cf6b03SRoland Scheidegger 			return -1;
336237cf6b03SRoland Scheidegger 		}
336337cf6b03SRoland Scheidegger 	}
336437cf6b03SRoland Scheidegger 	return 0;
336537cf6b03SRoland Scheidegger }
336637cf6b03SRoland Scheidegger 
3367551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev,
3368551ebd83SDave Airlie 				       struct r100_cs_track *track)
3369551ebd83SDave Airlie {
33704c788679SJerome Glisse 	struct radeon_bo *robj;
3371551ebd83SDave Airlie 	unsigned long size;
3372b73c5f8bSMarek Olšák 	unsigned u, i, w, h, d;
3373551ebd83SDave Airlie 	int ret;
3374551ebd83SDave Airlie 
3375551ebd83SDave Airlie 	for (u = 0; u < track->num_texture; u++) {
3376551ebd83SDave Airlie 		if (!track->textures[u].enabled)
3377551ebd83SDave Airlie 			continue;
337843b93fbfSAlex Deucher 		if (track->textures[u].lookup_disable)
337943b93fbfSAlex Deucher 			continue;
3380551ebd83SDave Airlie 		robj = track->textures[u].robj;
3381551ebd83SDave Airlie 		if (robj == NULL) {
3382551ebd83SDave Airlie 			DRM_ERROR("No texture bound to unit %u\n", u);
3383551ebd83SDave Airlie 			return -EINVAL;
3384551ebd83SDave Airlie 		}
3385551ebd83SDave Airlie 		size = 0;
3386551ebd83SDave Airlie 		for (i = 0; i <= track->textures[u].num_levels; i++) {
3387551ebd83SDave Airlie 			if (track->textures[u].use_pitch) {
3388551ebd83SDave Airlie 				if (rdev->family < CHIP_R300)
3389551ebd83SDave Airlie 					w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
3390551ebd83SDave Airlie 				else
3391551ebd83SDave Airlie 					w = track->textures[u].pitch / (1 << i);
3392551ebd83SDave Airlie 			} else {
3393ceb776bcSMathias Fröhlich 				w = track->textures[u].width;
3394551ebd83SDave Airlie 				if (rdev->family >= CHIP_RV515)
3395551ebd83SDave Airlie 					w |= track->textures[u].width_11;
3396ceb776bcSMathias Fröhlich 				w = w / (1 << i);
3397551ebd83SDave Airlie 				if (track->textures[u].roundup_w)
3398551ebd83SDave Airlie 					w = roundup_pow_of_two(w);
3399551ebd83SDave Airlie 			}
3400ceb776bcSMathias Fröhlich 			h = track->textures[u].height;
3401551ebd83SDave Airlie 			if (rdev->family >= CHIP_RV515)
3402551ebd83SDave Airlie 				h |= track->textures[u].height_11;
3403ceb776bcSMathias Fröhlich 			h = h / (1 << i);
3404551ebd83SDave Airlie 			if (track->textures[u].roundup_h)
3405551ebd83SDave Airlie 				h = roundup_pow_of_two(h);
3406b73c5f8bSMarek Olšák 			if (track->textures[u].tex_coord_type == 1) {
3407b73c5f8bSMarek Olšák 				d = (1 << track->textures[u].txdepth) / (1 << i);
3408b73c5f8bSMarek Olšák 				if (!d)
3409b73c5f8bSMarek Olšák 					d = 1;
3410b73c5f8bSMarek Olšák 			} else {
3411b73c5f8bSMarek Olšák 				d = 1;
3412b73c5f8bSMarek Olšák 			}
3413d785d78bSDave Airlie 			if (track->textures[u].compress_format) {
3414d785d78bSDave Airlie 
3415b73c5f8bSMarek Olšák 				size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
3416d785d78bSDave Airlie 				/* compressed textures are block based */
3417d785d78bSDave Airlie 			} else
3418b73c5f8bSMarek Olšák 				size += w * h * d;
3419551ebd83SDave Airlie 		}
3420551ebd83SDave Airlie 		size *= track->textures[u].cpp;
3421d785d78bSDave Airlie 
3422551ebd83SDave Airlie 		switch (track->textures[u].tex_coord_type) {
3423551ebd83SDave Airlie 		case 0:
3424551ebd83SDave Airlie 		case 1:
3425551ebd83SDave Airlie 			break;
3426551ebd83SDave Airlie 		case 2:
3427551ebd83SDave Airlie 			if (track->separate_cube) {
3428551ebd83SDave Airlie 				ret = r100_cs_track_cube(rdev, track, u);
3429551ebd83SDave Airlie 				if (ret)
3430551ebd83SDave Airlie 					return ret;
3431551ebd83SDave Airlie 			} else
3432551ebd83SDave Airlie 				size *= 6;
3433551ebd83SDave Airlie 			break;
3434551ebd83SDave Airlie 		default:
3435551ebd83SDave Airlie 			DRM_ERROR("Invalid texture coordinate type %u for unit "
3436551ebd83SDave Airlie 				  "%u\n", track->textures[u].tex_coord_type, u);
3437551ebd83SDave Airlie 			return -EINVAL;
3438551ebd83SDave Airlie 		}
34394c788679SJerome Glisse 		if (size > radeon_bo_size(robj)) {
3440551ebd83SDave Airlie 			DRM_ERROR("Texture of unit %u needs %lu bytes but is "
34414c788679SJerome Glisse 				  "%lu\n", u, size, radeon_bo_size(robj));
3442551ebd83SDave Airlie 			r100_cs_track_texture_print(&track->textures[u]);
3443551ebd83SDave Airlie 			return -EINVAL;
3444551ebd83SDave Airlie 		}
3445551ebd83SDave Airlie 	}
3446551ebd83SDave Airlie 	return 0;
3447551ebd83SDave Airlie }
3448551ebd83SDave Airlie 
3449551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
3450551ebd83SDave Airlie {
3451551ebd83SDave Airlie 	unsigned i;
3452551ebd83SDave Airlie 	unsigned long size;
3453551ebd83SDave Airlie 	unsigned prim_walk;
3454551ebd83SDave Airlie 	unsigned nverts;
345540b4a759SMarek Olšák 	unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
3456551ebd83SDave Airlie 
345740b4a759SMarek Olšák 	if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
3458a41ceb1cSMarek Olšák 	    !track->blend_read_enable)
3459a41ceb1cSMarek Olšák 		num_cb = 0;
3460a41ceb1cSMarek Olšák 
3461a41ceb1cSMarek Olšák 	for (i = 0; i < num_cb; i++) {
3462551ebd83SDave Airlie 		if (track->cb[i].robj == NULL) {
3463551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
3464551ebd83SDave Airlie 			return -EINVAL;
3465551ebd83SDave Airlie 		}
3466551ebd83SDave Airlie 		size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
3467551ebd83SDave Airlie 		size += track->cb[i].offset;
34684c788679SJerome Glisse 		if (size > radeon_bo_size(track->cb[i].robj)) {
3469551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for color buffer %d "
3470551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", i, size,
34714c788679SJerome Glisse 				  radeon_bo_size(track->cb[i].robj));
3472551ebd83SDave Airlie 			DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
3473551ebd83SDave Airlie 				  i, track->cb[i].pitch, track->cb[i].cpp,
3474551ebd83SDave Airlie 				  track->cb[i].offset, track->maxy);
3475551ebd83SDave Airlie 			return -EINVAL;
3476551ebd83SDave Airlie 		}
3477551ebd83SDave Airlie 	}
347840b4a759SMarek Olšák 	track->cb_dirty = false;
347940b4a759SMarek Olšák 
348040b4a759SMarek Olšák 	if (track->zb_dirty && track->z_enabled) {
3481551ebd83SDave Airlie 		if (track->zb.robj == NULL) {
3482551ebd83SDave Airlie 			DRM_ERROR("[drm] No buffer for z buffer !\n");
3483551ebd83SDave Airlie 			return -EINVAL;
3484551ebd83SDave Airlie 		}
3485551ebd83SDave Airlie 		size = track->zb.pitch * track->zb.cpp * track->maxy;
3486551ebd83SDave Airlie 		size += track->zb.offset;
34874c788679SJerome Glisse 		if (size > radeon_bo_size(track->zb.robj)) {
3488551ebd83SDave Airlie 			DRM_ERROR("[drm] Buffer too small for z buffer "
3489551ebd83SDave Airlie 				  "(need %lu have %lu) !\n", size,
34904c788679SJerome Glisse 				  radeon_bo_size(track->zb.robj));
3491551ebd83SDave Airlie 			DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
3492551ebd83SDave Airlie 				  track->zb.pitch, track->zb.cpp,
3493551ebd83SDave Airlie 				  track->zb.offset, track->maxy);
3494551ebd83SDave Airlie 			return -EINVAL;
3495551ebd83SDave Airlie 		}
3496551ebd83SDave Airlie 	}
349740b4a759SMarek Olšák 	track->zb_dirty = false;
349840b4a759SMarek Olšák 
3499fff1ce4dSMarek Olšák 	if (track->aa_dirty && track->aaresolve) {
3500fff1ce4dSMarek Olšák 		if (track->aa.robj == NULL) {
3501fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
3502fff1ce4dSMarek Olšák 			return -EINVAL;
3503fff1ce4dSMarek Olšák 		}
3504fff1ce4dSMarek Olšák 		/* I believe the format comes from colorbuffer0. */
3505fff1ce4dSMarek Olšák 		size = track->aa.pitch * track->cb[0].cpp * track->maxy;
3506fff1ce4dSMarek Olšák 		size += track->aa.offset;
3507fff1ce4dSMarek Olšák 		if (size > radeon_bo_size(track->aa.robj)) {
3508fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
3509fff1ce4dSMarek Olšák 				  "(need %lu have %lu) !\n", i, size,
3510fff1ce4dSMarek Olšák 				  radeon_bo_size(track->aa.robj));
3511fff1ce4dSMarek Olšák 			DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
3512fff1ce4dSMarek Olšák 				  i, track->aa.pitch, track->cb[0].cpp,
3513fff1ce4dSMarek Olšák 				  track->aa.offset, track->maxy);
3514fff1ce4dSMarek Olšák 			return -EINVAL;
3515fff1ce4dSMarek Olšák 		}
3516fff1ce4dSMarek Olšák 	}
3517fff1ce4dSMarek Olšák 	track->aa_dirty = false;
3518fff1ce4dSMarek Olšák 
3519551ebd83SDave Airlie 	prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
3520cae94b0aSMarek Olšák 	if (track->vap_vf_cntl & (1 << 14)) {
3521cae94b0aSMarek Olšák 		nverts = track->vap_alt_nverts;
3522cae94b0aSMarek Olšák 	} else {
3523551ebd83SDave Airlie 		nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
3524cae94b0aSMarek Olšák 	}
3525551ebd83SDave Airlie 	switch (prim_walk) {
3526551ebd83SDave Airlie 	case 1:
3527551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3528551ebd83SDave Airlie 			size = track->arrays[i].esize * track->max_indx * 4;
3529551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3530551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3531551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3532551ebd83SDave Airlie 				return -EINVAL;
3533551ebd83SDave Airlie 			}
35344c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
35354c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
35364c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
35374c788679SJerome Glisse 					prim_walk, i, size >> 2,
35384c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
35394c788679SJerome Glisse 					>> 2);
3540551ebd83SDave Airlie 				DRM_ERROR("Max indices %u\n", track->max_indx);
3541551ebd83SDave Airlie 				return -EINVAL;
3542551ebd83SDave Airlie 			}
3543551ebd83SDave Airlie 		}
3544551ebd83SDave Airlie 		break;
3545551ebd83SDave Airlie 	case 2:
3546551ebd83SDave Airlie 		for (i = 0; i < track->num_arrays; i++) {
3547551ebd83SDave Airlie 			size = track->arrays[i].esize * (nverts - 1) * 4;
3548551ebd83SDave Airlie 			if (track->arrays[i].robj == NULL) {
3549551ebd83SDave Airlie 				DRM_ERROR("(PW %u) Vertex array %u no buffer "
3550551ebd83SDave Airlie 					  "bound\n", prim_walk, i);
3551551ebd83SDave Airlie 				return -EINVAL;
3552551ebd83SDave Airlie 			}
35534c788679SJerome Glisse 			if (size > radeon_bo_size(track->arrays[i].robj)) {
35544c788679SJerome Glisse 				dev_err(rdev->dev, "(PW %u) Vertex array %u "
35554c788679SJerome Glisse 					"need %lu dwords have %lu dwords\n",
35564c788679SJerome Glisse 					prim_walk, i, size >> 2,
35574c788679SJerome Glisse 					radeon_bo_size(track->arrays[i].robj)
35584c788679SJerome Glisse 					>> 2);
3559551ebd83SDave Airlie 				return -EINVAL;
3560551ebd83SDave Airlie 			}
3561551ebd83SDave Airlie 		}
3562551ebd83SDave Airlie 		break;
3563551ebd83SDave Airlie 	case 3:
3564551ebd83SDave Airlie 		size = track->vtx_size * nverts;
3565551ebd83SDave Airlie 		if (size != track->immd_dwords) {
3566551ebd83SDave Airlie 			DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
3567551ebd83SDave Airlie 				  track->immd_dwords, size);
3568551ebd83SDave Airlie 			DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
3569551ebd83SDave Airlie 				  nverts, track->vtx_size);
3570551ebd83SDave Airlie 			return -EINVAL;
3571551ebd83SDave Airlie 		}
3572551ebd83SDave Airlie 		break;
3573551ebd83SDave Airlie 	default:
3574551ebd83SDave Airlie 		DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
3575551ebd83SDave Airlie 			  prim_walk);
3576551ebd83SDave Airlie 		return -EINVAL;
3577551ebd83SDave Airlie 	}
357840b4a759SMarek Olšák 
357940b4a759SMarek Olšák 	if (track->tex_dirty) {
358040b4a759SMarek Olšák 		track->tex_dirty = false;
3581551ebd83SDave Airlie 		return r100_cs_track_texture_check(rdev, track);
3582551ebd83SDave Airlie 	}
358340b4a759SMarek Olšák 	return 0;
358440b4a759SMarek Olšák }
3585551ebd83SDave Airlie 
3586551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
3587551ebd83SDave Airlie {
3588551ebd83SDave Airlie 	unsigned i, face;
3589551ebd83SDave Airlie 
359040b4a759SMarek Olšák 	track->cb_dirty = true;
359140b4a759SMarek Olšák 	track->zb_dirty = true;
359240b4a759SMarek Olšák 	track->tex_dirty = true;
3593fff1ce4dSMarek Olšák 	track->aa_dirty = true;
359440b4a759SMarek Olšák 
3595551ebd83SDave Airlie 	if (rdev->family < CHIP_R300) {
3596551ebd83SDave Airlie 		track->num_cb = 1;
3597551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200)
3598551ebd83SDave Airlie 			track->num_texture = 3;
3599551ebd83SDave Airlie 		else
3600551ebd83SDave Airlie 			track->num_texture = 6;
3601551ebd83SDave Airlie 		track->maxy = 2048;
3602551ebd83SDave Airlie 		track->separate_cube = 1;
3603551ebd83SDave Airlie 	} else {
3604551ebd83SDave Airlie 		track->num_cb = 4;
3605551ebd83SDave Airlie 		track->num_texture = 16;
3606551ebd83SDave Airlie 		track->maxy = 4096;
3607551ebd83SDave Airlie 		track->separate_cube = 0;
360845e4039cSDave Airlie 		track->aaresolve = false;
3609fff1ce4dSMarek Olšák 		track->aa.robj = NULL;
3610551ebd83SDave Airlie 	}
3611551ebd83SDave Airlie 
3612551ebd83SDave Airlie 	for (i = 0; i < track->num_cb; i++) {
3613551ebd83SDave Airlie 		track->cb[i].robj = NULL;
3614551ebd83SDave Airlie 		track->cb[i].pitch = 8192;
3615551ebd83SDave Airlie 		track->cb[i].cpp = 16;
3616551ebd83SDave Airlie 		track->cb[i].offset = 0;
3617551ebd83SDave Airlie 	}
3618551ebd83SDave Airlie 	track->z_enabled = true;
3619551ebd83SDave Airlie 	track->zb.robj = NULL;
3620551ebd83SDave Airlie 	track->zb.pitch = 8192;
3621551ebd83SDave Airlie 	track->zb.cpp = 4;
3622551ebd83SDave Airlie 	track->zb.offset = 0;
3623551ebd83SDave Airlie 	track->vtx_size = 0x7F;
3624551ebd83SDave Airlie 	track->immd_dwords = 0xFFFFFFFFUL;
3625551ebd83SDave Airlie 	track->num_arrays = 11;
3626551ebd83SDave Airlie 	track->max_indx = 0x00FFFFFFUL;
3627551ebd83SDave Airlie 	for (i = 0; i < track->num_arrays; i++) {
3628551ebd83SDave Airlie 		track->arrays[i].robj = NULL;
3629551ebd83SDave Airlie 		track->arrays[i].esize = 0x7F;
3630551ebd83SDave Airlie 	}
3631551ebd83SDave Airlie 	for (i = 0; i < track->num_texture; i++) {
3632d785d78bSDave Airlie 		track->textures[i].compress_format = R100_TRACK_COMP_NONE;
3633551ebd83SDave Airlie 		track->textures[i].pitch = 16536;
3634551ebd83SDave Airlie 		track->textures[i].width = 16536;
3635551ebd83SDave Airlie 		track->textures[i].height = 16536;
3636551ebd83SDave Airlie 		track->textures[i].width_11 = 1 << 11;
3637551ebd83SDave Airlie 		track->textures[i].height_11 = 1 << 11;
3638551ebd83SDave Airlie 		track->textures[i].num_levels = 12;
3639551ebd83SDave Airlie 		if (rdev->family <= CHIP_RS200) {
3640551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 0;
3641551ebd83SDave Airlie 			track->textures[i].txdepth = 0;
3642551ebd83SDave Airlie 		} else {
3643551ebd83SDave Airlie 			track->textures[i].txdepth = 16;
3644551ebd83SDave Airlie 			track->textures[i].tex_coord_type = 1;
3645551ebd83SDave Airlie 		}
3646551ebd83SDave Airlie 		track->textures[i].cpp = 64;
3647551ebd83SDave Airlie 		track->textures[i].robj = NULL;
3648551ebd83SDave Airlie 		/* CS IB emission code makes sure texture unit are disabled */
3649551ebd83SDave Airlie 		track->textures[i].enabled = false;
365043b93fbfSAlex Deucher 		track->textures[i].lookup_disable = false;
3651551ebd83SDave Airlie 		track->textures[i].roundup_w = true;
3652551ebd83SDave Airlie 		track->textures[i].roundup_h = true;
3653551ebd83SDave Airlie 		if (track->separate_cube)
3654551ebd83SDave Airlie 			for (face = 0; face < 5; face++) {
3655551ebd83SDave Airlie 				track->textures[i].cube_info[face].robj = NULL;
3656551ebd83SDave Airlie 				track->textures[i].cube_info[face].width = 16536;
3657551ebd83SDave Airlie 				track->textures[i].cube_info[face].height = 16536;
3658551ebd83SDave Airlie 				track->textures[i].cube_info[face].offset = 0;
3659551ebd83SDave Airlie 			}
3660551ebd83SDave Airlie 	}
3661551ebd83SDave Airlie }
36623ce0a23dSJerome Glisse 
3663e32eb50dSChristian König int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
36643ce0a23dSJerome Glisse {
36653ce0a23dSJerome Glisse 	uint32_t scratch;
36663ce0a23dSJerome Glisse 	uint32_t tmp = 0;
36673ce0a23dSJerome Glisse 	unsigned i;
36683ce0a23dSJerome Glisse 	int r;
36693ce0a23dSJerome Glisse 
36703ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
36713ce0a23dSJerome Glisse 	if (r) {
36723ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
36733ce0a23dSJerome Glisse 		return r;
36743ce0a23dSJerome Glisse 	}
36753ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
3676e32eb50dSChristian König 	r = radeon_ring_lock(rdev, ring, 2);
36773ce0a23dSJerome Glisse 	if (r) {
36783ce0a23dSJerome Glisse 		DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
36793ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
36803ce0a23dSJerome Glisse 		return r;
36813ce0a23dSJerome Glisse 	}
3682e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(scratch, 0));
3683e32eb50dSChristian König 	radeon_ring_write(ring, 0xDEADBEEF);
3684e32eb50dSChristian König 	radeon_ring_unlock_commit(rdev, ring);
36853ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
36863ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
36873ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
36883ce0a23dSJerome Glisse 			break;
36893ce0a23dSJerome Glisse 		}
36903ce0a23dSJerome Glisse 		DRM_UDELAY(1);
36913ce0a23dSJerome Glisse 	}
36923ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
36933ce0a23dSJerome Glisse 		DRM_INFO("ring test succeeded in %d usecs\n", i);
36943ce0a23dSJerome Glisse 	} else {
3695369d7ec1SAlex Deucher 		DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
36963ce0a23dSJerome Glisse 			  scratch, tmp);
36973ce0a23dSJerome Glisse 		r = -EINVAL;
36983ce0a23dSJerome Glisse 	}
36993ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
37003ce0a23dSJerome Glisse 	return r;
37013ce0a23dSJerome Glisse }
37023ce0a23dSJerome Glisse 
37033ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
37043ce0a23dSJerome Glisse {
3705e32eb50dSChristian König 	struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
37067b1f2485SChristian König 
3707e32eb50dSChristian König 	radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3708e32eb50dSChristian König 	radeon_ring_write(ring, ib->gpu_addr);
3709e32eb50dSChristian König 	radeon_ring_write(ring, ib->length_dw);
37103ce0a23dSJerome Glisse }
37113ce0a23dSJerome Glisse 
37123ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev)
37133ce0a23dSJerome Glisse {
37143ce0a23dSJerome Glisse 	struct radeon_ib *ib;
37153ce0a23dSJerome Glisse 	uint32_t scratch;
37163ce0a23dSJerome Glisse 	uint32_t tmp = 0;
37173ce0a23dSJerome Glisse 	unsigned i;
37183ce0a23dSJerome Glisse 	int r;
37193ce0a23dSJerome Glisse 
37203ce0a23dSJerome Glisse 	r = radeon_scratch_get(rdev, &scratch);
37213ce0a23dSJerome Glisse 	if (r) {
37223ce0a23dSJerome Glisse 		DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
37233ce0a23dSJerome Glisse 		return r;
37243ce0a23dSJerome Glisse 	}
37253ce0a23dSJerome Glisse 	WREG32(scratch, 0xCAFEDEAD);
372669e130a6SJerome Glisse 	r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, 256);
37273ce0a23dSJerome Glisse 	if (r) {
37283ce0a23dSJerome Glisse 		return r;
37293ce0a23dSJerome Glisse 	}
37303ce0a23dSJerome Glisse 	ib->ptr[0] = PACKET0(scratch, 0);
37313ce0a23dSJerome Glisse 	ib->ptr[1] = 0xDEADBEEF;
37323ce0a23dSJerome Glisse 	ib->ptr[2] = PACKET2(0);
37333ce0a23dSJerome Glisse 	ib->ptr[3] = PACKET2(0);
37343ce0a23dSJerome Glisse 	ib->ptr[4] = PACKET2(0);
37353ce0a23dSJerome Glisse 	ib->ptr[5] = PACKET2(0);
37363ce0a23dSJerome Glisse 	ib->ptr[6] = PACKET2(0);
37373ce0a23dSJerome Glisse 	ib->ptr[7] = PACKET2(0);
37383ce0a23dSJerome Glisse 	ib->length_dw = 8;
37393ce0a23dSJerome Glisse 	r = radeon_ib_schedule(rdev, ib);
37403ce0a23dSJerome Glisse 	if (r) {
37413ce0a23dSJerome Glisse 		radeon_scratch_free(rdev, scratch);
37423ce0a23dSJerome Glisse 		radeon_ib_free(rdev, &ib);
37433ce0a23dSJerome Glisse 		return r;
37443ce0a23dSJerome Glisse 	}
37453ce0a23dSJerome Glisse 	r = radeon_fence_wait(ib->fence, false);
37463ce0a23dSJerome Glisse 	if (r) {
37473ce0a23dSJerome Glisse 		return r;
37483ce0a23dSJerome Glisse 	}
37493ce0a23dSJerome Glisse 	for (i = 0; i < rdev->usec_timeout; i++) {
37503ce0a23dSJerome Glisse 		tmp = RREG32(scratch);
37513ce0a23dSJerome Glisse 		if (tmp == 0xDEADBEEF) {
37523ce0a23dSJerome Glisse 			break;
37533ce0a23dSJerome Glisse 		}
37543ce0a23dSJerome Glisse 		DRM_UDELAY(1);
37553ce0a23dSJerome Glisse 	}
37563ce0a23dSJerome Glisse 	if (i < rdev->usec_timeout) {
37573ce0a23dSJerome Glisse 		DRM_INFO("ib test succeeded in %u usecs\n", i);
37583ce0a23dSJerome Glisse 	} else {
375962f288cfSPaul Bolle 		DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
37603ce0a23dSJerome Glisse 			  scratch, tmp);
37613ce0a23dSJerome Glisse 		r = -EINVAL;
37623ce0a23dSJerome Glisse 	}
37633ce0a23dSJerome Glisse 	radeon_scratch_free(rdev, scratch);
37643ce0a23dSJerome Glisse 	radeon_ib_free(rdev, &ib);
37653ce0a23dSJerome Glisse 	return r;
37663ce0a23dSJerome Glisse }
37679f022ddfSJerome Glisse 
37689f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev)
37699f022ddfSJerome Glisse {
3770b15ba512SJerome Glisse 	radeon_ib_pool_suspend(rdev);
37719f022ddfSJerome Glisse 	radeon_ib_pool_fini(rdev);
37729f022ddfSJerome Glisse }
37739f022ddfSJerome Glisse 
37749f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
37759f022ddfSJerome Glisse {
37769f022ddfSJerome Glisse 	/* Shutdown CP we shouldn't need to do that but better be safe than
37779f022ddfSJerome Glisse 	 * sorry
37789f022ddfSJerome Glisse 	 */
3779e32eb50dSChristian König 	rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
37809f022ddfSJerome Glisse 	WREG32(R_000740_CP_CSQ_CNTL, 0);
37819f022ddfSJerome Glisse 
37829f022ddfSJerome Glisse 	/* Save few CRTC registers */
3783ca6ffc64SJerome Glisse 	save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
37849f022ddfSJerome Glisse 	save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
37859f022ddfSJerome Glisse 	save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
37869f022ddfSJerome Glisse 	save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
37879f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
37889f022ddfSJerome Glisse 		save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
37899f022ddfSJerome Glisse 		save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
37909f022ddfSJerome Glisse 	}
37919f022ddfSJerome Glisse 
37929f022ddfSJerome Glisse 	/* Disable VGA aperture access */
3793ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
37949f022ddfSJerome Glisse 	/* Disable cursor, overlay, crtc */
37959f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
37969f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
37979f022ddfSJerome Glisse 					S_000054_CRTC_DISPLAY_DIS(1));
37989f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL,
37999f022ddfSJerome Glisse 			(C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
38009f022ddfSJerome Glisse 			S_000050_CRTC_DISP_REQ_EN_B(1));
38019f022ddfSJerome Glisse 	WREG32(R_000420_OV0_SCALE_CNTL,
38029f022ddfSJerome Glisse 		C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
38039f022ddfSJerome Glisse 	WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
38049f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38059f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
38069f022ddfSJerome Glisse 						S_000360_CUR2_LOCK(1));
38079f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL,
38089f022ddfSJerome Glisse 			(C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
38099f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISPLAY_DIS(1) |
38109f022ddfSJerome Glisse 			S_0003F8_CRTC2_DISP_REQ_EN_B(1));
38119f022ddfSJerome Glisse 		WREG32(R_000360_CUR2_OFFSET,
38129f022ddfSJerome Glisse 			C_000360_CUR2_LOCK & save->CUR2_OFFSET);
38139f022ddfSJerome Glisse 	}
38149f022ddfSJerome Glisse }
38159f022ddfSJerome Glisse 
38169f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
38179f022ddfSJerome Glisse {
38189f022ddfSJerome Glisse 	/* Update base address for crtc */
3819d594e46aSJerome Glisse 	WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
38209f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3821d594e46aSJerome Glisse 		WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
38229f022ddfSJerome Glisse 	}
38239f022ddfSJerome Glisse 	/* Restore CRTC registers */
3824ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
38259f022ddfSJerome Glisse 	WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
38269f022ddfSJerome Glisse 	WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
38279f022ddfSJerome Glisse 	if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
38289f022ddfSJerome Glisse 		WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
38299f022ddfSJerome Glisse 	}
38309f022ddfSJerome Glisse }
3831ca6ffc64SJerome Glisse 
3832ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev)
3833ca6ffc64SJerome Glisse {
3834ca6ffc64SJerome Glisse 	u32 tmp;
3835ca6ffc64SJerome Glisse 
3836ca6ffc64SJerome Glisse 	tmp = RREG8(R_0003C2_GENMO_WT);
3837ca6ffc64SJerome Glisse 	WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3838ca6ffc64SJerome Glisse }
3839d4550907SJerome Glisse 
3840d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev)
3841d4550907SJerome Glisse {
3842d4550907SJerome Glisse 	int r;
3843d4550907SJerome Glisse 
3844d4550907SJerome Glisse 	r = r100_debugfs_mc_info_init(rdev);
3845d4550907SJerome Glisse 	if (r)
3846d4550907SJerome Glisse 		dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3847d4550907SJerome Glisse }
3848d4550907SJerome Glisse 
3849d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev)
3850d4550907SJerome Glisse {
3851d4550907SJerome Glisse 	struct r100_mc_save save;
3852d4550907SJerome Glisse 
3853d4550907SJerome Glisse 	/* Stops all mc clients */
3854d4550907SJerome Glisse 	r100_mc_stop(rdev, &save);
3855d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
3856d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION,
3857d4550907SJerome Glisse 			S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3858d4550907SJerome Glisse 			S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3859d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3860d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3861d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2,
3862d4550907SJerome Glisse 				upper_32_bits(rdev->mc.agp_base) & 0xff);
3863d4550907SJerome Glisse 	} else {
3864d4550907SJerome Glisse 		WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3865d4550907SJerome Glisse 		WREG32(R_000170_AGP_BASE, 0);
3866d4550907SJerome Glisse 		if (rdev->family > CHIP_RV200)
3867d4550907SJerome Glisse 			WREG32(R_00015C_AGP_BASE_2, 0);
3868d4550907SJerome Glisse 	}
3869d4550907SJerome Glisse 	/* Wait for mc idle */
3870d4550907SJerome Glisse 	if (r100_mc_wait_for_idle(rdev))
3871d4550907SJerome Glisse 		dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3872d4550907SJerome Glisse 	/* Program MC, should be a 32bits limited address space */
3873d4550907SJerome Glisse 	WREG32(R_000148_MC_FB_LOCATION,
3874d4550907SJerome Glisse 		S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3875d4550907SJerome Glisse 		S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3876d4550907SJerome Glisse 	r100_mc_resume(rdev, &save);
3877d4550907SJerome Glisse }
3878d4550907SJerome Glisse 
3879d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev)
3880d4550907SJerome Glisse {
3881d4550907SJerome Glisse 	u32 tmp;
3882d4550907SJerome Glisse 
3883d4550907SJerome Glisse 	if (radeon_dynclks != -1 && radeon_dynclks)
3884d4550907SJerome Glisse 		radeon_legacy_set_clock_gating(rdev, 1);
3885d4550907SJerome Glisse 	/* We need to force on some of the block */
3886d4550907SJerome Glisse 	tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3887d4550907SJerome Glisse 	tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3888d4550907SJerome Glisse 	if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3889d4550907SJerome Glisse 		tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3890d4550907SJerome Glisse 	WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3891d4550907SJerome Glisse }
3892d4550907SJerome Glisse 
3893d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev)
3894d4550907SJerome Glisse {
3895d4550907SJerome Glisse 	int r;
3896d4550907SJerome Glisse 
389792cde00cSAlex Deucher 	/* set common regs */
389892cde00cSAlex Deucher 	r100_set_common_regs(rdev);
389992cde00cSAlex Deucher 	/* program mc */
3900d4550907SJerome Glisse 	r100_mc_program(rdev);
3901d4550907SJerome Glisse 	/* Resume clock */
3902d4550907SJerome Glisse 	r100_clock_startup(rdev);
3903d4550907SJerome Glisse 	/* Initialize GART (initialize after TTM so we can allocate
3904d4550907SJerome Glisse 	 * memory through TTM but finalize after TTM) */
390517e15b0cSDave Airlie 	r100_enable_bm(rdev);
3906d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
3907d4550907SJerome Glisse 		r = r100_pci_gart_enable(rdev);
3908d4550907SJerome Glisse 		if (r)
3909d4550907SJerome Glisse 			return r;
3910d4550907SJerome Glisse 	}
3911724c80e1SAlex Deucher 
3912724c80e1SAlex Deucher 	/* allocate wb buffer */
3913724c80e1SAlex Deucher 	r = radeon_wb_init(rdev);
3914724c80e1SAlex Deucher 	if (r)
3915724c80e1SAlex Deucher 		return r;
3916724c80e1SAlex Deucher 
391730eb77f4SJerome Glisse 	r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
391830eb77f4SJerome Glisse 	if (r) {
391930eb77f4SJerome Glisse 		dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
392030eb77f4SJerome Glisse 		return r;
392130eb77f4SJerome Glisse 	}
392230eb77f4SJerome Glisse 
3923d4550907SJerome Glisse 	/* Enable IRQ */
3924d4550907SJerome Glisse 	r100_irq_set(rdev);
3925cafe6609SJerome Glisse 	rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
3926d4550907SJerome Glisse 	/* 1M ring buffer */
3927d4550907SJerome Glisse 	r = r100_cp_init(rdev, 1024 * 1024);
3928d4550907SJerome Glisse 	if (r) {
3929ec4f2ac4SPaul Bolle 		dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
3930d4550907SJerome Glisse 		return r;
3931d4550907SJerome Glisse 	}
3932b15ba512SJerome Glisse 
3933b15ba512SJerome Glisse 	r = radeon_ib_pool_start(rdev);
3934b15ba512SJerome Glisse 	if (r)
3935b15ba512SJerome Glisse 		return r;
3936b15ba512SJerome Glisse 
3937b15ba512SJerome Glisse 	r = r100_ib_test(rdev);
3938d4550907SJerome Glisse 	if (r) {
3939b15ba512SJerome Glisse 		dev_err(rdev->dev, "failed testing IB (%d).\n", r);
3940b15ba512SJerome Glisse 		rdev->accel_working = false;
3941d4550907SJerome Glisse 		return r;
3942d4550907SJerome Glisse 	}
3943b15ba512SJerome Glisse 
3944d4550907SJerome Glisse 	return 0;
3945d4550907SJerome Glisse }
3946d4550907SJerome Glisse 
3947d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev)
3948d4550907SJerome Glisse {
3949d4550907SJerome Glisse 	/* Make sur GART are not working */
3950d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3951d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3952d4550907SJerome Glisse 	/* Resume clock before doing reset */
3953d4550907SJerome Glisse 	r100_clock_startup(rdev);
3954d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
3955a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
3956d4550907SJerome Glisse 		dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3957d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
3958d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
3959d4550907SJerome Glisse 	}
3960d4550907SJerome Glisse 	/* post */
3961d4550907SJerome Glisse 	radeon_combios_asic_init(rdev->ddev);
3962d4550907SJerome Glisse 	/* Resume clock after posting */
3963d4550907SJerome Glisse 	r100_clock_startup(rdev);
3964550e2d92SDave Airlie 	/* Initialize surface registers */
3965550e2d92SDave Airlie 	radeon_surface_init(rdev);
3966b15ba512SJerome Glisse 
3967b15ba512SJerome Glisse 	rdev->accel_working = true;
3968d4550907SJerome Glisse 	return r100_startup(rdev);
3969d4550907SJerome Glisse }
3970d4550907SJerome Glisse 
3971d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev)
3972d4550907SJerome Glisse {
3973b15ba512SJerome Glisse 	radeon_ib_pool_suspend(rdev);
3974d4550907SJerome Glisse 	r100_cp_disable(rdev);
3975724c80e1SAlex Deucher 	radeon_wb_disable(rdev);
3976d4550907SJerome Glisse 	r100_irq_disable(rdev);
3977d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3978d4550907SJerome Glisse 		r100_pci_gart_disable(rdev);
3979d4550907SJerome Glisse 	return 0;
3980d4550907SJerome Glisse }
3981d4550907SJerome Glisse 
3982d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev)
3983d4550907SJerome Glisse {
3984d4550907SJerome Glisse 	r100_cp_fini(rdev);
3985724c80e1SAlex Deucher 	radeon_wb_fini(rdev);
3986d4550907SJerome Glisse 	r100_ib_fini(rdev);
3987d4550907SJerome Glisse 	radeon_gem_fini(rdev);
3988d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI)
3989d4550907SJerome Glisse 		r100_pci_gart_fini(rdev);
3990d0269ed8SJerome Glisse 	radeon_agp_fini(rdev);
3991d4550907SJerome Glisse 	radeon_irq_kms_fini(rdev);
3992d4550907SJerome Glisse 	radeon_fence_driver_fini(rdev);
39934c788679SJerome Glisse 	radeon_bo_fini(rdev);
3994d4550907SJerome Glisse 	radeon_atombios_fini(rdev);
3995d4550907SJerome Glisse 	kfree(rdev->bios);
3996d4550907SJerome Glisse 	rdev->bios = NULL;
3997d4550907SJerome Glisse }
3998d4550907SJerome Glisse 
39994c712e6cSDave Airlie /*
40004c712e6cSDave Airlie  * Due to how kexec works, it can leave the hw fully initialised when it
40014c712e6cSDave Airlie  * boots the new kernel. However doing our init sequence with the CP and
40024c712e6cSDave Airlie  * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
40034c712e6cSDave Airlie  * do some quick sanity checks and restore sane values to avoid this
40044c712e6cSDave Airlie  * problem.
40054c712e6cSDave Airlie  */
40064c712e6cSDave Airlie void r100_restore_sanity(struct radeon_device *rdev)
40074c712e6cSDave Airlie {
40084c712e6cSDave Airlie 	u32 tmp;
40094c712e6cSDave Airlie 
40104c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_CSQ_CNTL);
40114c712e6cSDave Airlie 	if (tmp) {
40124c712e6cSDave Airlie 		WREG32(RADEON_CP_CSQ_CNTL, 0);
40134c712e6cSDave Airlie 	}
40144c712e6cSDave Airlie 	tmp = RREG32(RADEON_CP_RB_CNTL);
40154c712e6cSDave Airlie 	if (tmp) {
40164c712e6cSDave Airlie 		WREG32(RADEON_CP_RB_CNTL, 0);
40174c712e6cSDave Airlie 	}
40184c712e6cSDave Airlie 	tmp = RREG32(RADEON_SCRATCH_UMSK);
40194c712e6cSDave Airlie 	if (tmp) {
40204c712e6cSDave Airlie 		WREG32(RADEON_SCRATCH_UMSK, 0);
40214c712e6cSDave Airlie 	}
40224c712e6cSDave Airlie }
40234c712e6cSDave Airlie 
4024d4550907SJerome Glisse int r100_init(struct radeon_device *rdev)
4025d4550907SJerome Glisse {
4026d4550907SJerome Glisse 	int r;
4027d4550907SJerome Glisse 
4028d4550907SJerome Glisse 	/* Register debugfs file specific to this group of asics */
4029d4550907SJerome Glisse 	r100_debugfs(rdev);
4030d4550907SJerome Glisse 	/* Disable VGA */
4031d4550907SJerome Glisse 	r100_vga_render_disable(rdev);
4032d4550907SJerome Glisse 	/* Initialize scratch registers */
4033d4550907SJerome Glisse 	radeon_scratch_init(rdev);
4034d4550907SJerome Glisse 	/* Initialize surface registers */
4035d4550907SJerome Glisse 	radeon_surface_init(rdev);
40364c712e6cSDave Airlie 	/* sanity check some register to avoid hangs like after kexec */
40374c712e6cSDave Airlie 	r100_restore_sanity(rdev);
4038d4550907SJerome Glisse 	/* TODO: disable VGA need to use VGA request */
4039d4550907SJerome Glisse 	/* BIOS*/
4040d4550907SJerome Glisse 	if (!radeon_get_bios(rdev)) {
4041d4550907SJerome Glisse 		if (ASIC_IS_AVIVO(rdev))
4042d4550907SJerome Glisse 			return -EINVAL;
4043d4550907SJerome Glisse 	}
4044d4550907SJerome Glisse 	if (rdev->is_atom_bios) {
4045d4550907SJerome Glisse 		dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4046d4550907SJerome Glisse 		return -EINVAL;
4047d4550907SJerome Glisse 	} else {
4048d4550907SJerome Glisse 		r = radeon_combios_init(rdev);
4049d4550907SJerome Glisse 		if (r)
4050d4550907SJerome Glisse 			return r;
4051d4550907SJerome Glisse 	}
4052d4550907SJerome Glisse 	/* Reset gpu before posting otherwise ATOM will enter infinite loop */
4053a2d07b74SJerome Glisse 	if (radeon_asic_reset(rdev)) {
4054d4550907SJerome Glisse 		dev_warn(rdev->dev,
4055d4550907SJerome Glisse 			"GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4056d4550907SJerome Glisse 			RREG32(R_000E40_RBBM_STATUS),
4057d4550907SJerome Glisse 			RREG32(R_0007C0_CP_STAT));
4058d4550907SJerome Glisse 	}
4059d4550907SJerome Glisse 	/* check if cards are posted or not */
406072542d77SDave Airlie 	if (radeon_boot_test_post_card(rdev) == false)
406172542d77SDave Airlie 		return -EINVAL;
4062d4550907SJerome Glisse 	/* Set asic errata */
4063d4550907SJerome Glisse 	r100_errata(rdev);
4064d4550907SJerome Glisse 	/* Initialize clocks */
4065d4550907SJerome Glisse 	radeon_get_clock_info(rdev->ddev);
4066d594e46aSJerome Glisse 	/* initialize AGP */
4067d594e46aSJerome Glisse 	if (rdev->flags & RADEON_IS_AGP) {
4068d594e46aSJerome Glisse 		r = radeon_agp_init(rdev);
4069d594e46aSJerome Glisse 		if (r) {
4070d594e46aSJerome Glisse 			radeon_agp_disable(rdev);
4071d594e46aSJerome Glisse 		}
4072d594e46aSJerome Glisse 	}
4073d594e46aSJerome Glisse 	/* initialize VRAM */
4074d594e46aSJerome Glisse 	r100_mc_init(rdev);
4075d4550907SJerome Glisse 	/* Fence driver */
407630eb77f4SJerome Glisse 	r = radeon_fence_driver_init(rdev);
4077d4550907SJerome Glisse 	if (r)
4078d4550907SJerome Glisse 		return r;
4079d4550907SJerome Glisse 	r = radeon_irq_kms_init(rdev);
4080d4550907SJerome Glisse 	if (r)
4081d4550907SJerome Glisse 		return r;
4082d4550907SJerome Glisse 	/* Memory manager */
40834c788679SJerome Glisse 	r = radeon_bo_init(rdev);
4084d4550907SJerome Glisse 	if (r)
4085d4550907SJerome Glisse 		return r;
4086d4550907SJerome Glisse 	if (rdev->flags & RADEON_IS_PCI) {
4087d4550907SJerome Glisse 		r = r100_pci_gart_init(rdev);
4088d4550907SJerome Glisse 		if (r)
4089d4550907SJerome Glisse 			return r;
4090d4550907SJerome Glisse 	}
4091d4550907SJerome Glisse 	r100_set_safe_registers(rdev);
4092b15ba512SJerome Glisse 
4093b15ba512SJerome Glisse 	r = radeon_ib_pool_init(rdev);
4094d4550907SJerome Glisse 	rdev->accel_working = true;
4095b15ba512SJerome Glisse 	if (r) {
4096b15ba512SJerome Glisse 		dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
4097b15ba512SJerome Glisse 		rdev->accel_working = false;
4098b15ba512SJerome Glisse 	}
4099b15ba512SJerome Glisse 
4100d4550907SJerome Glisse 	r = r100_startup(rdev);
4101d4550907SJerome Glisse 	if (r) {
4102d4550907SJerome Glisse 		/* Somethings want wront with the accel init stop accel */
4103d4550907SJerome Glisse 		dev_err(rdev->dev, "Disabling GPU acceleration\n");
4104d4550907SJerome Glisse 		r100_cp_fini(rdev);
4105724c80e1SAlex Deucher 		radeon_wb_fini(rdev);
4106d4550907SJerome Glisse 		r100_ib_fini(rdev);
4107655efd3dSJerome Glisse 		radeon_irq_kms_fini(rdev);
4108d4550907SJerome Glisse 		if (rdev->flags & RADEON_IS_PCI)
4109d4550907SJerome Glisse 			r100_pci_gart_fini(rdev);
4110d4550907SJerome Glisse 		rdev->accel_working = false;
4111d4550907SJerome Glisse 	}
4112d4550907SJerome Glisse 	return 0;
4113d4550907SJerome Glisse }
41146fcbef7aSAndi Kleen 
41156fcbef7aSAndi Kleen uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
41166fcbef7aSAndi Kleen {
41176fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
41186fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + reg);
41196fcbef7aSAndi Kleen 	else {
41206fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
41216fcbef7aSAndi Kleen 		return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
41226fcbef7aSAndi Kleen 	}
41236fcbef7aSAndi Kleen }
41246fcbef7aSAndi Kleen 
41256fcbef7aSAndi Kleen void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
41266fcbef7aSAndi Kleen {
41276fcbef7aSAndi Kleen 	if (reg < rdev->rmmio_size)
41286fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + reg);
41296fcbef7aSAndi Kleen 	else {
41306fcbef7aSAndi Kleen 		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
41316fcbef7aSAndi Kleen 		writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
41326fcbef7aSAndi Kleen 	}
41336fcbef7aSAndi Kleen }
41346fcbef7aSAndi Kleen 
41356fcbef7aSAndi Kleen u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
41366fcbef7aSAndi Kleen {
41376fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
41386fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + reg);
41396fcbef7aSAndi Kleen 	else {
41406fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41416fcbef7aSAndi Kleen 		return ioread32(rdev->rio_mem + RADEON_MM_DATA);
41426fcbef7aSAndi Kleen 	}
41436fcbef7aSAndi Kleen }
41446fcbef7aSAndi Kleen 
41456fcbef7aSAndi Kleen void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
41466fcbef7aSAndi Kleen {
41476fcbef7aSAndi Kleen 	if (reg < rdev->rio_mem_size)
41486fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + reg);
41496fcbef7aSAndi Kleen 	else {
41506fcbef7aSAndi Kleen 		iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
41516fcbef7aSAndi Kleen 		iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
41526fcbef7aSAndi Kleen 	}
41536fcbef7aSAndi Kleen }
4154