1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include "drmP.h" 31771fe6b9SJerome Glisse #include "drm.h" 32771fe6b9SJerome Glisse #include "radeon_drm.h" 33771fe6b9SJerome Glisse #include "radeon_reg.h" 34771fe6b9SJerome Glisse #include "radeon.h" 35e6990375SDaniel Vetter #include "radeon_asic.h" 363ce0a23dSJerome Glisse #include "r100d.h" 37d4550907SJerome Glisse #include "rs100d.h" 38d4550907SJerome Glisse #include "rv200d.h" 39d4550907SJerome Glisse #include "rv250d.h" 403ce0a23dSJerome Glisse 4170967ab9SBen Hutchings #include <linux/firmware.h> 4270967ab9SBen Hutchings #include <linux/platform_device.h> 4370967ab9SBen Hutchings 44551ebd83SDave Airlie #include "r100_reg_safe.h" 45551ebd83SDave Airlie #include "rn50_reg_safe.h" 46551ebd83SDave Airlie 4770967ab9SBen Hutchings /* Firmware Names */ 4870967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 4970967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5570967ab9SBen Hutchings 5670967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 63771fe6b9SJerome Glisse 64551ebd83SDave Airlie #include "r100_track.h" 65551ebd83SDave Airlie 66771fe6b9SJerome Glisse /* This files gather functions specifics to: 67771fe6b9SJerome Glisse * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 68771fe6b9SJerome Glisse */ 69771fe6b9SJerome Glisse 70*def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 71*def9ba9cSAlex Deucher { 72*def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 73*def9ba9cSAlex Deucher return false; 74*def9ba9cSAlex Deucher else 75*def9ba9cSAlex Deucher return true; 76*def9ba9cSAlex Deucher } 77*def9ba9cSAlex Deucher 7805a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 7905a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 8005a05c50SAlex Deucher { 8105a05c50SAlex Deucher bool connected = false; 8205a05c50SAlex Deucher 8305a05c50SAlex Deucher switch (hpd) { 8405a05c50SAlex Deucher case RADEON_HPD_1: 8505a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 8605a05c50SAlex Deucher connected = true; 8705a05c50SAlex Deucher break; 8805a05c50SAlex Deucher case RADEON_HPD_2: 8905a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 9005a05c50SAlex Deucher connected = true; 9105a05c50SAlex Deucher break; 9205a05c50SAlex Deucher default: 9305a05c50SAlex Deucher break; 9405a05c50SAlex Deucher } 9505a05c50SAlex Deucher return connected; 9605a05c50SAlex Deucher } 9705a05c50SAlex Deucher 9805a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 9905a05c50SAlex Deucher enum radeon_hpd_id hpd) 10005a05c50SAlex Deucher { 10105a05c50SAlex Deucher u32 tmp; 10205a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 10305a05c50SAlex Deucher 10405a05c50SAlex Deucher switch (hpd) { 10505a05c50SAlex Deucher case RADEON_HPD_1: 10605a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 10705a05c50SAlex Deucher if (connected) 10805a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 10905a05c50SAlex Deucher else 11005a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 11105a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 11205a05c50SAlex Deucher break; 11305a05c50SAlex Deucher case RADEON_HPD_2: 11405a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 11505a05c50SAlex Deucher if (connected) 11605a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 11705a05c50SAlex Deucher else 11805a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 11905a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 12005a05c50SAlex Deucher break; 12105a05c50SAlex Deucher default: 12205a05c50SAlex Deucher break; 12305a05c50SAlex Deucher } 12405a05c50SAlex Deucher } 12505a05c50SAlex Deucher 12605a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 12705a05c50SAlex Deucher { 12805a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 12905a05c50SAlex Deucher struct drm_connector *connector; 13005a05c50SAlex Deucher 13105a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 13205a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 13305a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 13405a05c50SAlex Deucher case RADEON_HPD_1: 13505a05c50SAlex Deucher rdev->irq.hpd[0] = true; 13605a05c50SAlex Deucher break; 13705a05c50SAlex Deucher case RADEON_HPD_2: 13805a05c50SAlex Deucher rdev->irq.hpd[1] = true; 13905a05c50SAlex Deucher break; 14005a05c50SAlex Deucher default: 14105a05c50SAlex Deucher break; 14205a05c50SAlex Deucher } 14305a05c50SAlex Deucher } 144003e69f9SJerome Glisse if (rdev->irq.installed) 14505a05c50SAlex Deucher r100_irq_set(rdev); 14605a05c50SAlex Deucher } 14705a05c50SAlex Deucher 14805a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 14905a05c50SAlex Deucher { 15005a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 15105a05c50SAlex Deucher struct drm_connector *connector; 15205a05c50SAlex Deucher 15305a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 15405a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 15505a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 15605a05c50SAlex Deucher case RADEON_HPD_1: 15705a05c50SAlex Deucher rdev->irq.hpd[0] = false; 15805a05c50SAlex Deucher break; 15905a05c50SAlex Deucher case RADEON_HPD_2: 16005a05c50SAlex Deucher rdev->irq.hpd[1] = false; 16105a05c50SAlex Deucher break; 16205a05c50SAlex Deucher default: 16305a05c50SAlex Deucher break; 16405a05c50SAlex Deucher } 16505a05c50SAlex Deucher } 16605a05c50SAlex Deucher } 16705a05c50SAlex Deucher 168771fe6b9SJerome Glisse /* 169771fe6b9SJerome Glisse * PCI GART 170771fe6b9SJerome Glisse */ 171771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 172771fe6b9SJerome Glisse { 173771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 174771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 175771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 176771fe6b9SJerome Glisse * could end up in wrong address. */ 177771fe6b9SJerome Glisse } 178771fe6b9SJerome Glisse 1794aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 1804aac0473SJerome Glisse { 1814aac0473SJerome Glisse int r; 1824aac0473SJerome Glisse 1834aac0473SJerome Glisse if (rdev->gart.table.ram.ptr) { 1844aac0473SJerome Glisse WARN(1, "R100 PCI GART already initialized.\n"); 1854aac0473SJerome Glisse return 0; 1864aac0473SJerome Glisse } 1874aac0473SJerome Glisse /* Initialize common gart structure */ 1884aac0473SJerome Glisse r = radeon_gart_init(rdev); 1894aac0473SJerome Glisse if (r) 1904aac0473SJerome Glisse return r; 1914aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 1924aac0473SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 1934aac0473SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 1944aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 1954aac0473SJerome Glisse } 1964aac0473SJerome Glisse 19717e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 19817e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev) 19917e15b0cSDave Airlie { 20017e15b0cSDave Airlie uint32_t tmp; 20117e15b0cSDave Airlie /* Enable bus mastering */ 20217e15b0cSDave Airlie tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 20317e15b0cSDave Airlie WREG32(RADEON_BUS_CNTL, tmp); 20417e15b0cSDave Airlie } 20517e15b0cSDave Airlie 206771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 207771fe6b9SJerome Glisse { 208771fe6b9SJerome Glisse uint32_t tmp; 209771fe6b9SJerome Glisse 21082568565SDave Airlie radeon_gart_restore(rdev); 211771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 212771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 213771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 214771fe6b9SJerome Glisse /* set address range for PCI address translate */ 215d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 216d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 217771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 218771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 219771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 220771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 221771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 222771fe6b9SJerome Glisse rdev->gart.ready = true; 223771fe6b9SJerome Glisse return 0; 224771fe6b9SJerome Glisse } 225771fe6b9SJerome Glisse 226771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 227771fe6b9SJerome Glisse { 228771fe6b9SJerome Glisse uint32_t tmp; 229771fe6b9SJerome Glisse 230771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 231771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 232771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 233771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 234771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 235771fe6b9SJerome Glisse } 236771fe6b9SJerome Glisse 237771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 238771fe6b9SJerome Glisse { 239771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 240771fe6b9SJerome Glisse return -EINVAL; 241771fe6b9SJerome Glisse } 242ed10f95dSDave Airlie rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr)); 243771fe6b9SJerome Glisse return 0; 244771fe6b9SJerome Glisse } 245771fe6b9SJerome Glisse 2464aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 247771fe6b9SJerome Glisse { 248f9274562SJerome Glisse radeon_gart_fini(rdev); 249771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 2504aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 251771fe6b9SJerome Glisse } 252771fe6b9SJerome Glisse 2537ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 2547ed220d7SMichel Dänzer { 2557ed220d7SMichel Dänzer uint32_t tmp = 0; 2567ed220d7SMichel Dänzer 257003e69f9SJerome Glisse if (!rdev->irq.installed) { 258003e69f9SJerome Glisse WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n"); 259003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 260003e69f9SJerome Glisse return -EINVAL; 261003e69f9SJerome Glisse } 2627ed220d7SMichel Dänzer if (rdev->irq.sw_int) { 2637ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 2647ed220d7SMichel Dänzer } 2657ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[0]) { 2667ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 2677ed220d7SMichel Dänzer } 2687ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[1]) { 2697ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 2707ed220d7SMichel Dänzer } 27105a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 27205a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 27305a05c50SAlex Deucher } 27405a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 27505a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 27605a05c50SAlex Deucher } 2777ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 2787ed220d7SMichel Dänzer return 0; 2797ed220d7SMichel Dänzer } 2807ed220d7SMichel Dänzer 2819f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 2829f022ddfSJerome Glisse { 2839f022ddfSJerome Glisse u32 tmp; 2849f022ddfSJerome Glisse 2859f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 2869f022ddfSJerome Glisse /* Wait and acknowledge irq */ 2879f022ddfSJerome Glisse mdelay(1); 2889f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 2899f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 2909f022ddfSJerome Glisse } 2919f022ddfSJerome Glisse 2927ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev) 2937ed220d7SMichel Dänzer { 2947ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 29505a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 29605a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 29705a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 2987ed220d7SMichel Dänzer 2997ed220d7SMichel Dänzer if (irqs) { 3007ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 3017ed220d7SMichel Dänzer } 3027ed220d7SMichel Dänzer return irqs & irq_mask; 3037ed220d7SMichel Dänzer } 3047ed220d7SMichel Dänzer 3057ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 3067ed220d7SMichel Dänzer { 3073e5cb98dSAlex Deucher uint32_t status, msi_rearm; 308d4877cf2SAlex Deucher bool queue_hotplug = false; 3097ed220d7SMichel Dänzer 3107ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 3117ed220d7SMichel Dänzer if (!status) { 3127ed220d7SMichel Dänzer return IRQ_NONE; 3137ed220d7SMichel Dänzer } 314a513c184SJerome Glisse if (rdev->shutdown) { 315a513c184SJerome Glisse return IRQ_NONE; 316a513c184SJerome Glisse } 3177ed220d7SMichel Dänzer while (status) { 3187ed220d7SMichel Dänzer /* SW interrupt */ 3197ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 3207ed220d7SMichel Dänzer radeon_fence_process(rdev); 3217ed220d7SMichel Dänzer } 3227ed220d7SMichel Dänzer /* Vertical blank interrupts */ 3237ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 3247ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 325839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 32673a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 3277ed220d7SMichel Dänzer } 3287ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 3297ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 330839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 33173a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 3327ed220d7SMichel Dänzer } 33305a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 334d4877cf2SAlex Deucher queue_hotplug = true; 335d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 33605a05c50SAlex Deucher } 33705a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 338d4877cf2SAlex Deucher queue_hotplug = true; 339d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 34005a05c50SAlex Deucher } 3417ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 3427ed220d7SMichel Dänzer } 343d4877cf2SAlex Deucher if (queue_hotplug) 344d4877cf2SAlex Deucher queue_work(rdev->wq, &rdev->hotplug_work); 3453e5cb98dSAlex Deucher if (rdev->msi_enabled) { 3463e5cb98dSAlex Deucher switch (rdev->family) { 3473e5cb98dSAlex Deucher case CHIP_RS400: 3483e5cb98dSAlex Deucher case CHIP_RS480: 3493e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 3503e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 3513e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 3523e5cb98dSAlex Deucher break; 3533e5cb98dSAlex Deucher default: 3543e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN; 3553e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm); 3563e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN); 3573e5cb98dSAlex Deucher break; 3583e5cb98dSAlex Deucher } 3593e5cb98dSAlex Deucher } 3607ed220d7SMichel Dänzer return IRQ_HANDLED; 3617ed220d7SMichel Dänzer } 3627ed220d7SMichel Dänzer 3637ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 3647ed220d7SMichel Dänzer { 3657ed220d7SMichel Dänzer if (crtc == 0) 3667ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 3677ed220d7SMichel Dänzer else 3687ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 3697ed220d7SMichel Dänzer } 3707ed220d7SMichel Dänzer 3719e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 3729e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 373771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 374771fe6b9SJerome Glisse struct radeon_fence *fence) 375771fe6b9SJerome Glisse { 3769e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 3779e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 3789e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 3799e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL); 3809e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 3819e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL); 382771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 3834612dc97SAlex Deucher radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 3844612dc97SAlex Deucher radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 385cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 386cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl | 387cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 388cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 389cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl); 390771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 391771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0)); 392771fe6b9SJerome Glisse radeon_ring_write(rdev, fence->seq); 393771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0)); 394771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_SW_INT_FIRE); 395771fe6b9SJerome Glisse } 396771fe6b9SJerome Glisse 397771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev) 398771fe6b9SJerome Glisse { 399771fe6b9SJerome Glisse int r; 400771fe6b9SJerome Glisse 401771fe6b9SJerome Glisse if (rdev->wb.wb_obj == NULL) { 4024c788679SJerome Glisse r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true, 403771fe6b9SJerome Glisse RADEON_GEM_DOMAIN_GTT, 4044c788679SJerome Glisse &rdev->wb.wb_obj); 405771fe6b9SJerome Glisse if (r) { 4064c788679SJerome Glisse dev_err(rdev->dev, "(%d) create WB buffer failed\n", r); 407771fe6b9SJerome Glisse return r; 408771fe6b9SJerome Glisse } 4094c788679SJerome Glisse r = radeon_bo_reserve(rdev->wb.wb_obj, false); 4104c788679SJerome Glisse if (unlikely(r != 0)) 4114c788679SJerome Glisse return r; 4124c788679SJerome Glisse r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 413771fe6b9SJerome Glisse &rdev->wb.gpu_addr); 414771fe6b9SJerome Glisse if (r) { 4154c788679SJerome Glisse dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r); 4164c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 417771fe6b9SJerome Glisse return r; 418771fe6b9SJerome Glisse } 4194c788679SJerome Glisse r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 4204c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 421771fe6b9SJerome Glisse if (r) { 4224c788679SJerome Glisse dev_err(rdev->dev, "(%d) map WB buffer failed\n", r); 423771fe6b9SJerome Glisse return r; 424771fe6b9SJerome Glisse } 425771fe6b9SJerome Glisse } 4269f022ddfSJerome Glisse WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr); 4279f022ddfSJerome Glisse WREG32(R_00070C_CP_RB_RPTR_ADDR, 4289f022ddfSJerome Glisse S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2)); 4299f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0xff); 430771fe6b9SJerome Glisse return 0; 431771fe6b9SJerome Glisse } 432771fe6b9SJerome Glisse 4339f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev) 4349f022ddfSJerome Glisse { 4359f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0); 4369f022ddfSJerome Glisse } 4379f022ddfSJerome Glisse 438771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev) 439771fe6b9SJerome Glisse { 4404c788679SJerome Glisse int r; 4414c788679SJerome Glisse 4429f022ddfSJerome Glisse r100_wb_disable(rdev); 443771fe6b9SJerome Glisse if (rdev->wb.wb_obj) { 4444c788679SJerome Glisse r = radeon_bo_reserve(rdev->wb.wb_obj, false); 4454c788679SJerome Glisse if (unlikely(r != 0)) { 4464c788679SJerome Glisse dev_err(rdev->dev, "(%d) can't finish WB\n", r); 4474c788679SJerome Glisse return; 4484c788679SJerome Glisse } 4494c788679SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 4504c788679SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 4514c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 4524c788679SJerome Glisse radeon_bo_unref(&rdev->wb.wb_obj); 453771fe6b9SJerome Glisse rdev->wb.wb = NULL; 454771fe6b9SJerome Glisse rdev->wb.wb_obj = NULL; 455771fe6b9SJerome Glisse } 456771fe6b9SJerome Glisse } 457771fe6b9SJerome Glisse 458771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 459771fe6b9SJerome Glisse uint64_t src_offset, 460771fe6b9SJerome Glisse uint64_t dst_offset, 461771fe6b9SJerome Glisse unsigned num_pages, 462771fe6b9SJerome Glisse struct radeon_fence *fence) 463771fe6b9SJerome Glisse { 464771fe6b9SJerome Glisse uint32_t cur_pages; 465771fe6b9SJerome Glisse uint32_t stride_bytes = PAGE_SIZE; 466771fe6b9SJerome Glisse uint32_t pitch; 467771fe6b9SJerome Glisse uint32_t stride_pixels; 468771fe6b9SJerome Glisse unsigned ndw; 469771fe6b9SJerome Glisse int num_loops; 470771fe6b9SJerome Glisse int r = 0; 471771fe6b9SJerome Glisse 472771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 473771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 474771fe6b9SJerome Glisse /* radeon pitch is /64 */ 475771fe6b9SJerome Glisse pitch = stride_bytes / 64; 476771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 477771fe6b9SJerome Glisse num_loops = DIV_ROUND_UP(num_pages, 8191); 478771fe6b9SJerome Glisse 479771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 480771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 481771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, ndw); 482771fe6b9SJerome Glisse if (r) { 483771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 484771fe6b9SJerome Glisse return -EINVAL; 485771fe6b9SJerome Glisse } 486771fe6b9SJerome Glisse while (num_pages > 0) { 487771fe6b9SJerome Glisse cur_pages = num_pages; 488771fe6b9SJerome Glisse if (cur_pages > 8191) { 489771fe6b9SJerome Glisse cur_pages = 8191; 490771fe6b9SJerome Glisse } 491771fe6b9SJerome Glisse num_pages -= cur_pages; 492771fe6b9SJerome Glisse 493771fe6b9SJerome Glisse /* pages are in Y direction - height 494771fe6b9SJerome Glisse page width in X direction - width */ 495771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8)); 496771fe6b9SJerome Glisse radeon_ring_write(rdev, 497771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 498771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 499771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 500771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 501771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 502771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 503771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 504771fe6b9SJerome Glisse RADEON_ROP3_S | 505771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 506771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 507771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 508771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10)); 509771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10)); 510771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 511771fe6b9SJerome Glisse radeon_ring_write(rdev, 0); 512771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 513771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 514771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 515771fe6b9SJerome Glisse radeon_ring_write(rdev, cur_pages | (stride_pixels << 16)); 516771fe6b9SJerome Glisse } 517771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 518771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL); 519771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 520771fe6b9SJerome Glisse radeon_ring_write(rdev, 521771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 522771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 523771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 524771fe6b9SJerome Glisse if (fence) { 525771fe6b9SJerome Glisse r = radeon_fence_emit(rdev, fence); 526771fe6b9SJerome Glisse } 527771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 528771fe6b9SJerome Glisse return r; 529771fe6b9SJerome Glisse } 530771fe6b9SJerome Glisse 53145600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 53245600232SJerome Glisse { 53345600232SJerome Glisse unsigned i; 53445600232SJerome Glisse u32 tmp; 53545600232SJerome Glisse 53645600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 53745600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 53845600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 53945600232SJerome Glisse return 0; 54045600232SJerome Glisse } 54145600232SJerome Glisse udelay(1); 54245600232SJerome Glisse } 54345600232SJerome Glisse return -1; 54445600232SJerome Glisse } 54545600232SJerome Glisse 546771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev) 547771fe6b9SJerome Glisse { 548771fe6b9SJerome Glisse int r; 549771fe6b9SJerome Glisse 550771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, 2); 551771fe6b9SJerome Glisse if (r) { 552771fe6b9SJerome Glisse return; 553771fe6b9SJerome Glisse } 554771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0)); 555771fe6b9SJerome Glisse radeon_ring_write(rdev, 556771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 557771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 558771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 559771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 560771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 561771fe6b9SJerome Glisse } 562771fe6b9SJerome Glisse 56370967ab9SBen Hutchings 56470967ab9SBen Hutchings /* Load the microcode for the CP */ 56570967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 566771fe6b9SJerome Glisse { 56770967ab9SBen Hutchings struct platform_device *pdev; 56870967ab9SBen Hutchings const char *fw_name = NULL; 56970967ab9SBen Hutchings int err; 570771fe6b9SJerome Glisse 57170967ab9SBen Hutchings DRM_DEBUG("\n"); 57270967ab9SBen Hutchings 57370967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 57470967ab9SBen Hutchings err = IS_ERR(pdev); 57570967ab9SBen Hutchings if (err) { 57670967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 57770967ab9SBen Hutchings return -EINVAL; 578771fe6b9SJerome Glisse } 579771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 580771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 581771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 582771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 58370967ab9SBen Hutchings fw_name = FIRMWARE_R100; 584771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 585771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 586771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 587771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 588771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 58970967ab9SBen Hutchings fw_name = FIRMWARE_R200; 590771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 591771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 592771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 593771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 594771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 595771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 596771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 59770967ab9SBen Hutchings fw_name = FIRMWARE_R300; 598771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 599771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 600771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 601771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 60270967ab9SBen Hutchings fw_name = FIRMWARE_R420; 603771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 604771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 605771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 60670967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 607771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 608771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 60970967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 610771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 611771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 612771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 613771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 614771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 615771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 616771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 61770967ab9SBen Hutchings fw_name = FIRMWARE_R520; 61870967ab9SBen Hutchings } 61970967ab9SBen Hutchings 6203ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 62170967ab9SBen Hutchings platform_device_unregister(pdev); 62270967ab9SBen Hutchings if (err) { 62370967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 62470967ab9SBen Hutchings fw_name); 6253ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 62670967ab9SBen Hutchings printk(KERN_ERR 62770967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 6283ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 62970967ab9SBen Hutchings err = -EINVAL; 6303ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 6313ce0a23dSJerome Glisse rdev->me_fw = NULL; 63270967ab9SBen Hutchings } 63370967ab9SBen Hutchings return err; 63470967ab9SBen Hutchings } 635d4550907SJerome Glisse 63670967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 63770967ab9SBen Hutchings { 63870967ab9SBen Hutchings const __be32 *fw_data; 63970967ab9SBen Hutchings int i, size; 64070967ab9SBen Hutchings 64170967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 64270967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 64370967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 64470967ab9SBen Hutchings } 64570967ab9SBen Hutchings 6463ce0a23dSJerome Glisse if (rdev->me_fw) { 6473ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 6483ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 64970967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 65070967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 65170967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 65270967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 65370967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 65470967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 655771fe6b9SJerome Glisse } 656771fe6b9SJerome Glisse } 657771fe6b9SJerome Glisse } 658771fe6b9SJerome Glisse 659771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 660771fe6b9SJerome Glisse { 661771fe6b9SJerome Glisse unsigned rb_bufsz; 662771fe6b9SJerome Glisse unsigned rb_blksz; 663771fe6b9SJerome Glisse unsigned max_fetch; 664771fe6b9SJerome Glisse unsigned pre_write_timer; 665771fe6b9SJerome Glisse unsigned pre_write_limit; 666771fe6b9SJerome Glisse unsigned indirect2_start; 667771fe6b9SJerome Glisse unsigned indirect1_start; 668771fe6b9SJerome Glisse uint32_t tmp; 669771fe6b9SJerome Glisse int r; 670771fe6b9SJerome Glisse 671771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 672771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 673771fe6b9SJerome Glisse } 6743ce0a23dSJerome Glisse if (!rdev->me_fw) { 67570967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 67670967ab9SBen Hutchings if (r) { 67770967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 67870967ab9SBen Hutchings return r; 67970967ab9SBen Hutchings } 68070967ab9SBen Hutchings } 68170967ab9SBen Hutchings 682771fe6b9SJerome Glisse /* Align ring size */ 683771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 684771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 685771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 686771fe6b9SJerome Glisse r = radeon_ring_init(rdev, ring_size); 687771fe6b9SJerome Glisse if (r) { 688771fe6b9SJerome Glisse return r; 689771fe6b9SJerome Glisse } 690771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 691771fe6b9SJerome Glisse * the rptr copy in system ram */ 692771fe6b9SJerome Glisse rb_blksz = 9; 693771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 694771fe6b9SJerome Glisse max_fetch = 1; 695771fe6b9SJerome Glisse rdev->cp.align_mask = 16 - 1; 696771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 697771fe6b9SJerome Glisse pre_write_timer = 64; 698771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 699771fe6b9SJerome Glisse * delay expire 700771fe6b9SJerome Glisse */ 701771fe6b9SJerome Glisse pre_write_limit = 0; 702771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 703771fe6b9SJerome Glisse * RING 0 to 15 704771fe6b9SJerome Glisse * INDIRECT1 16 to 79 705771fe6b9SJerome Glisse * INDIRECT2 80 to 95 706771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 707771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 708771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 709771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 710771fe6b9SJerome Glisse * so it gets the bigger cache. 711771fe6b9SJerome Glisse */ 712771fe6b9SJerome Glisse indirect2_start = 80; 713771fe6b9SJerome Glisse indirect1_start = 16; 714771fe6b9SJerome Glisse /* cp setup */ 715771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 716d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 717771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 718771fe6b9SJerome Glisse REG_SET(RADEON_MAX_FETCH, max_fetch) | 719771fe6b9SJerome Glisse RADEON_RB_NO_UPDATE); 720d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 721d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 722d6f28938SAlex Deucher #endif 723d6f28938SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp); 724d6f28938SAlex Deucher 725771fe6b9SJerome Glisse /* Set ring address */ 726771fe6b9SJerome Glisse DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr); 727771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr); 728771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 729771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 730771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 731771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 732771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 733771fe6b9SJerome Glisse udelay(10); 734771fe6b9SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 735771fe6b9SJerome Glisse rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR); 7369e5786bdSDave Airlie /* protect against crazy HW on resume */ 7379e5786bdSDave Airlie rdev->cp.wptr &= rdev->cp.ptr_mask; 738771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 739771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 740771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 741771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 742771fe6b9SJerome Glisse WREG32(0x718, 0); 743771fe6b9SJerome Glisse WREG32(0x744, 0x00004D4D); 744771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 745771fe6b9SJerome Glisse radeon_ring_start(rdev); 746771fe6b9SJerome Glisse r = radeon_ring_test(rdev); 747771fe6b9SJerome Glisse if (r) { 748771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 749771fe6b9SJerome Glisse return r; 750771fe6b9SJerome Glisse } 751771fe6b9SJerome Glisse rdev->cp.ready = true; 752771fe6b9SJerome Glisse return 0; 753771fe6b9SJerome Glisse } 754771fe6b9SJerome Glisse 755771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 756771fe6b9SJerome Glisse { 75745600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 75845600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 75945600232SJerome Glisse } 760771fe6b9SJerome Glisse /* Disable ring */ 761a18d7ea1SJerome Glisse r100_cp_disable(rdev); 762771fe6b9SJerome Glisse radeon_ring_fini(rdev); 763771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 764771fe6b9SJerome Glisse } 765771fe6b9SJerome Glisse 766771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 767771fe6b9SJerome Glisse { 768771fe6b9SJerome Glisse /* Disable ring */ 769771fe6b9SJerome Glisse rdev->cp.ready = false; 770771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 771771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 772771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 773771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 774771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 775771fe6b9SJerome Glisse } 776771fe6b9SJerome Glisse } 777771fe6b9SJerome Glisse 7783ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev) 7793ce0a23dSJerome Glisse { 7803ce0a23dSJerome Glisse WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 7813ce0a23dSJerome Glisse (void)RREG32(RADEON_CP_RB_WPTR); 7823ce0a23dSJerome Glisse } 7833ce0a23dSJerome Glisse 784771fe6b9SJerome Glisse 785771fe6b9SJerome Glisse /* 786771fe6b9SJerome Glisse * CS functions 787771fe6b9SJerome Glisse */ 788771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 789771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 790068a117cSJerome Glisse const unsigned *auth, unsigned n, 791771fe6b9SJerome Glisse radeon_packet0_check_t check) 792771fe6b9SJerome Glisse { 793771fe6b9SJerome Glisse unsigned reg; 794771fe6b9SJerome Glisse unsigned i, j, m; 795771fe6b9SJerome Glisse unsigned idx; 796771fe6b9SJerome Glisse int r; 797771fe6b9SJerome Glisse 798771fe6b9SJerome Glisse idx = pkt->idx + 1; 799771fe6b9SJerome Glisse reg = pkt->reg; 800068a117cSJerome Glisse /* Check that register fall into register range 801068a117cSJerome Glisse * determined by the number of entry (n) in the 802068a117cSJerome Glisse * safe register bitmap. 803068a117cSJerome Glisse */ 804771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 805771fe6b9SJerome Glisse if ((reg >> 7) > n) { 806771fe6b9SJerome Glisse return -EINVAL; 807771fe6b9SJerome Glisse } 808771fe6b9SJerome Glisse } else { 809771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 810771fe6b9SJerome Glisse return -EINVAL; 811771fe6b9SJerome Glisse } 812771fe6b9SJerome Glisse } 813771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 814771fe6b9SJerome Glisse j = (reg >> 7); 815771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 816771fe6b9SJerome Glisse if (auth[j] & m) { 817771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 818771fe6b9SJerome Glisse if (r) { 819771fe6b9SJerome Glisse return r; 820771fe6b9SJerome Glisse } 821771fe6b9SJerome Glisse } 822771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 823771fe6b9SJerome Glisse if (!(auth[j] & m)) { 824771fe6b9SJerome Glisse break; 825771fe6b9SJerome Glisse } 826771fe6b9SJerome Glisse } else { 827771fe6b9SJerome Glisse reg += 4; 828771fe6b9SJerome Glisse } 829771fe6b9SJerome Glisse } 830771fe6b9SJerome Glisse return 0; 831771fe6b9SJerome Glisse } 832771fe6b9SJerome Glisse 833771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 834771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 835771fe6b9SJerome Glisse { 836771fe6b9SJerome Glisse volatile uint32_t *ib; 837771fe6b9SJerome Glisse unsigned i; 838771fe6b9SJerome Glisse unsigned idx; 839771fe6b9SJerome Glisse 840771fe6b9SJerome Glisse ib = p->ib->ptr; 841771fe6b9SJerome Glisse idx = pkt->idx; 842771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 843771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 844771fe6b9SJerome Glisse } 845771fe6b9SJerome Glisse } 846771fe6b9SJerome Glisse 847771fe6b9SJerome Glisse /** 848771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 849771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 850771fe6b9SJerome Glisse * @pkt: where to store packet informations 851771fe6b9SJerome Glisse * 852771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 853771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 854771fe6b9SJerome Glisse **/ 855771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 856771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 857771fe6b9SJerome Glisse unsigned idx) 858771fe6b9SJerome Glisse { 859771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 860fa99239cSRoel Kluin uint32_t header; 861771fe6b9SJerome Glisse 862771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 863771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 864771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 865771fe6b9SJerome Glisse return -EINVAL; 866771fe6b9SJerome Glisse } 867513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 868771fe6b9SJerome Glisse pkt->idx = idx; 869771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 870771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 871771fe6b9SJerome Glisse switch (pkt->type) { 872771fe6b9SJerome Glisse case PACKET_TYPE0: 873771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 874771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 875771fe6b9SJerome Glisse break; 876771fe6b9SJerome Glisse case PACKET_TYPE3: 877771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 878771fe6b9SJerome Glisse break; 879771fe6b9SJerome Glisse case PACKET_TYPE2: 880771fe6b9SJerome Glisse pkt->count = -1; 881771fe6b9SJerome Glisse break; 882771fe6b9SJerome Glisse default: 883771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 884771fe6b9SJerome Glisse return -EINVAL; 885771fe6b9SJerome Glisse } 886771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 887771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 888771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 889771fe6b9SJerome Glisse return -EINVAL; 890771fe6b9SJerome Glisse } 891771fe6b9SJerome Glisse return 0; 892771fe6b9SJerome Glisse } 893771fe6b9SJerome Glisse 894771fe6b9SJerome Glisse /** 895531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 896531369e6SDave Airlie * @parser: parser structure holding parsing context. 897531369e6SDave Airlie * 898531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 899531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 900531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 901531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 902531369e6SDave Airlie * 903531369e6SDave Airlie * This function parses this and relocates the VLINE START END 904531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 905531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 906531369e6SDave Airlie * wait in that case. 907531369e6SDave Airlie */ 908531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 909531369e6SDave Airlie { 910531369e6SDave Airlie struct drm_mode_object *obj; 911531369e6SDave Airlie struct drm_crtc *crtc; 912531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 913531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 914531369e6SDave Airlie int crtc_id; 915531369e6SDave Airlie int r; 916531369e6SDave Airlie uint32_t header, h_idx, reg; 917513bcb46SDave Airlie volatile uint32_t *ib; 918531369e6SDave Airlie 919513bcb46SDave Airlie ib = p->ib->ptr; 920531369e6SDave Airlie 921531369e6SDave Airlie /* parse the wait until */ 922531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 923531369e6SDave Airlie if (r) 924531369e6SDave Airlie return r; 925531369e6SDave Airlie 926531369e6SDave Airlie /* check its a wait until and only 1 count */ 927531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 928531369e6SDave Airlie waitreloc.count != 0) { 929531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 930531369e6SDave Airlie r = -EINVAL; 931531369e6SDave Airlie return r; 932531369e6SDave Airlie } 933531369e6SDave Airlie 934513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 935531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 936531369e6SDave Airlie r = -EINVAL; 937531369e6SDave Airlie return r; 938531369e6SDave Airlie } 939531369e6SDave Airlie 940531369e6SDave Airlie /* jump over the NOP */ 94190ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 942531369e6SDave Airlie if (r) 943531369e6SDave Airlie return r; 944531369e6SDave Airlie 945531369e6SDave Airlie h_idx = p->idx - 2; 94690ebd065SAlex Deucher p->idx += waitreloc.count + 2; 94790ebd065SAlex Deucher p->idx += p3reloc.count + 2; 948531369e6SDave Airlie 949513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 950513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 951d4ac6a05SDave Airlie reg = CP_PACKET0_GET_REG(header); 952531369e6SDave Airlie mutex_lock(&p->rdev->ddev->mode_config.mutex); 953531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 954531369e6SDave Airlie if (!obj) { 955531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 956531369e6SDave Airlie r = -EINVAL; 957531369e6SDave Airlie goto out; 958531369e6SDave Airlie } 959531369e6SDave Airlie crtc = obj_to_crtc(obj); 960531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 961531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 962531369e6SDave Airlie 963531369e6SDave Airlie if (!crtc->enabled) { 964531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 965513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 966513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 967531369e6SDave Airlie } else if (crtc_id == 1) { 968531369e6SDave Airlie switch (reg) { 969531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 97090ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 971531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 972531369e6SDave Airlie break; 973531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 97490ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 975531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 976531369e6SDave Airlie break; 977531369e6SDave Airlie default: 978531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 979531369e6SDave Airlie r = -EINVAL; 980531369e6SDave Airlie goto out; 981531369e6SDave Airlie } 982513bcb46SDave Airlie ib[h_idx] = header; 983513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 984531369e6SDave Airlie } 985531369e6SDave Airlie out: 986531369e6SDave Airlie mutex_unlock(&p->rdev->ddev->mode_config.mutex); 987531369e6SDave Airlie return r; 988531369e6SDave Airlie } 989531369e6SDave Airlie 990531369e6SDave Airlie /** 991771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 992771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 993771fe6b9SJerome Glisse * @data: pointer to relocation data 994771fe6b9SJerome Glisse * @offset_start: starting offset 995771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 996771fe6b9SJerome Glisse * @reloc: reloc informations 997771fe6b9SJerome Glisse * 998771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 999771fe6b9SJerome Glisse * GPU offset using the provided start. 1000771fe6b9SJerome Glisse **/ 1001771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 1002771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 1003771fe6b9SJerome Glisse { 1004771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 1005771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 1006771fe6b9SJerome Glisse unsigned idx; 1007771fe6b9SJerome Glisse int r; 1008771fe6b9SJerome Glisse 1009771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 1010771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 1011771fe6b9SJerome Glisse return -EINVAL; 1012771fe6b9SJerome Glisse } 1013771fe6b9SJerome Glisse *cs_reloc = NULL; 1014771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 1015771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 1016771fe6b9SJerome Glisse if (r) { 1017771fe6b9SJerome Glisse return r; 1018771fe6b9SJerome Glisse } 1019771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 1020771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 1021771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 1022771fe6b9SJerome Glisse p3reloc.idx); 1023771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1024771fe6b9SJerome Glisse return -EINVAL; 1025771fe6b9SJerome Glisse } 1026513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 1027771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 1028771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 1029771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 1030771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1031771fe6b9SJerome Glisse return -EINVAL; 1032771fe6b9SJerome Glisse } 1033771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 1034771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 1035771fe6b9SJerome Glisse return 0; 1036771fe6b9SJerome Glisse } 1037771fe6b9SJerome Glisse 1038551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1039551ebd83SDave Airlie { 1040551ebd83SDave Airlie int vtx_size; 1041551ebd83SDave Airlie vtx_size = 2; 1042551ebd83SDave Airlie /* ordered according to bits in spec */ 1043551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1044551ebd83SDave Airlie vtx_size++; 1045551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1046551ebd83SDave Airlie vtx_size += 3; 1047551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1048551ebd83SDave Airlie vtx_size++; 1049551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1050551ebd83SDave Airlie vtx_size++; 1051551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1052551ebd83SDave Airlie vtx_size += 3; 1053551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1054551ebd83SDave Airlie vtx_size++; 1055551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1056551ebd83SDave Airlie vtx_size++; 1057551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1058551ebd83SDave Airlie vtx_size += 2; 1059551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1060551ebd83SDave Airlie vtx_size += 2; 1061551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1062551ebd83SDave Airlie vtx_size++; 1063551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1064551ebd83SDave Airlie vtx_size += 2; 1065551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1066551ebd83SDave Airlie vtx_size++; 1067551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1068551ebd83SDave Airlie vtx_size += 2; 1069551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1070551ebd83SDave Airlie vtx_size++; 1071551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1072551ebd83SDave Airlie vtx_size++; 1073551ebd83SDave Airlie /* blend weight */ 1074551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1075551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1076551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1077551ebd83SDave Airlie vtx_size += 3; 1078551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1079551ebd83SDave Airlie vtx_size += 2; 1080551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1081551ebd83SDave Airlie vtx_size++; 1082551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1083551ebd83SDave Airlie vtx_size++; 1084551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1085551ebd83SDave Airlie vtx_size++; 1086551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1087551ebd83SDave Airlie vtx_size++; 1088551ebd83SDave Airlie return vtx_size; 1089551ebd83SDave Airlie } 1090551ebd83SDave Airlie 1091771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1092551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1093551ebd83SDave Airlie unsigned idx, unsigned reg) 1094771fe6b9SJerome Glisse { 1095771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1096551ebd83SDave Airlie struct r100_cs_track *track; 1097771fe6b9SJerome Glisse volatile uint32_t *ib; 1098771fe6b9SJerome Glisse uint32_t tmp; 1099771fe6b9SJerome Glisse int r; 1100551ebd83SDave Airlie int i, face; 1101e024e110SDave Airlie u32 tile_flags = 0; 1102513bcb46SDave Airlie u32 idx_value; 1103771fe6b9SJerome Glisse 1104771fe6b9SJerome Glisse ib = p->ib->ptr; 1105551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1106551ebd83SDave Airlie 1107513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1108513bcb46SDave Airlie 1109771fe6b9SJerome Glisse switch (reg) { 1110531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1111531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1112531369e6SDave Airlie if (r) { 1113531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1114531369e6SDave Airlie idx, reg); 1115531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1116531369e6SDave Airlie return r; 1117531369e6SDave Airlie } 1118531369e6SDave Airlie break; 1119771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1120771fe6b9SJerome Glisse * range access */ 1121771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1122771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1123551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1124551ebd83SDave Airlie if (r) 1125551ebd83SDave Airlie return r; 1126551ebd83SDave Airlie break; 1127551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1128771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1129771fe6b9SJerome Glisse if (r) { 1130771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1131771fe6b9SJerome Glisse idx, reg); 1132771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1133771fe6b9SJerome Glisse return r; 1134771fe6b9SJerome Glisse } 1135551ebd83SDave Airlie track->zb.robj = reloc->robj; 1136513bcb46SDave Airlie track->zb.offset = idx_value; 1137513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1138771fe6b9SJerome Glisse break; 1139771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1140551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1141551ebd83SDave Airlie if (r) { 1142551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1143551ebd83SDave Airlie idx, reg); 1144551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1145551ebd83SDave Airlie return r; 1146551ebd83SDave Airlie } 1147551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1148513bcb46SDave Airlie track->cb[0].offset = idx_value; 1149513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1150551ebd83SDave Airlie break; 1151771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1152771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1153771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1154551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1155771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1156771fe6b9SJerome Glisse if (r) { 1157771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1158771fe6b9SJerome Glisse idx, reg); 1159771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1160771fe6b9SJerome Glisse return r; 1161771fe6b9SJerome Glisse } 1162513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1163551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 1164771fe6b9SJerome Glisse break; 1165551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1166551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1167551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1168551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1169551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1170551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1171551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1172551ebd83SDave Airlie if (r) { 1173551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1174551ebd83SDave Airlie idx, reg); 1175551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1176551ebd83SDave Airlie return r; 1177551ebd83SDave Airlie } 1178513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1179513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1180551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 1181551ebd83SDave Airlie break; 1182551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1183551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1184551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1185551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1186551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1187551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1188551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1189551ebd83SDave Airlie if (r) { 1190551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1191551ebd83SDave Airlie idx, reg); 1192551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1193551ebd83SDave Airlie return r; 1194551ebd83SDave Airlie } 1195513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1196513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1197551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 1198551ebd83SDave Airlie break; 1199551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1200551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1201551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1202551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1203551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1204551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1205551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1206551ebd83SDave Airlie if (r) { 1207551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1208551ebd83SDave Airlie idx, reg); 1209551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1210551ebd83SDave Airlie return r; 1211551ebd83SDave Airlie } 1212513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1213513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1214551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 1215551ebd83SDave Airlie break; 1216551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1217513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 1218551ebd83SDave Airlie break; 1219e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1220e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1221e024e110SDave Airlie if (r) { 1222e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1223e024e110SDave Airlie idx, reg); 1224e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1225e024e110SDave Airlie return r; 1226e024e110SDave Airlie } 1227e024e110SDave Airlie 1228e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1229e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1230e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1231e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1232e024e110SDave Airlie 1233513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1234e024e110SDave Airlie tmp |= tile_flags; 1235e024e110SDave Airlie ib[idx] = tmp; 1236551ebd83SDave Airlie 1237513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 1238551ebd83SDave Airlie break; 1239551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1240513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 1241551ebd83SDave Airlie break; 1242551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1243513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1244551ebd83SDave Airlie case 7: 1245551ebd83SDave Airlie case 8: 1246551ebd83SDave Airlie case 9: 1247551ebd83SDave Airlie case 11: 1248551ebd83SDave Airlie case 12: 1249551ebd83SDave Airlie track->cb[0].cpp = 1; 1250551ebd83SDave Airlie break; 1251551ebd83SDave Airlie case 3: 1252551ebd83SDave Airlie case 4: 1253551ebd83SDave Airlie case 15: 1254551ebd83SDave Airlie track->cb[0].cpp = 2; 1255551ebd83SDave Airlie break; 1256551ebd83SDave Airlie case 6: 1257551ebd83SDave Airlie track->cb[0].cpp = 4; 1258551ebd83SDave Airlie break; 1259551ebd83SDave Airlie default: 1260551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1261513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1262551ebd83SDave Airlie return -EINVAL; 1263551ebd83SDave Airlie } 1264513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 1265551ebd83SDave Airlie break; 1266551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1267513bcb46SDave Airlie switch (idx_value & 0xf) { 1268551ebd83SDave Airlie case 0: 1269551ebd83SDave Airlie track->zb.cpp = 2; 1270551ebd83SDave Airlie break; 1271551ebd83SDave Airlie case 2: 1272551ebd83SDave Airlie case 3: 1273551ebd83SDave Airlie case 4: 1274551ebd83SDave Airlie case 5: 1275551ebd83SDave Airlie case 9: 1276551ebd83SDave Airlie case 11: 1277551ebd83SDave Airlie track->zb.cpp = 4; 1278551ebd83SDave Airlie break; 1279551ebd83SDave Airlie default: 1280551ebd83SDave Airlie break; 1281551ebd83SDave Airlie } 1282e024e110SDave Airlie break; 128317782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 128417782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 128517782d99SDave Airlie if (r) { 128617782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 128717782d99SDave Airlie idx, reg); 128817782d99SDave Airlie r100_cs_dump_packet(p, pkt); 128917782d99SDave Airlie return r; 129017782d99SDave Airlie } 1291513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 129217782d99SDave Airlie break; 1293551ebd83SDave Airlie case RADEON_PP_CNTL: 1294551ebd83SDave Airlie { 1295513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1296551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1297551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 1298551ebd83SDave Airlie } 1299551ebd83SDave Airlie break; 1300551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1301513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1302551ebd83SDave Airlie break; 1303551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1304513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1305551ebd83SDave Airlie break; 1306551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1307551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1308551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1309551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1310513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1311513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 1312551ebd83SDave Airlie break; 1313551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1314551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1315551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1316551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1317513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 1318551ebd83SDave Airlie break; 1319551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1320551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1321551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1322551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1323513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1324551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1325513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1326551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1327551ebd83SDave Airlie track->textures[i].roundup_w = false; 1328513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1329551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1330551ebd83SDave Airlie track->textures[i].roundup_h = false; 1331551ebd83SDave Airlie break; 1332551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1333551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1334551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1335551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1336513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1337551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1338551ebd83SDave Airlie } else { 1339551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1340513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1341513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1342551ebd83SDave Airlie } 1343513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1344551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1345513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1346551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1347551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1348551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1349551ebd83SDave Airlie track->textures[i].cpp = 1; 1350551ebd83SDave Airlie break; 1351551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1352551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1353551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1354551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1355551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1356551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1357551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1358551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1359551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1360551ebd83SDave Airlie track->textures[i].cpp = 2; 1361551ebd83SDave Airlie break; 1362551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1363551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1364551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1365551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1366551ebd83SDave Airlie track->textures[i].cpp = 4; 1367551ebd83SDave Airlie break; 1368d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1369d785d78bSDave Airlie track->textures[i].cpp = 1; 1370d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1371d785d78bSDave Airlie break; 1372d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1373d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1374d785d78bSDave Airlie track->textures[i].cpp = 1; 1375d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1376d785d78bSDave Airlie break; 1377551ebd83SDave Airlie } 1378513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1379513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 1380551ebd83SDave Airlie break; 1381551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1382551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1383551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1384513bcb46SDave Airlie tmp = idx_value; 1385551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1386551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1387551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1388551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1389551ebd83SDave Airlie } 1390551ebd83SDave Airlie break; 1391771fe6b9SJerome Glisse default: 1392551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1393551ebd83SDave Airlie reg, idx); 1394551ebd83SDave Airlie return -EINVAL; 1395771fe6b9SJerome Glisse } 1396771fe6b9SJerome Glisse return 0; 1397771fe6b9SJerome Glisse } 1398771fe6b9SJerome Glisse 1399068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1400068a117cSJerome Glisse struct radeon_cs_packet *pkt, 14014c788679SJerome Glisse struct radeon_bo *robj) 1402068a117cSJerome Glisse { 1403068a117cSJerome Glisse unsigned idx; 1404513bcb46SDave Airlie u32 value; 1405068a117cSJerome Glisse idx = pkt->idx + 1; 1406513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 14074c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1408068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1409068a117cSJerome Glisse "(need %u have %lu) !\n", 1410513bcb46SDave Airlie value + 1, 14114c788679SJerome Glisse radeon_bo_size(robj)); 1412068a117cSJerome Glisse return -EINVAL; 1413068a117cSJerome Glisse } 1414068a117cSJerome Glisse return 0; 1415068a117cSJerome Glisse } 1416068a117cSJerome Glisse 1417771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1418771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1419771fe6b9SJerome Glisse { 1420771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1421551ebd83SDave Airlie struct r100_cs_track *track; 1422771fe6b9SJerome Glisse unsigned idx; 1423771fe6b9SJerome Glisse volatile uint32_t *ib; 1424771fe6b9SJerome Glisse int r; 1425771fe6b9SJerome Glisse 1426771fe6b9SJerome Glisse ib = p->ib->ptr; 1427771fe6b9SJerome Glisse idx = pkt->idx + 1; 1428551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1429771fe6b9SJerome Glisse switch (pkt->opcode) { 1430771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1431513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1432513bcb46SDave Airlie if (r) 1433771fe6b9SJerome Glisse return r; 1434771fe6b9SJerome Glisse break; 1435771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1436771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1437771fe6b9SJerome Glisse if (r) { 1438771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1439771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1440771fe6b9SJerome Glisse return r; 1441771fe6b9SJerome Glisse } 1442513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1443068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1444068a117cSJerome Glisse if (r) { 1445068a117cSJerome Glisse return r; 1446068a117cSJerome Glisse } 1447771fe6b9SJerome Glisse break; 1448771fe6b9SJerome Glisse case 0x23: 1449771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1450771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1451771fe6b9SJerome Glisse if (r) { 1452771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1453771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1454771fe6b9SJerome Glisse return r; 1455771fe6b9SJerome Glisse } 1456513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1457551ebd83SDave Airlie track->num_arrays = 1; 1458513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1459551ebd83SDave Airlie 1460551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1461551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1462551ebd83SDave Airlie 1463513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1464551ebd83SDave Airlie 1465513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1466551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1467551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1468551ebd83SDave Airlie if (r) 1469551ebd83SDave Airlie return r; 1470771fe6b9SJerome Glisse break; 1471771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1472513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1473551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1474551ebd83SDave Airlie return -EINVAL; 1475551ebd83SDave Airlie } 1476cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1477513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1478551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1479551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1480551ebd83SDave Airlie if (r) 1481551ebd83SDave Airlie return r; 1482551ebd83SDave Airlie break; 1483771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1484771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1485513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1486551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1487551ebd83SDave Airlie return -EINVAL; 1488551ebd83SDave Airlie } 1489513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1490551ebd83SDave Airlie track->immd_dwords = pkt->count; 1491551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1492551ebd83SDave Airlie if (r) 1493551ebd83SDave Airlie return r; 1494551ebd83SDave Airlie break; 1495771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1496771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1497513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1498551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1499551ebd83SDave Airlie if (r) 1500551ebd83SDave Airlie return r; 1501551ebd83SDave Airlie break; 1502771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1503771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1504513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1505551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1506551ebd83SDave Airlie if (r) 1507551ebd83SDave Airlie return r; 1508551ebd83SDave Airlie break; 1509771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1510771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1511513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1512551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1513551ebd83SDave Airlie if (r) 1514551ebd83SDave Airlie return r; 1515551ebd83SDave Airlie break; 1516771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1517771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1518513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1519551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1520551ebd83SDave Airlie if (r) 1521551ebd83SDave Airlie return r; 1522551ebd83SDave Airlie break; 1523771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1524771fe6b9SJerome Glisse case PACKET3_NOP: 1525771fe6b9SJerome Glisse break; 1526771fe6b9SJerome Glisse default: 1527771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1528771fe6b9SJerome Glisse return -EINVAL; 1529771fe6b9SJerome Glisse } 1530771fe6b9SJerome Glisse return 0; 1531771fe6b9SJerome Glisse } 1532771fe6b9SJerome Glisse 1533771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 1534771fe6b9SJerome Glisse { 1535771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 15369f022ddfSJerome Glisse struct r100_cs_track *track; 1537771fe6b9SJerome Glisse int r; 1538771fe6b9SJerome Glisse 15399f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 15409f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 15419f022ddfSJerome Glisse p->track = track; 1542771fe6b9SJerome Glisse do { 1543771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 1544771fe6b9SJerome Glisse if (r) { 1545771fe6b9SJerome Glisse return r; 1546771fe6b9SJerome Glisse } 1547771fe6b9SJerome Glisse p->idx += pkt.count + 2; 1548771fe6b9SJerome Glisse switch (pkt.type) { 1549771fe6b9SJerome Glisse case PACKET_TYPE0: 1550551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 1551551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1552551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1553551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1554551ebd83SDave Airlie &r200_packet0_check); 1555551ebd83SDave Airlie else 1556551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1557551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1558551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1559551ebd83SDave Airlie &r100_packet0_check); 1560771fe6b9SJerome Glisse break; 1561771fe6b9SJerome Glisse case PACKET_TYPE2: 1562771fe6b9SJerome Glisse break; 1563771fe6b9SJerome Glisse case PACKET_TYPE3: 1564771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 1565771fe6b9SJerome Glisse break; 1566771fe6b9SJerome Glisse default: 1567771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 1568771fe6b9SJerome Glisse pkt.type); 1569771fe6b9SJerome Glisse return -EINVAL; 1570771fe6b9SJerome Glisse } 1571771fe6b9SJerome Glisse if (r) { 1572771fe6b9SJerome Glisse return r; 1573771fe6b9SJerome Glisse } 1574771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 1575771fe6b9SJerome Glisse return 0; 1576771fe6b9SJerome Glisse } 1577771fe6b9SJerome Glisse 1578771fe6b9SJerome Glisse 1579771fe6b9SJerome Glisse /* 1580771fe6b9SJerome Glisse * Global GPU functions 1581771fe6b9SJerome Glisse */ 1582771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 1583771fe6b9SJerome Glisse { 1584771fe6b9SJerome Glisse rdev->pll_errata = 0; 1585771fe6b9SJerome Glisse 1586771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 1587771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 1588771fe6b9SJerome Glisse } 1589771fe6b9SJerome Glisse 1590771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 1591771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 1592771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 1593771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 1594771fe6b9SJerome Glisse } 1595771fe6b9SJerome Glisse } 1596771fe6b9SJerome Glisse 1597771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 1598771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 1599771fe6b9SJerome Glisse { 1600771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 1601771fe6b9SJerome Glisse int i; 1602771fe6b9SJerome Glisse 1603771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 1604771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 1605771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 1606771fe6b9SJerome Glisse return; 1607771fe6b9SJerome Glisse } 1608771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1609771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 1610771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1611771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 1612771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 1613771fe6b9SJerome Glisse return; 1614771fe6b9SJerome Glisse } 1615771fe6b9SJerome Glisse DRM_UDELAY(1); 1616771fe6b9SJerome Glisse } 1617771fe6b9SJerome Glisse } 1618771fe6b9SJerome Glisse 1619771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 1620771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 1621771fe6b9SJerome Glisse { 1622771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 1623771fe6b9SJerome Glisse int i; 1624771fe6b9SJerome Glisse 1625771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 1626771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 1627771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 1628771fe6b9SJerome Glisse return; 1629771fe6b9SJerome Glisse 1630771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1631771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 1632771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1633771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 1634771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 1635771fe6b9SJerome Glisse return; 1636771fe6b9SJerome Glisse } 1637771fe6b9SJerome Glisse DRM_UDELAY(1); 1638771fe6b9SJerome Glisse } 1639771fe6b9SJerome Glisse } 1640771fe6b9SJerome Glisse 1641771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 1642771fe6b9SJerome Glisse { 1643771fe6b9SJerome Glisse unsigned i; 1644771fe6b9SJerome Glisse uint32_t tmp; 1645771fe6b9SJerome Glisse 1646771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1647771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 1648771fe6b9SJerome Glisse if (tmp >= n) { 1649771fe6b9SJerome Glisse return 0; 1650771fe6b9SJerome Glisse } 1651771fe6b9SJerome Glisse DRM_UDELAY(1); 1652771fe6b9SJerome Glisse } 1653771fe6b9SJerome Glisse return -1; 1654771fe6b9SJerome Glisse } 1655771fe6b9SJerome Glisse 1656771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 1657771fe6b9SJerome Glisse { 1658771fe6b9SJerome Glisse unsigned i; 1659771fe6b9SJerome Glisse uint32_t tmp; 1660771fe6b9SJerome Glisse 1661771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 1662771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 1663771fe6b9SJerome Glisse " Bad things might happen.\n"); 1664771fe6b9SJerome Glisse } 1665771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1666771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 16674612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 1668771fe6b9SJerome Glisse return 0; 1669771fe6b9SJerome Glisse } 1670771fe6b9SJerome Glisse DRM_UDELAY(1); 1671771fe6b9SJerome Glisse } 1672771fe6b9SJerome Glisse return -1; 1673771fe6b9SJerome Glisse } 1674771fe6b9SJerome Glisse 1675771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 1676771fe6b9SJerome Glisse { 1677771fe6b9SJerome Glisse unsigned i; 1678771fe6b9SJerome Glisse uint32_t tmp; 1679771fe6b9SJerome Glisse 1680771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1681771fe6b9SJerome Glisse /* read MC_STATUS */ 16824612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 16834612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 1684771fe6b9SJerome Glisse return 0; 1685771fe6b9SJerome Glisse } 1686771fe6b9SJerome Glisse DRM_UDELAY(1); 1687771fe6b9SJerome Glisse } 1688771fe6b9SJerome Glisse return -1; 1689771fe6b9SJerome Glisse } 1690771fe6b9SJerome Glisse 1691225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 1692771fe6b9SJerome Glisse { 1693225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 1694225758d8SJerome Glisse lockup->last_jiffies = jiffies; 1695771fe6b9SJerome Glisse } 1696771fe6b9SJerome Glisse 1697225758d8SJerome Glisse /** 1698225758d8SJerome Glisse * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information 1699225758d8SJerome Glisse * @rdev: radeon device structure 1700225758d8SJerome Glisse * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations 1701225758d8SJerome Glisse * @cp: radeon_cp structure holding CP information 1702225758d8SJerome Glisse * 1703225758d8SJerome Glisse * We don't need to initialize the lockup tracking information as we will either 1704225758d8SJerome Glisse * have CP rptr to a different value of jiffies wrap around which will force 1705225758d8SJerome Glisse * initialization of the lockup tracking informations. 1706225758d8SJerome Glisse * 1707225758d8SJerome Glisse * A possible false positivie is if we get call after while and last_cp_rptr == 1708225758d8SJerome Glisse * the current CP rptr, even if it's unlikely it might happen. To avoid this 1709225758d8SJerome Glisse * if the elapsed time since last call is bigger than 2 second than we return 1710225758d8SJerome Glisse * false and update the tracking information. Due to this the caller must call 1711225758d8SJerome Glisse * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported 1712225758d8SJerome Glisse * the fencing code should be cautious about that. 1713225758d8SJerome Glisse * 1714225758d8SJerome Glisse * Caller should write to the ring to force CP to do something so we don't get 1715225758d8SJerome Glisse * false positive when CP is just gived nothing to do. 1716225758d8SJerome Glisse * 1717225758d8SJerome Glisse **/ 1718225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 1719771fe6b9SJerome Glisse { 1720225758d8SJerome Glisse unsigned long cjiffies, elapsed; 1721771fe6b9SJerome Glisse 1722225758d8SJerome Glisse cjiffies = jiffies; 1723225758d8SJerome Glisse if (!time_after(cjiffies, lockup->last_jiffies)) { 1724225758d8SJerome Glisse /* likely a wrap around */ 1725225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 1726225758d8SJerome Glisse lockup->last_jiffies = jiffies; 1727225758d8SJerome Glisse return false; 1728225758d8SJerome Glisse } 1729225758d8SJerome Glisse if (cp->rptr != lockup->last_cp_rptr) { 1730225758d8SJerome Glisse /* CP is still working no lockup */ 1731225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 1732225758d8SJerome Glisse lockup->last_jiffies = jiffies; 1733225758d8SJerome Glisse return false; 1734225758d8SJerome Glisse } 1735225758d8SJerome Glisse elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies); 1736225758d8SJerome Glisse if (elapsed >= 3000) { 1737225758d8SJerome Glisse /* very likely the improbable case where current 1738225758d8SJerome Glisse * rptr is equal to last recorded, a while ago, rptr 1739225758d8SJerome Glisse * this is more likely a false positive update tracking 1740225758d8SJerome Glisse * information which should force us to be recall at 1741225758d8SJerome Glisse * latter point 1742225758d8SJerome Glisse */ 1743225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 1744225758d8SJerome Glisse lockup->last_jiffies = jiffies; 1745225758d8SJerome Glisse return false; 1746225758d8SJerome Glisse } 1747225758d8SJerome Glisse if (elapsed >= 1000) { 1748225758d8SJerome Glisse dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed); 1749225758d8SJerome Glisse return true; 1750225758d8SJerome Glisse } 1751225758d8SJerome Glisse /* give a chance to the GPU ... */ 1752225758d8SJerome Glisse return false; 1753771fe6b9SJerome Glisse } 1754771fe6b9SJerome Glisse 1755225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev) 1756771fe6b9SJerome Glisse { 1757225758d8SJerome Glisse u32 rbbm_status; 1758225758d8SJerome Glisse int r; 1759771fe6b9SJerome Glisse 1760225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 1761225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 1762225758d8SJerome Glisse r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp); 1763225758d8SJerome Glisse return false; 1764225758d8SJerome Glisse } 1765225758d8SJerome Glisse /* force CP activities */ 1766225758d8SJerome Glisse r = radeon_ring_lock(rdev, 2); 1767225758d8SJerome Glisse if (!r) { 1768225758d8SJerome Glisse /* PACKET2 NOP */ 1769225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 1770225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 1771225758d8SJerome Glisse radeon_ring_unlock_commit(rdev); 1772225758d8SJerome Glisse } 1773225758d8SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 1774225758d8SJerome Glisse return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp); 1775225758d8SJerome Glisse } 1776225758d8SJerome Glisse 177790aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 177890aca4d2SJerome Glisse { 177990aca4d2SJerome Glisse u32 tmp; 178090aca4d2SJerome Glisse 178190aca4d2SJerome Glisse /* disable bus mastering */ 178290aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 178390aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 1784771fe6b9SJerome Glisse mdelay(1); 178590aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 178690aca4d2SJerome Glisse mdelay(1); 178790aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 178890aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 178990aca4d2SJerome Glisse mdelay(1); 179090aca4d2SJerome Glisse pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp); 179190aca4d2SJerome Glisse pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB); 179290aca4d2SJerome Glisse mdelay(1); 179390aca4d2SJerome Glisse } 179490aca4d2SJerome Glisse 1795a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 1796771fe6b9SJerome Glisse { 179790aca4d2SJerome Glisse struct r100_mc_save save; 179890aca4d2SJerome Glisse u32 status, tmp; 1799771fe6b9SJerome Glisse 180090aca4d2SJerome Glisse r100_mc_stop(rdev, &save); 180190aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 180290aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 1803771fe6b9SJerome Glisse return 0; 1804771fe6b9SJerome Glisse } 180590aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 180690aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 180790aca4d2SJerome Glisse /* stop CP */ 180890aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 180990aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 181090aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 181190aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 181290aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 181390aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 181490aca4d2SJerome Glisse /* save PCI state */ 181590aca4d2SJerome Glisse pci_save_state(rdev->pdev); 181690aca4d2SJerome Glisse /* disable bus mastering */ 181790aca4d2SJerome Glisse r100_bm_disable(rdev); 181890aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 181990aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 182090aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 182190aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 182290aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 182390aca4d2SJerome Glisse mdelay(500); 182490aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 182590aca4d2SJerome Glisse mdelay(1); 182690aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 182790aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 1828771fe6b9SJerome Glisse /* reset CP */ 182990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 183090aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 183190aca4d2SJerome Glisse mdelay(500); 183290aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 183390aca4d2SJerome Glisse mdelay(1); 183490aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 183590aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 183690aca4d2SJerome Glisse /* restore PCI & busmastering */ 183790aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 183890aca4d2SJerome Glisse r100_enable_bm(rdev); 1839771fe6b9SJerome Glisse /* Check if GPU is idle */ 184090aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 184190aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 184290aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 184390aca4d2SJerome Glisse rdev->gpu_lockup = true; 1844771fe6b9SJerome Glisse return -1; 1845771fe6b9SJerome Glisse } 184690aca4d2SJerome Glisse r100_mc_resume(rdev, &save); 184790aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 1848771fe6b9SJerome Glisse return 0; 1849771fe6b9SJerome Glisse } 1850771fe6b9SJerome Glisse 185192cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 185292cde00cSAlex Deucher { 18532739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 18542739d49cSAlex Deucher bool force_dac2 = false; 1855d668046cSDave Airlie u32 tmp; 18562739d49cSAlex Deucher 185792cde00cSAlex Deucher /* set these so they don't interfere with anything */ 185892cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 185992cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 186092cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 186192cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 186292cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 186392cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 186492cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 18652739d49cSAlex Deucher 18662739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 18672739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 18682739d49cSAlex Deucher * don't report it in the bios connector 18692739d49cSAlex Deucher * table. 18702739d49cSAlex Deucher */ 18712739d49cSAlex Deucher switch (dev->pdev->device) { 18722739d49cSAlex Deucher /* RN50 */ 18732739d49cSAlex Deucher case 0x515e: 18742739d49cSAlex Deucher case 0x5969: 18752739d49cSAlex Deucher force_dac2 = true; 18762739d49cSAlex Deucher break; 18772739d49cSAlex Deucher /* RV100*/ 18782739d49cSAlex Deucher case 0x5159: 18792739d49cSAlex Deucher case 0x515a: 18802739d49cSAlex Deucher /* DELL triple head servers */ 18812739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 18822739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 18832739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 18842739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 18852739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 18862739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 18872739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 18882739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 18892739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 18902739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 18912739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 18922739d49cSAlex Deucher force_dac2 = true; 18932739d49cSAlex Deucher break; 18942739d49cSAlex Deucher } 18952739d49cSAlex Deucher 18962739d49cSAlex Deucher if (force_dac2) { 18972739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 18982739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 18992739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 19002739d49cSAlex Deucher 19012739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 19022739d49cSAlex Deucher enable it, even it's detected. 19032739d49cSAlex Deucher */ 19042739d49cSAlex Deucher 19052739d49cSAlex Deucher /* force it to crtc0 */ 19062739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 19072739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 19082739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 19092739d49cSAlex Deucher 19102739d49cSAlex Deucher /* set up the TV DAC */ 19112739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 19122739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 19132739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 19142739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 19152739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 19162739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 19172739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 19182739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 19192739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 19202739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 19212739d49cSAlex Deucher (0x58 << 16)); 19222739d49cSAlex Deucher 19232739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 19242739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 19252739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 19262739d49cSAlex Deucher } 1927d668046cSDave Airlie 1928d668046cSDave Airlie /* switch PM block to ACPI mode */ 1929d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 1930d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 1931d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 1932d668046cSDave Airlie 193392cde00cSAlex Deucher } 1934771fe6b9SJerome Glisse 1935771fe6b9SJerome Glisse /* 1936771fe6b9SJerome Glisse * VRAM info 1937771fe6b9SJerome Glisse */ 1938771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 1939771fe6b9SJerome Glisse { 1940771fe6b9SJerome Glisse uint32_t tmp; 1941771fe6b9SJerome Glisse 1942771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 1943771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 1944771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1945771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 1946771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1947771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 1948771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 1949771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 1950771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 1951771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 1952771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 1953771fe6b9SJerome Glisse } else { 1954771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 1955771fe6b9SJerome Glisse } 1956771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 1957771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 1958771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 1959771fe6b9SJerome Glisse } 1960771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 1961771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 1962771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 1963771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 1964771fe6b9SJerome Glisse } else { 1965771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 1966771fe6b9SJerome Glisse } 1967771fe6b9SJerome Glisse } else { 1968771fe6b9SJerome Glisse /* newer IGPs */ 1969771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 1970771fe6b9SJerome Glisse } 1971771fe6b9SJerome Glisse } 1972771fe6b9SJerome Glisse 19732a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 1974771fe6b9SJerome Glisse { 19752a0f8918SDave Airlie u32 aper_size; 19762a0f8918SDave Airlie u8 byte; 19772a0f8918SDave Airlie 19782a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 19792a0f8918SDave Airlie 19802a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 19812a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 19822a0f8918SDave Airlie */ 19832a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 19842a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 19852a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 19862a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 19872a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 19882a0f8918SDave Airlie return aper_size * 2; 19892a0f8918SDave Airlie } 19902a0f8918SDave Airlie 19912a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 19922a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 19932a0f8918SDave Airlie * header type... Limit those to one aperture size 19942a0f8918SDave Airlie */ 19952a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 19962a0f8918SDave Airlie if (byte & 0x80) { 19972a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 19982a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 19992a0f8918SDave Airlie return aper_size; 20002a0f8918SDave Airlie } 20012a0f8918SDave Airlie 20022a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 20032a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 20042a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 20052a0f8918SDave Airlie */ 20062a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 20072a0f8918SDave Airlie return aper_size * 2; 20082a0f8918SDave Airlie return aper_size; 20092a0f8918SDave Airlie } 20102a0f8918SDave Airlie 20112a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 20122a0f8918SDave Airlie { 20132a0f8918SDave Airlie u64 config_aper_size; 20142a0f8918SDave Airlie 2015d594e46aSJerome Glisse /* work out accessible VRAM */ 2016d594e46aSJerome Glisse rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0); 2017d594e46aSJerome Glisse rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0); 201851e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 201951e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 202051e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 202151e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 20222a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2023771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2024771fe6b9SJerome Glisse uint32_t tom; 2025771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2026771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 20277a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 20287a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 20297a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2030771fe6b9SJerome Glisse } else { 20317a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2032771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2033771fe6b9SJerome Glisse * if it's 8 MB 2034771fe6b9SJerome Glisse */ 20357a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 20367a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 20377a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2038771fe6b9SJerome Glisse } 20392a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2040d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2041d594e46aSJerome Glisse */ 20427a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 20437a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 20447a50f01aSDave Airlie else 20457a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2046771fe6b9SJerome Glisse } 2047d594e46aSJerome Glisse } 20482a0f8918SDave Airlie 204928d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 205028d52043SDave Airlie { 205128d52043SDave Airlie uint32_t temp; 205228d52043SDave Airlie 205328d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 205428d52043SDave Airlie if (state == false) { 205528d52043SDave Airlie temp &= ~(1<<8); 205628d52043SDave Airlie temp |= (1<<9); 205728d52043SDave Airlie } else { 205828d52043SDave Airlie temp &= ~(1<<9); 205928d52043SDave Airlie } 206028d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 206128d52043SDave Airlie } 206228d52043SDave Airlie 2063d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev) 20642a0f8918SDave Airlie { 2065d594e46aSJerome Glisse u64 base; 20662a0f8918SDave Airlie 2067d594e46aSJerome Glisse r100_vram_get_type(rdev); 20682a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2069d594e46aSJerome Glisse base = rdev->mc.aper_base; 2070d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2071d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2072d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 2073d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2074d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2075f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2076771fe6b9SJerome Glisse } 2077771fe6b9SJerome Glisse 2078771fe6b9SJerome Glisse 2079771fe6b9SJerome Glisse /* 2080771fe6b9SJerome Glisse * Indirect registers accessor 2081771fe6b9SJerome Glisse */ 2082771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2083771fe6b9SJerome Glisse { 2084771fe6b9SJerome Glisse if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) { 2085771fe6b9SJerome Glisse return; 2086771fe6b9SJerome Glisse } 2087771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2088771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2089771fe6b9SJerome Glisse } 2090771fe6b9SJerome Glisse 2091771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2092771fe6b9SJerome Glisse { 2093771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2094771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2095771fe6b9SJerome Glisse */ 2096771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 2097771fe6b9SJerome Glisse udelay(5000); 2098771fe6b9SJerome Glisse } 2099771fe6b9SJerome Glisse 2100771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2101771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2102771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2103771fe6b9SJerome Glisse * may not be correct. 2104771fe6b9SJerome Glisse */ 2105771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2106771fe6b9SJerome Glisse uint32_t save, tmp; 2107771fe6b9SJerome Glisse 2108771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2109771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2110771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2111771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2112771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2113771fe6b9SJerome Glisse } 2114771fe6b9SJerome Glisse } 2115771fe6b9SJerome Glisse 2116771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2117771fe6b9SJerome Glisse { 2118771fe6b9SJerome Glisse uint32_t data; 2119771fe6b9SJerome Glisse 2120771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2121771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2122771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2123771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2124771fe6b9SJerome Glisse return data; 2125771fe6b9SJerome Glisse } 2126771fe6b9SJerome Glisse 2127771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2128771fe6b9SJerome Glisse { 2129771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2130771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2131771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2132771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2133771fe6b9SJerome Glisse } 2134771fe6b9SJerome Glisse 2135d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev) 2136068a117cSJerome Glisse { 2137551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2138551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2139551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2140551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2141551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2142551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2143551ebd83SDave Airlie } else { 2144d4550907SJerome Glisse r200_set_safe_registers(rdev); 2145551ebd83SDave Airlie } 2146068a117cSJerome Glisse } 2147068a117cSJerome Glisse 2148771fe6b9SJerome Glisse /* 2149771fe6b9SJerome Glisse * Debugfs info 2150771fe6b9SJerome Glisse */ 2151771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2152771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2153771fe6b9SJerome Glisse { 2154771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2155771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2156771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2157771fe6b9SJerome Glisse uint32_t reg, value; 2158771fe6b9SJerome Glisse unsigned i; 2159771fe6b9SJerome Glisse 2160771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2161771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2162771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2163771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2164771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2165771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2166771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2167771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2168771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2169771fe6b9SJerome Glisse } 2170771fe6b9SJerome Glisse return 0; 2171771fe6b9SJerome Glisse } 2172771fe6b9SJerome Glisse 2173771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2174771fe6b9SJerome Glisse { 2175771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2176771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2177771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2178771fe6b9SJerome Glisse uint32_t rdp, wdp; 2179771fe6b9SJerome Glisse unsigned count, i, j; 2180771fe6b9SJerome Glisse 2181771fe6b9SJerome Glisse radeon_ring_free_size(rdev); 2182771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2183771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2184771fe6b9SJerome Glisse count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask; 2185771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2186771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2187771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2188771fe6b9SJerome Glisse seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw); 2189771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2190771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2191771fe6b9SJerome Glisse i = (rdp + j) & rdev->cp.ptr_mask; 2192771fe6b9SJerome Glisse seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]); 2193771fe6b9SJerome Glisse } 2194771fe6b9SJerome Glisse return 0; 2195771fe6b9SJerome Glisse } 2196771fe6b9SJerome Glisse 2197771fe6b9SJerome Glisse 2198771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2199771fe6b9SJerome Glisse { 2200771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2201771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2202771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2203771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2204771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2205771fe6b9SJerome Glisse unsigned i; 2206771fe6b9SJerome Glisse 2207771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2208771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2209771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2210771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2211771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2212771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2213771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2214771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2215771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2216771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2217771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2218771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2219771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2220771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2221771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2222771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2223771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2224771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2225771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2226771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2227771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2228771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2229771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2230771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2231771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2232771fe6b9SJerome Glisse } 2233771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2234771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2235771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2236771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2237771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2238771fe6b9SJerome Glisse } 2239771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2240771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2241771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2242771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2243771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2244771fe6b9SJerome Glisse } 2245771fe6b9SJerome Glisse return 0; 2246771fe6b9SJerome Glisse } 2247771fe6b9SJerome Glisse 2248771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2249771fe6b9SJerome Glisse { 2250771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2251771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2252771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2253771fe6b9SJerome Glisse uint32_t tmp; 2254771fe6b9SJerome Glisse 2255771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 2256771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 2257771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 2258771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 2259771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 2260771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 2261771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 2262771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 2263771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 2264771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 2265771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 2266771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 2267771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 2268771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 2269771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2270771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2271771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2272771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2273771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2274771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2275771fe6b9SJerome Glisse return 0; 2276771fe6b9SJerome Glisse } 2277771fe6b9SJerome Glisse 2278771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2279771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2280771fe6b9SJerome Glisse }; 2281771fe6b9SJerome Glisse 2282771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 2283771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 2284771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 2285771fe6b9SJerome Glisse }; 2286771fe6b9SJerome Glisse 2287771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 2288771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 2289771fe6b9SJerome Glisse }; 2290771fe6b9SJerome Glisse #endif 2291771fe6b9SJerome Glisse 2292771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 2293771fe6b9SJerome Glisse { 2294771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2295771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 2296771fe6b9SJerome Glisse #else 2297771fe6b9SJerome Glisse return 0; 2298771fe6b9SJerome Glisse #endif 2299771fe6b9SJerome Glisse } 2300771fe6b9SJerome Glisse 2301771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 2302771fe6b9SJerome Glisse { 2303771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2304771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 2305771fe6b9SJerome Glisse #else 2306771fe6b9SJerome Glisse return 0; 2307771fe6b9SJerome Glisse #endif 2308771fe6b9SJerome Glisse } 2309771fe6b9SJerome Glisse 2310771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 2311771fe6b9SJerome Glisse { 2312771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2313771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 2314771fe6b9SJerome Glisse #else 2315771fe6b9SJerome Glisse return 0; 2316771fe6b9SJerome Glisse #endif 2317771fe6b9SJerome Glisse } 2318e024e110SDave Airlie 2319e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 2320e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 2321e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 2322e024e110SDave Airlie { 2323e024e110SDave Airlie int surf_index = reg * 16; 2324e024e110SDave Airlie int flags = 0; 2325e024e110SDave Airlie 2326e024e110SDave Airlie /* r100/r200 divide by 16 */ 2327e024e110SDave Airlie if (rdev->family < CHIP_R300) 2328e024e110SDave Airlie flags = pitch / 16; 2329e024e110SDave Airlie else 2330e024e110SDave Airlie flags = pitch / 8; 2331e024e110SDave Airlie 2332e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 2333e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2334e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2335e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 2336e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2337e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 2338e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 2339e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 2340e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 2341e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2342e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 2343e024e110SDave Airlie } else { 2344e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2345e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 2346e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2347e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 2348e024e110SDave Airlie } 2349e024e110SDave Airlie 2350c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 2351c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 2352c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 2353c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 2354c88f9f0cSMichel Dänzer 2355e024e110SDave Airlie DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 2356e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 2357e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 2358e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 2359e024e110SDave Airlie return 0; 2360e024e110SDave Airlie } 2361e024e110SDave Airlie 2362e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 2363e024e110SDave Airlie { 2364e024e110SDave Airlie int surf_index = reg * 16; 2365e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 2366e024e110SDave Airlie } 2367c93bb85bSJerome Glisse 2368c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 2369c93bb85bSJerome Glisse { 2370c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 2371c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 2372c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 2373c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 2374c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 2375c93bb85bSJerome Glisse fixed_init(1), 2376c93bb85bSJerome Glisse fixed_init(2), 2377c93bb85bSJerome Glisse fixed_init(3), 2378c93bb85bSJerome Glisse fixed_init(0), 2379c93bb85bSJerome Glisse fixed_init_half(1), 2380c93bb85bSJerome Glisse fixed_init_half(2), 2381c93bb85bSJerome Glisse fixed_init(0), 2382c93bb85bSJerome Glisse }; 2383c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 2384c93bb85bSJerome Glisse fixed_init(0), 2385c93bb85bSJerome Glisse fixed_init(1), 2386c93bb85bSJerome Glisse fixed_init(2), 2387c93bb85bSJerome Glisse fixed_init(3), 2388c93bb85bSJerome Glisse fixed_init(0), 2389c93bb85bSJerome Glisse fixed_init_half(1), 2390c93bb85bSJerome Glisse fixed_init_half(2), 2391c93bb85bSJerome Glisse fixed_init_half(3), 2392c93bb85bSJerome Glisse }; 2393c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 2394c93bb85bSJerome Glisse fixed_init(0), 2395c93bb85bSJerome Glisse fixed_init(1), 2396c93bb85bSJerome Glisse fixed_init(2), 2397c93bb85bSJerome Glisse fixed_init(3), 2398c93bb85bSJerome Glisse fixed_init(4), 2399c93bb85bSJerome Glisse fixed_init(5), 2400c93bb85bSJerome Glisse fixed_init(6), 2401c93bb85bSJerome Glisse fixed_init(7), 2402c93bb85bSJerome Glisse }; 2403c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 2404c93bb85bSJerome Glisse fixed_init(1), 2405c93bb85bSJerome Glisse fixed_init_half(1), 2406c93bb85bSJerome Glisse fixed_init(2), 2407c93bb85bSJerome Glisse fixed_init_half(2), 2408c93bb85bSJerome Glisse fixed_init(3), 2409c93bb85bSJerome Glisse fixed_init_half(3), 2410c93bb85bSJerome Glisse fixed_init(4), 2411c93bb85bSJerome Glisse fixed_init_half(4) 2412c93bb85bSJerome Glisse }; 2413c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 2414c93bb85bSJerome Glisse fixed_init(4), 2415c93bb85bSJerome Glisse fixed_init(5), 2416c93bb85bSJerome Glisse fixed_init(6), 2417c93bb85bSJerome Glisse fixed_init(7), 2418c93bb85bSJerome Glisse fixed_init(8), 2419c93bb85bSJerome Glisse fixed_init(9), 2420c93bb85bSJerome Glisse fixed_init(10), 2421c93bb85bSJerome Glisse fixed_init(11) 2422c93bb85bSJerome Glisse }; 2423c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 2424c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 2425c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 2426c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 2427c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 2428c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 2429c93bb85bSJerome Glisse int c; 2430c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 2431c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 2432c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 2433c93bb85bSJerome Glisse int stop_req, max_stop_req; 2434c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 2435c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 2436c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 2437c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 2438c93bb85bSJerome Glisse 2439f46c0120SAlex Deucher radeon_update_display_priority(rdev); 2440f46c0120SAlex Deucher 2441c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 2442c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 2443c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 2444c93bb85bSJerome Glisse } 2445dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 2446c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 2447c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 2448c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 2449c93bb85bSJerome Glisse } 2450dfee5614SDave Airlie } 2451c93bb85bSJerome Glisse 2452c93bb85bSJerome Glisse min_mem_eff.full = rfixed_const_8(0); 2453c93bb85bSJerome Glisse /* get modes */ 2454c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 2455c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 2456c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 2457c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 2458c93bb85bSJerome Glisse /* check crtc enables */ 2459c93bb85bSJerome Glisse if (mode2) 2460c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 2461c93bb85bSJerome Glisse if (mode1) 2462c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 2463c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 2464c93bb85bSJerome Glisse } 2465c93bb85bSJerome Glisse 2466c93bb85bSJerome Glisse /* 2467c93bb85bSJerome Glisse * determine is there is enough bw for current mode 2468c93bb85bSJerome Glisse */ 2469f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 2470f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 2471c93bb85bSJerome Glisse 2472c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 2473c93bb85bSJerome Glisse temp_ff.full = rfixed_const(temp); 2474c93bb85bSJerome Glisse mem_bw.full = rfixed_mul(mclk_ff, temp_ff); 2475c93bb85bSJerome Glisse 2476c93bb85bSJerome Glisse pix_clk.full = 0; 2477c93bb85bSJerome Glisse pix_clk2.full = 0; 2478c93bb85bSJerome Glisse peak_disp_bw.full = 0; 2479c93bb85bSJerome Glisse if (mode1) { 2480c93bb85bSJerome Glisse temp_ff.full = rfixed_const(1000); 2481c93bb85bSJerome Glisse pix_clk.full = rfixed_const(mode1->clock); /* convert to fixed point */ 2482c93bb85bSJerome Glisse pix_clk.full = rfixed_div(pix_clk, temp_ff); 2483c93bb85bSJerome Glisse temp_ff.full = rfixed_const(pixel_bytes1); 2484c93bb85bSJerome Glisse peak_disp_bw.full += rfixed_mul(pix_clk, temp_ff); 2485c93bb85bSJerome Glisse } 2486c93bb85bSJerome Glisse if (mode2) { 2487c93bb85bSJerome Glisse temp_ff.full = rfixed_const(1000); 2488c93bb85bSJerome Glisse pix_clk2.full = rfixed_const(mode2->clock); /* convert to fixed point */ 2489c93bb85bSJerome Glisse pix_clk2.full = rfixed_div(pix_clk2, temp_ff); 2490c93bb85bSJerome Glisse temp_ff.full = rfixed_const(pixel_bytes2); 2491c93bb85bSJerome Glisse peak_disp_bw.full += rfixed_mul(pix_clk2, temp_ff); 2492c93bb85bSJerome Glisse } 2493c93bb85bSJerome Glisse 2494c93bb85bSJerome Glisse mem_bw.full = rfixed_mul(mem_bw, min_mem_eff); 2495c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 2496c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 2497c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 2498c93bb85bSJerome Glisse } 2499c93bb85bSJerome Glisse 2500c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 2501c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 2502c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 2503c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 2504c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 2505c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 2506c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 2507c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 2508c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2509c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2510c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 2511c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 2512c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 2513c93bb85bSJerome Glisse /* rv3x0 */ 2514c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 2515c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 2516c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 2517c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 2518c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 2519c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 2520c93bb85bSJerome Glisse /* r4xx */ 2521c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 2522c93bb85bSJerome Glisse if (mem_trcd > 15) 2523c93bb85bSJerome Glisse mem_trcd = 15; 2524c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 2525c93bb85bSJerome Glisse if (mem_trp > 15) 2526c93bb85bSJerome Glisse mem_trp = 15; 2527c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 2528c93bb85bSJerome Glisse if (mem_tras > 31) 2529c93bb85bSJerome Glisse mem_tras = 31; 2530c93bb85bSJerome Glisse } else { /* RV200, R200 */ 2531c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2532c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2533c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 2534c93bb85bSJerome Glisse } 2535c93bb85bSJerome Glisse /* convert to FF */ 2536c93bb85bSJerome Glisse trcd_ff.full = rfixed_const(mem_trcd); 2537c93bb85bSJerome Glisse trp_ff.full = rfixed_const(mem_trp); 2538c93bb85bSJerome Glisse tras_ff.full = rfixed_const(mem_tras); 2539c93bb85bSJerome Glisse 2540c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 2541c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2542c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 2543c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 2544c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 2545c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 2546c93bb85bSJerome Glisse else 2547c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 2548c93bb85bSJerome Glisse } else 2549c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 2550c93bb85bSJerome Glisse 2551c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 2552c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 2553c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 2554c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 2555c93bb85bSJerome Glisse if (data < 5) 2556c93bb85bSJerome Glisse tcas_ff.full += rfixed_const(data); 2557c93bb85bSJerome Glisse } 2558c93bb85bSJerome Glisse 2559c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 2560c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 2561c93bb85bSJerome Glisse */ 2562c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 2563c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 2564c93bb85bSJerome Glisse if (data == 1) { 2565c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 2566c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 2567c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 2568c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 2569c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 2570c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 2571c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 2572c93bb85bSJerome Glisse } else { 2573c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2574c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2575c93bb85bSJerome Glisse } 2576c93bb85bSJerome Glisse } else { 2577c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2578c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2579c93bb85bSJerome Glisse } 2580c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 2581c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 2582c93bb85bSJerome Glisse rdev->family == CHIP_R423) 2583c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 2584c93bb85bSJerome Glisse else 2585c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 2586c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 2587c93bb85bSJerome Glisse } 2588c93bb85bSJerome Glisse 2589c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 2590c93bb85bSJerome Glisse 2591c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 2592c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 2593c93bb85bSJerome Glisse agpmode_ff.full = rfixed_const(radeon_agpmode); 2594c93bb85bSJerome Glisse temp_ff.full = rfixed_const_666(16); 2595c93bb85bSJerome Glisse sclk_eff_ff.full -= rfixed_mul(agpmode_ff, temp_ff); 2596c93bb85bSJerome Glisse } 2597c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 2598c93bb85bSJerome Glisse 2599c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 2600c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(250); 2601c93bb85bSJerome Glisse } else { 2602c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 2603c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 2604c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 2605c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(41); 2606c93bb85bSJerome Glisse else 2607c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(33); 2608c93bb85bSJerome Glisse } else { 2609c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 2610c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(57); 2611c93bb85bSJerome Glisse else 2612c93bb85bSJerome Glisse sclk_delay_ff.full = rfixed_const(41); 2613c93bb85bSJerome Glisse } 2614c93bb85bSJerome Glisse } 2615c93bb85bSJerome Glisse 2616c93bb85bSJerome Glisse mc_latency_sclk.full = rfixed_div(sclk_delay_ff, sclk_eff_ff); 2617c93bb85bSJerome Glisse 2618c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 2619c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 2620c93bb85bSJerome Glisse k1.full = rfixed_const(40); 2621c93bb85bSJerome Glisse c = 3; 2622c93bb85bSJerome Glisse } else { 2623c93bb85bSJerome Glisse k1.full = rfixed_const(20); 2624c93bb85bSJerome Glisse c = 1; 2625c93bb85bSJerome Glisse } 2626c93bb85bSJerome Glisse } else { 2627c93bb85bSJerome Glisse k1.full = rfixed_const(40); 2628c93bb85bSJerome Glisse c = 3; 2629c93bb85bSJerome Glisse } 2630c93bb85bSJerome Glisse 2631c93bb85bSJerome Glisse temp_ff.full = rfixed_const(2); 2632c93bb85bSJerome Glisse mc_latency_mclk.full = rfixed_mul(trcd_ff, temp_ff); 2633c93bb85bSJerome Glisse temp_ff.full = rfixed_const(c); 2634c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(tcas_ff, temp_ff); 2635c93bb85bSJerome Glisse temp_ff.full = rfixed_const(4); 2636c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(tras_ff, temp_ff); 2637c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_mul(trp_ff, temp_ff); 2638c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 2639c93bb85bSJerome Glisse 2640c93bb85bSJerome Glisse mc_latency_mclk.full = rfixed_div(mc_latency_mclk, mclk_ff); 2641c93bb85bSJerome Glisse mc_latency_mclk.full += rfixed_div(temp_ff, sclk_eff_ff); 2642c93bb85bSJerome Glisse 2643c93bb85bSJerome Glisse /* 2644c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 2645c93bb85bSJerome Glisse */ 2646c93bb85bSJerome Glisse temp_ff.full = rfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 2647c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 2648c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 2649c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 2650c93bb85bSJerome Glisse cur_latency_mclk.full = rfixed_div(temp_ff, mclk_ff); 2651c93bb85bSJerome Glisse 2652c93bb85bSJerome Glisse temp_ff.full = rfixed_const(cur_size); 2653c93bb85bSJerome Glisse cur_latency_sclk.full = rfixed_div(temp_ff, sclk_eff_ff); 2654c93bb85bSJerome Glisse /* 2655c93bb85bSJerome Glisse Find the total latency for the display data. 2656c93bb85bSJerome Glisse */ 2657b5fc9010SMichel Dänzer disp_latency_overhead.full = rfixed_const(8); 2658c93bb85bSJerome Glisse disp_latency_overhead.full = rfixed_div(disp_latency_overhead, sclk_ff); 2659c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 2660c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 2661c93bb85bSJerome Glisse 2662c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 2663c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 2664c93bb85bSJerome Glisse else 2665c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 2666c93bb85bSJerome Glisse 2667c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 2668c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 2669c93bb85bSJerome Glisse max_stop_req = 0x5c; 2670c93bb85bSJerome Glisse else 2671c93bb85bSJerome Glisse max_stop_req = 0x7c; 2672c93bb85bSJerome Glisse 2673c93bb85bSJerome Glisse if (mode1) { 2674c93bb85bSJerome Glisse /* CRTC1 2675c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 2676c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 2677c93bb85bSJerome Glisse */ 2678c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 2679c93bb85bSJerome Glisse 2680c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2681c93bb85bSJerome Glisse stop_req = max_stop_req; 2682c93bb85bSJerome Glisse 2683c93bb85bSJerome Glisse /* 2684c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2685c93bb85bSJerome Glisse */ 2686c93bb85bSJerome Glisse temp_ff.full = rfixed_const((16/pixel_bytes1)); 2687c93bb85bSJerome Glisse disp_drain_rate.full = rfixed_div(pix_clk, temp_ff); 2688c93bb85bSJerome Glisse 2689c93bb85bSJerome Glisse /* 2690c93bb85bSJerome Glisse Find the critical point of the display buffer. 2691c93bb85bSJerome Glisse */ 2692c93bb85bSJerome Glisse crit_point_ff.full = rfixed_mul(disp_drain_rate, disp_latency); 2693c93bb85bSJerome Glisse crit_point_ff.full += rfixed_const_half(0); 2694c93bb85bSJerome Glisse 2695c93bb85bSJerome Glisse critical_point = rfixed_trunc(crit_point_ff); 2696c93bb85bSJerome Glisse 2697c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2698c93bb85bSJerome Glisse critical_point = 0; 2699c93bb85bSJerome Glisse } 2700c93bb85bSJerome Glisse 2701c93bb85bSJerome Glisse /* 2702c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 2703c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 2704c93bb85bSJerome Glisse */ 2705c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 2706c93bb85bSJerome Glisse critical_point = 0; 2707c93bb85bSJerome Glisse 2708c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 2709c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 2710c93bb85bSJerome Glisse critical_point = 0x10; 2711c93bb85bSJerome Glisse } 2712c93bb85bSJerome Glisse 2713c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 2714c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 2715c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 2716c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 2717c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 2718c93bb85bSJerome Glisse (stop_req > 0x15)) { 2719c93bb85bSJerome Glisse stop_req -= 0x10; 2720c93bb85bSJerome Glisse } 2721c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 2722c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 2723c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 2724c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 2725c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 2726c93bb85bSJerome Glisse /* 2727c93bb85bSJerome Glisse Write the result into the register. 2728c93bb85bSJerome Glisse */ 2729c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 2730c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 2731c93bb85bSJerome Glisse 2732c93bb85bSJerome Glisse #if 0 2733c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 2734c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 2735c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 2736c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 2737c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 2738c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 2739c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 2740c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 2741c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 2742c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 2743c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 2744c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 2745c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 2746c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 2747c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 2748c93bb85bSJerome Glisse } 2749c93bb85bSJerome Glisse #endif 2750c93bb85bSJerome Glisse 2751c93bb85bSJerome Glisse DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n", 2752c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 2753c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 2754c93bb85bSJerome Glisse } 2755c93bb85bSJerome Glisse 2756c93bb85bSJerome Glisse if (mode2) { 2757c93bb85bSJerome Glisse u32 grph2_cntl; 2758c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 2759c93bb85bSJerome Glisse 2760c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2761c93bb85bSJerome Glisse stop_req = max_stop_req; 2762c93bb85bSJerome Glisse 2763c93bb85bSJerome Glisse /* 2764c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2765c93bb85bSJerome Glisse */ 2766c93bb85bSJerome Glisse temp_ff.full = rfixed_const((16/pixel_bytes2)); 2767c93bb85bSJerome Glisse disp_drain_rate2.full = rfixed_div(pix_clk2, temp_ff); 2768c93bb85bSJerome Glisse 2769c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 2770c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 2771c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 2772c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 2773c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 2774c93bb85bSJerome Glisse (stop_req > 0x15)) { 2775c93bb85bSJerome Glisse stop_req -= 0x10; 2776c93bb85bSJerome Glisse } 2777c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 2778c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 2779c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 2780c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 2781c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 2782c93bb85bSJerome Glisse 2783c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 2784c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 2785c93bb85bSJerome Glisse critical_point2 = 0; 2786c93bb85bSJerome Glisse else { 2787c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 2788c93bb85bSJerome Glisse temp_ff.full = rfixed_const(temp); 2789c93bb85bSJerome Glisse temp_ff.full = rfixed_mul(mclk_ff, temp_ff); 2790c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 2791c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 2792c93bb85bSJerome Glisse 2793c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 2794c93bb85bSJerome Glisse 2795c93bb85bSJerome Glisse if (mode1) { 2796c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 2797c93bb85bSJerome Glisse time_disp1_drop_priority.full = rfixed_div(crit_point_ff, temp_ff); 2798c93bb85bSJerome Glisse } else { 2799c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 2800c93bb85bSJerome Glisse } 2801c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 2802c93bb85bSJerome Glisse crit_point_ff.full = rfixed_mul(crit_point_ff, disp_drain_rate2); 2803c93bb85bSJerome Glisse crit_point_ff.full += rfixed_const_half(0); 2804c93bb85bSJerome Glisse 2805c93bb85bSJerome Glisse critical_point2 = rfixed_trunc(crit_point_ff); 2806c93bb85bSJerome Glisse 2807c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2808c93bb85bSJerome Glisse critical_point2 = 0; 2809c93bb85bSJerome Glisse } 2810c93bb85bSJerome Glisse 2811c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 2812c93bb85bSJerome Glisse critical_point2 = 0; 2813c93bb85bSJerome Glisse 2814c93bb85bSJerome Glisse } 2815c93bb85bSJerome Glisse 2816c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 2817c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 2818c93bb85bSJerome Glisse critical_point2 = 0x10; 2819c93bb85bSJerome Glisse } 2820c93bb85bSJerome Glisse 2821c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 2822c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 2823c93bb85bSJerome Glisse 2824c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 2825c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 2826c93bb85bSJerome Glisse #if 0 2827c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 2828c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 2829c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 2830c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 2831c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 2832c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 2833c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 2834c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 2835c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 2836c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 2837c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 2838c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 2839c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 2840c93bb85bSJerome Glisse #endif 2841c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 2842c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 2843c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 2844c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 2845c93bb85bSJerome Glisse } 2846c93bb85bSJerome Glisse 2847c93bb85bSJerome Glisse DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n", 2848c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 2849c93bb85bSJerome Glisse } 2850c93bb85bSJerome Glisse } 2851551ebd83SDave Airlie 2852551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 2853551ebd83SDave Airlie { 2854551ebd83SDave Airlie DRM_ERROR("pitch %d\n", t->pitch); 2855ceb776bcSMathias Fröhlich DRM_ERROR("use_pitch %d\n", t->use_pitch); 2856551ebd83SDave Airlie DRM_ERROR("width %d\n", t->width); 2857ceb776bcSMathias Fröhlich DRM_ERROR("width_11 %d\n", t->width_11); 2858551ebd83SDave Airlie DRM_ERROR("height %d\n", t->height); 2859ceb776bcSMathias Fröhlich DRM_ERROR("height_11 %d\n", t->height_11); 2860551ebd83SDave Airlie DRM_ERROR("num levels %d\n", t->num_levels); 2861551ebd83SDave Airlie DRM_ERROR("depth %d\n", t->txdepth); 2862551ebd83SDave Airlie DRM_ERROR("bpp %d\n", t->cpp); 2863551ebd83SDave Airlie DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 2864551ebd83SDave Airlie DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 2865551ebd83SDave Airlie DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 2866d785d78bSDave Airlie DRM_ERROR("compress format %d\n", t->compress_format); 2867551ebd83SDave Airlie } 2868551ebd83SDave Airlie 2869551ebd83SDave Airlie static int r100_cs_track_cube(struct radeon_device *rdev, 2870551ebd83SDave Airlie struct r100_cs_track *track, unsigned idx) 2871551ebd83SDave Airlie { 2872551ebd83SDave Airlie unsigned face, w, h; 28734c788679SJerome Glisse struct radeon_bo *cube_robj; 2874551ebd83SDave Airlie unsigned long size; 2875551ebd83SDave Airlie 2876551ebd83SDave Airlie for (face = 0; face < 5; face++) { 2877551ebd83SDave Airlie cube_robj = track->textures[idx].cube_info[face].robj; 2878551ebd83SDave Airlie w = track->textures[idx].cube_info[face].width; 2879551ebd83SDave Airlie h = track->textures[idx].cube_info[face].height; 2880551ebd83SDave Airlie 2881551ebd83SDave Airlie size = w * h; 2882551ebd83SDave Airlie size *= track->textures[idx].cpp; 2883551ebd83SDave Airlie 2884551ebd83SDave Airlie size += track->textures[idx].cube_info[face].offset; 2885551ebd83SDave Airlie 28864c788679SJerome Glisse if (size > radeon_bo_size(cube_robj)) { 2887551ebd83SDave Airlie DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 28884c788679SJerome Glisse size, radeon_bo_size(cube_robj)); 2889551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[idx]); 2890551ebd83SDave Airlie return -1; 2891551ebd83SDave Airlie } 2892551ebd83SDave Airlie } 2893551ebd83SDave Airlie return 0; 2894551ebd83SDave Airlie } 2895551ebd83SDave Airlie 2896d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h) 2897d785d78bSDave Airlie { 2898d785d78bSDave Airlie int block_width, block_height, block_bytes; 2899d785d78bSDave Airlie int wblocks, hblocks; 2900d785d78bSDave Airlie int min_wblocks; 2901d785d78bSDave Airlie int sz; 2902d785d78bSDave Airlie 2903d785d78bSDave Airlie block_width = 4; 2904d785d78bSDave Airlie block_height = 4; 2905d785d78bSDave Airlie 2906d785d78bSDave Airlie switch (compress_format) { 2907d785d78bSDave Airlie case R100_TRACK_COMP_DXT1: 2908d785d78bSDave Airlie block_bytes = 8; 2909d785d78bSDave Airlie min_wblocks = 4; 2910d785d78bSDave Airlie break; 2911d785d78bSDave Airlie default: 2912d785d78bSDave Airlie case R100_TRACK_COMP_DXT35: 2913d785d78bSDave Airlie block_bytes = 16; 2914d785d78bSDave Airlie min_wblocks = 2; 2915d785d78bSDave Airlie break; 2916d785d78bSDave Airlie } 2917d785d78bSDave Airlie 2918d785d78bSDave Airlie hblocks = (h + block_height - 1) / block_height; 2919d785d78bSDave Airlie wblocks = (w + block_width - 1) / block_width; 2920d785d78bSDave Airlie if (wblocks < min_wblocks) 2921d785d78bSDave Airlie wblocks = min_wblocks; 2922d785d78bSDave Airlie sz = wblocks * hblocks * block_bytes; 2923d785d78bSDave Airlie return sz; 2924d785d78bSDave Airlie } 2925d785d78bSDave Airlie 2926551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev, 2927551ebd83SDave Airlie struct r100_cs_track *track) 2928551ebd83SDave Airlie { 29294c788679SJerome Glisse struct radeon_bo *robj; 2930551ebd83SDave Airlie unsigned long size; 2931b73c5f8bSMarek Olšák unsigned u, i, w, h, d; 2932551ebd83SDave Airlie int ret; 2933551ebd83SDave Airlie 2934551ebd83SDave Airlie for (u = 0; u < track->num_texture; u++) { 2935551ebd83SDave Airlie if (!track->textures[u].enabled) 2936551ebd83SDave Airlie continue; 2937551ebd83SDave Airlie robj = track->textures[u].robj; 2938551ebd83SDave Airlie if (robj == NULL) { 2939551ebd83SDave Airlie DRM_ERROR("No texture bound to unit %u\n", u); 2940551ebd83SDave Airlie return -EINVAL; 2941551ebd83SDave Airlie } 2942551ebd83SDave Airlie size = 0; 2943551ebd83SDave Airlie for (i = 0; i <= track->textures[u].num_levels; i++) { 2944551ebd83SDave Airlie if (track->textures[u].use_pitch) { 2945551ebd83SDave Airlie if (rdev->family < CHIP_R300) 2946551ebd83SDave Airlie w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 2947551ebd83SDave Airlie else 2948551ebd83SDave Airlie w = track->textures[u].pitch / (1 << i); 2949551ebd83SDave Airlie } else { 2950ceb776bcSMathias Fröhlich w = track->textures[u].width; 2951551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 2952551ebd83SDave Airlie w |= track->textures[u].width_11; 2953ceb776bcSMathias Fröhlich w = w / (1 << i); 2954551ebd83SDave Airlie if (track->textures[u].roundup_w) 2955551ebd83SDave Airlie w = roundup_pow_of_two(w); 2956551ebd83SDave Airlie } 2957ceb776bcSMathias Fröhlich h = track->textures[u].height; 2958551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 2959551ebd83SDave Airlie h |= track->textures[u].height_11; 2960ceb776bcSMathias Fröhlich h = h / (1 << i); 2961551ebd83SDave Airlie if (track->textures[u].roundup_h) 2962551ebd83SDave Airlie h = roundup_pow_of_two(h); 2963b73c5f8bSMarek Olšák if (track->textures[u].tex_coord_type == 1) { 2964b73c5f8bSMarek Olšák d = (1 << track->textures[u].txdepth) / (1 << i); 2965b73c5f8bSMarek Olšák if (!d) 2966b73c5f8bSMarek Olšák d = 1; 2967b73c5f8bSMarek Olšák } else { 2968b73c5f8bSMarek Olšák d = 1; 2969b73c5f8bSMarek Olšák } 2970d785d78bSDave Airlie if (track->textures[u].compress_format) { 2971d785d78bSDave Airlie 2972b73c5f8bSMarek Olšák size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 2973d785d78bSDave Airlie /* compressed textures are block based */ 2974d785d78bSDave Airlie } else 2975b73c5f8bSMarek Olšák size += w * h * d; 2976551ebd83SDave Airlie } 2977551ebd83SDave Airlie size *= track->textures[u].cpp; 2978d785d78bSDave Airlie 2979551ebd83SDave Airlie switch (track->textures[u].tex_coord_type) { 2980551ebd83SDave Airlie case 0: 2981551ebd83SDave Airlie case 1: 2982551ebd83SDave Airlie break; 2983551ebd83SDave Airlie case 2: 2984551ebd83SDave Airlie if (track->separate_cube) { 2985551ebd83SDave Airlie ret = r100_cs_track_cube(rdev, track, u); 2986551ebd83SDave Airlie if (ret) 2987551ebd83SDave Airlie return ret; 2988551ebd83SDave Airlie } else 2989551ebd83SDave Airlie size *= 6; 2990551ebd83SDave Airlie break; 2991551ebd83SDave Airlie default: 2992551ebd83SDave Airlie DRM_ERROR("Invalid texture coordinate type %u for unit " 2993551ebd83SDave Airlie "%u\n", track->textures[u].tex_coord_type, u); 2994551ebd83SDave Airlie return -EINVAL; 2995551ebd83SDave Airlie } 29964c788679SJerome Glisse if (size > radeon_bo_size(robj)) { 2997551ebd83SDave Airlie DRM_ERROR("Texture of unit %u needs %lu bytes but is " 29984c788679SJerome Glisse "%lu\n", u, size, radeon_bo_size(robj)); 2999551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[u]); 3000551ebd83SDave Airlie return -EINVAL; 3001551ebd83SDave Airlie } 3002551ebd83SDave Airlie } 3003551ebd83SDave Airlie return 0; 3004551ebd83SDave Airlie } 3005551ebd83SDave Airlie 3006551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 3007551ebd83SDave Airlie { 3008551ebd83SDave Airlie unsigned i; 3009551ebd83SDave Airlie unsigned long size; 3010551ebd83SDave Airlie unsigned prim_walk; 3011551ebd83SDave Airlie unsigned nverts; 3012551ebd83SDave Airlie 3013551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3014551ebd83SDave Airlie if (track->cb[i].robj == NULL) { 301546c64d4bSMarek Olšák if (!(track->fastfill || track->color_channel_mask || 301646c64d4bSMarek Olšák track->blend_read_enable)) { 301746c64d4bSMarek Olšák continue; 301846c64d4bSMarek Olšák } 3019551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 3020551ebd83SDave Airlie return -EINVAL; 3021551ebd83SDave Airlie } 3022551ebd83SDave Airlie size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 3023551ebd83SDave Airlie size += track->cb[i].offset; 30244c788679SJerome Glisse if (size > radeon_bo_size(track->cb[i].robj)) { 3025551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for color buffer %d " 3026551ebd83SDave Airlie "(need %lu have %lu) !\n", i, size, 30274c788679SJerome Glisse radeon_bo_size(track->cb[i].robj)); 3028551ebd83SDave Airlie DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 3029551ebd83SDave Airlie i, track->cb[i].pitch, track->cb[i].cpp, 3030551ebd83SDave Airlie track->cb[i].offset, track->maxy); 3031551ebd83SDave Airlie return -EINVAL; 3032551ebd83SDave Airlie } 3033551ebd83SDave Airlie } 3034551ebd83SDave Airlie if (track->z_enabled) { 3035551ebd83SDave Airlie if (track->zb.robj == NULL) { 3036551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for z buffer !\n"); 3037551ebd83SDave Airlie return -EINVAL; 3038551ebd83SDave Airlie } 3039551ebd83SDave Airlie size = track->zb.pitch * track->zb.cpp * track->maxy; 3040551ebd83SDave Airlie size += track->zb.offset; 30414c788679SJerome Glisse if (size > radeon_bo_size(track->zb.robj)) { 3042551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for z buffer " 3043551ebd83SDave Airlie "(need %lu have %lu) !\n", size, 30444c788679SJerome Glisse radeon_bo_size(track->zb.robj)); 3045551ebd83SDave Airlie DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 3046551ebd83SDave Airlie track->zb.pitch, track->zb.cpp, 3047551ebd83SDave Airlie track->zb.offset, track->maxy); 3048551ebd83SDave Airlie return -EINVAL; 3049551ebd83SDave Airlie } 3050551ebd83SDave Airlie } 3051551ebd83SDave Airlie prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 3052cae94b0aSMarek Olšák if (track->vap_vf_cntl & (1 << 14)) { 3053cae94b0aSMarek Olšák nverts = track->vap_alt_nverts; 3054cae94b0aSMarek Olšák } else { 3055551ebd83SDave Airlie nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 3056cae94b0aSMarek Olšák } 3057551ebd83SDave Airlie switch (prim_walk) { 3058551ebd83SDave Airlie case 1: 3059551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3060551ebd83SDave Airlie size = track->arrays[i].esize * track->max_indx * 4; 3061551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3062551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3063551ebd83SDave Airlie "bound\n", prim_walk, i); 3064551ebd83SDave Airlie return -EINVAL; 3065551ebd83SDave Airlie } 30664c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 30674c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 30684c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 30694c788679SJerome Glisse prim_walk, i, size >> 2, 30704c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 30714c788679SJerome Glisse >> 2); 3072551ebd83SDave Airlie DRM_ERROR("Max indices %u\n", track->max_indx); 3073551ebd83SDave Airlie return -EINVAL; 3074551ebd83SDave Airlie } 3075551ebd83SDave Airlie } 3076551ebd83SDave Airlie break; 3077551ebd83SDave Airlie case 2: 3078551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3079551ebd83SDave Airlie size = track->arrays[i].esize * (nverts - 1) * 4; 3080551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3081551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3082551ebd83SDave Airlie "bound\n", prim_walk, i); 3083551ebd83SDave Airlie return -EINVAL; 3084551ebd83SDave Airlie } 30854c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 30864c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 30874c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 30884c788679SJerome Glisse prim_walk, i, size >> 2, 30894c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 30904c788679SJerome Glisse >> 2); 3091551ebd83SDave Airlie return -EINVAL; 3092551ebd83SDave Airlie } 3093551ebd83SDave Airlie } 3094551ebd83SDave Airlie break; 3095551ebd83SDave Airlie case 3: 3096551ebd83SDave Airlie size = track->vtx_size * nverts; 3097551ebd83SDave Airlie if (size != track->immd_dwords) { 3098551ebd83SDave Airlie DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 3099551ebd83SDave Airlie track->immd_dwords, size); 3100551ebd83SDave Airlie DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 3101551ebd83SDave Airlie nverts, track->vtx_size); 3102551ebd83SDave Airlie return -EINVAL; 3103551ebd83SDave Airlie } 3104551ebd83SDave Airlie break; 3105551ebd83SDave Airlie default: 3106551ebd83SDave Airlie DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 3107551ebd83SDave Airlie prim_walk); 3108551ebd83SDave Airlie return -EINVAL; 3109551ebd83SDave Airlie } 3110551ebd83SDave Airlie return r100_cs_track_texture_check(rdev, track); 3111551ebd83SDave Airlie } 3112551ebd83SDave Airlie 3113551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 3114551ebd83SDave Airlie { 3115551ebd83SDave Airlie unsigned i, face; 3116551ebd83SDave Airlie 3117551ebd83SDave Airlie if (rdev->family < CHIP_R300) { 3118551ebd83SDave Airlie track->num_cb = 1; 3119551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) 3120551ebd83SDave Airlie track->num_texture = 3; 3121551ebd83SDave Airlie else 3122551ebd83SDave Airlie track->num_texture = 6; 3123551ebd83SDave Airlie track->maxy = 2048; 3124551ebd83SDave Airlie track->separate_cube = 1; 3125551ebd83SDave Airlie } else { 3126551ebd83SDave Airlie track->num_cb = 4; 3127551ebd83SDave Airlie track->num_texture = 16; 3128551ebd83SDave Airlie track->maxy = 4096; 3129551ebd83SDave Airlie track->separate_cube = 0; 3130551ebd83SDave Airlie } 3131551ebd83SDave Airlie 3132551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3133551ebd83SDave Airlie track->cb[i].robj = NULL; 3134551ebd83SDave Airlie track->cb[i].pitch = 8192; 3135551ebd83SDave Airlie track->cb[i].cpp = 16; 3136551ebd83SDave Airlie track->cb[i].offset = 0; 3137551ebd83SDave Airlie } 3138551ebd83SDave Airlie track->z_enabled = true; 3139551ebd83SDave Airlie track->zb.robj = NULL; 3140551ebd83SDave Airlie track->zb.pitch = 8192; 3141551ebd83SDave Airlie track->zb.cpp = 4; 3142551ebd83SDave Airlie track->zb.offset = 0; 3143551ebd83SDave Airlie track->vtx_size = 0x7F; 3144551ebd83SDave Airlie track->immd_dwords = 0xFFFFFFFFUL; 3145551ebd83SDave Airlie track->num_arrays = 11; 3146551ebd83SDave Airlie track->max_indx = 0x00FFFFFFUL; 3147551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3148551ebd83SDave Airlie track->arrays[i].robj = NULL; 3149551ebd83SDave Airlie track->arrays[i].esize = 0x7F; 3150551ebd83SDave Airlie } 3151551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) { 3152d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_NONE; 3153551ebd83SDave Airlie track->textures[i].pitch = 16536; 3154551ebd83SDave Airlie track->textures[i].width = 16536; 3155551ebd83SDave Airlie track->textures[i].height = 16536; 3156551ebd83SDave Airlie track->textures[i].width_11 = 1 << 11; 3157551ebd83SDave Airlie track->textures[i].height_11 = 1 << 11; 3158551ebd83SDave Airlie track->textures[i].num_levels = 12; 3159551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) { 3160551ebd83SDave Airlie track->textures[i].tex_coord_type = 0; 3161551ebd83SDave Airlie track->textures[i].txdepth = 0; 3162551ebd83SDave Airlie } else { 3163551ebd83SDave Airlie track->textures[i].txdepth = 16; 3164551ebd83SDave Airlie track->textures[i].tex_coord_type = 1; 3165551ebd83SDave Airlie } 3166551ebd83SDave Airlie track->textures[i].cpp = 64; 3167551ebd83SDave Airlie track->textures[i].robj = NULL; 3168551ebd83SDave Airlie /* CS IB emission code makes sure texture unit are disabled */ 3169551ebd83SDave Airlie track->textures[i].enabled = false; 3170551ebd83SDave Airlie track->textures[i].roundup_w = true; 3171551ebd83SDave Airlie track->textures[i].roundup_h = true; 3172551ebd83SDave Airlie if (track->separate_cube) 3173551ebd83SDave Airlie for (face = 0; face < 5; face++) { 3174551ebd83SDave Airlie track->textures[i].cube_info[face].robj = NULL; 3175551ebd83SDave Airlie track->textures[i].cube_info[face].width = 16536; 3176551ebd83SDave Airlie track->textures[i].cube_info[face].height = 16536; 3177551ebd83SDave Airlie track->textures[i].cube_info[face].offset = 0; 3178551ebd83SDave Airlie } 3179551ebd83SDave Airlie } 3180551ebd83SDave Airlie } 31813ce0a23dSJerome Glisse 31823ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev) 31833ce0a23dSJerome Glisse { 31843ce0a23dSJerome Glisse uint32_t scratch; 31853ce0a23dSJerome Glisse uint32_t tmp = 0; 31863ce0a23dSJerome Glisse unsigned i; 31873ce0a23dSJerome Glisse int r; 31883ce0a23dSJerome Glisse 31893ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 31903ce0a23dSJerome Glisse if (r) { 31913ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 31923ce0a23dSJerome Glisse return r; 31933ce0a23dSJerome Glisse } 31943ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 31953ce0a23dSJerome Glisse r = radeon_ring_lock(rdev, 2); 31963ce0a23dSJerome Glisse if (r) { 31973ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 31983ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 31993ce0a23dSJerome Glisse return r; 32003ce0a23dSJerome Glisse } 32013ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(scratch, 0)); 32023ce0a23dSJerome Glisse radeon_ring_write(rdev, 0xDEADBEEF); 32033ce0a23dSJerome Glisse radeon_ring_unlock_commit(rdev); 32043ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 32053ce0a23dSJerome Glisse tmp = RREG32(scratch); 32063ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 32073ce0a23dSJerome Glisse break; 32083ce0a23dSJerome Glisse } 32093ce0a23dSJerome Glisse DRM_UDELAY(1); 32103ce0a23dSJerome Glisse } 32113ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 32123ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 32133ce0a23dSJerome Glisse } else { 32143ce0a23dSJerome Glisse DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n", 32153ce0a23dSJerome Glisse scratch, tmp); 32163ce0a23dSJerome Glisse r = -EINVAL; 32173ce0a23dSJerome Glisse } 32183ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 32193ce0a23dSJerome Glisse return r; 32203ce0a23dSJerome Glisse } 32213ce0a23dSJerome Glisse 32223ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 32233ce0a23dSJerome Glisse { 32243ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1)); 32253ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->gpu_addr); 32263ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->length_dw); 32273ce0a23dSJerome Glisse } 32283ce0a23dSJerome Glisse 32293ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev) 32303ce0a23dSJerome Glisse { 32313ce0a23dSJerome Glisse struct radeon_ib *ib; 32323ce0a23dSJerome Glisse uint32_t scratch; 32333ce0a23dSJerome Glisse uint32_t tmp = 0; 32343ce0a23dSJerome Glisse unsigned i; 32353ce0a23dSJerome Glisse int r; 32363ce0a23dSJerome Glisse 32373ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 32383ce0a23dSJerome Glisse if (r) { 32393ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 32403ce0a23dSJerome Glisse return r; 32413ce0a23dSJerome Glisse } 32423ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 32433ce0a23dSJerome Glisse r = radeon_ib_get(rdev, &ib); 32443ce0a23dSJerome Glisse if (r) { 32453ce0a23dSJerome Glisse return r; 32463ce0a23dSJerome Glisse } 32473ce0a23dSJerome Glisse ib->ptr[0] = PACKET0(scratch, 0); 32483ce0a23dSJerome Glisse ib->ptr[1] = 0xDEADBEEF; 32493ce0a23dSJerome Glisse ib->ptr[2] = PACKET2(0); 32503ce0a23dSJerome Glisse ib->ptr[3] = PACKET2(0); 32513ce0a23dSJerome Glisse ib->ptr[4] = PACKET2(0); 32523ce0a23dSJerome Glisse ib->ptr[5] = PACKET2(0); 32533ce0a23dSJerome Glisse ib->ptr[6] = PACKET2(0); 32543ce0a23dSJerome Glisse ib->ptr[7] = PACKET2(0); 32553ce0a23dSJerome Glisse ib->length_dw = 8; 32563ce0a23dSJerome Glisse r = radeon_ib_schedule(rdev, ib); 32573ce0a23dSJerome Glisse if (r) { 32583ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 32593ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 32603ce0a23dSJerome Glisse return r; 32613ce0a23dSJerome Glisse } 32623ce0a23dSJerome Glisse r = radeon_fence_wait(ib->fence, false); 32633ce0a23dSJerome Glisse if (r) { 32643ce0a23dSJerome Glisse return r; 32653ce0a23dSJerome Glisse } 32663ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 32673ce0a23dSJerome Glisse tmp = RREG32(scratch); 32683ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 32693ce0a23dSJerome Glisse break; 32703ce0a23dSJerome Glisse } 32713ce0a23dSJerome Glisse DRM_UDELAY(1); 32723ce0a23dSJerome Glisse } 32733ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 32743ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 32753ce0a23dSJerome Glisse } else { 32763ce0a23dSJerome Glisse DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n", 32773ce0a23dSJerome Glisse scratch, tmp); 32783ce0a23dSJerome Glisse r = -EINVAL; 32793ce0a23dSJerome Glisse } 32803ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 32813ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 32823ce0a23dSJerome Glisse return r; 32833ce0a23dSJerome Glisse } 32849f022ddfSJerome Glisse 32859f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev) 32869f022ddfSJerome Glisse { 32879f022ddfSJerome Glisse radeon_ib_pool_fini(rdev); 32889f022ddfSJerome Glisse } 32899f022ddfSJerome Glisse 32909f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev) 32919f022ddfSJerome Glisse { 32929f022ddfSJerome Glisse int r; 32939f022ddfSJerome Glisse 32949f022ddfSJerome Glisse r = radeon_ib_pool_init(rdev); 32959f022ddfSJerome Glisse if (r) { 32969f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r); 32979f022ddfSJerome Glisse r100_ib_fini(rdev); 32989f022ddfSJerome Glisse return r; 32999f022ddfSJerome Glisse } 33009f022ddfSJerome Glisse r = r100_ib_test(rdev); 33019f022ddfSJerome Glisse if (r) { 33029f022ddfSJerome Glisse dev_err(rdev->dev, "failled testing IB (%d).\n", r); 33039f022ddfSJerome Glisse r100_ib_fini(rdev); 33049f022ddfSJerome Glisse return r; 33059f022ddfSJerome Glisse } 33069f022ddfSJerome Glisse return 0; 33079f022ddfSJerome Glisse } 33089f022ddfSJerome Glisse 33099f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 33109f022ddfSJerome Glisse { 33119f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 33129f022ddfSJerome Glisse * sorry 33139f022ddfSJerome Glisse */ 33149f022ddfSJerome Glisse rdev->cp.ready = false; 33159f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 33169f022ddfSJerome Glisse 33179f022ddfSJerome Glisse /* Save few CRTC registers */ 3318ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 33199f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 33209f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 33219f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 33229f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 33239f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 33249f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 33259f022ddfSJerome Glisse } 33269f022ddfSJerome Glisse 33279f022ddfSJerome Glisse /* Disable VGA aperture access */ 3328ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 33299f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 33309f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 33319f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 33329f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 33339f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 33349f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 33359f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 33369f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 33379f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 33389f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 33399f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 33409f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 33419f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 33429f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 33439f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 33449f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 33459f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 33469f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 33479f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 33489f022ddfSJerome Glisse } 33499f022ddfSJerome Glisse } 33509f022ddfSJerome Glisse 33519f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 33529f022ddfSJerome Glisse { 33539f022ddfSJerome Glisse /* Update base address for crtc */ 3354d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 33559f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3356d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 33579f022ddfSJerome Glisse } 33589f022ddfSJerome Glisse /* Restore CRTC registers */ 3359ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 33609f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 33619f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 33629f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 33639f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 33649f022ddfSJerome Glisse } 33659f022ddfSJerome Glisse } 3366ca6ffc64SJerome Glisse 3367ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3368ca6ffc64SJerome Glisse { 3369ca6ffc64SJerome Glisse u32 tmp; 3370ca6ffc64SJerome Glisse 3371ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3372ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3373ca6ffc64SJerome Glisse } 3374d4550907SJerome Glisse 3375d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3376d4550907SJerome Glisse { 3377d4550907SJerome Glisse int r; 3378d4550907SJerome Glisse 3379d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3380d4550907SJerome Glisse if (r) 3381d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3382d4550907SJerome Glisse } 3383d4550907SJerome Glisse 3384d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3385d4550907SJerome Glisse { 3386d4550907SJerome Glisse struct r100_mc_save save; 3387d4550907SJerome Glisse 3388d4550907SJerome Glisse /* Stops all mc clients */ 3389d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3390d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3391d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3392d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3393d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3394d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3395d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3396d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3397d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3398d4550907SJerome Glisse } else { 3399d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3400d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3401d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3402d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3403d4550907SJerome Glisse } 3404d4550907SJerome Glisse /* Wait for mc idle */ 3405d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3406d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3407d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3408d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3409d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3410d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3411d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3412d4550907SJerome Glisse } 3413d4550907SJerome Glisse 3414d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev) 3415d4550907SJerome Glisse { 3416d4550907SJerome Glisse u32 tmp; 3417d4550907SJerome Glisse 3418d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3419d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3420d4550907SJerome Glisse /* We need to force on some of the block */ 3421d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3422d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3423d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3424d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3425d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3426d4550907SJerome Glisse } 3427d4550907SJerome Glisse 3428d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3429d4550907SJerome Glisse { 3430d4550907SJerome Glisse int r; 3431d4550907SJerome Glisse 343292cde00cSAlex Deucher /* set common regs */ 343392cde00cSAlex Deucher r100_set_common_regs(rdev); 343492cde00cSAlex Deucher /* program mc */ 3435d4550907SJerome Glisse r100_mc_program(rdev); 3436d4550907SJerome Glisse /* Resume clock */ 3437d4550907SJerome Glisse r100_clock_startup(rdev); 3438d4550907SJerome Glisse /* Initialize GPU configuration (# pipes, ...) */ 343990aca4d2SJerome Glisse // r100_gpu_init(rdev); 3440d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3441d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 344217e15b0cSDave Airlie r100_enable_bm(rdev); 3443d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3444d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3445d4550907SJerome Glisse if (r) 3446d4550907SJerome Glisse return r; 3447d4550907SJerome Glisse } 3448d4550907SJerome Glisse /* Enable IRQ */ 3449d4550907SJerome Glisse r100_irq_set(rdev); 3450cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3451d4550907SJerome Glisse /* 1M ring buffer */ 3452d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3453d4550907SJerome Glisse if (r) { 3454d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing CP (%d).\n", r); 3455d4550907SJerome Glisse return r; 3456d4550907SJerome Glisse } 3457d4550907SJerome Glisse r = r100_wb_init(rdev); 3458d4550907SJerome Glisse if (r) 3459d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing WB (%d).\n", r); 3460d4550907SJerome Glisse r = r100_ib_init(rdev); 3461d4550907SJerome Glisse if (r) { 3462d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing IB (%d).\n", r); 3463d4550907SJerome Glisse return r; 3464d4550907SJerome Glisse } 3465d4550907SJerome Glisse return 0; 3466d4550907SJerome Glisse } 3467d4550907SJerome Glisse 3468d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3469d4550907SJerome Glisse { 3470d4550907SJerome Glisse /* Make sur GART are not working */ 3471d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3472d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3473d4550907SJerome Glisse /* Resume clock before doing reset */ 3474d4550907SJerome Glisse r100_clock_startup(rdev); 3475d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3476a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3477d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3478d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3479d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3480d4550907SJerome Glisse } 3481d4550907SJerome Glisse /* post */ 3482d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3483d4550907SJerome Glisse /* Resume clock after posting */ 3484d4550907SJerome Glisse r100_clock_startup(rdev); 3485550e2d92SDave Airlie /* Initialize surface registers */ 3486550e2d92SDave Airlie radeon_surface_init(rdev); 3487d4550907SJerome Glisse return r100_startup(rdev); 3488d4550907SJerome Glisse } 3489d4550907SJerome Glisse 3490d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3491d4550907SJerome Glisse { 3492d4550907SJerome Glisse r100_cp_disable(rdev); 3493d4550907SJerome Glisse r100_wb_disable(rdev); 3494d4550907SJerome Glisse r100_irq_disable(rdev); 3495d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3496d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3497d4550907SJerome Glisse return 0; 3498d4550907SJerome Glisse } 3499d4550907SJerome Glisse 3500d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3501d4550907SJerome Glisse { 350229fb52caSAlex Deucher radeon_pm_fini(rdev); 3503d4550907SJerome Glisse r100_cp_fini(rdev); 3504d4550907SJerome Glisse r100_wb_fini(rdev); 3505d4550907SJerome Glisse r100_ib_fini(rdev); 3506d4550907SJerome Glisse radeon_gem_fini(rdev); 3507d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3508d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3509d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3510d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3511d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 35124c788679SJerome Glisse radeon_bo_fini(rdev); 3513d4550907SJerome Glisse radeon_atombios_fini(rdev); 3514d4550907SJerome Glisse kfree(rdev->bios); 3515d4550907SJerome Glisse rdev->bios = NULL; 3516d4550907SJerome Glisse } 3517d4550907SJerome Glisse 3518d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3519d4550907SJerome Glisse { 3520d4550907SJerome Glisse int r; 3521d4550907SJerome Glisse 3522d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3523d4550907SJerome Glisse r100_debugfs(rdev); 3524d4550907SJerome Glisse /* Disable VGA */ 3525d4550907SJerome Glisse r100_vga_render_disable(rdev); 3526d4550907SJerome Glisse /* Initialize scratch registers */ 3527d4550907SJerome Glisse radeon_scratch_init(rdev); 3528d4550907SJerome Glisse /* Initialize surface registers */ 3529d4550907SJerome Glisse radeon_surface_init(rdev); 3530d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 3531d4550907SJerome Glisse /* BIOS*/ 3532d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 3533d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3534d4550907SJerome Glisse return -EINVAL; 3535d4550907SJerome Glisse } 3536d4550907SJerome Glisse if (rdev->is_atom_bios) { 3537d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 3538d4550907SJerome Glisse return -EINVAL; 3539d4550907SJerome Glisse } else { 3540d4550907SJerome Glisse r = radeon_combios_init(rdev); 3541d4550907SJerome Glisse if (r) 3542d4550907SJerome Glisse return r; 3543d4550907SJerome Glisse } 3544d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3545a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3546d4550907SJerome Glisse dev_warn(rdev->dev, 3547d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3548d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3549d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3550d4550907SJerome Glisse } 3551d4550907SJerome Glisse /* check if cards are posted or not */ 355272542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 355372542d77SDave Airlie return -EINVAL; 3554d4550907SJerome Glisse /* Set asic errata */ 3555d4550907SJerome Glisse r100_errata(rdev); 3556d4550907SJerome Glisse /* Initialize clocks */ 3557d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 35586234077dSRafał Miłecki /* Initialize power management */ 35596234077dSRafał Miłecki radeon_pm_init(rdev); 3560d594e46aSJerome Glisse /* initialize AGP */ 3561d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3562d594e46aSJerome Glisse r = radeon_agp_init(rdev); 3563d594e46aSJerome Glisse if (r) { 3564d594e46aSJerome Glisse radeon_agp_disable(rdev); 3565d594e46aSJerome Glisse } 3566d594e46aSJerome Glisse } 3567d594e46aSJerome Glisse /* initialize VRAM */ 3568d594e46aSJerome Glisse r100_mc_init(rdev); 3569d4550907SJerome Glisse /* Fence driver */ 3570d4550907SJerome Glisse r = radeon_fence_driver_init(rdev); 3571d4550907SJerome Glisse if (r) 3572d4550907SJerome Glisse return r; 3573d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 3574d4550907SJerome Glisse if (r) 3575d4550907SJerome Glisse return r; 3576d4550907SJerome Glisse /* Memory manager */ 35774c788679SJerome Glisse r = radeon_bo_init(rdev); 3578d4550907SJerome Glisse if (r) 3579d4550907SJerome Glisse return r; 3580d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3581d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 3582d4550907SJerome Glisse if (r) 3583d4550907SJerome Glisse return r; 3584d4550907SJerome Glisse } 3585d4550907SJerome Glisse r100_set_safe_registers(rdev); 3586d4550907SJerome Glisse rdev->accel_working = true; 3587d4550907SJerome Glisse r = r100_startup(rdev); 3588d4550907SJerome Glisse if (r) { 3589d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 3590d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 3591d4550907SJerome Glisse r100_cp_fini(rdev); 3592d4550907SJerome Glisse r100_wb_fini(rdev); 3593d4550907SJerome Glisse r100_ib_fini(rdev); 3594655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 3595d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3596d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3597d4550907SJerome Glisse rdev->accel_working = false; 3598d4550907SJerome Glisse } 3599d4550907SJerome Glisse return 0; 3600d4550907SJerome Glisse } 3601