1771fe6b9SJerome Glisse /* 2771fe6b9SJerome Glisse * Copyright 2008 Advanced Micro Devices, Inc. 3771fe6b9SJerome Glisse * Copyright 2008 Red Hat Inc. 4771fe6b9SJerome Glisse * Copyright 2009 Jerome Glisse. 5771fe6b9SJerome Glisse * 6771fe6b9SJerome Glisse * Permission is hereby granted, free of charge, to any person obtaining a 7771fe6b9SJerome Glisse * copy of this software and associated documentation files (the "Software"), 8771fe6b9SJerome Glisse * to deal in the Software without restriction, including without limitation 9771fe6b9SJerome Glisse * the rights to use, copy, modify, merge, publish, distribute, sublicense, 10771fe6b9SJerome Glisse * and/or sell copies of the Software, and to permit persons to whom the 11771fe6b9SJerome Glisse * Software is furnished to do so, subject to the following conditions: 12771fe6b9SJerome Glisse * 13771fe6b9SJerome Glisse * The above copyright notice and this permission notice shall be included in 14771fe6b9SJerome Glisse * all copies or substantial portions of the Software. 15771fe6b9SJerome Glisse * 16771fe6b9SJerome Glisse * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 17771fe6b9SJerome Glisse * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 18771fe6b9SJerome Glisse * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 19771fe6b9SJerome Glisse * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR 20771fe6b9SJerome Glisse * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, 21771fe6b9SJerome Glisse * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR 22771fe6b9SJerome Glisse * OTHER DEALINGS IN THE SOFTWARE. 23771fe6b9SJerome Glisse * 24771fe6b9SJerome Glisse * Authors: Dave Airlie 25771fe6b9SJerome Glisse * Alex Deucher 26771fe6b9SJerome Glisse * Jerome Glisse 27771fe6b9SJerome Glisse */ 28771fe6b9SJerome Glisse #include <linux/seq_file.h> 295a0e3ad6STejun Heo #include <linux/slab.h> 30771fe6b9SJerome Glisse #include "drmP.h" 31771fe6b9SJerome Glisse #include "drm.h" 32771fe6b9SJerome Glisse #include "radeon_drm.h" 33771fe6b9SJerome Glisse #include "radeon_reg.h" 34771fe6b9SJerome Glisse #include "radeon.h" 35e6990375SDaniel Vetter #include "radeon_asic.h" 363ce0a23dSJerome Glisse #include "r100d.h" 37d4550907SJerome Glisse #include "rs100d.h" 38d4550907SJerome Glisse #include "rv200d.h" 39d4550907SJerome Glisse #include "rv250d.h" 4049e02b73SAlex Deucher #include "atom.h" 413ce0a23dSJerome Glisse 4270967ab9SBen Hutchings #include <linux/firmware.h> 4370967ab9SBen Hutchings #include <linux/platform_device.h> 4470967ab9SBen Hutchings 45551ebd83SDave Airlie #include "r100_reg_safe.h" 46551ebd83SDave Airlie #include "rn50_reg_safe.h" 47551ebd83SDave Airlie 4870967ab9SBen Hutchings /* Firmware Names */ 4970967ab9SBen Hutchings #define FIRMWARE_R100 "radeon/R100_cp.bin" 5070967ab9SBen Hutchings #define FIRMWARE_R200 "radeon/R200_cp.bin" 5170967ab9SBen Hutchings #define FIRMWARE_R300 "radeon/R300_cp.bin" 5270967ab9SBen Hutchings #define FIRMWARE_R420 "radeon/R420_cp.bin" 5370967ab9SBen Hutchings #define FIRMWARE_RS690 "radeon/RS690_cp.bin" 5470967ab9SBen Hutchings #define FIRMWARE_RS600 "radeon/RS600_cp.bin" 5570967ab9SBen Hutchings #define FIRMWARE_R520 "radeon/R520_cp.bin" 5670967ab9SBen Hutchings 5770967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R100); 5870967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R200); 5970967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R300); 6070967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R420); 6170967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS690); 6270967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_RS600); 6370967ab9SBen Hutchings MODULE_FIRMWARE(FIRMWARE_R520); 64771fe6b9SJerome Glisse 65551ebd83SDave Airlie #include "r100_track.h" 66551ebd83SDave Airlie 67771fe6b9SJerome Glisse /* This files gather functions specifics to: 68771fe6b9SJerome Glisse * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 69771fe6b9SJerome Glisse */ 70771fe6b9SJerome Glisse 71*ce8f5370SAlex Deucher void r100_pm_get_dynpm_state(struct radeon_device *rdev) 72a48b9b4eSAlex Deucher { 73a48b9b4eSAlex Deucher int i; 74*ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = true; 75*ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = true; 76a48b9b4eSAlex Deucher 77*ce8f5370SAlex Deucher switch (rdev->pm.dynpm_planned_action) { 78*ce8f5370SAlex Deucher case DYNPM_ACTION_MINIMUM: 79a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 0; 80*ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 81a48b9b4eSAlex Deucher break; 82*ce8f5370SAlex Deucher case DYNPM_ACTION_DOWNCLOCK: 83a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == 0) { 84a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 85*ce8f5370SAlex Deucher rdev->pm.dynpm_can_downclock = false; 86a48b9b4eSAlex Deucher } else { 87a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 88a48b9b4eSAlex Deucher for (i = 0; i < rdev->pm.num_power_states; i++) { 89d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 90a48b9b4eSAlex Deucher continue; 91a48b9b4eSAlex Deucher else if (i >= rdev->pm.current_power_state_index) { 92a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 93a48b9b4eSAlex Deucher break; 94a48b9b4eSAlex Deucher } else { 95a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 96a48b9b4eSAlex Deucher break; 97a48b9b4eSAlex Deucher } 98a48b9b4eSAlex Deucher } 99a48b9b4eSAlex Deucher } else 100a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 101a48b9b4eSAlex Deucher rdev->pm.current_power_state_index - 1; 102a48b9b4eSAlex Deucher } 103d7311171SAlex Deucher /* don't use the power state if crtcs are active and no display flag is set */ 104d7311171SAlex Deucher if ((rdev->pm.active_crtc_count > 0) && 105d7311171SAlex Deucher (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags & 106d7311171SAlex Deucher RADEON_PM_MODE_NO_DISPLAY)) { 107d7311171SAlex Deucher rdev->pm.requested_power_state_index++; 108d7311171SAlex Deucher } 109a48b9b4eSAlex Deucher break; 110*ce8f5370SAlex Deucher case DYNPM_ACTION_UPCLOCK: 111a48b9b4eSAlex Deucher if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) { 112a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 113*ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 114a48b9b4eSAlex Deucher } else { 115a48b9b4eSAlex Deucher if (rdev->pm.active_crtc_count > 1) { 116a48b9b4eSAlex Deucher for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) { 117d7311171SAlex Deucher if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY) 118a48b9b4eSAlex Deucher continue; 119a48b9b4eSAlex Deucher else if (i <= rdev->pm.current_power_state_index) { 120a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index; 121a48b9b4eSAlex Deucher break; 122a48b9b4eSAlex Deucher } else { 123a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = i; 124a48b9b4eSAlex Deucher break; 125a48b9b4eSAlex Deucher } 126a48b9b4eSAlex Deucher } 127a48b9b4eSAlex Deucher } else 128a48b9b4eSAlex Deucher rdev->pm.requested_power_state_index = 129a48b9b4eSAlex Deucher rdev->pm.current_power_state_index + 1; 130a48b9b4eSAlex Deucher } 131a48b9b4eSAlex Deucher break; 132*ce8f5370SAlex Deucher case DYNPM_ACTION_DEFAULT: 13358e21dffSAlex Deucher rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index; 134*ce8f5370SAlex Deucher rdev->pm.dynpm_can_upclock = false; 13558e21dffSAlex Deucher break; 136*ce8f5370SAlex Deucher case DYNPM_ACTION_NONE: 137a48b9b4eSAlex Deucher default: 138a48b9b4eSAlex Deucher DRM_ERROR("Requested mode for not defined action\n"); 139a48b9b4eSAlex Deucher return; 140a48b9b4eSAlex Deucher } 141a48b9b4eSAlex Deucher /* only one clock mode per power state */ 142a48b9b4eSAlex Deucher rdev->pm.requested_clock_mode_index = 0; 143a48b9b4eSAlex Deucher 144a48b9b4eSAlex Deucher DRM_INFO("Requested: e: %d m: %d p: %d\n", 145a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 146a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].sclk, 147a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 148a48b9b4eSAlex Deucher clock_info[rdev->pm.requested_clock_mode_index].mclk, 149a48b9b4eSAlex Deucher rdev->pm.power_state[rdev->pm.requested_power_state_index]. 15079daedc9SAlex Deucher pcie_lanes); 151a48b9b4eSAlex Deucher } 152a48b9b4eSAlex Deucher 153*ce8f5370SAlex Deucher void r100_pm_init_profile(struct radeon_device *rdev) 154bae6b562SAlex Deucher { 155*ce8f5370SAlex Deucher /* default */ 156*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index; 157*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 158*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0; 159*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0; 160*ce8f5370SAlex Deucher /* low sh */ 161*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0; 162*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0; 163*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0; 164*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0; 165*ce8f5370SAlex Deucher /* high sh */ 166*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0; 167*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 168*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0; 169*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0; 170*ce8f5370SAlex Deucher /* low mh */ 171*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0; 172*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 173*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0; 174*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0; 175*ce8f5370SAlex Deucher /* high mh */ 176*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0; 177*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index; 178*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0; 179*ce8f5370SAlex Deucher rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0; 180bae6b562SAlex Deucher } 181bae6b562SAlex Deucher 18249e02b73SAlex Deucher void r100_pm_misc(struct radeon_device *rdev) 18349e02b73SAlex Deucher { 18449e02b73SAlex Deucher int requested_index = rdev->pm.requested_power_state_index; 18549e02b73SAlex Deucher struct radeon_power_state *ps = &rdev->pm.power_state[requested_index]; 18649e02b73SAlex Deucher struct radeon_voltage *voltage = &ps->clock_info[0].voltage; 18749e02b73SAlex Deucher u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl; 18849e02b73SAlex Deucher 18949e02b73SAlex Deucher if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) { 19049e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) { 19149e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 19249e02b73SAlex Deucher if (voltage->active_high) 19349e02b73SAlex Deucher tmp |= voltage->gpio.mask; 19449e02b73SAlex Deucher else 19549e02b73SAlex Deucher tmp &= ~(voltage->gpio.mask); 19649e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 19749e02b73SAlex Deucher if (voltage->delay) 19849e02b73SAlex Deucher udelay(voltage->delay); 19949e02b73SAlex Deucher } else { 20049e02b73SAlex Deucher tmp = RREG32(voltage->gpio.reg); 20149e02b73SAlex Deucher if (voltage->active_high) 20249e02b73SAlex Deucher tmp &= ~voltage->gpio.mask; 20349e02b73SAlex Deucher else 20449e02b73SAlex Deucher tmp |= voltage->gpio.mask; 20549e02b73SAlex Deucher WREG32(voltage->gpio.reg, tmp); 20649e02b73SAlex Deucher if (voltage->delay) 20749e02b73SAlex Deucher udelay(voltage->delay); 20849e02b73SAlex Deucher } 20949e02b73SAlex Deucher } 21049e02b73SAlex Deucher 21149e02b73SAlex Deucher sclk_cntl = RREG32_PLL(SCLK_CNTL); 21249e02b73SAlex Deucher sclk_cntl2 = RREG32_PLL(SCLK_CNTL2); 21349e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3); 21449e02b73SAlex Deucher sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL); 21549e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3); 21649e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) { 21749e02b73SAlex Deucher sclk_more_cntl |= REDUCED_SPEED_SCLK_EN; 21849e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE) 21949e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE; 22049e02b73SAlex Deucher else 22149e02b73SAlex Deucher sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE; 22249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) 22349e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0); 22449e02b73SAlex Deucher else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) 22549e02b73SAlex Deucher sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2); 22649e02b73SAlex Deucher } else 22749e02b73SAlex Deucher sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN; 22849e02b73SAlex Deucher 22949e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) { 23049e02b73SAlex Deucher sclk_more_cntl |= IO_CG_VOLTAGE_DROP; 23149e02b73SAlex Deucher if (voltage->delay) { 23249e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DROP_SYNC; 23349e02b73SAlex Deucher switch (voltage->delay) { 23449e02b73SAlex Deucher case 33: 23549e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(0); 23649e02b73SAlex Deucher break; 23749e02b73SAlex Deucher case 66: 23849e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(1); 23949e02b73SAlex Deucher break; 24049e02b73SAlex Deucher case 99: 24149e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(2); 24249e02b73SAlex Deucher break; 24349e02b73SAlex Deucher case 132: 24449e02b73SAlex Deucher sclk_more_cntl |= VOLTAGE_DELAY_SEL(3); 24549e02b73SAlex Deucher break; 24649e02b73SAlex Deucher } 24749e02b73SAlex Deucher } else 24849e02b73SAlex Deucher sclk_more_cntl &= ~VOLTAGE_DROP_SYNC; 24949e02b73SAlex Deucher } else 25049e02b73SAlex Deucher sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP; 25149e02b73SAlex Deucher 25249e02b73SAlex Deucher if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN) 25349e02b73SAlex Deucher sclk_cntl &= ~FORCE_HDP; 25449e02b73SAlex Deucher else 25549e02b73SAlex Deucher sclk_cntl |= FORCE_HDP; 25649e02b73SAlex Deucher 25749e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL, sclk_cntl); 25849e02b73SAlex Deucher WREG32_PLL(SCLK_CNTL2, sclk_cntl2); 25949e02b73SAlex Deucher WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl); 26049e02b73SAlex Deucher 26149e02b73SAlex Deucher /* set pcie lanes */ 26249e02b73SAlex Deucher if ((rdev->flags & RADEON_IS_PCIE) && 26349e02b73SAlex Deucher !(rdev->flags & RADEON_IS_IGP) && 26449e02b73SAlex Deucher rdev->asic->set_pcie_lanes && 26549e02b73SAlex Deucher (ps->pcie_lanes != 26649e02b73SAlex Deucher rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) { 26749e02b73SAlex Deucher radeon_set_pcie_lanes(rdev, 26849e02b73SAlex Deucher ps->pcie_lanes); 26949e02b73SAlex Deucher DRM_INFO("Setting: p: %d\n", ps->pcie_lanes); 27049e02b73SAlex Deucher } 27149e02b73SAlex Deucher } 27249e02b73SAlex Deucher 27349e02b73SAlex Deucher void r100_pm_prepare(struct radeon_device *rdev) 27449e02b73SAlex Deucher { 27549e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 27649e02b73SAlex Deucher struct drm_crtc *crtc; 27749e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 27849e02b73SAlex Deucher u32 tmp; 27949e02b73SAlex Deucher 28049e02b73SAlex Deucher /* disable any active CRTCs */ 28149e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 28249e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 28349e02b73SAlex Deucher if (radeon_crtc->enabled) { 28449e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 28549e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 28649e02b73SAlex Deucher tmp |= RADEON_CRTC2_DISP_REQ_EN_B; 28749e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 28849e02b73SAlex Deucher } else { 28949e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 29049e02b73SAlex Deucher tmp |= RADEON_CRTC_DISP_REQ_EN_B; 29149e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 29249e02b73SAlex Deucher } 29349e02b73SAlex Deucher } 29449e02b73SAlex Deucher } 29549e02b73SAlex Deucher } 29649e02b73SAlex Deucher 29749e02b73SAlex Deucher void r100_pm_finish(struct radeon_device *rdev) 29849e02b73SAlex Deucher { 29949e02b73SAlex Deucher struct drm_device *ddev = rdev->ddev; 30049e02b73SAlex Deucher struct drm_crtc *crtc; 30149e02b73SAlex Deucher struct radeon_crtc *radeon_crtc; 30249e02b73SAlex Deucher u32 tmp; 30349e02b73SAlex Deucher 30449e02b73SAlex Deucher /* enable any active CRTCs */ 30549e02b73SAlex Deucher list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) { 30649e02b73SAlex Deucher radeon_crtc = to_radeon_crtc(crtc); 30749e02b73SAlex Deucher if (radeon_crtc->enabled) { 30849e02b73SAlex Deucher if (radeon_crtc->crtc_id) { 30949e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC2_GEN_CNTL); 31049e02b73SAlex Deucher tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B; 31149e02b73SAlex Deucher WREG32(RADEON_CRTC2_GEN_CNTL, tmp); 31249e02b73SAlex Deucher } else { 31349e02b73SAlex Deucher tmp = RREG32(RADEON_CRTC_GEN_CNTL); 31449e02b73SAlex Deucher tmp &= ~RADEON_CRTC_DISP_REQ_EN_B; 31549e02b73SAlex Deucher WREG32(RADEON_CRTC_GEN_CNTL, tmp); 31649e02b73SAlex Deucher } 31749e02b73SAlex Deucher } 31849e02b73SAlex Deucher } 31949e02b73SAlex Deucher } 32049e02b73SAlex Deucher 321def9ba9cSAlex Deucher bool r100_gui_idle(struct radeon_device *rdev) 322def9ba9cSAlex Deucher { 323def9ba9cSAlex Deucher if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE) 324def9ba9cSAlex Deucher return false; 325def9ba9cSAlex Deucher else 326def9ba9cSAlex Deucher return true; 327def9ba9cSAlex Deucher } 328def9ba9cSAlex Deucher 32905a05c50SAlex Deucher /* hpd for digital panel detect/disconnect */ 33005a05c50SAlex Deucher bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd) 33105a05c50SAlex Deucher { 33205a05c50SAlex Deucher bool connected = false; 33305a05c50SAlex Deucher 33405a05c50SAlex Deucher switch (hpd) { 33505a05c50SAlex Deucher case RADEON_HPD_1: 33605a05c50SAlex Deucher if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE) 33705a05c50SAlex Deucher connected = true; 33805a05c50SAlex Deucher break; 33905a05c50SAlex Deucher case RADEON_HPD_2: 34005a05c50SAlex Deucher if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE) 34105a05c50SAlex Deucher connected = true; 34205a05c50SAlex Deucher break; 34305a05c50SAlex Deucher default: 34405a05c50SAlex Deucher break; 34505a05c50SAlex Deucher } 34605a05c50SAlex Deucher return connected; 34705a05c50SAlex Deucher } 34805a05c50SAlex Deucher 34905a05c50SAlex Deucher void r100_hpd_set_polarity(struct radeon_device *rdev, 35005a05c50SAlex Deucher enum radeon_hpd_id hpd) 35105a05c50SAlex Deucher { 35205a05c50SAlex Deucher u32 tmp; 35305a05c50SAlex Deucher bool connected = r100_hpd_sense(rdev, hpd); 35405a05c50SAlex Deucher 35505a05c50SAlex Deucher switch (hpd) { 35605a05c50SAlex Deucher case RADEON_HPD_1: 35705a05c50SAlex Deucher tmp = RREG32(RADEON_FP_GEN_CNTL); 35805a05c50SAlex Deucher if (connected) 35905a05c50SAlex Deucher tmp &= ~RADEON_FP_DETECT_INT_POL; 36005a05c50SAlex Deucher else 36105a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_INT_POL; 36205a05c50SAlex Deucher WREG32(RADEON_FP_GEN_CNTL, tmp); 36305a05c50SAlex Deucher break; 36405a05c50SAlex Deucher case RADEON_HPD_2: 36505a05c50SAlex Deucher tmp = RREG32(RADEON_FP2_GEN_CNTL); 36605a05c50SAlex Deucher if (connected) 36705a05c50SAlex Deucher tmp &= ~RADEON_FP2_DETECT_INT_POL; 36805a05c50SAlex Deucher else 36905a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_INT_POL; 37005a05c50SAlex Deucher WREG32(RADEON_FP2_GEN_CNTL, tmp); 37105a05c50SAlex Deucher break; 37205a05c50SAlex Deucher default: 37305a05c50SAlex Deucher break; 37405a05c50SAlex Deucher } 37505a05c50SAlex Deucher } 37605a05c50SAlex Deucher 37705a05c50SAlex Deucher void r100_hpd_init(struct radeon_device *rdev) 37805a05c50SAlex Deucher { 37905a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 38005a05c50SAlex Deucher struct drm_connector *connector; 38105a05c50SAlex Deucher 38205a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 38305a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 38405a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 38505a05c50SAlex Deucher case RADEON_HPD_1: 38605a05c50SAlex Deucher rdev->irq.hpd[0] = true; 38705a05c50SAlex Deucher break; 38805a05c50SAlex Deucher case RADEON_HPD_2: 38905a05c50SAlex Deucher rdev->irq.hpd[1] = true; 39005a05c50SAlex Deucher break; 39105a05c50SAlex Deucher default: 39205a05c50SAlex Deucher break; 39305a05c50SAlex Deucher } 39405a05c50SAlex Deucher } 395003e69f9SJerome Glisse if (rdev->irq.installed) 39605a05c50SAlex Deucher r100_irq_set(rdev); 39705a05c50SAlex Deucher } 39805a05c50SAlex Deucher 39905a05c50SAlex Deucher void r100_hpd_fini(struct radeon_device *rdev) 40005a05c50SAlex Deucher { 40105a05c50SAlex Deucher struct drm_device *dev = rdev->ddev; 40205a05c50SAlex Deucher struct drm_connector *connector; 40305a05c50SAlex Deucher 40405a05c50SAlex Deucher list_for_each_entry(connector, &dev->mode_config.connector_list, head) { 40505a05c50SAlex Deucher struct radeon_connector *radeon_connector = to_radeon_connector(connector); 40605a05c50SAlex Deucher switch (radeon_connector->hpd.hpd) { 40705a05c50SAlex Deucher case RADEON_HPD_1: 40805a05c50SAlex Deucher rdev->irq.hpd[0] = false; 40905a05c50SAlex Deucher break; 41005a05c50SAlex Deucher case RADEON_HPD_2: 41105a05c50SAlex Deucher rdev->irq.hpd[1] = false; 41205a05c50SAlex Deucher break; 41305a05c50SAlex Deucher default: 41405a05c50SAlex Deucher break; 41505a05c50SAlex Deucher } 41605a05c50SAlex Deucher } 41705a05c50SAlex Deucher } 41805a05c50SAlex Deucher 419771fe6b9SJerome Glisse /* 420771fe6b9SJerome Glisse * PCI GART 421771fe6b9SJerome Glisse */ 422771fe6b9SJerome Glisse void r100_pci_gart_tlb_flush(struct radeon_device *rdev) 423771fe6b9SJerome Glisse { 424771fe6b9SJerome Glisse /* TODO: can we do somethings here ? */ 425771fe6b9SJerome Glisse /* It seems hw only cache one entry so we should discard this 426771fe6b9SJerome Glisse * entry otherwise if first GPU GART read hit this entry it 427771fe6b9SJerome Glisse * could end up in wrong address. */ 428771fe6b9SJerome Glisse } 429771fe6b9SJerome Glisse 4304aac0473SJerome Glisse int r100_pci_gart_init(struct radeon_device *rdev) 4314aac0473SJerome Glisse { 4324aac0473SJerome Glisse int r; 4334aac0473SJerome Glisse 4344aac0473SJerome Glisse if (rdev->gart.table.ram.ptr) { 4354aac0473SJerome Glisse WARN(1, "R100 PCI GART already initialized.\n"); 4364aac0473SJerome Glisse return 0; 4374aac0473SJerome Glisse } 4384aac0473SJerome Glisse /* Initialize common gart structure */ 4394aac0473SJerome Glisse r = radeon_gart_init(rdev); 4404aac0473SJerome Glisse if (r) 4414aac0473SJerome Glisse return r; 4424aac0473SJerome Glisse rdev->gart.table_size = rdev->gart.num_gpu_pages * 4; 4434aac0473SJerome Glisse rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush; 4444aac0473SJerome Glisse rdev->asic->gart_set_page = &r100_pci_gart_set_page; 4454aac0473SJerome Glisse return radeon_gart_table_ram_alloc(rdev); 4464aac0473SJerome Glisse } 4474aac0473SJerome Glisse 44817e15b0cSDave Airlie /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */ 44917e15b0cSDave Airlie void r100_enable_bm(struct radeon_device *rdev) 45017e15b0cSDave Airlie { 45117e15b0cSDave Airlie uint32_t tmp; 45217e15b0cSDave Airlie /* Enable bus mastering */ 45317e15b0cSDave Airlie tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS; 45417e15b0cSDave Airlie WREG32(RADEON_BUS_CNTL, tmp); 45517e15b0cSDave Airlie } 45617e15b0cSDave Airlie 457771fe6b9SJerome Glisse int r100_pci_gart_enable(struct radeon_device *rdev) 458771fe6b9SJerome Glisse { 459771fe6b9SJerome Glisse uint32_t tmp; 460771fe6b9SJerome Glisse 46182568565SDave Airlie radeon_gart_restore(rdev); 462771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 463771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 464771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 465771fe6b9SJerome Glisse /* set address range for PCI address translate */ 466d594e46aSJerome Glisse WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start); 467d594e46aSJerome Glisse WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end); 468771fe6b9SJerome Glisse /* set PCI GART page-table base address */ 469771fe6b9SJerome Glisse WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr); 470771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN; 471771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp); 472771fe6b9SJerome Glisse r100_pci_gart_tlb_flush(rdev); 473771fe6b9SJerome Glisse rdev->gart.ready = true; 474771fe6b9SJerome Glisse return 0; 475771fe6b9SJerome Glisse } 476771fe6b9SJerome Glisse 477771fe6b9SJerome Glisse void r100_pci_gart_disable(struct radeon_device *rdev) 478771fe6b9SJerome Glisse { 479771fe6b9SJerome Glisse uint32_t tmp; 480771fe6b9SJerome Glisse 481771fe6b9SJerome Glisse /* discard memory request outside of configured range */ 482771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS; 483771fe6b9SJerome Glisse WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN); 484771fe6b9SJerome Glisse WREG32(RADEON_AIC_LO_ADDR, 0); 485771fe6b9SJerome Glisse WREG32(RADEON_AIC_HI_ADDR, 0); 486771fe6b9SJerome Glisse } 487771fe6b9SJerome Glisse 488771fe6b9SJerome Glisse int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr) 489771fe6b9SJerome Glisse { 490771fe6b9SJerome Glisse if (i < 0 || i > rdev->gart.num_gpu_pages) { 491771fe6b9SJerome Glisse return -EINVAL; 492771fe6b9SJerome Glisse } 493ed10f95dSDave Airlie rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr)); 494771fe6b9SJerome Glisse return 0; 495771fe6b9SJerome Glisse } 496771fe6b9SJerome Glisse 4974aac0473SJerome Glisse void r100_pci_gart_fini(struct radeon_device *rdev) 498771fe6b9SJerome Glisse { 499f9274562SJerome Glisse radeon_gart_fini(rdev); 500771fe6b9SJerome Glisse r100_pci_gart_disable(rdev); 5014aac0473SJerome Glisse radeon_gart_table_ram_free(rdev); 502771fe6b9SJerome Glisse } 503771fe6b9SJerome Glisse 5047ed220d7SMichel Dänzer int r100_irq_set(struct radeon_device *rdev) 5057ed220d7SMichel Dänzer { 5067ed220d7SMichel Dänzer uint32_t tmp = 0; 5077ed220d7SMichel Dänzer 508003e69f9SJerome Glisse if (!rdev->irq.installed) { 509003e69f9SJerome Glisse WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n"); 510003e69f9SJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 511003e69f9SJerome Glisse return -EINVAL; 512003e69f9SJerome Glisse } 5137ed220d7SMichel Dänzer if (rdev->irq.sw_int) { 5147ed220d7SMichel Dänzer tmp |= RADEON_SW_INT_ENABLE; 5157ed220d7SMichel Dänzer } 5162031f77cSAlex Deucher if (rdev->irq.gui_idle) { 5172031f77cSAlex Deucher tmp |= RADEON_GUI_IDLE_MASK; 5182031f77cSAlex Deucher } 5197ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[0]) { 5207ed220d7SMichel Dänzer tmp |= RADEON_CRTC_VBLANK_MASK; 5217ed220d7SMichel Dänzer } 5227ed220d7SMichel Dänzer if (rdev->irq.crtc_vblank_int[1]) { 5237ed220d7SMichel Dänzer tmp |= RADEON_CRTC2_VBLANK_MASK; 5247ed220d7SMichel Dänzer } 52505a05c50SAlex Deucher if (rdev->irq.hpd[0]) { 52605a05c50SAlex Deucher tmp |= RADEON_FP_DETECT_MASK; 52705a05c50SAlex Deucher } 52805a05c50SAlex Deucher if (rdev->irq.hpd[1]) { 52905a05c50SAlex Deucher tmp |= RADEON_FP2_DETECT_MASK; 53005a05c50SAlex Deucher } 5317ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_CNTL, tmp); 5327ed220d7SMichel Dänzer return 0; 5337ed220d7SMichel Dänzer } 5347ed220d7SMichel Dänzer 5359f022ddfSJerome Glisse void r100_irq_disable(struct radeon_device *rdev) 5369f022ddfSJerome Glisse { 5379f022ddfSJerome Glisse u32 tmp; 5389f022ddfSJerome Glisse 5399f022ddfSJerome Glisse WREG32(R_000040_GEN_INT_CNTL, 0); 5409f022ddfSJerome Glisse /* Wait and acknowledge irq */ 5419f022ddfSJerome Glisse mdelay(1); 5429f022ddfSJerome Glisse tmp = RREG32(R_000044_GEN_INT_STATUS); 5439f022ddfSJerome Glisse WREG32(R_000044_GEN_INT_STATUS, tmp); 5449f022ddfSJerome Glisse } 5459f022ddfSJerome Glisse 5467ed220d7SMichel Dänzer static inline uint32_t r100_irq_ack(struct radeon_device *rdev) 5477ed220d7SMichel Dänzer { 5487ed220d7SMichel Dänzer uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS); 54905a05c50SAlex Deucher uint32_t irq_mask = RADEON_SW_INT_TEST | 55005a05c50SAlex Deucher RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT | 55105a05c50SAlex Deucher RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT; 5527ed220d7SMichel Dänzer 5532031f77cSAlex Deucher /* the interrupt works, but the status bit is permanently asserted */ 5542031f77cSAlex Deucher if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) { 5552031f77cSAlex Deucher if (!rdev->irq.gui_idle_acked) 5562031f77cSAlex Deucher irq_mask |= RADEON_GUI_IDLE_STAT; 5572031f77cSAlex Deucher } 5582031f77cSAlex Deucher 5597ed220d7SMichel Dänzer if (irqs) { 5607ed220d7SMichel Dänzer WREG32(RADEON_GEN_INT_STATUS, irqs); 5617ed220d7SMichel Dänzer } 5627ed220d7SMichel Dänzer return irqs & irq_mask; 5637ed220d7SMichel Dänzer } 5647ed220d7SMichel Dänzer 5657ed220d7SMichel Dänzer int r100_irq_process(struct radeon_device *rdev) 5667ed220d7SMichel Dänzer { 5673e5cb98dSAlex Deucher uint32_t status, msi_rearm; 568d4877cf2SAlex Deucher bool queue_hotplug = false; 5697ed220d7SMichel Dänzer 5702031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 5712031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 5722031f77cSAlex Deucher 5737ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 5747ed220d7SMichel Dänzer if (!status) { 5757ed220d7SMichel Dänzer return IRQ_NONE; 5767ed220d7SMichel Dänzer } 577a513c184SJerome Glisse if (rdev->shutdown) { 578a513c184SJerome Glisse return IRQ_NONE; 579a513c184SJerome Glisse } 5807ed220d7SMichel Dänzer while (status) { 5817ed220d7SMichel Dänzer /* SW interrupt */ 5827ed220d7SMichel Dänzer if (status & RADEON_SW_INT_TEST) { 5837ed220d7SMichel Dänzer radeon_fence_process(rdev); 5847ed220d7SMichel Dänzer } 5852031f77cSAlex Deucher /* gui idle interrupt */ 5862031f77cSAlex Deucher if (status & RADEON_GUI_IDLE_STAT) { 5872031f77cSAlex Deucher rdev->irq.gui_idle_acked = true; 5882031f77cSAlex Deucher rdev->pm.gui_idle = true; 5892031f77cSAlex Deucher wake_up(&rdev->irq.idle_queue); 5902031f77cSAlex Deucher } 5917ed220d7SMichel Dänzer /* Vertical blank interrupts */ 5927ed220d7SMichel Dänzer if (status & RADEON_CRTC_VBLANK_STAT) { 5937ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 0); 594839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 59573a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 5967ed220d7SMichel Dänzer } 5977ed220d7SMichel Dänzer if (status & RADEON_CRTC2_VBLANK_STAT) { 5987ed220d7SMichel Dänzer drm_handle_vblank(rdev->ddev, 1); 599839461d3SRafał Miłecki rdev->pm.vblank_sync = true; 60073a6d3fcSRafał Miłecki wake_up(&rdev->irq.vblank_queue); 6017ed220d7SMichel Dänzer } 60205a05c50SAlex Deucher if (status & RADEON_FP_DETECT_STAT) { 603d4877cf2SAlex Deucher queue_hotplug = true; 604d4877cf2SAlex Deucher DRM_DEBUG("HPD1\n"); 60505a05c50SAlex Deucher } 60605a05c50SAlex Deucher if (status & RADEON_FP2_DETECT_STAT) { 607d4877cf2SAlex Deucher queue_hotplug = true; 608d4877cf2SAlex Deucher DRM_DEBUG("HPD2\n"); 60905a05c50SAlex Deucher } 6107ed220d7SMichel Dänzer status = r100_irq_ack(rdev); 6117ed220d7SMichel Dänzer } 6122031f77cSAlex Deucher /* reset gui idle ack. the status bit is broken */ 6132031f77cSAlex Deucher rdev->irq.gui_idle_acked = false; 614d4877cf2SAlex Deucher if (queue_hotplug) 615d4877cf2SAlex Deucher queue_work(rdev->wq, &rdev->hotplug_work); 6163e5cb98dSAlex Deucher if (rdev->msi_enabled) { 6173e5cb98dSAlex Deucher switch (rdev->family) { 6183e5cb98dSAlex Deucher case CHIP_RS400: 6193e5cb98dSAlex Deucher case CHIP_RS480: 6203e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM; 6213e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm); 6223e5cb98dSAlex Deucher WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM); 6233e5cb98dSAlex Deucher break; 6243e5cb98dSAlex Deucher default: 6253e5cb98dSAlex Deucher msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN; 6263e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm); 6273e5cb98dSAlex Deucher WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN); 6283e5cb98dSAlex Deucher break; 6293e5cb98dSAlex Deucher } 6303e5cb98dSAlex Deucher } 6317ed220d7SMichel Dänzer return IRQ_HANDLED; 6327ed220d7SMichel Dänzer } 6337ed220d7SMichel Dänzer 6347ed220d7SMichel Dänzer u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc) 6357ed220d7SMichel Dänzer { 6367ed220d7SMichel Dänzer if (crtc == 0) 6377ed220d7SMichel Dänzer return RREG32(RADEON_CRTC_CRNT_FRAME); 6387ed220d7SMichel Dänzer else 6397ed220d7SMichel Dänzer return RREG32(RADEON_CRTC2_CRNT_FRAME); 6407ed220d7SMichel Dänzer } 6417ed220d7SMichel Dänzer 6429e5b2af7SPauli Nieminen /* Who ever call radeon_fence_emit should call ring_lock and ask 6439e5b2af7SPauli Nieminen * for enough space (today caller are ib schedule and buffer move) */ 644771fe6b9SJerome Glisse void r100_fence_ring_emit(struct radeon_device *rdev, 645771fe6b9SJerome Glisse struct radeon_fence *fence) 646771fe6b9SJerome Glisse { 6479e5b2af7SPauli Nieminen /* We have to make sure that caches are flushed before 6489e5b2af7SPauli Nieminen * CPU might read something from VRAM. */ 6499e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0)); 6509e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL); 6519e5b2af7SPauli Nieminen radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0)); 6529e5b2af7SPauli Nieminen radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL); 653771fe6b9SJerome Glisse /* Wait until IDLE & CLEAN */ 6544612dc97SAlex Deucher radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 6554612dc97SAlex Deucher radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN); 656cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 657cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl | 658cafe6609SJerome Glisse RADEON_HDP_READ_BUFFER_INVALIDATE); 659cafe6609SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0)); 660cafe6609SJerome Glisse radeon_ring_write(rdev, rdev->config.r100.hdp_cntl); 661771fe6b9SJerome Glisse /* Emit fence sequence & fire IRQ */ 662771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0)); 663771fe6b9SJerome Glisse radeon_ring_write(rdev, fence->seq); 664771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0)); 665771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_SW_INT_FIRE); 666771fe6b9SJerome Glisse } 667771fe6b9SJerome Glisse 668771fe6b9SJerome Glisse int r100_wb_init(struct radeon_device *rdev) 669771fe6b9SJerome Glisse { 670771fe6b9SJerome Glisse int r; 671771fe6b9SJerome Glisse 672771fe6b9SJerome Glisse if (rdev->wb.wb_obj == NULL) { 6734c788679SJerome Glisse r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true, 674771fe6b9SJerome Glisse RADEON_GEM_DOMAIN_GTT, 6754c788679SJerome Glisse &rdev->wb.wb_obj); 676771fe6b9SJerome Glisse if (r) { 6774c788679SJerome Glisse dev_err(rdev->dev, "(%d) create WB buffer failed\n", r); 678771fe6b9SJerome Glisse return r; 679771fe6b9SJerome Glisse } 6804c788679SJerome Glisse r = radeon_bo_reserve(rdev->wb.wb_obj, false); 6814c788679SJerome Glisse if (unlikely(r != 0)) 6824c788679SJerome Glisse return r; 6834c788679SJerome Glisse r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT, 684771fe6b9SJerome Glisse &rdev->wb.gpu_addr); 685771fe6b9SJerome Glisse if (r) { 6864c788679SJerome Glisse dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r); 6874c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 688771fe6b9SJerome Glisse return r; 689771fe6b9SJerome Glisse } 6904c788679SJerome Glisse r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb); 6914c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 692771fe6b9SJerome Glisse if (r) { 6934c788679SJerome Glisse dev_err(rdev->dev, "(%d) map WB buffer failed\n", r); 694771fe6b9SJerome Glisse return r; 695771fe6b9SJerome Glisse } 696771fe6b9SJerome Glisse } 6979f022ddfSJerome Glisse WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr); 6989f022ddfSJerome Glisse WREG32(R_00070C_CP_RB_RPTR_ADDR, 6999f022ddfSJerome Glisse S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2)); 7009f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0xff); 701771fe6b9SJerome Glisse return 0; 702771fe6b9SJerome Glisse } 703771fe6b9SJerome Glisse 7049f022ddfSJerome Glisse void r100_wb_disable(struct radeon_device *rdev) 7059f022ddfSJerome Glisse { 7069f022ddfSJerome Glisse WREG32(R_000770_SCRATCH_UMSK, 0); 7079f022ddfSJerome Glisse } 7089f022ddfSJerome Glisse 709771fe6b9SJerome Glisse void r100_wb_fini(struct radeon_device *rdev) 710771fe6b9SJerome Glisse { 7114c788679SJerome Glisse int r; 7124c788679SJerome Glisse 7139f022ddfSJerome Glisse r100_wb_disable(rdev); 714771fe6b9SJerome Glisse if (rdev->wb.wb_obj) { 7154c788679SJerome Glisse r = radeon_bo_reserve(rdev->wb.wb_obj, false); 7164c788679SJerome Glisse if (unlikely(r != 0)) { 7174c788679SJerome Glisse dev_err(rdev->dev, "(%d) can't finish WB\n", r); 7184c788679SJerome Glisse return; 7194c788679SJerome Glisse } 7204c788679SJerome Glisse radeon_bo_kunmap(rdev->wb.wb_obj); 7214c788679SJerome Glisse radeon_bo_unpin(rdev->wb.wb_obj); 7224c788679SJerome Glisse radeon_bo_unreserve(rdev->wb.wb_obj); 7234c788679SJerome Glisse radeon_bo_unref(&rdev->wb.wb_obj); 724771fe6b9SJerome Glisse rdev->wb.wb = NULL; 725771fe6b9SJerome Glisse rdev->wb.wb_obj = NULL; 726771fe6b9SJerome Glisse } 727771fe6b9SJerome Glisse } 728771fe6b9SJerome Glisse 729771fe6b9SJerome Glisse int r100_copy_blit(struct radeon_device *rdev, 730771fe6b9SJerome Glisse uint64_t src_offset, 731771fe6b9SJerome Glisse uint64_t dst_offset, 732771fe6b9SJerome Glisse unsigned num_pages, 733771fe6b9SJerome Glisse struct radeon_fence *fence) 734771fe6b9SJerome Glisse { 735771fe6b9SJerome Glisse uint32_t cur_pages; 736771fe6b9SJerome Glisse uint32_t stride_bytes = PAGE_SIZE; 737771fe6b9SJerome Glisse uint32_t pitch; 738771fe6b9SJerome Glisse uint32_t stride_pixels; 739771fe6b9SJerome Glisse unsigned ndw; 740771fe6b9SJerome Glisse int num_loops; 741771fe6b9SJerome Glisse int r = 0; 742771fe6b9SJerome Glisse 743771fe6b9SJerome Glisse /* radeon limited to 16k stride */ 744771fe6b9SJerome Glisse stride_bytes &= 0x3fff; 745771fe6b9SJerome Glisse /* radeon pitch is /64 */ 746771fe6b9SJerome Glisse pitch = stride_bytes / 64; 747771fe6b9SJerome Glisse stride_pixels = stride_bytes / 4; 748771fe6b9SJerome Glisse num_loops = DIV_ROUND_UP(num_pages, 8191); 749771fe6b9SJerome Glisse 750771fe6b9SJerome Glisse /* Ask for enough room for blit + flush + fence */ 751771fe6b9SJerome Glisse ndw = 64 + (10 * num_loops); 752771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, ndw); 753771fe6b9SJerome Glisse if (r) { 754771fe6b9SJerome Glisse DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw); 755771fe6b9SJerome Glisse return -EINVAL; 756771fe6b9SJerome Glisse } 757771fe6b9SJerome Glisse while (num_pages > 0) { 758771fe6b9SJerome Glisse cur_pages = num_pages; 759771fe6b9SJerome Glisse if (cur_pages > 8191) { 760771fe6b9SJerome Glisse cur_pages = 8191; 761771fe6b9SJerome Glisse } 762771fe6b9SJerome Glisse num_pages -= cur_pages; 763771fe6b9SJerome Glisse 764771fe6b9SJerome Glisse /* pages are in Y direction - height 765771fe6b9SJerome Glisse page width in X direction - width */ 766771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8)); 767771fe6b9SJerome Glisse radeon_ring_write(rdev, 768771fe6b9SJerome Glisse RADEON_GMC_SRC_PITCH_OFFSET_CNTL | 769771fe6b9SJerome Glisse RADEON_GMC_DST_PITCH_OFFSET_CNTL | 770771fe6b9SJerome Glisse RADEON_GMC_SRC_CLIPPING | 771771fe6b9SJerome Glisse RADEON_GMC_DST_CLIPPING | 772771fe6b9SJerome Glisse RADEON_GMC_BRUSH_NONE | 773771fe6b9SJerome Glisse (RADEON_COLOR_FORMAT_ARGB8888 << 8) | 774771fe6b9SJerome Glisse RADEON_GMC_SRC_DATATYPE_COLOR | 775771fe6b9SJerome Glisse RADEON_ROP3_S | 776771fe6b9SJerome Glisse RADEON_DP_SRC_SOURCE_MEMORY | 777771fe6b9SJerome Glisse RADEON_GMC_CLR_CMP_CNTL_DIS | 778771fe6b9SJerome Glisse RADEON_GMC_WR_MSK_DIS); 779771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10)); 780771fe6b9SJerome Glisse radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10)); 781771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 782771fe6b9SJerome Glisse radeon_ring_write(rdev, 0); 783771fe6b9SJerome Glisse radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16)); 784771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 785771fe6b9SJerome Glisse radeon_ring_write(rdev, num_pages); 786771fe6b9SJerome Glisse radeon_ring_write(rdev, cur_pages | (stride_pixels << 16)); 787771fe6b9SJerome Glisse } 788771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0)); 789771fe6b9SJerome Glisse radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL); 790771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0)); 791771fe6b9SJerome Glisse radeon_ring_write(rdev, 792771fe6b9SJerome Glisse RADEON_WAIT_2D_IDLECLEAN | 793771fe6b9SJerome Glisse RADEON_WAIT_HOST_IDLECLEAN | 794771fe6b9SJerome Glisse RADEON_WAIT_DMA_GUI_IDLE); 795771fe6b9SJerome Glisse if (fence) { 796771fe6b9SJerome Glisse r = radeon_fence_emit(rdev, fence); 797771fe6b9SJerome Glisse } 798771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 799771fe6b9SJerome Glisse return r; 800771fe6b9SJerome Glisse } 801771fe6b9SJerome Glisse 80245600232SJerome Glisse static int r100_cp_wait_for_idle(struct radeon_device *rdev) 80345600232SJerome Glisse { 80445600232SJerome Glisse unsigned i; 80545600232SJerome Glisse u32 tmp; 80645600232SJerome Glisse 80745600232SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 80845600232SJerome Glisse tmp = RREG32(R_000E40_RBBM_STATUS); 80945600232SJerome Glisse if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) { 81045600232SJerome Glisse return 0; 81145600232SJerome Glisse } 81245600232SJerome Glisse udelay(1); 81345600232SJerome Glisse } 81445600232SJerome Glisse return -1; 81545600232SJerome Glisse } 81645600232SJerome Glisse 817771fe6b9SJerome Glisse void r100_ring_start(struct radeon_device *rdev) 818771fe6b9SJerome Glisse { 819771fe6b9SJerome Glisse int r; 820771fe6b9SJerome Glisse 821771fe6b9SJerome Glisse r = radeon_ring_lock(rdev, 2); 822771fe6b9SJerome Glisse if (r) { 823771fe6b9SJerome Glisse return; 824771fe6b9SJerome Glisse } 825771fe6b9SJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0)); 826771fe6b9SJerome Glisse radeon_ring_write(rdev, 827771fe6b9SJerome Glisse RADEON_ISYNC_ANY2D_IDLE3D | 828771fe6b9SJerome Glisse RADEON_ISYNC_ANY3D_IDLE2D | 829771fe6b9SJerome Glisse RADEON_ISYNC_WAIT_IDLEGUI | 830771fe6b9SJerome Glisse RADEON_ISYNC_CPSCRATCH_IDLEGUI); 831771fe6b9SJerome Glisse radeon_ring_unlock_commit(rdev); 832771fe6b9SJerome Glisse } 833771fe6b9SJerome Glisse 83470967ab9SBen Hutchings 83570967ab9SBen Hutchings /* Load the microcode for the CP */ 83670967ab9SBen Hutchings static int r100_cp_init_microcode(struct radeon_device *rdev) 837771fe6b9SJerome Glisse { 83870967ab9SBen Hutchings struct platform_device *pdev; 83970967ab9SBen Hutchings const char *fw_name = NULL; 84070967ab9SBen Hutchings int err; 841771fe6b9SJerome Glisse 84270967ab9SBen Hutchings DRM_DEBUG("\n"); 84370967ab9SBen Hutchings 84470967ab9SBen Hutchings pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0); 84570967ab9SBen Hutchings err = IS_ERR(pdev); 84670967ab9SBen Hutchings if (err) { 84770967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to register firmware\n"); 84870967ab9SBen Hutchings return -EINVAL; 849771fe6b9SJerome Glisse } 850771fe6b9SJerome Glisse if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) || 851771fe6b9SJerome Glisse (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) || 852771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 853771fe6b9SJerome Glisse DRM_INFO("Loading R100 Microcode\n"); 85470967ab9SBen Hutchings fw_name = FIRMWARE_R100; 855771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R200) || 856771fe6b9SJerome Glisse (rdev->family == CHIP_RV250) || 857771fe6b9SJerome Glisse (rdev->family == CHIP_RV280) || 858771fe6b9SJerome Glisse (rdev->family == CHIP_RS300)) { 859771fe6b9SJerome Glisse DRM_INFO("Loading R200 Microcode\n"); 86070967ab9SBen Hutchings fw_name = FIRMWARE_R200; 861771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R300) || 862771fe6b9SJerome Glisse (rdev->family == CHIP_R350) || 863771fe6b9SJerome Glisse (rdev->family == CHIP_RV350) || 864771fe6b9SJerome Glisse (rdev->family == CHIP_RV380) || 865771fe6b9SJerome Glisse (rdev->family == CHIP_RS400) || 866771fe6b9SJerome Glisse (rdev->family == CHIP_RS480)) { 867771fe6b9SJerome Glisse DRM_INFO("Loading R300 Microcode\n"); 86870967ab9SBen Hutchings fw_name = FIRMWARE_R300; 869771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_R420) || 870771fe6b9SJerome Glisse (rdev->family == CHIP_R423) || 871771fe6b9SJerome Glisse (rdev->family == CHIP_RV410)) { 872771fe6b9SJerome Glisse DRM_INFO("Loading R400 Microcode\n"); 87370967ab9SBen Hutchings fw_name = FIRMWARE_R420; 874771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RS690) || 875771fe6b9SJerome Glisse (rdev->family == CHIP_RS740)) { 876771fe6b9SJerome Glisse DRM_INFO("Loading RS690/RS740 Microcode\n"); 87770967ab9SBen Hutchings fw_name = FIRMWARE_RS690; 878771fe6b9SJerome Glisse } else if (rdev->family == CHIP_RS600) { 879771fe6b9SJerome Glisse DRM_INFO("Loading RS600 Microcode\n"); 88070967ab9SBen Hutchings fw_name = FIRMWARE_RS600; 881771fe6b9SJerome Glisse } else if ((rdev->family == CHIP_RV515) || 882771fe6b9SJerome Glisse (rdev->family == CHIP_R520) || 883771fe6b9SJerome Glisse (rdev->family == CHIP_RV530) || 884771fe6b9SJerome Glisse (rdev->family == CHIP_R580) || 885771fe6b9SJerome Glisse (rdev->family == CHIP_RV560) || 886771fe6b9SJerome Glisse (rdev->family == CHIP_RV570)) { 887771fe6b9SJerome Glisse DRM_INFO("Loading R500 Microcode\n"); 88870967ab9SBen Hutchings fw_name = FIRMWARE_R520; 88970967ab9SBen Hutchings } 89070967ab9SBen Hutchings 8913ce0a23dSJerome Glisse err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev); 89270967ab9SBen Hutchings platform_device_unregister(pdev); 89370967ab9SBen Hutchings if (err) { 89470967ab9SBen Hutchings printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n", 89570967ab9SBen Hutchings fw_name); 8963ce0a23dSJerome Glisse } else if (rdev->me_fw->size % 8) { 89770967ab9SBen Hutchings printk(KERN_ERR 89870967ab9SBen Hutchings "radeon_cp: Bogus length %zu in firmware \"%s\"\n", 8993ce0a23dSJerome Glisse rdev->me_fw->size, fw_name); 90070967ab9SBen Hutchings err = -EINVAL; 9013ce0a23dSJerome Glisse release_firmware(rdev->me_fw); 9023ce0a23dSJerome Glisse rdev->me_fw = NULL; 90370967ab9SBen Hutchings } 90470967ab9SBen Hutchings return err; 90570967ab9SBen Hutchings } 906d4550907SJerome Glisse 90770967ab9SBen Hutchings static void r100_cp_load_microcode(struct radeon_device *rdev) 90870967ab9SBen Hutchings { 90970967ab9SBen Hutchings const __be32 *fw_data; 91070967ab9SBen Hutchings int i, size; 91170967ab9SBen Hutchings 91270967ab9SBen Hutchings if (r100_gui_wait_for_idle(rdev)) { 91370967ab9SBen Hutchings printk(KERN_WARNING "Failed to wait GUI idle while " 91470967ab9SBen Hutchings "programming pipes. Bad things might happen.\n"); 91570967ab9SBen Hutchings } 91670967ab9SBen Hutchings 9173ce0a23dSJerome Glisse if (rdev->me_fw) { 9183ce0a23dSJerome Glisse size = rdev->me_fw->size / 4; 9193ce0a23dSJerome Glisse fw_data = (const __be32 *)&rdev->me_fw->data[0]; 92070967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_ADDR, 0); 92170967ab9SBen Hutchings for (i = 0; i < size; i += 2) { 92270967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAH, 92370967ab9SBen Hutchings be32_to_cpup(&fw_data[i])); 92470967ab9SBen Hutchings WREG32(RADEON_CP_ME_RAM_DATAL, 92570967ab9SBen Hutchings be32_to_cpup(&fw_data[i + 1])); 926771fe6b9SJerome Glisse } 927771fe6b9SJerome Glisse } 928771fe6b9SJerome Glisse } 929771fe6b9SJerome Glisse 930771fe6b9SJerome Glisse int r100_cp_init(struct radeon_device *rdev, unsigned ring_size) 931771fe6b9SJerome Glisse { 932771fe6b9SJerome Glisse unsigned rb_bufsz; 933771fe6b9SJerome Glisse unsigned rb_blksz; 934771fe6b9SJerome Glisse unsigned max_fetch; 935771fe6b9SJerome Glisse unsigned pre_write_timer; 936771fe6b9SJerome Glisse unsigned pre_write_limit; 937771fe6b9SJerome Glisse unsigned indirect2_start; 938771fe6b9SJerome Glisse unsigned indirect1_start; 939771fe6b9SJerome Glisse uint32_t tmp; 940771fe6b9SJerome Glisse int r; 941771fe6b9SJerome Glisse 942771fe6b9SJerome Glisse if (r100_debugfs_cp_init(rdev)) { 943771fe6b9SJerome Glisse DRM_ERROR("Failed to register debugfs file for CP !\n"); 944771fe6b9SJerome Glisse } 9453ce0a23dSJerome Glisse if (!rdev->me_fw) { 94670967ab9SBen Hutchings r = r100_cp_init_microcode(rdev); 94770967ab9SBen Hutchings if (r) { 94870967ab9SBen Hutchings DRM_ERROR("Failed to load firmware!\n"); 94970967ab9SBen Hutchings return r; 95070967ab9SBen Hutchings } 95170967ab9SBen Hutchings } 95270967ab9SBen Hutchings 953771fe6b9SJerome Glisse /* Align ring size */ 954771fe6b9SJerome Glisse rb_bufsz = drm_order(ring_size / 8); 955771fe6b9SJerome Glisse ring_size = (1 << (rb_bufsz + 1)) * 4; 956771fe6b9SJerome Glisse r100_cp_load_microcode(rdev); 957771fe6b9SJerome Glisse r = radeon_ring_init(rdev, ring_size); 958771fe6b9SJerome Glisse if (r) { 959771fe6b9SJerome Glisse return r; 960771fe6b9SJerome Glisse } 961771fe6b9SJerome Glisse /* Each time the cp read 1024 bytes (16 dword/quadword) update 962771fe6b9SJerome Glisse * the rptr copy in system ram */ 963771fe6b9SJerome Glisse rb_blksz = 9; 964771fe6b9SJerome Glisse /* cp will read 128bytes at a time (4 dwords) */ 965771fe6b9SJerome Glisse max_fetch = 1; 966771fe6b9SJerome Glisse rdev->cp.align_mask = 16 - 1; 967771fe6b9SJerome Glisse /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */ 968771fe6b9SJerome Glisse pre_write_timer = 64; 969771fe6b9SJerome Glisse /* Force CP_RB_WPTR write if written more than one time before the 970771fe6b9SJerome Glisse * delay expire 971771fe6b9SJerome Glisse */ 972771fe6b9SJerome Glisse pre_write_limit = 0; 973771fe6b9SJerome Glisse /* Setup the cp cache like this (cache size is 96 dwords) : 974771fe6b9SJerome Glisse * RING 0 to 15 975771fe6b9SJerome Glisse * INDIRECT1 16 to 79 976771fe6b9SJerome Glisse * INDIRECT2 80 to 95 977771fe6b9SJerome Glisse * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 978771fe6b9SJerome Glisse * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords)) 979771fe6b9SJerome Glisse * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords)) 980771fe6b9SJerome Glisse * Idea being that most of the gpu cmd will be through indirect1 buffer 981771fe6b9SJerome Glisse * so it gets the bigger cache. 982771fe6b9SJerome Glisse */ 983771fe6b9SJerome Glisse indirect2_start = 80; 984771fe6b9SJerome Glisse indirect1_start = 16; 985771fe6b9SJerome Glisse /* cp setup */ 986771fe6b9SJerome Glisse WREG32(0x718, pre_write_timer | (pre_write_limit << 28)); 987d6f28938SAlex Deucher tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) | 988771fe6b9SJerome Glisse REG_SET(RADEON_RB_BLKSZ, rb_blksz) | 989771fe6b9SJerome Glisse REG_SET(RADEON_MAX_FETCH, max_fetch) | 990771fe6b9SJerome Glisse RADEON_RB_NO_UPDATE); 991d6f28938SAlex Deucher #ifdef __BIG_ENDIAN 992d6f28938SAlex Deucher tmp |= RADEON_BUF_SWAP_32BIT; 993d6f28938SAlex Deucher #endif 994d6f28938SAlex Deucher WREG32(RADEON_CP_RB_CNTL, tmp); 995d6f28938SAlex Deucher 996771fe6b9SJerome Glisse /* Set ring address */ 997771fe6b9SJerome Glisse DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr); 998771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr); 999771fe6b9SJerome Glisse /* Force read & write ptr to 0 */ 1000771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 1001771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 1002771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 1003771fe6b9SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 1004771fe6b9SJerome Glisse udelay(10); 1005771fe6b9SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 1006771fe6b9SJerome Glisse rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR); 10079e5786bdSDave Airlie /* protect against crazy HW on resume */ 10089e5786bdSDave Airlie rdev->cp.wptr &= rdev->cp.ptr_mask; 1009771fe6b9SJerome Glisse /* Set cp mode to bus mastering & enable cp*/ 1010771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 1011771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT2_START, indirect2_start) | 1012771fe6b9SJerome Glisse REG_SET(RADEON_INDIRECT1_START, indirect1_start)); 1013771fe6b9SJerome Glisse WREG32(0x718, 0); 1014771fe6b9SJerome Glisse WREG32(0x744, 0x00004D4D); 1015771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM); 1016771fe6b9SJerome Glisse radeon_ring_start(rdev); 1017771fe6b9SJerome Glisse r = radeon_ring_test(rdev); 1018771fe6b9SJerome Glisse if (r) { 1019771fe6b9SJerome Glisse DRM_ERROR("radeon: cp isn't working (%d).\n", r); 1020771fe6b9SJerome Glisse return r; 1021771fe6b9SJerome Glisse } 1022771fe6b9SJerome Glisse rdev->cp.ready = true; 1023771fe6b9SJerome Glisse return 0; 1024771fe6b9SJerome Glisse } 1025771fe6b9SJerome Glisse 1026771fe6b9SJerome Glisse void r100_cp_fini(struct radeon_device *rdev) 1027771fe6b9SJerome Glisse { 102845600232SJerome Glisse if (r100_cp_wait_for_idle(rdev)) { 102945600232SJerome Glisse DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n"); 103045600232SJerome Glisse } 1031771fe6b9SJerome Glisse /* Disable ring */ 1032a18d7ea1SJerome Glisse r100_cp_disable(rdev); 1033771fe6b9SJerome Glisse radeon_ring_fini(rdev); 1034771fe6b9SJerome Glisse DRM_INFO("radeon: cp finalized\n"); 1035771fe6b9SJerome Glisse } 1036771fe6b9SJerome Glisse 1037771fe6b9SJerome Glisse void r100_cp_disable(struct radeon_device *rdev) 1038771fe6b9SJerome Glisse { 1039771fe6b9SJerome Glisse /* Disable ring */ 1040771fe6b9SJerome Glisse rdev->cp.ready = false; 1041771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_MODE, 0); 1042771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 1043771fe6b9SJerome Glisse if (r100_gui_wait_for_idle(rdev)) { 1044771fe6b9SJerome Glisse printk(KERN_WARNING "Failed to wait GUI idle while " 1045771fe6b9SJerome Glisse "programming pipes. Bad things might happen.\n"); 1046771fe6b9SJerome Glisse } 1047771fe6b9SJerome Glisse } 1048771fe6b9SJerome Glisse 10493ce0a23dSJerome Glisse void r100_cp_commit(struct radeon_device *rdev) 10503ce0a23dSJerome Glisse { 10513ce0a23dSJerome Glisse WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr); 10523ce0a23dSJerome Glisse (void)RREG32(RADEON_CP_RB_WPTR); 10533ce0a23dSJerome Glisse } 10543ce0a23dSJerome Glisse 1055771fe6b9SJerome Glisse 1056771fe6b9SJerome Glisse /* 1057771fe6b9SJerome Glisse * CS functions 1058771fe6b9SJerome Glisse */ 1059771fe6b9SJerome Glisse int r100_cs_parse_packet0(struct radeon_cs_parser *p, 1060771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1061068a117cSJerome Glisse const unsigned *auth, unsigned n, 1062771fe6b9SJerome Glisse radeon_packet0_check_t check) 1063771fe6b9SJerome Glisse { 1064771fe6b9SJerome Glisse unsigned reg; 1065771fe6b9SJerome Glisse unsigned i, j, m; 1066771fe6b9SJerome Glisse unsigned idx; 1067771fe6b9SJerome Glisse int r; 1068771fe6b9SJerome Glisse 1069771fe6b9SJerome Glisse idx = pkt->idx + 1; 1070771fe6b9SJerome Glisse reg = pkt->reg; 1071068a117cSJerome Glisse /* Check that register fall into register range 1072068a117cSJerome Glisse * determined by the number of entry (n) in the 1073068a117cSJerome Glisse * safe register bitmap. 1074068a117cSJerome Glisse */ 1075771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1076771fe6b9SJerome Glisse if ((reg >> 7) > n) { 1077771fe6b9SJerome Glisse return -EINVAL; 1078771fe6b9SJerome Glisse } 1079771fe6b9SJerome Glisse } else { 1080771fe6b9SJerome Glisse if (((reg + (pkt->count << 2)) >> 7) > n) { 1081771fe6b9SJerome Glisse return -EINVAL; 1082771fe6b9SJerome Glisse } 1083771fe6b9SJerome Glisse } 1084771fe6b9SJerome Glisse for (i = 0; i <= pkt->count; i++, idx++) { 1085771fe6b9SJerome Glisse j = (reg >> 7); 1086771fe6b9SJerome Glisse m = 1 << ((reg >> 2) & 31); 1087771fe6b9SJerome Glisse if (auth[j] & m) { 1088771fe6b9SJerome Glisse r = check(p, pkt, idx, reg); 1089771fe6b9SJerome Glisse if (r) { 1090771fe6b9SJerome Glisse return r; 1091771fe6b9SJerome Glisse } 1092771fe6b9SJerome Glisse } 1093771fe6b9SJerome Glisse if (pkt->one_reg_wr) { 1094771fe6b9SJerome Glisse if (!(auth[j] & m)) { 1095771fe6b9SJerome Glisse break; 1096771fe6b9SJerome Glisse } 1097771fe6b9SJerome Glisse } else { 1098771fe6b9SJerome Glisse reg += 4; 1099771fe6b9SJerome Glisse } 1100771fe6b9SJerome Glisse } 1101771fe6b9SJerome Glisse return 0; 1102771fe6b9SJerome Glisse } 1103771fe6b9SJerome Glisse 1104771fe6b9SJerome Glisse void r100_cs_dump_packet(struct radeon_cs_parser *p, 1105771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1106771fe6b9SJerome Glisse { 1107771fe6b9SJerome Glisse volatile uint32_t *ib; 1108771fe6b9SJerome Glisse unsigned i; 1109771fe6b9SJerome Glisse unsigned idx; 1110771fe6b9SJerome Glisse 1111771fe6b9SJerome Glisse ib = p->ib->ptr; 1112771fe6b9SJerome Glisse idx = pkt->idx; 1113771fe6b9SJerome Glisse for (i = 0; i <= (pkt->count + 1); i++, idx++) { 1114771fe6b9SJerome Glisse DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]); 1115771fe6b9SJerome Glisse } 1116771fe6b9SJerome Glisse } 1117771fe6b9SJerome Glisse 1118771fe6b9SJerome Glisse /** 1119771fe6b9SJerome Glisse * r100_cs_packet_parse() - parse cp packet and point ib index to next packet 1120771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1121771fe6b9SJerome Glisse * @pkt: where to store packet informations 1122771fe6b9SJerome Glisse * 1123771fe6b9SJerome Glisse * Assume that chunk_ib_index is properly set. Will return -EINVAL 1124771fe6b9SJerome Glisse * if packet is bigger than remaining ib size. or if packets is unknown. 1125771fe6b9SJerome Glisse **/ 1126771fe6b9SJerome Glisse int r100_cs_packet_parse(struct radeon_cs_parser *p, 1127771fe6b9SJerome Glisse struct radeon_cs_packet *pkt, 1128771fe6b9SJerome Glisse unsigned idx) 1129771fe6b9SJerome Glisse { 1130771fe6b9SJerome Glisse struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx]; 1131fa99239cSRoel Kluin uint32_t header; 1132771fe6b9SJerome Glisse 1133771fe6b9SJerome Glisse if (idx >= ib_chunk->length_dw) { 1134771fe6b9SJerome Glisse DRM_ERROR("Can not parse packet at %d after CS end %d !\n", 1135771fe6b9SJerome Glisse idx, ib_chunk->length_dw); 1136771fe6b9SJerome Glisse return -EINVAL; 1137771fe6b9SJerome Glisse } 1138513bcb46SDave Airlie header = radeon_get_ib_value(p, idx); 1139771fe6b9SJerome Glisse pkt->idx = idx; 1140771fe6b9SJerome Glisse pkt->type = CP_PACKET_GET_TYPE(header); 1141771fe6b9SJerome Glisse pkt->count = CP_PACKET_GET_COUNT(header); 1142771fe6b9SJerome Glisse switch (pkt->type) { 1143771fe6b9SJerome Glisse case PACKET_TYPE0: 1144771fe6b9SJerome Glisse pkt->reg = CP_PACKET0_GET_REG(header); 1145771fe6b9SJerome Glisse pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header); 1146771fe6b9SJerome Glisse break; 1147771fe6b9SJerome Glisse case PACKET_TYPE3: 1148771fe6b9SJerome Glisse pkt->opcode = CP_PACKET3_GET_OPCODE(header); 1149771fe6b9SJerome Glisse break; 1150771fe6b9SJerome Glisse case PACKET_TYPE2: 1151771fe6b9SJerome Glisse pkt->count = -1; 1152771fe6b9SJerome Glisse break; 1153771fe6b9SJerome Glisse default: 1154771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx); 1155771fe6b9SJerome Glisse return -EINVAL; 1156771fe6b9SJerome Glisse } 1157771fe6b9SJerome Glisse if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) { 1158771fe6b9SJerome Glisse DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n", 1159771fe6b9SJerome Glisse pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw); 1160771fe6b9SJerome Glisse return -EINVAL; 1161771fe6b9SJerome Glisse } 1162771fe6b9SJerome Glisse return 0; 1163771fe6b9SJerome Glisse } 1164771fe6b9SJerome Glisse 1165771fe6b9SJerome Glisse /** 1166531369e6SDave Airlie * r100_cs_packet_next_vline() - parse userspace VLINE packet 1167531369e6SDave Airlie * @parser: parser structure holding parsing context. 1168531369e6SDave Airlie * 1169531369e6SDave Airlie * Userspace sends a special sequence for VLINE waits. 1170531369e6SDave Airlie * PACKET0 - VLINE_START_END + value 1171531369e6SDave Airlie * PACKET0 - WAIT_UNTIL +_value 1172531369e6SDave Airlie * RELOC (P3) - crtc_id in reloc. 1173531369e6SDave Airlie * 1174531369e6SDave Airlie * This function parses this and relocates the VLINE START END 1175531369e6SDave Airlie * and WAIT UNTIL packets to the correct crtc. 1176531369e6SDave Airlie * It also detects a switched off crtc and nulls out the 1177531369e6SDave Airlie * wait in that case. 1178531369e6SDave Airlie */ 1179531369e6SDave Airlie int r100_cs_packet_parse_vline(struct radeon_cs_parser *p) 1180531369e6SDave Airlie { 1181531369e6SDave Airlie struct drm_mode_object *obj; 1182531369e6SDave Airlie struct drm_crtc *crtc; 1183531369e6SDave Airlie struct radeon_crtc *radeon_crtc; 1184531369e6SDave Airlie struct radeon_cs_packet p3reloc, waitreloc; 1185531369e6SDave Airlie int crtc_id; 1186531369e6SDave Airlie int r; 1187531369e6SDave Airlie uint32_t header, h_idx, reg; 1188513bcb46SDave Airlie volatile uint32_t *ib; 1189531369e6SDave Airlie 1190513bcb46SDave Airlie ib = p->ib->ptr; 1191531369e6SDave Airlie 1192531369e6SDave Airlie /* parse the wait until */ 1193531369e6SDave Airlie r = r100_cs_packet_parse(p, &waitreloc, p->idx); 1194531369e6SDave Airlie if (r) 1195531369e6SDave Airlie return r; 1196531369e6SDave Airlie 1197531369e6SDave Airlie /* check its a wait until and only 1 count */ 1198531369e6SDave Airlie if (waitreloc.reg != RADEON_WAIT_UNTIL || 1199531369e6SDave Airlie waitreloc.count != 0) { 1200531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until segment\n"); 1201531369e6SDave Airlie r = -EINVAL; 1202531369e6SDave Airlie return r; 1203531369e6SDave Airlie } 1204531369e6SDave Airlie 1205513bcb46SDave Airlie if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) { 1206531369e6SDave Airlie DRM_ERROR("vline wait had illegal wait until\n"); 1207531369e6SDave Airlie r = -EINVAL; 1208531369e6SDave Airlie return r; 1209531369e6SDave Airlie } 1210531369e6SDave Airlie 1211531369e6SDave Airlie /* jump over the NOP */ 121290ebd065SAlex Deucher r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2); 1213531369e6SDave Airlie if (r) 1214531369e6SDave Airlie return r; 1215531369e6SDave Airlie 1216531369e6SDave Airlie h_idx = p->idx - 2; 121790ebd065SAlex Deucher p->idx += waitreloc.count + 2; 121890ebd065SAlex Deucher p->idx += p3reloc.count + 2; 1219531369e6SDave Airlie 1220513bcb46SDave Airlie header = radeon_get_ib_value(p, h_idx); 1221513bcb46SDave Airlie crtc_id = radeon_get_ib_value(p, h_idx + 5); 1222d4ac6a05SDave Airlie reg = CP_PACKET0_GET_REG(header); 1223531369e6SDave Airlie mutex_lock(&p->rdev->ddev->mode_config.mutex); 1224531369e6SDave Airlie obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC); 1225531369e6SDave Airlie if (!obj) { 1226531369e6SDave Airlie DRM_ERROR("cannot find crtc %d\n", crtc_id); 1227531369e6SDave Airlie r = -EINVAL; 1228531369e6SDave Airlie goto out; 1229531369e6SDave Airlie } 1230531369e6SDave Airlie crtc = obj_to_crtc(obj); 1231531369e6SDave Airlie radeon_crtc = to_radeon_crtc(crtc); 1232531369e6SDave Airlie crtc_id = radeon_crtc->crtc_id; 1233531369e6SDave Airlie 1234531369e6SDave Airlie if (!crtc->enabled) { 1235531369e6SDave Airlie /* if the CRTC isn't enabled - we need to nop out the wait until */ 1236513bcb46SDave Airlie ib[h_idx + 2] = PACKET2(0); 1237513bcb46SDave Airlie ib[h_idx + 3] = PACKET2(0); 1238531369e6SDave Airlie } else if (crtc_id == 1) { 1239531369e6SDave Airlie switch (reg) { 1240531369e6SDave Airlie case AVIVO_D1MODE_VLINE_START_END: 124190ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1242531369e6SDave Airlie header |= AVIVO_D2MODE_VLINE_START_END >> 2; 1243531369e6SDave Airlie break; 1244531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 124590ebd065SAlex Deucher header &= ~R300_CP_PACKET0_REG_MASK; 1246531369e6SDave Airlie header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2; 1247531369e6SDave Airlie break; 1248531369e6SDave Airlie default: 1249531369e6SDave Airlie DRM_ERROR("unknown crtc reloc\n"); 1250531369e6SDave Airlie r = -EINVAL; 1251531369e6SDave Airlie goto out; 1252531369e6SDave Airlie } 1253513bcb46SDave Airlie ib[h_idx] = header; 1254513bcb46SDave Airlie ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1; 1255531369e6SDave Airlie } 1256531369e6SDave Airlie out: 1257531369e6SDave Airlie mutex_unlock(&p->rdev->ddev->mode_config.mutex); 1258531369e6SDave Airlie return r; 1259531369e6SDave Airlie } 1260531369e6SDave Airlie 1261531369e6SDave Airlie /** 1262771fe6b9SJerome Glisse * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3 1263771fe6b9SJerome Glisse * @parser: parser structure holding parsing context. 1264771fe6b9SJerome Glisse * @data: pointer to relocation data 1265771fe6b9SJerome Glisse * @offset_start: starting offset 1266771fe6b9SJerome Glisse * @offset_mask: offset mask (to align start offset on) 1267771fe6b9SJerome Glisse * @reloc: reloc informations 1268771fe6b9SJerome Glisse * 1269771fe6b9SJerome Glisse * Check next packet is relocation packet3, do bo validation and compute 1270771fe6b9SJerome Glisse * GPU offset using the provided start. 1271771fe6b9SJerome Glisse **/ 1272771fe6b9SJerome Glisse int r100_cs_packet_next_reloc(struct radeon_cs_parser *p, 1273771fe6b9SJerome Glisse struct radeon_cs_reloc **cs_reloc) 1274771fe6b9SJerome Glisse { 1275771fe6b9SJerome Glisse struct radeon_cs_chunk *relocs_chunk; 1276771fe6b9SJerome Glisse struct radeon_cs_packet p3reloc; 1277771fe6b9SJerome Glisse unsigned idx; 1278771fe6b9SJerome Glisse int r; 1279771fe6b9SJerome Glisse 1280771fe6b9SJerome Glisse if (p->chunk_relocs_idx == -1) { 1281771fe6b9SJerome Glisse DRM_ERROR("No relocation chunk !\n"); 1282771fe6b9SJerome Glisse return -EINVAL; 1283771fe6b9SJerome Glisse } 1284771fe6b9SJerome Glisse *cs_reloc = NULL; 1285771fe6b9SJerome Glisse relocs_chunk = &p->chunks[p->chunk_relocs_idx]; 1286771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &p3reloc, p->idx); 1287771fe6b9SJerome Glisse if (r) { 1288771fe6b9SJerome Glisse return r; 1289771fe6b9SJerome Glisse } 1290771fe6b9SJerome Glisse p->idx += p3reloc.count + 2; 1291771fe6b9SJerome Glisse if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) { 1292771fe6b9SJerome Glisse DRM_ERROR("No packet3 for relocation for packet at %d.\n", 1293771fe6b9SJerome Glisse p3reloc.idx); 1294771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1295771fe6b9SJerome Glisse return -EINVAL; 1296771fe6b9SJerome Glisse } 1297513bcb46SDave Airlie idx = radeon_get_ib_value(p, p3reloc.idx + 1); 1298771fe6b9SJerome Glisse if (idx >= relocs_chunk->length_dw) { 1299771fe6b9SJerome Glisse DRM_ERROR("Relocs at %d after relocations chunk end %d !\n", 1300771fe6b9SJerome Glisse idx, relocs_chunk->length_dw); 1301771fe6b9SJerome Glisse r100_cs_dump_packet(p, &p3reloc); 1302771fe6b9SJerome Glisse return -EINVAL; 1303771fe6b9SJerome Glisse } 1304771fe6b9SJerome Glisse /* FIXME: we assume reloc size is 4 dwords */ 1305771fe6b9SJerome Glisse *cs_reloc = p->relocs_ptr[(idx / 4)]; 1306771fe6b9SJerome Glisse return 0; 1307771fe6b9SJerome Glisse } 1308771fe6b9SJerome Glisse 1309551ebd83SDave Airlie static int r100_get_vtx_size(uint32_t vtx_fmt) 1310551ebd83SDave Airlie { 1311551ebd83SDave Airlie int vtx_size; 1312551ebd83SDave Airlie vtx_size = 2; 1313551ebd83SDave Airlie /* ordered according to bits in spec */ 1314551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W0) 1315551ebd83SDave Airlie vtx_size++; 1316551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR) 1317551ebd83SDave Airlie vtx_size += 3; 1318551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA) 1319551ebd83SDave Airlie vtx_size++; 1320551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR) 1321551ebd83SDave Airlie vtx_size++; 1322551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC) 1323551ebd83SDave Airlie vtx_size += 3; 1324551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG) 1325551ebd83SDave Airlie vtx_size++; 1326551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC) 1327551ebd83SDave Airlie vtx_size++; 1328551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST0) 1329551ebd83SDave Airlie vtx_size += 2; 1330551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST1) 1331551ebd83SDave Airlie vtx_size += 2; 1332551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q1) 1333551ebd83SDave Airlie vtx_size++; 1334551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST2) 1335551ebd83SDave Airlie vtx_size += 2; 1336551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q2) 1337551ebd83SDave Airlie vtx_size++; 1338551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_ST3) 1339551ebd83SDave Airlie vtx_size += 2; 1340551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q3) 1341551ebd83SDave Airlie vtx_size++; 1342551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Q0) 1343551ebd83SDave Airlie vtx_size++; 1344551ebd83SDave Airlie /* blend weight */ 1345551ebd83SDave Airlie if (vtx_fmt & (0x7 << 15)) 1346551ebd83SDave Airlie vtx_size += (vtx_fmt >> 15) & 0x7; 1347551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N0) 1348551ebd83SDave Airlie vtx_size += 3; 1349551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_XY1) 1350551ebd83SDave Airlie vtx_size += 2; 1351551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z1) 1352551ebd83SDave Airlie vtx_size++; 1353551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_W1) 1354551ebd83SDave Airlie vtx_size++; 1355551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_N1) 1356551ebd83SDave Airlie vtx_size++; 1357551ebd83SDave Airlie if (vtx_fmt & RADEON_SE_VTX_FMT_Z) 1358551ebd83SDave Airlie vtx_size++; 1359551ebd83SDave Airlie return vtx_size; 1360551ebd83SDave Airlie } 1361551ebd83SDave Airlie 1362771fe6b9SJerome Glisse static int r100_packet0_check(struct radeon_cs_parser *p, 1363551ebd83SDave Airlie struct radeon_cs_packet *pkt, 1364551ebd83SDave Airlie unsigned idx, unsigned reg) 1365771fe6b9SJerome Glisse { 1366771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1367551ebd83SDave Airlie struct r100_cs_track *track; 1368771fe6b9SJerome Glisse volatile uint32_t *ib; 1369771fe6b9SJerome Glisse uint32_t tmp; 1370771fe6b9SJerome Glisse int r; 1371551ebd83SDave Airlie int i, face; 1372e024e110SDave Airlie u32 tile_flags = 0; 1373513bcb46SDave Airlie u32 idx_value; 1374771fe6b9SJerome Glisse 1375771fe6b9SJerome Glisse ib = p->ib->ptr; 1376551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1377551ebd83SDave Airlie 1378513bcb46SDave Airlie idx_value = radeon_get_ib_value(p, idx); 1379513bcb46SDave Airlie 1380771fe6b9SJerome Glisse switch (reg) { 1381531369e6SDave Airlie case RADEON_CRTC_GUI_TRIG_VLINE: 1382531369e6SDave Airlie r = r100_cs_packet_parse_vline(p); 1383531369e6SDave Airlie if (r) { 1384531369e6SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1385531369e6SDave Airlie idx, reg); 1386531369e6SDave Airlie r100_cs_dump_packet(p, pkt); 1387531369e6SDave Airlie return r; 1388531369e6SDave Airlie } 1389531369e6SDave Airlie break; 1390771fe6b9SJerome Glisse /* FIXME: only allow PACKET3 blit? easier to check for out of 1391771fe6b9SJerome Glisse * range access */ 1392771fe6b9SJerome Glisse case RADEON_DST_PITCH_OFFSET: 1393771fe6b9SJerome Glisse case RADEON_SRC_PITCH_OFFSET: 1394551ebd83SDave Airlie r = r100_reloc_pitch_offset(p, pkt, idx, reg); 1395551ebd83SDave Airlie if (r) 1396551ebd83SDave Airlie return r; 1397551ebd83SDave Airlie break; 1398551ebd83SDave Airlie case RADEON_RB3D_DEPTHOFFSET: 1399771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1400771fe6b9SJerome Glisse if (r) { 1401771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1402771fe6b9SJerome Glisse idx, reg); 1403771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1404771fe6b9SJerome Glisse return r; 1405771fe6b9SJerome Glisse } 1406551ebd83SDave Airlie track->zb.robj = reloc->robj; 1407513bcb46SDave Airlie track->zb.offset = idx_value; 1408513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1409771fe6b9SJerome Glisse break; 1410771fe6b9SJerome Glisse case RADEON_RB3D_COLOROFFSET: 1411551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1412551ebd83SDave Airlie if (r) { 1413551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1414551ebd83SDave Airlie idx, reg); 1415551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1416551ebd83SDave Airlie return r; 1417551ebd83SDave Airlie } 1418551ebd83SDave Airlie track->cb[0].robj = reloc->robj; 1419513bcb46SDave Airlie track->cb[0].offset = idx_value; 1420513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1421551ebd83SDave Airlie break; 1422771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_0: 1423771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_1: 1424771fe6b9SJerome Glisse case RADEON_PP_TXOFFSET_2: 1425551ebd83SDave Airlie i = (reg - RADEON_PP_TXOFFSET_0) / 24; 1426771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1427771fe6b9SJerome Glisse if (r) { 1428771fe6b9SJerome Glisse DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1429771fe6b9SJerome Glisse idx, reg); 1430771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1431771fe6b9SJerome Glisse return r; 1432771fe6b9SJerome Glisse } 1433513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1434551ebd83SDave Airlie track->textures[i].robj = reloc->robj; 1435771fe6b9SJerome Glisse break; 1436551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_0: 1437551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_1: 1438551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_2: 1439551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_3: 1440551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T0_4: 1441551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4; 1442551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1443551ebd83SDave Airlie if (r) { 1444551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1445551ebd83SDave Airlie idx, reg); 1446551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1447551ebd83SDave Airlie return r; 1448551ebd83SDave Airlie } 1449513bcb46SDave Airlie track->textures[0].cube_info[i].offset = idx_value; 1450513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1451551ebd83SDave Airlie track->textures[0].cube_info[i].robj = reloc->robj; 1452551ebd83SDave Airlie break; 1453551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_0: 1454551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_1: 1455551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_2: 1456551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_3: 1457551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T1_4: 1458551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4; 1459551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1460551ebd83SDave Airlie if (r) { 1461551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1462551ebd83SDave Airlie idx, reg); 1463551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1464551ebd83SDave Airlie return r; 1465551ebd83SDave Airlie } 1466513bcb46SDave Airlie track->textures[1].cube_info[i].offset = idx_value; 1467513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1468551ebd83SDave Airlie track->textures[1].cube_info[i].robj = reloc->robj; 1469551ebd83SDave Airlie break; 1470551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_0: 1471551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_1: 1472551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_2: 1473551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_3: 1474551ebd83SDave Airlie case RADEON_PP_CUBIC_OFFSET_T2_4: 1475551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4; 1476551ebd83SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1477551ebd83SDave Airlie if (r) { 1478551ebd83SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1479551ebd83SDave Airlie idx, reg); 1480551ebd83SDave Airlie r100_cs_dump_packet(p, pkt); 1481551ebd83SDave Airlie return r; 1482551ebd83SDave Airlie } 1483513bcb46SDave Airlie track->textures[2].cube_info[i].offset = idx_value; 1484513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 1485551ebd83SDave Airlie track->textures[2].cube_info[i].robj = reloc->robj; 1486551ebd83SDave Airlie break; 1487551ebd83SDave Airlie case RADEON_RE_WIDTH_HEIGHT: 1488513bcb46SDave Airlie track->maxy = ((idx_value >> 16) & 0x7FF); 1489551ebd83SDave Airlie break; 1490e024e110SDave Airlie case RADEON_RB3D_COLORPITCH: 1491e024e110SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 1492e024e110SDave Airlie if (r) { 1493e024e110SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 1494e024e110SDave Airlie idx, reg); 1495e024e110SDave Airlie r100_cs_dump_packet(p, pkt); 1496e024e110SDave Airlie return r; 1497e024e110SDave Airlie } 1498e024e110SDave Airlie 1499e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO) 1500e024e110SDave Airlie tile_flags |= RADEON_COLOR_TILE_ENABLE; 1501e024e110SDave Airlie if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) 1502e024e110SDave Airlie tile_flags |= RADEON_COLOR_MICROTILE_ENABLE; 1503e024e110SDave Airlie 1504513bcb46SDave Airlie tmp = idx_value & ~(0x7 << 16); 1505e024e110SDave Airlie tmp |= tile_flags; 1506e024e110SDave Airlie ib[idx] = tmp; 1507551ebd83SDave Airlie 1508513bcb46SDave Airlie track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK; 1509551ebd83SDave Airlie break; 1510551ebd83SDave Airlie case RADEON_RB3D_DEPTHPITCH: 1511513bcb46SDave Airlie track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK; 1512551ebd83SDave Airlie break; 1513551ebd83SDave Airlie case RADEON_RB3D_CNTL: 1514513bcb46SDave Airlie switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) { 1515551ebd83SDave Airlie case 7: 1516551ebd83SDave Airlie case 8: 1517551ebd83SDave Airlie case 9: 1518551ebd83SDave Airlie case 11: 1519551ebd83SDave Airlie case 12: 1520551ebd83SDave Airlie track->cb[0].cpp = 1; 1521551ebd83SDave Airlie break; 1522551ebd83SDave Airlie case 3: 1523551ebd83SDave Airlie case 4: 1524551ebd83SDave Airlie case 15: 1525551ebd83SDave Airlie track->cb[0].cpp = 2; 1526551ebd83SDave Airlie break; 1527551ebd83SDave Airlie case 6: 1528551ebd83SDave Airlie track->cb[0].cpp = 4; 1529551ebd83SDave Airlie break; 1530551ebd83SDave Airlie default: 1531551ebd83SDave Airlie DRM_ERROR("Invalid color buffer format (%d) !\n", 1532513bcb46SDave Airlie ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f)); 1533551ebd83SDave Airlie return -EINVAL; 1534551ebd83SDave Airlie } 1535513bcb46SDave Airlie track->z_enabled = !!(idx_value & RADEON_Z_ENABLE); 1536551ebd83SDave Airlie break; 1537551ebd83SDave Airlie case RADEON_RB3D_ZSTENCILCNTL: 1538513bcb46SDave Airlie switch (idx_value & 0xf) { 1539551ebd83SDave Airlie case 0: 1540551ebd83SDave Airlie track->zb.cpp = 2; 1541551ebd83SDave Airlie break; 1542551ebd83SDave Airlie case 2: 1543551ebd83SDave Airlie case 3: 1544551ebd83SDave Airlie case 4: 1545551ebd83SDave Airlie case 5: 1546551ebd83SDave Airlie case 9: 1547551ebd83SDave Airlie case 11: 1548551ebd83SDave Airlie track->zb.cpp = 4; 1549551ebd83SDave Airlie break; 1550551ebd83SDave Airlie default: 1551551ebd83SDave Airlie break; 1552551ebd83SDave Airlie } 1553e024e110SDave Airlie break; 155417782d99SDave Airlie case RADEON_RB3D_ZPASS_ADDR: 155517782d99SDave Airlie r = r100_cs_packet_next_reloc(p, &reloc); 155617782d99SDave Airlie if (r) { 155717782d99SDave Airlie DRM_ERROR("No reloc for ib[%d]=0x%04X\n", 155817782d99SDave Airlie idx, reg); 155917782d99SDave Airlie r100_cs_dump_packet(p, pkt); 156017782d99SDave Airlie return r; 156117782d99SDave Airlie } 1562513bcb46SDave Airlie ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset); 156317782d99SDave Airlie break; 1564551ebd83SDave Airlie case RADEON_PP_CNTL: 1565551ebd83SDave Airlie { 1566513bcb46SDave Airlie uint32_t temp = idx_value >> 4; 1567551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) 1568551ebd83SDave Airlie track->textures[i].enabled = !!(temp & (1 << i)); 1569551ebd83SDave Airlie } 1570551ebd83SDave Airlie break; 1571551ebd83SDave Airlie case RADEON_SE_VF_CNTL: 1572513bcb46SDave Airlie track->vap_vf_cntl = idx_value; 1573551ebd83SDave Airlie break; 1574551ebd83SDave Airlie case RADEON_SE_VTX_FMT: 1575513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(idx_value); 1576551ebd83SDave Airlie break; 1577551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_0: 1578551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_1: 1579551ebd83SDave Airlie case RADEON_PP_TEX_SIZE_2: 1580551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_SIZE_0) / 8; 1581513bcb46SDave Airlie track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1; 1582513bcb46SDave Airlie track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1; 1583551ebd83SDave Airlie break; 1584551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_0: 1585551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_1: 1586551ebd83SDave Airlie case RADEON_PP_TEX_PITCH_2: 1587551ebd83SDave Airlie i = (reg - RADEON_PP_TEX_PITCH_0) / 8; 1588513bcb46SDave Airlie track->textures[i].pitch = idx_value + 32; 1589551ebd83SDave Airlie break; 1590551ebd83SDave Airlie case RADEON_PP_TXFILTER_0: 1591551ebd83SDave Airlie case RADEON_PP_TXFILTER_1: 1592551ebd83SDave Airlie case RADEON_PP_TXFILTER_2: 1593551ebd83SDave Airlie i = (reg - RADEON_PP_TXFILTER_0) / 24; 1594513bcb46SDave Airlie track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK) 1595551ebd83SDave Airlie >> RADEON_MAX_MIP_LEVEL_SHIFT); 1596513bcb46SDave Airlie tmp = (idx_value >> 23) & 0x7; 1597551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1598551ebd83SDave Airlie track->textures[i].roundup_w = false; 1599513bcb46SDave Airlie tmp = (idx_value >> 27) & 0x7; 1600551ebd83SDave Airlie if (tmp == 2 || tmp == 6) 1601551ebd83SDave Airlie track->textures[i].roundup_h = false; 1602551ebd83SDave Airlie break; 1603551ebd83SDave Airlie case RADEON_PP_TXFORMAT_0: 1604551ebd83SDave Airlie case RADEON_PP_TXFORMAT_1: 1605551ebd83SDave Airlie case RADEON_PP_TXFORMAT_2: 1606551ebd83SDave Airlie i = (reg - RADEON_PP_TXFORMAT_0) / 24; 1607513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_NON_POWER2) { 1608551ebd83SDave Airlie track->textures[i].use_pitch = 1; 1609551ebd83SDave Airlie } else { 1610551ebd83SDave Airlie track->textures[i].use_pitch = 0; 1611513bcb46SDave Airlie track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK); 1612513bcb46SDave Airlie track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK); 1613551ebd83SDave Airlie } 1614513bcb46SDave Airlie if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE) 1615551ebd83SDave Airlie track->textures[i].tex_coord_type = 2; 1616513bcb46SDave Airlie switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) { 1617551ebd83SDave Airlie case RADEON_TXFORMAT_I8: 1618551ebd83SDave Airlie case RADEON_TXFORMAT_RGB332: 1619551ebd83SDave Airlie case RADEON_TXFORMAT_Y8: 1620551ebd83SDave Airlie track->textures[i].cpp = 1; 1621551ebd83SDave Airlie break; 1622551ebd83SDave Airlie case RADEON_TXFORMAT_AI88: 1623551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB1555: 1624551ebd83SDave Airlie case RADEON_TXFORMAT_RGB565: 1625551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB4444: 1626551ebd83SDave Airlie case RADEON_TXFORMAT_VYUY422: 1627551ebd83SDave Airlie case RADEON_TXFORMAT_YVYU422: 1628551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW16: 1629551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDV655: 1630551ebd83SDave Airlie case RADEON_TXFORMAT_DUDV88: 1631551ebd83SDave Airlie track->textures[i].cpp = 2; 1632551ebd83SDave Airlie break; 1633551ebd83SDave Airlie case RADEON_TXFORMAT_ARGB8888: 1634551ebd83SDave Airlie case RADEON_TXFORMAT_RGBA8888: 1635551ebd83SDave Airlie case RADEON_TXFORMAT_SHADOW32: 1636551ebd83SDave Airlie case RADEON_TXFORMAT_LDUDUV8888: 1637551ebd83SDave Airlie track->textures[i].cpp = 4; 1638551ebd83SDave Airlie break; 1639d785d78bSDave Airlie case RADEON_TXFORMAT_DXT1: 1640d785d78bSDave Airlie track->textures[i].cpp = 1; 1641d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT1; 1642d785d78bSDave Airlie break; 1643d785d78bSDave Airlie case RADEON_TXFORMAT_DXT23: 1644d785d78bSDave Airlie case RADEON_TXFORMAT_DXT45: 1645d785d78bSDave Airlie track->textures[i].cpp = 1; 1646d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_DXT35; 1647d785d78bSDave Airlie break; 1648551ebd83SDave Airlie } 1649513bcb46SDave Airlie track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf); 1650513bcb46SDave Airlie track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf); 1651551ebd83SDave Airlie break; 1652551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_0: 1653551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_1: 1654551ebd83SDave Airlie case RADEON_PP_CUBIC_FACES_2: 1655513bcb46SDave Airlie tmp = idx_value; 1656551ebd83SDave Airlie i = (reg - RADEON_PP_CUBIC_FACES_0) / 4; 1657551ebd83SDave Airlie for (face = 0; face < 4; face++) { 1658551ebd83SDave Airlie track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf); 1659551ebd83SDave Airlie track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf); 1660551ebd83SDave Airlie } 1661551ebd83SDave Airlie break; 1662771fe6b9SJerome Glisse default: 1663551ebd83SDave Airlie printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n", 1664551ebd83SDave Airlie reg, idx); 1665551ebd83SDave Airlie return -EINVAL; 1666771fe6b9SJerome Glisse } 1667771fe6b9SJerome Glisse return 0; 1668771fe6b9SJerome Glisse } 1669771fe6b9SJerome Glisse 1670068a117cSJerome Glisse int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, 1671068a117cSJerome Glisse struct radeon_cs_packet *pkt, 16724c788679SJerome Glisse struct radeon_bo *robj) 1673068a117cSJerome Glisse { 1674068a117cSJerome Glisse unsigned idx; 1675513bcb46SDave Airlie u32 value; 1676068a117cSJerome Glisse idx = pkt->idx + 1; 1677513bcb46SDave Airlie value = radeon_get_ib_value(p, idx + 2); 16784c788679SJerome Glisse if ((value + 1) > radeon_bo_size(robj)) { 1679068a117cSJerome Glisse DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER " 1680068a117cSJerome Glisse "(need %u have %lu) !\n", 1681513bcb46SDave Airlie value + 1, 16824c788679SJerome Glisse radeon_bo_size(robj)); 1683068a117cSJerome Glisse return -EINVAL; 1684068a117cSJerome Glisse } 1685068a117cSJerome Glisse return 0; 1686068a117cSJerome Glisse } 1687068a117cSJerome Glisse 1688771fe6b9SJerome Glisse static int r100_packet3_check(struct radeon_cs_parser *p, 1689771fe6b9SJerome Glisse struct radeon_cs_packet *pkt) 1690771fe6b9SJerome Glisse { 1691771fe6b9SJerome Glisse struct radeon_cs_reloc *reloc; 1692551ebd83SDave Airlie struct r100_cs_track *track; 1693771fe6b9SJerome Glisse unsigned idx; 1694771fe6b9SJerome Glisse volatile uint32_t *ib; 1695771fe6b9SJerome Glisse int r; 1696771fe6b9SJerome Glisse 1697771fe6b9SJerome Glisse ib = p->ib->ptr; 1698771fe6b9SJerome Glisse idx = pkt->idx + 1; 1699551ebd83SDave Airlie track = (struct r100_cs_track *)p->track; 1700771fe6b9SJerome Glisse switch (pkt->opcode) { 1701771fe6b9SJerome Glisse case PACKET3_3D_LOAD_VBPNTR: 1702513bcb46SDave Airlie r = r100_packet3_load_vbpntr(p, pkt, idx); 1703513bcb46SDave Airlie if (r) 1704771fe6b9SJerome Glisse return r; 1705771fe6b9SJerome Glisse break; 1706771fe6b9SJerome Glisse case PACKET3_INDX_BUFFER: 1707771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1708771fe6b9SJerome Glisse if (r) { 1709771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1710771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1711771fe6b9SJerome Glisse return r; 1712771fe6b9SJerome Glisse } 1713513bcb46SDave Airlie ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset); 1714068a117cSJerome Glisse r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj); 1715068a117cSJerome Glisse if (r) { 1716068a117cSJerome Glisse return r; 1717068a117cSJerome Glisse } 1718771fe6b9SJerome Glisse break; 1719771fe6b9SJerome Glisse case 0x23: 1720771fe6b9SJerome Glisse /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */ 1721771fe6b9SJerome Glisse r = r100_cs_packet_next_reloc(p, &reloc); 1722771fe6b9SJerome Glisse if (r) { 1723771fe6b9SJerome Glisse DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode); 1724771fe6b9SJerome Glisse r100_cs_dump_packet(p, pkt); 1725771fe6b9SJerome Glisse return r; 1726771fe6b9SJerome Glisse } 1727513bcb46SDave Airlie ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset); 1728551ebd83SDave Airlie track->num_arrays = 1; 1729513bcb46SDave Airlie track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2)); 1730551ebd83SDave Airlie 1731551ebd83SDave Airlie track->arrays[0].robj = reloc->robj; 1732551ebd83SDave Airlie track->arrays[0].esize = track->vtx_size; 1733551ebd83SDave Airlie 1734513bcb46SDave Airlie track->max_indx = radeon_get_ib_value(p, idx+1); 1735551ebd83SDave Airlie 1736513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx+3); 1737551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1738551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1739551ebd83SDave Airlie if (r) 1740551ebd83SDave Airlie return r; 1741771fe6b9SJerome Glisse break; 1742771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD: 1743513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) { 1744551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1745551ebd83SDave Airlie return -EINVAL; 1746551ebd83SDave Airlie } 1747cf57fc7aSAlex Deucher track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0)); 1748513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1749551ebd83SDave Airlie track->immd_dwords = pkt->count - 1; 1750551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1751551ebd83SDave Airlie if (r) 1752551ebd83SDave Airlie return r; 1753551ebd83SDave Airlie break; 1754771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1755771fe6b9SJerome Glisse case PACKET3_3D_DRAW_IMMD_2: 1756513bcb46SDave Airlie if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) { 1757551ebd83SDave Airlie DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n"); 1758551ebd83SDave Airlie return -EINVAL; 1759551ebd83SDave Airlie } 1760513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1761551ebd83SDave Airlie track->immd_dwords = pkt->count; 1762551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1763551ebd83SDave Airlie if (r) 1764551ebd83SDave Airlie return r; 1765551ebd83SDave Airlie break; 1766771fe6b9SJerome Glisse /* triggers drawing using in-packet vertex data */ 1767771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF_2: 1768513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1769551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1770551ebd83SDave Airlie if (r) 1771551ebd83SDave Airlie return r; 1772551ebd83SDave Airlie break; 1773771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1774771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX_2: 1775513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx); 1776551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1777551ebd83SDave Airlie if (r) 1778551ebd83SDave Airlie return r; 1779551ebd83SDave Airlie break; 1780771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1781771fe6b9SJerome Glisse case PACKET3_3D_DRAW_VBUF: 1782513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1783551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1784551ebd83SDave Airlie if (r) 1785551ebd83SDave Airlie return r; 1786551ebd83SDave Airlie break; 1787771fe6b9SJerome Glisse /* triggers drawing of vertex buffers setup elsewhere */ 1788771fe6b9SJerome Glisse case PACKET3_3D_DRAW_INDX: 1789513bcb46SDave Airlie track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1); 1790551ebd83SDave Airlie r = r100_cs_track_check(p->rdev, track); 1791551ebd83SDave Airlie if (r) 1792551ebd83SDave Airlie return r; 1793551ebd83SDave Airlie break; 1794771fe6b9SJerome Glisse /* triggers drawing using indices to vertex buffer */ 1795771fe6b9SJerome Glisse case PACKET3_NOP: 1796771fe6b9SJerome Glisse break; 1797771fe6b9SJerome Glisse default: 1798771fe6b9SJerome Glisse DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode); 1799771fe6b9SJerome Glisse return -EINVAL; 1800771fe6b9SJerome Glisse } 1801771fe6b9SJerome Glisse return 0; 1802771fe6b9SJerome Glisse } 1803771fe6b9SJerome Glisse 1804771fe6b9SJerome Glisse int r100_cs_parse(struct radeon_cs_parser *p) 1805771fe6b9SJerome Glisse { 1806771fe6b9SJerome Glisse struct radeon_cs_packet pkt; 18079f022ddfSJerome Glisse struct r100_cs_track *track; 1808771fe6b9SJerome Glisse int r; 1809771fe6b9SJerome Glisse 18109f022ddfSJerome Glisse track = kzalloc(sizeof(*track), GFP_KERNEL); 18119f022ddfSJerome Glisse r100_cs_track_clear(p->rdev, track); 18129f022ddfSJerome Glisse p->track = track; 1813771fe6b9SJerome Glisse do { 1814771fe6b9SJerome Glisse r = r100_cs_packet_parse(p, &pkt, p->idx); 1815771fe6b9SJerome Glisse if (r) { 1816771fe6b9SJerome Glisse return r; 1817771fe6b9SJerome Glisse } 1818771fe6b9SJerome Glisse p->idx += pkt.count + 2; 1819771fe6b9SJerome Glisse switch (pkt.type) { 1820771fe6b9SJerome Glisse case PACKET_TYPE0: 1821551ebd83SDave Airlie if (p->rdev->family >= CHIP_R200) 1822551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1823551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1824551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1825551ebd83SDave Airlie &r200_packet0_check); 1826551ebd83SDave Airlie else 1827551ebd83SDave Airlie r = r100_cs_parse_packet0(p, &pkt, 1828551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm, 1829551ebd83SDave Airlie p->rdev->config.r100.reg_safe_bm_size, 1830551ebd83SDave Airlie &r100_packet0_check); 1831771fe6b9SJerome Glisse break; 1832771fe6b9SJerome Glisse case PACKET_TYPE2: 1833771fe6b9SJerome Glisse break; 1834771fe6b9SJerome Glisse case PACKET_TYPE3: 1835771fe6b9SJerome Glisse r = r100_packet3_check(p, &pkt); 1836771fe6b9SJerome Glisse break; 1837771fe6b9SJerome Glisse default: 1838771fe6b9SJerome Glisse DRM_ERROR("Unknown packet type %d !\n", 1839771fe6b9SJerome Glisse pkt.type); 1840771fe6b9SJerome Glisse return -EINVAL; 1841771fe6b9SJerome Glisse } 1842771fe6b9SJerome Glisse if (r) { 1843771fe6b9SJerome Glisse return r; 1844771fe6b9SJerome Glisse } 1845771fe6b9SJerome Glisse } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw); 1846771fe6b9SJerome Glisse return 0; 1847771fe6b9SJerome Glisse } 1848771fe6b9SJerome Glisse 1849771fe6b9SJerome Glisse 1850771fe6b9SJerome Glisse /* 1851771fe6b9SJerome Glisse * Global GPU functions 1852771fe6b9SJerome Glisse */ 1853771fe6b9SJerome Glisse void r100_errata(struct radeon_device *rdev) 1854771fe6b9SJerome Glisse { 1855771fe6b9SJerome Glisse rdev->pll_errata = 0; 1856771fe6b9SJerome Glisse 1857771fe6b9SJerome Glisse if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) { 1858771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS; 1859771fe6b9SJerome Glisse } 1860771fe6b9SJerome Glisse 1861771fe6b9SJerome Glisse if (rdev->family == CHIP_RV100 || 1862771fe6b9SJerome Glisse rdev->family == CHIP_RS100 || 1863771fe6b9SJerome Glisse rdev->family == CHIP_RS200) { 1864771fe6b9SJerome Glisse rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY; 1865771fe6b9SJerome Glisse } 1866771fe6b9SJerome Glisse } 1867771fe6b9SJerome Glisse 1868771fe6b9SJerome Glisse /* Wait for vertical sync on primary CRTC */ 1869771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync(struct radeon_device *rdev) 1870771fe6b9SJerome Glisse { 1871771fe6b9SJerome Glisse uint32_t crtc_gen_cntl, tmp; 1872771fe6b9SJerome Glisse int i; 1873771fe6b9SJerome Glisse 1874771fe6b9SJerome Glisse crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL); 1875771fe6b9SJerome Glisse if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) || 1876771fe6b9SJerome Glisse !(crtc_gen_cntl & RADEON_CRTC_EN)) { 1877771fe6b9SJerome Glisse return; 1878771fe6b9SJerome Glisse } 1879771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1880771fe6b9SJerome Glisse WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR); 1881771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1882771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC_STATUS); 1883771fe6b9SJerome Glisse if (tmp & RADEON_CRTC_VBLANK_SAVE) { 1884771fe6b9SJerome Glisse return; 1885771fe6b9SJerome Glisse } 1886771fe6b9SJerome Glisse DRM_UDELAY(1); 1887771fe6b9SJerome Glisse } 1888771fe6b9SJerome Glisse } 1889771fe6b9SJerome Glisse 1890771fe6b9SJerome Glisse /* Wait for vertical sync on secondary CRTC */ 1891771fe6b9SJerome Glisse void r100_gpu_wait_for_vsync2(struct radeon_device *rdev) 1892771fe6b9SJerome Glisse { 1893771fe6b9SJerome Glisse uint32_t crtc2_gen_cntl, tmp; 1894771fe6b9SJerome Glisse int i; 1895771fe6b9SJerome Glisse 1896771fe6b9SJerome Glisse crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL); 1897771fe6b9SJerome Glisse if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) || 1898771fe6b9SJerome Glisse !(crtc2_gen_cntl & RADEON_CRTC2_EN)) 1899771fe6b9SJerome Glisse return; 1900771fe6b9SJerome Glisse 1901771fe6b9SJerome Glisse /* Clear the CRTC_VBLANK_SAVE bit */ 1902771fe6b9SJerome Glisse WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR); 1903771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1904771fe6b9SJerome Glisse tmp = RREG32(RADEON_CRTC2_STATUS); 1905771fe6b9SJerome Glisse if (tmp & RADEON_CRTC2_VBLANK_SAVE) { 1906771fe6b9SJerome Glisse return; 1907771fe6b9SJerome Glisse } 1908771fe6b9SJerome Glisse DRM_UDELAY(1); 1909771fe6b9SJerome Glisse } 1910771fe6b9SJerome Glisse } 1911771fe6b9SJerome Glisse 1912771fe6b9SJerome Glisse int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n) 1913771fe6b9SJerome Glisse { 1914771fe6b9SJerome Glisse unsigned i; 1915771fe6b9SJerome Glisse uint32_t tmp; 1916771fe6b9SJerome Glisse 1917771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1918771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK; 1919771fe6b9SJerome Glisse if (tmp >= n) { 1920771fe6b9SJerome Glisse return 0; 1921771fe6b9SJerome Glisse } 1922771fe6b9SJerome Glisse DRM_UDELAY(1); 1923771fe6b9SJerome Glisse } 1924771fe6b9SJerome Glisse return -1; 1925771fe6b9SJerome Glisse } 1926771fe6b9SJerome Glisse 1927771fe6b9SJerome Glisse int r100_gui_wait_for_idle(struct radeon_device *rdev) 1928771fe6b9SJerome Glisse { 1929771fe6b9SJerome Glisse unsigned i; 1930771fe6b9SJerome Glisse uint32_t tmp; 1931771fe6b9SJerome Glisse 1932771fe6b9SJerome Glisse if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) { 1933771fe6b9SJerome Glisse printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !" 1934771fe6b9SJerome Glisse " Bad things might happen.\n"); 1935771fe6b9SJerome Glisse } 1936771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1937771fe6b9SJerome Glisse tmp = RREG32(RADEON_RBBM_STATUS); 19384612dc97SAlex Deucher if (!(tmp & RADEON_RBBM_ACTIVE)) { 1939771fe6b9SJerome Glisse return 0; 1940771fe6b9SJerome Glisse } 1941771fe6b9SJerome Glisse DRM_UDELAY(1); 1942771fe6b9SJerome Glisse } 1943771fe6b9SJerome Glisse return -1; 1944771fe6b9SJerome Glisse } 1945771fe6b9SJerome Glisse 1946771fe6b9SJerome Glisse int r100_mc_wait_for_idle(struct radeon_device *rdev) 1947771fe6b9SJerome Glisse { 1948771fe6b9SJerome Glisse unsigned i; 1949771fe6b9SJerome Glisse uint32_t tmp; 1950771fe6b9SJerome Glisse 1951771fe6b9SJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 1952771fe6b9SJerome Glisse /* read MC_STATUS */ 19534612dc97SAlex Deucher tmp = RREG32(RADEON_MC_STATUS); 19544612dc97SAlex Deucher if (tmp & RADEON_MC_IDLE) { 1955771fe6b9SJerome Glisse return 0; 1956771fe6b9SJerome Glisse } 1957771fe6b9SJerome Glisse DRM_UDELAY(1); 1958771fe6b9SJerome Glisse } 1959771fe6b9SJerome Glisse return -1; 1960771fe6b9SJerome Glisse } 1961771fe6b9SJerome Glisse 1962225758d8SJerome Glisse void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 1963771fe6b9SJerome Glisse { 1964225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 1965225758d8SJerome Glisse lockup->last_jiffies = jiffies; 1966771fe6b9SJerome Glisse } 1967771fe6b9SJerome Glisse 1968225758d8SJerome Glisse /** 1969225758d8SJerome Glisse * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information 1970225758d8SJerome Glisse * @rdev: radeon device structure 1971225758d8SJerome Glisse * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations 1972225758d8SJerome Glisse * @cp: radeon_cp structure holding CP information 1973225758d8SJerome Glisse * 1974225758d8SJerome Glisse * We don't need to initialize the lockup tracking information as we will either 1975225758d8SJerome Glisse * have CP rptr to a different value of jiffies wrap around which will force 1976225758d8SJerome Glisse * initialization of the lockup tracking informations. 1977225758d8SJerome Glisse * 1978225758d8SJerome Glisse * A possible false positivie is if we get call after while and last_cp_rptr == 1979225758d8SJerome Glisse * the current CP rptr, even if it's unlikely it might happen. To avoid this 1980225758d8SJerome Glisse * if the elapsed time since last call is bigger than 2 second than we return 1981225758d8SJerome Glisse * false and update the tracking information. Due to this the caller must call 1982225758d8SJerome Glisse * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported 1983225758d8SJerome Glisse * the fencing code should be cautious about that. 1984225758d8SJerome Glisse * 1985225758d8SJerome Glisse * Caller should write to the ring to force CP to do something so we don't get 1986225758d8SJerome Glisse * false positive when CP is just gived nothing to do. 1987225758d8SJerome Glisse * 1988225758d8SJerome Glisse **/ 1989225758d8SJerome Glisse bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp) 1990771fe6b9SJerome Glisse { 1991225758d8SJerome Glisse unsigned long cjiffies, elapsed; 1992771fe6b9SJerome Glisse 1993225758d8SJerome Glisse cjiffies = jiffies; 1994225758d8SJerome Glisse if (!time_after(cjiffies, lockup->last_jiffies)) { 1995225758d8SJerome Glisse /* likely a wrap around */ 1996225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 1997225758d8SJerome Glisse lockup->last_jiffies = jiffies; 1998225758d8SJerome Glisse return false; 1999225758d8SJerome Glisse } 2000225758d8SJerome Glisse if (cp->rptr != lockup->last_cp_rptr) { 2001225758d8SJerome Glisse /* CP is still working no lockup */ 2002225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2003225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2004225758d8SJerome Glisse return false; 2005225758d8SJerome Glisse } 2006225758d8SJerome Glisse elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies); 2007225758d8SJerome Glisse if (elapsed >= 3000) { 2008225758d8SJerome Glisse /* very likely the improbable case where current 2009225758d8SJerome Glisse * rptr is equal to last recorded, a while ago, rptr 2010225758d8SJerome Glisse * this is more likely a false positive update tracking 2011225758d8SJerome Glisse * information which should force us to be recall at 2012225758d8SJerome Glisse * latter point 2013225758d8SJerome Glisse */ 2014225758d8SJerome Glisse lockup->last_cp_rptr = cp->rptr; 2015225758d8SJerome Glisse lockup->last_jiffies = jiffies; 2016225758d8SJerome Glisse return false; 2017225758d8SJerome Glisse } 2018225758d8SJerome Glisse if (elapsed >= 1000) { 2019225758d8SJerome Glisse dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed); 2020225758d8SJerome Glisse return true; 2021225758d8SJerome Glisse } 2022225758d8SJerome Glisse /* give a chance to the GPU ... */ 2023225758d8SJerome Glisse return false; 2024771fe6b9SJerome Glisse } 2025771fe6b9SJerome Glisse 2026225758d8SJerome Glisse bool r100_gpu_is_lockup(struct radeon_device *rdev) 2027771fe6b9SJerome Glisse { 2028225758d8SJerome Glisse u32 rbbm_status; 2029225758d8SJerome Glisse int r; 2030771fe6b9SJerome Glisse 2031225758d8SJerome Glisse rbbm_status = RREG32(R_000E40_RBBM_STATUS); 2032225758d8SJerome Glisse if (!G_000E40_GUI_ACTIVE(rbbm_status)) { 2033225758d8SJerome Glisse r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp); 2034225758d8SJerome Glisse return false; 2035225758d8SJerome Glisse } 2036225758d8SJerome Glisse /* force CP activities */ 2037225758d8SJerome Glisse r = radeon_ring_lock(rdev, 2); 2038225758d8SJerome Glisse if (!r) { 2039225758d8SJerome Glisse /* PACKET2 NOP */ 2040225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 2041225758d8SJerome Glisse radeon_ring_write(rdev, 0x80000000); 2042225758d8SJerome Glisse radeon_ring_unlock_commit(rdev); 2043225758d8SJerome Glisse } 2044225758d8SJerome Glisse rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR); 2045225758d8SJerome Glisse return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp); 2046225758d8SJerome Glisse } 2047225758d8SJerome Glisse 204890aca4d2SJerome Glisse void r100_bm_disable(struct radeon_device *rdev) 204990aca4d2SJerome Glisse { 205090aca4d2SJerome Glisse u32 tmp; 205190aca4d2SJerome Glisse 205290aca4d2SJerome Glisse /* disable bus mastering */ 205390aca4d2SJerome Glisse tmp = RREG32(R_000030_BUS_CNTL); 205490aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044); 2055771fe6b9SJerome Glisse mdelay(1); 205690aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042); 205790aca4d2SJerome Glisse mdelay(1); 205890aca4d2SJerome Glisse WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040); 205990aca4d2SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 206090aca4d2SJerome Glisse mdelay(1); 206190aca4d2SJerome Glisse pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp); 206290aca4d2SJerome Glisse pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB); 206390aca4d2SJerome Glisse mdelay(1); 206490aca4d2SJerome Glisse } 206590aca4d2SJerome Glisse 2066a2d07b74SJerome Glisse int r100_asic_reset(struct radeon_device *rdev) 2067771fe6b9SJerome Glisse { 206890aca4d2SJerome Glisse struct r100_mc_save save; 206990aca4d2SJerome Glisse u32 status, tmp; 2070771fe6b9SJerome Glisse 207190aca4d2SJerome Glisse r100_mc_stop(rdev, &save); 207290aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 207390aca4d2SJerome Glisse if (!G_000E40_GUI_ACTIVE(status)) { 2074771fe6b9SJerome Glisse return 0; 2075771fe6b9SJerome Glisse } 207690aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 207790aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 207890aca4d2SJerome Glisse /* stop CP */ 207990aca4d2SJerome Glisse WREG32(RADEON_CP_CSQ_CNTL, 0); 208090aca4d2SJerome Glisse tmp = RREG32(RADEON_CP_RB_CNTL); 208190aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA); 208290aca4d2SJerome Glisse WREG32(RADEON_CP_RB_RPTR_WR, 0); 208390aca4d2SJerome Glisse WREG32(RADEON_CP_RB_WPTR, 0); 208490aca4d2SJerome Glisse WREG32(RADEON_CP_RB_CNTL, tmp); 208590aca4d2SJerome Glisse /* save PCI state */ 208690aca4d2SJerome Glisse pci_save_state(rdev->pdev); 208790aca4d2SJerome Glisse /* disable bus mastering */ 208890aca4d2SJerome Glisse r100_bm_disable(rdev); 208990aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) | 209090aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RE(1) | 209190aca4d2SJerome Glisse S_0000F0_SOFT_RESET_PP(1) | 209290aca4d2SJerome Glisse S_0000F0_SOFT_RESET_RB(1)); 209390aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 209490aca4d2SJerome Glisse mdelay(500); 209590aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 209690aca4d2SJerome Glisse mdelay(1); 209790aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 209890aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 2099771fe6b9SJerome Glisse /* reset CP */ 210090aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1)); 210190aca4d2SJerome Glisse RREG32(R_0000F0_RBBM_SOFT_RESET); 210290aca4d2SJerome Glisse mdelay(500); 210390aca4d2SJerome Glisse WREG32(R_0000F0_RBBM_SOFT_RESET, 0); 210490aca4d2SJerome Glisse mdelay(1); 210590aca4d2SJerome Glisse status = RREG32(R_000E40_RBBM_STATUS); 210690aca4d2SJerome Glisse dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status); 210790aca4d2SJerome Glisse /* restore PCI & busmastering */ 210890aca4d2SJerome Glisse pci_restore_state(rdev->pdev); 210990aca4d2SJerome Glisse r100_enable_bm(rdev); 2110771fe6b9SJerome Glisse /* Check if GPU is idle */ 211190aca4d2SJerome Glisse if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) || 211290aca4d2SJerome Glisse G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) { 211390aca4d2SJerome Glisse dev_err(rdev->dev, "failed to reset GPU\n"); 211490aca4d2SJerome Glisse rdev->gpu_lockup = true; 2115771fe6b9SJerome Glisse return -1; 2116771fe6b9SJerome Glisse } 211790aca4d2SJerome Glisse r100_mc_resume(rdev, &save); 211890aca4d2SJerome Glisse dev_info(rdev->dev, "GPU reset succeed\n"); 2119771fe6b9SJerome Glisse return 0; 2120771fe6b9SJerome Glisse } 2121771fe6b9SJerome Glisse 212292cde00cSAlex Deucher void r100_set_common_regs(struct radeon_device *rdev) 212392cde00cSAlex Deucher { 21242739d49cSAlex Deucher struct drm_device *dev = rdev->ddev; 21252739d49cSAlex Deucher bool force_dac2 = false; 2126d668046cSDave Airlie u32 tmp; 21272739d49cSAlex Deucher 212892cde00cSAlex Deucher /* set these so they don't interfere with anything */ 212992cde00cSAlex Deucher WREG32(RADEON_OV0_SCALE_CNTL, 0); 213092cde00cSAlex Deucher WREG32(RADEON_SUBPIC_CNTL, 0); 213192cde00cSAlex Deucher WREG32(RADEON_VIPH_CONTROL, 0); 213292cde00cSAlex Deucher WREG32(RADEON_I2C_CNTL_1, 0); 213392cde00cSAlex Deucher WREG32(RADEON_DVI_I2C_CNTL_1, 0); 213492cde00cSAlex Deucher WREG32(RADEON_CAP0_TRIG_CNTL, 0); 213592cde00cSAlex Deucher WREG32(RADEON_CAP1_TRIG_CNTL, 0); 21362739d49cSAlex Deucher 21372739d49cSAlex Deucher /* always set up dac2 on rn50 and some rv100 as lots 21382739d49cSAlex Deucher * of servers seem to wire it up to a VGA port but 21392739d49cSAlex Deucher * don't report it in the bios connector 21402739d49cSAlex Deucher * table. 21412739d49cSAlex Deucher */ 21422739d49cSAlex Deucher switch (dev->pdev->device) { 21432739d49cSAlex Deucher /* RN50 */ 21442739d49cSAlex Deucher case 0x515e: 21452739d49cSAlex Deucher case 0x5969: 21462739d49cSAlex Deucher force_dac2 = true; 21472739d49cSAlex Deucher break; 21482739d49cSAlex Deucher /* RV100*/ 21492739d49cSAlex Deucher case 0x5159: 21502739d49cSAlex Deucher case 0x515a: 21512739d49cSAlex Deucher /* DELL triple head servers */ 21522739d49cSAlex Deucher if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) && 21532739d49cSAlex Deucher ((dev->pdev->subsystem_device == 0x016c) || 21542739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016d) || 21552739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016e) || 21562739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x016f) || 21572739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0170) || 21582739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017d) || 21592739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x017e) || 21602739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x0183) || 21612739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x018a) || 21622739d49cSAlex Deucher (dev->pdev->subsystem_device == 0x019a))) 21632739d49cSAlex Deucher force_dac2 = true; 21642739d49cSAlex Deucher break; 21652739d49cSAlex Deucher } 21662739d49cSAlex Deucher 21672739d49cSAlex Deucher if (force_dac2) { 21682739d49cSAlex Deucher u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG); 21692739d49cSAlex Deucher u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL); 21702739d49cSAlex Deucher u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2); 21712739d49cSAlex Deucher 21722739d49cSAlex Deucher /* For CRT on DAC2, don't turn it on if BIOS didn't 21732739d49cSAlex Deucher enable it, even it's detected. 21742739d49cSAlex Deucher */ 21752739d49cSAlex Deucher 21762739d49cSAlex Deucher /* force it to crtc0 */ 21772739d49cSAlex Deucher dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL; 21782739d49cSAlex Deucher dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL; 21792739d49cSAlex Deucher disp_hw_debug |= RADEON_CRT2_DISP1_SEL; 21802739d49cSAlex Deucher 21812739d49cSAlex Deucher /* set up the TV DAC */ 21822739d49cSAlex Deucher tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL | 21832739d49cSAlex Deucher RADEON_TV_DAC_STD_MASK | 21842739d49cSAlex Deucher RADEON_TV_DAC_RDACPD | 21852739d49cSAlex Deucher RADEON_TV_DAC_GDACPD | 21862739d49cSAlex Deucher RADEON_TV_DAC_BDACPD | 21872739d49cSAlex Deucher RADEON_TV_DAC_BGADJ_MASK | 21882739d49cSAlex Deucher RADEON_TV_DAC_DACADJ_MASK); 21892739d49cSAlex Deucher tv_dac_cntl |= (RADEON_TV_DAC_NBLANK | 21902739d49cSAlex Deucher RADEON_TV_DAC_NHOLD | 21912739d49cSAlex Deucher RADEON_TV_DAC_STD_PS2 | 21922739d49cSAlex Deucher (0x58 << 16)); 21932739d49cSAlex Deucher 21942739d49cSAlex Deucher WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl); 21952739d49cSAlex Deucher WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug); 21962739d49cSAlex Deucher WREG32(RADEON_DAC_CNTL2, dac2_cntl); 21972739d49cSAlex Deucher } 2198d668046cSDave Airlie 2199d668046cSDave Airlie /* switch PM block to ACPI mode */ 2200d668046cSDave Airlie tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL); 2201d668046cSDave Airlie tmp &= ~RADEON_PM_MODE_SEL; 2202d668046cSDave Airlie WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp); 2203d668046cSDave Airlie 220492cde00cSAlex Deucher } 2205771fe6b9SJerome Glisse 2206771fe6b9SJerome Glisse /* 2207771fe6b9SJerome Glisse * VRAM info 2208771fe6b9SJerome Glisse */ 2209771fe6b9SJerome Glisse static void r100_vram_get_type(struct radeon_device *rdev) 2210771fe6b9SJerome Glisse { 2211771fe6b9SJerome Glisse uint32_t tmp; 2212771fe6b9SJerome Glisse 2213771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = false; 2214771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2215771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2216771fe6b9SJerome Glisse else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR) 2217771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2218771fe6b9SJerome Glisse if ((rdev->family == CHIP_RV100) || 2219771fe6b9SJerome Glisse (rdev->family == CHIP_RS100) || 2220771fe6b9SJerome Glisse (rdev->family == CHIP_RS200)) { 2221771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2222771fe6b9SJerome Glisse if (tmp & RV100_HALF_MODE) { 2223771fe6b9SJerome Glisse rdev->mc.vram_width = 32; 2224771fe6b9SJerome Glisse } else { 2225771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2226771fe6b9SJerome Glisse } 2227771fe6b9SJerome Glisse if (rdev->flags & RADEON_SINGLE_CRTC) { 2228771fe6b9SJerome Glisse rdev->mc.vram_width /= 4; 2229771fe6b9SJerome Glisse rdev->mc.vram_is_ddr = true; 2230771fe6b9SJerome Glisse } 2231771fe6b9SJerome Glisse } else if (rdev->family <= CHIP_RV280) { 2232771fe6b9SJerome Glisse tmp = RREG32(RADEON_MEM_CNTL); 2233771fe6b9SJerome Glisse if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) { 2234771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2235771fe6b9SJerome Glisse } else { 2236771fe6b9SJerome Glisse rdev->mc.vram_width = 64; 2237771fe6b9SJerome Glisse } 2238771fe6b9SJerome Glisse } else { 2239771fe6b9SJerome Glisse /* newer IGPs */ 2240771fe6b9SJerome Glisse rdev->mc.vram_width = 128; 2241771fe6b9SJerome Glisse } 2242771fe6b9SJerome Glisse } 2243771fe6b9SJerome Glisse 22442a0f8918SDave Airlie static u32 r100_get_accessible_vram(struct radeon_device *rdev) 2245771fe6b9SJerome Glisse { 22462a0f8918SDave Airlie u32 aper_size; 22472a0f8918SDave Airlie u8 byte; 22482a0f8918SDave Airlie 22492a0f8918SDave Airlie aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 22502a0f8918SDave Airlie 22512a0f8918SDave Airlie /* Set HDP_APER_CNTL only on cards that are known not to be broken, 22522a0f8918SDave Airlie * that is has the 2nd generation multifunction PCI interface 22532a0f8918SDave Airlie */ 22542a0f8918SDave Airlie if (rdev->family == CHIP_RV280 || 22552a0f8918SDave Airlie rdev->family >= CHIP_RV350) { 22562a0f8918SDave Airlie WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL, 22572a0f8918SDave Airlie ~RADEON_HDP_APER_CNTL); 22582a0f8918SDave Airlie DRM_INFO("Generation 2 PCI interface, using max accessible memory\n"); 22592a0f8918SDave Airlie return aper_size * 2; 22602a0f8918SDave Airlie } 22612a0f8918SDave Airlie 22622a0f8918SDave Airlie /* Older cards have all sorts of funny issues to deal with. First 22632a0f8918SDave Airlie * check if it's a multifunction card by reading the PCI config 22642a0f8918SDave Airlie * header type... Limit those to one aperture size 22652a0f8918SDave Airlie */ 22662a0f8918SDave Airlie pci_read_config_byte(rdev->pdev, 0xe, &byte); 22672a0f8918SDave Airlie if (byte & 0x80) { 22682a0f8918SDave Airlie DRM_INFO("Generation 1 PCI interface in multifunction mode\n"); 22692a0f8918SDave Airlie DRM_INFO("Limiting VRAM to one aperture\n"); 22702a0f8918SDave Airlie return aper_size; 22712a0f8918SDave Airlie } 22722a0f8918SDave Airlie 22732a0f8918SDave Airlie /* Single function older card. We read HDP_APER_CNTL to see how the BIOS 22742a0f8918SDave Airlie * have set it up. We don't write this as it's broken on some ASICs but 22752a0f8918SDave Airlie * we expect the BIOS to have done the right thing (might be too optimistic...) 22762a0f8918SDave Airlie */ 22772a0f8918SDave Airlie if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL) 22782a0f8918SDave Airlie return aper_size * 2; 22792a0f8918SDave Airlie return aper_size; 22802a0f8918SDave Airlie } 22812a0f8918SDave Airlie 22822a0f8918SDave Airlie void r100_vram_init_sizes(struct radeon_device *rdev) 22832a0f8918SDave Airlie { 22842a0f8918SDave Airlie u64 config_aper_size; 22852a0f8918SDave Airlie 2286d594e46aSJerome Glisse /* work out accessible VRAM */ 2287d594e46aSJerome Glisse rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0); 2288d594e46aSJerome Glisse rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0); 228951e5fcd3SJerome Glisse rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev); 229051e5fcd3SJerome Glisse /* FIXME we don't use the second aperture yet when we could use it */ 229151e5fcd3SJerome Glisse if (rdev->mc.visible_vram_size > rdev->mc.aper_size) 229251e5fcd3SJerome Glisse rdev->mc.visible_vram_size = rdev->mc.aper_size; 22932a0f8918SDave Airlie config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE); 2294771fe6b9SJerome Glisse if (rdev->flags & RADEON_IS_IGP) { 2295771fe6b9SJerome Glisse uint32_t tom; 2296771fe6b9SJerome Glisse /* read NB_TOM to get the amount of ram stolen for the GPU */ 2297771fe6b9SJerome Glisse tom = RREG32(RADEON_NB_TOM); 22987a50f01aSDave Airlie rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16); 22997a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 23007a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2301771fe6b9SJerome Glisse } else { 23027a50f01aSDave Airlie rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE); 2303771fe6b9SJerome Glisse /* Some production boards of m6 will report 0 2304771fe6b9SJerome Glisse * if it's 8 MB 2305771fe6b9SJerome Glisse */ 23067a50f01aSDave Airlie if (rdev->mc.real_vram_size == 0) { 23077a50f01aSDave Airlie rdev->mc.real_vram_size = 8192 * 1024; 23087a50f01aSDave Airlie WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size); 2309771fe6b9SJerome Glisse } 23102a0f8918SDave Airlie /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM - 2311d594e46aSJerome Glisse * Novell bug 204882 + along with lots of ubuntu ones 2312d594e46aSJerome Glisse */ 23137a50f01aSDave Airlie if (config_aper_size > rdev->mc.real_vram_size) 23147a50f01aSDave Airlie rdev->mc.mc_vram_size = config_aper_size; 23157a50f01aSDave Airlie else 23167a50f01aSDave Airlie rdev->mc.mc_vram_size = rdev->mc.real_vram_size; 2317771fe6b9SJerome Glisse } 2318d594e46aSJerome Glisse } 23192a0f8918SDave Airlie 232028d52043SDave Airlie void r100_vga_set_state(struct radeon_device *rdev, bool state) 232128d52043SDave Airlie { 232228d52043SDave Airlie uint32_t temp; 232328d52043SDave Airlie 232428d52043SDave Airlie temp = RREG32(RADEON_CONFIG_CNTL); 232528d52043SDave Airlie if (state == false) { 232628d52043SDave Airlie temp &= ~(1<<8); 232728d52043SDave Airlie temp |= (1<<9); 232828d52043SDave Airlie } else { 232928d52043SDave Airlie temp &= ~(1<<9); 233028d52043SDave Airlie } 233128d52043SDave Airlie WREG32(RADEON_CONFIG_CNTL, temp); 233228d52043SDave Airlie } 233328d52043SDave Airlie 2334d594e46aSJerome Glisse void r100_mc_init(struct radeon_device *rdev) 23352a0f8918SDave Airlie { 2336d594e46aSJerome Glisse u64 base; 23372a0f8918SDave Airlie 2338d594e46aSJerome Glisse r100_vram_get_type(rdev); 23392a0f8918SDave Airlie r100_vram_init_sizes(rdev); 2340d594e46aSJerome Glisse base = rdev->mc.aper_base; 2341d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_IGP) 2342d594e46aSJerome Glisse base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16; 2343d594e46aSJerome Glisse radeon_vram_location(rdev, &rdev->mc, base); 2344d594e46aSJerome Glisse if (!(rdev->flags & RADEON_IS_AGP)) 2345d594e46aSJerome Glisse radeon_gtt_location(rdev, &rdev->mc); 2346f47299c5SAlex Deucher radeon_update_bandwidth_info(rdev); 2347771fe6b9SJerome Glisse } 2348771fe6b9SJerome Glisse 2349771fe6b9SJerome Glisse 2350771fe6b9SJerome Glisse /* 2351771fe6b9SJerome Glisse * Indirect registers accessor 2352771fe6b9SJerome Glisse */ 2353771fe6b9SJerome Glisse void r100_pll_errata_after_index(struct radeon_device *rdev) 2354771fe6b9SJerome Glisse { 2355771fe6b9SJerome Glisse if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) { 2356771fe6b9SJerome Glisse return; 2357771fe6b9SJerome Glisse } 2358771fe6b9SJerome Glisse (void)RREG32(RADEON_CLOCK_CNTL_DATA); 2359771fe6b9SJerome Glisse (void)RREG32(RADEON_CRTC_GEN_CNTL); 2360771fe6b9SJerome Glisse } 2361771fe6b9SJerome Glisse 2362771fe6b9SJerome Glisse static void r100_pll_errata_after_data(struct radeon_device *rdev) 2363771fe6b9SJerome Glisse { 2364771fe6b9SJerome Glisse /* This workarounds is necessary on RV100, RS100 and RS200 chips 2365771fe6b9SJerome Glisse * or the chip could hang on a subsequent access 2366771fe6b9SJerome Glisse */ 2367771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) { 2368771fe6b9SJerome Glisse udelay(5000); 2369771fe6b9SJerome Glisse } 2370771fe6b9SJerome Glisse 2371771fe6b9SJerome Glisse /* This function is required to workaround a hardware bug in some (all?) 2372771fe6b9SJerome Glisse * revisions of the R300. This workaround should be called after every 2373771fe6b9SJerome Glisse * CLOCK_CNTL_INDEX register access. If not, register reads afterward 2374771fe6b9SJerome Glisse * may not be correct. 2375771fe6b9SJerome Glisse */ 2376771fe6b9SJerome Glisse if (rdev->pll_errata & CHIP_ERRATA_R300_CG) { 2377771fe6b9SJerome Glisse uint32_t save, tmp; 2378771fe6b9SJerome Glisse 2379771fe6b9SJerome Glisse save = RREG32(RADEON_CLOCK_CNTL_INDEX); 2380771fe6b9SJerome Glisse tmp = save & ~(0x3f | RADEON_PLL_WR_EN); 2381771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, tmp); 2382771fe6b9SJerome Glisse tmp = RREG32(RADEON_CLOCK_CNTL_DATA); 2383771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_INDEX, save); 2384771fe6b9SJerome Glisse } 2385771fe6b9SJerome Glisse } 2386771fe6b9SJerome Glisse 2387771fe6b9SJerome Glisse uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg) 2388771fe6b9SJerome Glisse { 2389771fe6b9SJerome Glisse uint32_t data; 2390771fe6b9SJerome Glisse 2391771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f); 2392771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2393771fe6b9SJerome Glisse data = RREG32(RADEON_CLOCK_CNTL_DATA); 2394771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2395771fe6b9SJerome Glisse return data; 2396771fe6b9SJerome Glisse } 2397771fe6b9SJerome Glisse 2398771fe6b9SJerome Glisse void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v) 2399771fe6b9SJerome Glisse { 2400771fe6b9SJerome Glisse WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN)); 2401771fe6b9SJerome Glisse r100_pll_errata_after_index(rdev); 2402771fe6b9SJerome Glisse WREG32(RADEON_CLOCK_CNTL_DATA, v); 2403771fe6b9SJerome Glisse r100_pll_errata_after_data(rdev); 2404771fe6b9SJerome Glisse } 2405771fe6b9SJerome Glisse 2406d4550907SJerome Glisse void r100_set_safe_registers(struct radeon_device *rdev) 2407068a117cSJerome Glisse { 2408551ebd83SDave Airlie if (ASIC_IS_RN50(rdev)) { 2409551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm; 2410551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm); 2411551ebd83SDave Airlie } else if (rdev->family < CHIP_R200) { 2412551ebd83SDave Airlie rdev->config.r100.reg_safe_bm = r100_reg_safe_bm; 2413551ebd83SDave Airlie rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm); 2414551ebd83SDave Airlie } else { 2415d4550907SJerome Glisse r200_set_safe_registers(rdev); 2416551ebd83SDave Airlie } 2417068a117cSJerome Glisse } 2418068a117cSJerome Glisse 2419771fe6b9SJerome Glisse /* 2420771fe6b9SJerome Glisse * Debugfs info 2421771fe6b9SJerome Glisse */ 2422771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2423771fe6b9SJerome Glisse static int r100_debugfs_rbbm_info(struct seq_file *m, void *data) 2424771fe6b9SJerome Glisse { 2425771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2426771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2427771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2428771fe6b9SJerome Glisse uint32_t reg, value; 2429771fe6b9SJerome Glisse unsigned i; 2430771fe6b9SJerome Glisse 2431771fe6b9SJerome Glisse seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS)); 2432771fe6b9SJerome Glisse seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C)); 2433771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2434771fe6b9SJerome Glisse for (i = 0; i < 64; i++) { 2435771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100); 2436771fe6b9SJerome Glisse reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2; 2437771fe6b9SJerome Glisse WREG32(RADEON_RBBM_CMDFIFO_ADDR, i); 2438771fe6b9SJerome Glisse value = RREG32(RADEON_RBBM_CMDFIFO_DATA); 2439771fe6b9SJerome Glisse seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value); 2440771fe6b9SJerome Glisse } 2441771fe6b9SJerome Glisse return 0; 2442771fe6b9SJerome Glisse } 2443771fe6b9SJerome Glisse 2444771fe6b9SJerome Glisse static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data) 2445771fe6b9SJerome Glisse { 2446771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2447771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2448771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2449771fe6b9SJerome Glisse uint32_t rdp, wdp; 2450771fe6b9SJerome Glisse unsigned count, i, j; 2451771fe6b9SJerome Glisse 2452771fe6b9SJerome Glisse radeon_ring_free_size(rdev); 2453771fe6b9SJerome Glisse rdp = RREG32(RADEON_CP_RB_RPTR); 2454771fe6b9SJerome Glisse wdp = RREG32(RADEON_CP_RB_WPTR); 2455771fe6b9SJerome Glisse count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask; 2456771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2457771fe6b9SJerome Glisse seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp); 2458771fe6b9SJerome Glisse seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp); 2459771fe6b9SJerome Glisse seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw); 2460771fe6b9SJerome Glisse seq_printf(m, "%u dwords in ring\n", count); 2461771fe6b9SJerome Glisse for (j = 0; j <= count; j++) { 2462771fe6b9SJerome Glisse i = (rdp + j) & rdev->cp.ptr_mask; 2463771fe6b9SJerome Glisse seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]); 2464771fe6b9SJerome Glisse } 2465771fe6b9SJerome Glisse return 0; 2466771fe6b9SJerome Glisse } 2467771fe6b9SJerome Glisse 2468771fe6b9SJerome Glisse 2469771fe6b9SJerome Glisse static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data) 2470771fe6b9SJerome Glisse { 2471771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2472771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2473771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2474771fe6b9SJerome Glisse uint32_t csq_stat, csq2_stat, tmp; 2475771fe6b9SJerome Glisse unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr; 2476771fe6b9SJerome Glisse unsigned i; 2477771fe6b9SJerome Glisse 2478771fe6b9SJerome Glisse seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT)); 2479771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE)); 2480771fe6b9SJerome Glisse csq_stat = RREG32(RADEON_CP_CSQ_STAT); 2481771fe6b9SJerome Glisse csq2_stat = RREG32(RADEON_CP_CSQ2_STAT); 2482771fe6b9SJerome Glisse r_rptr = (csq_stat >> 0) & 0x3ff; 2483771fe6b9SJerome Glisse r_wptr = (csq_stat >> 10) & 0x3ff; 2484771fe6b9SJerome Glisse ib1_rptr = (csq_stat >> 20) & 0x3ff; 2485771fe6b9SJerome Glisse ib1_wptr = (csq2_stat >> 0) & 0x3ff; 2486771fe6b9SJerome Glisse ib2_rptr = (csq2_stat >> 10) & 0x3ff; 2487771fe6b9SJerome Glisse ib2_wptr = (csq2_stat >> 20) & 0x3ff; 2488771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat); 2489771fe6b9SJerome Glisse seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat); 2490771fe6b9SJerome Glisse seq_printf(m, "Ring rptr %u\n", r_rptr); 2491771fe6b9SJerome Glisse seq_printf(m, "Ring wptr %u\n", r_wptr); 2492771fe6b9SJerome Glisse seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr); 2493771fe6b9SJerome Glisse seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr); 2494771fe6b9SJerome Glisse seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr); 2495771fe6b9SJerome Glisse seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr); 2496771fe6b9SJerome Glisse /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms 2497771fe6b9SJerome Glisse * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */ 2498771fe6b9SJerome Glisse seq_printf(m, "Ring fifo:\n"); 2499771fe6b9SJerome Glisse for (i = 0; i < 256; i++) { 2500771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2501771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2502771fe6b9SJerome Glisse seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp); 2503771fe6b9SJerome Glisse } 2504771fe6b9SJerome Glisse seq_printf(m, "Indirect1 fifo:\n"); 2505771fe6b9SJerome Glisse for (i = 256; i <= 512; i++) { 2506771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2507771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2508771fe6b9SJerome Glisse seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp); 2509771fe6b9SJerome Glisse } 2510771fe6b9SJerome Glisse seq_printf(m, "Indirect2 fifo:\n"); 2511771fe6b9SJerome Glisse for (i = 640; i < ib1_wptr; i++) { 2512771fe6b9SJerome Glisse WREG32(RADEON_CP_CSQ_ADDR, i << 2); 2513771fe6b9SJerome Glisse tmp = RREG32(RADEON_CP_CSQ_DATA); 2514771fe6b9SJerome Glisse seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp); 2515771fe6b9SJerome Glisse } 2516771fe6b9SJerome Glisse return 0; 2517771fe6b9SJerome Glisse } 2518771fe6b9SJerome Glisse 2519771fe6b9SJerome Glisse static int r100_debugfs_mc_info(struct seq_file *m, void *data) 2520771fe6b9SJerome Glisse { 2521771fe6b9SJerome Glisse struct drm_info_node *node = (struct drm_info_node *) m->private; 2522771fe6b9SJerome Glisse struct drm_device *dev = node->minor->dev; 2523771fe6b9SJerome Glisse struct radeon_device *rdev = dev->dev_private; 2524771fe6b9SJerome Glisse uint32_t tmp; 2525771fe6b9SJerome Glisse 2526771fe6b9SJerome Glisse tmp = RREG32(RADEON_CONFIG_MEMSIZE); 2527771fe6b9SJerome Glisse seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp); 2528771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_FB_LOCATION); 2529771fe6b9SJerome Glisse seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp); 2530771fe6b9SJerome Glisse tmp = RREG32(RADEON_BUS_CNTL); 2531771fe6b9SJerome Glisse seq_printf(m, "BUS_CNTL 0x%08x\n", tmp); 2532771fe6b9SJerome Glisse tmp = RREG32(RADEON_MC_AGP_LOCATION); 2533771fe6b9SJerome Glisse seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp); 2534771fe6b9SJerome Glisse tmp = RREG32(RADEON_AGP_BASE); 2535771fe6b9SJerome Glisse seq_printf(m, "AGP_BASE 0x%08x\n", tmp); 2536771fe6b9SJerome Glisse tmp = RREG32(RADEON_HOST_PATH_CNTL); 2537771fe6b9SJerome Glisse seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp); 2538771fe6b9SJerome Glisse tmp = RREG32(0x01D0); 2539771fe6b9SJerome Glisse seq_printf(m, "AIC_CTRL 0x%08x\n", tmp); 2540771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_LO_ADDR); 2541771fe6b9SJerome Glisse seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp); 2542771fe6b9SJerome Glisse tmp = RREG32(RADEON_AIC_HI_ADDR); 2543771fe6b9SJerome Glisse seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp); 2544771fe6b9SJerome Glisse tmp = RREG32(0x01E4); 2545771fe6b9SJerome Glisse seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp); 2546771fe6b9SJerome Glisse return 0; 2547771fe6b9SJerome Glisse } 2548771fe6b9SJerome Glisse 2549771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_rbbm_list[] = { 2550771fe6b9SJerome Glisse {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL}, 2551771fe6b9SJerome Glisse }; 2552771fe6b9SJerome Glisse 2553771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_cp_list[] = { 2554771fe6b9SJerome Glisse {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL}, 2555771fe6b9SJerome Glisse {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL}, 2556771fe6b9SJerome Glisse }; 2557771fe6b9SJerome Glisse 2558771fe6b9SJerome Glisse static struct drm_info_list r100_debugfs_mc_info_list[] = { 2559771fe6b9SJerome Glisse {"r100_mc_info", r100_debugfs_mc_info, 0, NULL}, 2560771fe6b9SJerome Glisse }; 2561771fe6b9SJerome Glisse #endif 2562771fe6b9SJerome Glisse 2563771fe6b9SJerome Glisse int r100_debugfs_rbbm_init(struct radeon_device *rdev) 2564771fe6b9SJerome Glisse { 2565771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2566771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1); 2567771fe6b9SJerome Glisse #else 2568771fe6b9SJerome Glisse return 0; 2569771fe6b9SJerome Glisse #endif 2570771fe6b9SJerome Glisse } 2571771fe6b9SJerome Glisse 2572771fe6b9SJerome Glisse int r100_debugfs_cp_init(struct radeon_device *rdev) 2573771fe6b9SJerome Glisse { 2574771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2575771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2); 2576771fe6b9SJerome Glisse #else 2577771fe6b9SJerome Glisse return 0; 2578771fe6b9SJerome Glisse #endif 2579771fe6b9SJerome Glisse } 2580771fe6b9SJerome Glisse 2581771fe6b9SJerome Glisse int r100_debugfs_mc_info_init(struct radeon_device *rdev) 2582771fe6b9SJerome Glisse { 2583771fe6b9SJerome Glisse #if defined(CONFIG_DEBUG_FS) 2584771fe6b9SJerome Glisse return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1); 2585771fe6b9SJerome Glisse #else 2586771fe6b9SJerome Glisse return 0; 2587771fe6b9SJerome Glisse #endif 2588771fe6b9SJerome Glisse } 2589e024e110SDave Airlie 2590e024e110SDave Airlie int r100_set_surface_reg(struct radeon_device *rdev, int reg, 2591e024e110SDave Airlie uint32_t tiling_flags, uint32_t pitch, 2592e024e110SDave Airlie uint32_t offset, uint32_t obj_size) 2593e024e110SDave Airlie { 2594e024e110SDave Airlie int surf_index = reg * 16; 2595e024e110SDave Airlie int flags = 0; 2596e024e110SDave Airlie 2597e024e110SDave Airlie /* r100/r200 divide by 16 */ 2598e024e110SDave Airlie if (rdev->family < CHIP_R300) 2599e024e110SDave Airlie flags = pitch / 16; 2600e024e110SDave Airlie else 2601e024e110SDave Airlie flags = pitch / 8; 2602e024e110SDave Airlie 2603e024e110SDave Airlie if (rdev->family <= CHIP_RS200) { 2604e024e110SDave Airlie if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2605e024e110SDave Airlie == (RADEON_TILING_MACRO|RADEON_TILING_MICRO)) 2606e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_BOTH; 2607e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2608e024e110SDave Airlie flags |= RADEON_SURF_TILE_COLOR_MACRO; 2609e024e110SDave Airlie } else if (rdev->family <= CHIP_RV280) { 2610e024e110SDave Airlie if (tiling_flags & (RADEON_TILING_MACRO)) 2611e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MACRO; 2612e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2613e024e110SDave Airlie flags |= R200_SURF_TILE_COLOR_MICRO; 2614e024e110SDave Airlie } else { 2615e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MACRO) 2616e024e110SDave Airlie flags |= R300_SURF_TILE_MACRO; 2617e024e110SDave Airlie if (tiling_flags & RADEON_TILING_MICRO) 2618e024e110SDave Airlie flags |= R300_SURF_TILE_MICRO; 2619e024e110SDave Airlie } 2620e024e110SDave Airlie 2621c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_16BIT) 2622c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP; 2623c88f9f0cSMichel Dänzer if (tiling_flags & RADEON_TILING_SWAP_32BIT) 2624c88f9f0cSMichel Dänzer flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP; 2625c88f9f0cSMichel Dänzer 2626e024e110SDave Airlie DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1); 2627e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, flags); 2628e024e110SDave Airlie WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset); 2629e024e110SDave Airlie WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1); 2630e024e110SDave Airlie return 0; 2631e024e110SDave Airlie } 2632e024e110SDave Airlie 2633e024e110SDave Airlie void r100_clear_surface_reg(struct radeon_device *rdev, int reg) 2634e024e110SDave Airlie { 2635e024e110SDave Airlie int surf_index = reg * 16; 2636e024e110SDave Airlie WREG32(RADEON_SURFACE0_INFO + surf_index, 0); 2637e024e110SDave Airlie } 2638c93bb85bSJerome Glisse 2639c93bb85bSJerome Glisse void r100_bandwidth_update(struct radeon_device *rdev) 2640c93bb85bSJerome Glisse { 2641c93bb85bSJerome Glisse fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff; 2642c93bb85bSJerome Glisse fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff; 2643c93bb85bSJerome Glisse fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff; 2644c93bb85bSJerome Glisse uint32_t temp, data, mem_trcd, mem_trp, mem_tras; 2645c93bb85bSJerome Glisse fixed20_12 memtcas_ff[8] = { 264668adac5eSBen Skeggs dfixed_init(1), 264768adac5eSBen Skeggs dfixed_init(2), 264868adac5eSBen Skeggs dfixed_init(3), 264968adac5eSBen Skeggs dfixed_init(0), 265068adac5eSBen Skeggs dfixed_init_half(1), 265168adac5eSBen Skeggs dfixed_init_half(2), 265268adac5eSBen Skeggs dfixed_init(0), 2653c93bb85bSJerome Glisse }; 2654c93bb85bSJerome Glisse fixed20_12 memtcas_rs480_ff[8] = { 265568adac5eSBen Skeggs dfixed_init(0), 265668adac5eSBen Skeggs dfixed_init(1), 265768adac5eSBen Skeggs dfixed_init(2), 265868adac5eSBen Skeggs dfixed_init(3), 265968adac5eSBen Skeggs dfixed_init(0), 266068adac5eSBen Skeggs dfixed_init_half(1), 266168adac5eSBen Skeggs dfixed_init_half(2), 266268adac5eSBen Skeggs dfixed_init_half(3), 2663c93bb85bSJerome Glisse }; 2664c93bb85bSJerome Glisse fixed20_12 memtcas2_ff[8] = { 266568adac5eSBen Skeggs dfixed_init(0), 266668adac5eSBen Skeggs dfixed_init(1), 266768adac5eSBen Skeggs dfixed_init(2), 266868adac5eSBen Skeggs dfixed_init(3), 266968adac5eSBen Skeggs dfixed_init(4), 267068adac5eSBen Skeggs dfixed_init(5), 267168adac5eSBen Skeggs dfixed_init(6), 267268adac5eSBen Skeggs dfixed_init(7), 2673c93bb85bSJerome Glisse }; 2674c93bb85bSJerome Glisse fixed20_12 memtrbs[8] = { 267568adac5eSBen Skeggs dfixed_init(1), 267668adac5eSBen Skeggs dfixed_init_half(1), 267768adac5eSBen Skeggs dfixed_init(2), 267868adac5eSBen Skeggs dfixed_init_half(2), 267968adac5eSBen Skeggs dfixed_init(3), 268068adac5eSBen Skeggs dfixed_init_half(3), 268168adac5eSBen Skeggs dfixed_init(4), 268268adac5eSBen Skeggs dfixed_init_half(4) 2683c93bb85bSJerome Glisse }; 2684c93bb85bSJerome Glisse fixed20_12 memtrbs_r4xx[8] = { 268568adac5eSBen Skeggs dfixed_init(4), 268668adac5eSBen Skeggs dfixed_init(5), 268768adac5eSBen Skeggs dfixed_init(6), 268868adac5eSBen Skeggs dfixed_init(7), 268968adac5eSBen Skeggs dfixed_init(8), 269068adac5eSBen Skeggs dfixed_init(9), 269168adac5eSBen Skeggs dfixed_init(10), 269268adac5eSBen Skeggs dfixed_init(11) 2693c93bb85bSJerome Glisse }; 2694c93bb85bSJerome Glisse fixed20_12 min_mem_eff; 2695c93bb85bSJerome Glisse fixed20_12 mc_latency_sclk, mc_latency_mclk, k1; 2696c93bb85bSJerome Glisse fixed20_12 cur_latency_mclk, cur_latency_sclk; 2697c93bb85bSJerome Glisse fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate, 2698c93bb85bSJerome Glisse disp_drain_rate2, read_return_rate; 2699c93bb85bSJerome Glisse fixed20_12 time_disp1_drop_priority; 2700c93bb85bSJerome Glisse int c; 2701c93bb85bSJerome Glisse int cur_size = 16; /* in octawords */ 2702c93bb85bSJerome Glisse int critical_point = 0, critical_point2; 2703c93bb85bSJerome Glisse /* uint32_t read_return_rate, time_disp1_drop_priority; */ 2704c93bb85bSJerome Glisse int stop_req, max_stop_req; 2705c93bb85bSJerome Glisse struct drm_display_mode *mode1 = NULL; 2706c93bb85bSJerome Glisse struct drm_display_mode *mode2 = NULL; 2707c93bb85bSJerome Glisse uint32_t pixel_bytes1 = 0; 2708c93bb85bSJerome Glisse uint32_t pixel_bytes2 = 0; 2709c93bb85bSJerome Glisse 2710f46c0120SAlex Deucher radeon_update_display_priority(rdev); 2711f46c0120SAlex Deucher 2712c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[0]->base.enabled) { 2713c93bb85bSJerome Glisse mode1 = &rdev->mode_info.crtcs[0]->base.mode; 2714c93bb85bSJerome Glisse pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8; 2715c93bb85bSJerome Glisse } 2716dfee5614SDave Airlie if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 2717c93bb85bSJerome Glisse if (rdev->mode_info.crtcs[1]->base.enabled) { 2718c93bb85bSJerome Glisse mode2 = &rdev->mode_info.crtcs[1]->base.mode; 2719c93bb85bSJerome Glisse pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8; 2720c93bb85bSJerome Glisse } 2721dfee5614SDave Airlie } 2722c93bb85bSJerome Glisse 272368adac5eSBen Skeggs min_mem_eff.full = dfixed_const_8(0); 2724c93bb85bSJerome Glisse /* get modes */ 2725c93bb85bSJerome Glisse if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) { 2726c93bb85bSJerome Glisse uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER); 2727c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT); 2728c93bb85bSJerome Glisse mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT); 2729c93bb85bSJerome Glisse /* check crtc enables */ 2730c93bb85bSJerome Glisse if (mode2) 2731c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT); 2732c93bb85bSJerome Glisse if (mode1) 2733c93bb85bSJerome Glisse mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT); 2734c93bb85bSJerome Glisse WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer); 2735c93bb85bSJerome Glisse } 2736c93bb85bSJerome Glisse 2737c93bb85bSJerome Glisse /* 2738c93bb85bSJerome Glisse * determine is there is enough bw for current mode 2739c93bb85bSJerome Glisse */ 2740f47299c5SAlex Deucher sclk_ff = rdev->pm.sclk; 2741f47299c5SAlex Deucher mclk_ff = rdev->pm.mclk; 2742c93bb85bSJerome Glisse 2743c93bb85bSJerome Glisse temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1); 274468adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 274568adac5eSBen Skeggs mem_bw.full = dfixed_mul(mclk_ff, temp_ff); 2746c93bb85bSJerome Glisse 2747c93bb85bSJerome Glisse pix_clk.full = 0; 2748c93bb85bSJerome Glisse pix_clk2.full = 0; 2749c93bb85bSJerome Glisse peak_disp_bw.full = 0; 2750c93bb85bSJerome Glisse if (mode1) { 275168adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 275268adac5eSBen Skeggs pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */ 275368adac5eSBen Skeggs pix_clk.full = dfixed_div(pix_clk, temp_ff); 275468adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes1); 275568adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff); 2756c93bb85bSJerome Glisse } 2757c93bb85bSJerome Glisse if (mode2) { 275868adac5eSBen Skeggs temp_ff.full = dfixed_const(1000); 275968adac5eSBen Skeggs pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */ 276068adac5eSBen Skeggs pix_clk2.full = dfixed_div(pix_clk2, temp_ff); 276168adac5eSBen Skeggs temp_ff.full = dfixed_const(pixel_bytes2); 276268adac5eSBen Skeggs peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff); 2763c93bb85bSJerome Glisse } 2764c93bb85bSJerome Glisse 276568adac5eSBen Skeggs mem_bw.full = dfixed_mul(mem_bw, min_mem_eff); 2766c93bb85bSJerome Glisse if (peak_disp_bw.full >= mem_bw.full) { 2767c93bb85bSJerome Glisse DRM_ERROR("You may not have enough display bandwidth for current mode\n" 2768c93bb85bSJerome Glisse "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n"); 2769c93bb85bSJerome Glisse } 2770c93bb85bSJerome Glisse 2771c93bb85bSJerome Glisse /* Get values from the EXT_MEM_CNTL register...converting its contents. */ 2772c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_TIMING_CNTL); 2773c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */ 2774c93bb85bSJerome Glisse mem_trcd = ((temp >> 2) & 0x3) + 1; 2775c93bb85bSJerome Glisse mem_trp = ((temp & 0x3)) + 1; 2776c93bb85bSJerome Glisse mem_tras = ((temp & 0x70) >> 4) + 1; 2777c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R300 || 2778c93bb85bSJerome Glisse rdev->family == CHIP_R350) { /* r300, r350 */ 2779c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2780c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2781c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 4; 2782c93bb85bSJerome Glisse } else if (rdev->family == CHIP_RV350 || 2783c93bb85bSJerome Glisse rdev->family <= CHIP_RV380) { 2784c93bb85bSJerome Glisse /* rv3x0 */ 2785c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 3; 2786c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 3; 2787c93bb85bSJerome Glisse mem_tras = ((temp >> 11) & 0xf) + 6; 2788c93bb85bSJerome Glisse } else if (rdev->family == CHIP_R420 || 2789c93bb85bSJerome Glisse rdev->family == CHIP_R423 || 2790c93bb85bSJerome Glisse rdev->family == CHIP_RV410) { 2791c93bb85bSJerome Glisse /* r4xx */ 2792c93bb85bSJerome Glisse mem_trcd = (temp & 0xf) + 3; 2793c93bb85bSJerome Glisse if (mem_trcd > 15) 2794c93bb85bSJerome Glisse mem_trcd = 15; 2795c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0xf) + 3; 2796c93bb85bSJerome Glisse if (mem_trp > 15) 2797c93bb85bSJerome Glisse mem_trp = 15; 2798c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0x1f) + 6; 2799c93bb85bSJerome Glisse if (mem_tras > 31) 2800c93bb85bSJerome Glisse mem_tras = 31; 2801c93bb85bSJerome Glisse } else { /* RV200, R200 */ 2802c93bb85bSJerome Glisse mem_trcd = (temp & 0x7) + 1; 2803c93bb85bSJerome Glisse mem_trp = ((temp >> 8) & 0x7) + 1; 2804c93bb85bSJerome Glisse mem_tras = ((temp >> 12) & 0xf) + 4; 2805c93bb85bSJerome Glisse } 2806c93bb85bSJerome Glisse /* convert to FF */ 280768adac5eSBen Skeggs trcd_ff.full = dfixed_const(mem_trcd); 280868adac5eSBen Skeggs trp_ff.full = dfixed_const(mem_trp); 280968adac5eSBen Skeggs tras_ff.full = dfixed_const(mem_tras); 2810c93bb85bSJerome Glisse 2811c93bb85bSJerome Glisse /* Get values from the MEM_SDRAM_MODE_REG register...converting its */ 2812c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_SDRAM_MODE_REG); 2813c93bb85bSJerome Glisse data = (temp & (7 << 20)) >> 20; 2814c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) { 2815c93bb85bSJerome Glisse if (rdev->family == CHIP_RS480) /* don't think rs400 */ 2816c93bb85bSJerome Glisse tcas_ff = memtcas_rs480_ff[data]; 2817c93bb85bSJerome Glisse else 2818c93bb85bSJerome Glisse tcas_ff = memtcas_ff[data]; 2819c93bb85bSJerome Glisse } else 2820c93bb85bSJerome Glisse tcas_ff = memtcas2_ff[data]; 2821c93bb85bSJerome Glisse 2822c93bb85bSJerome Glisse if (rdev->family == CHIP_RS400 || 2823c93bb85bSJerome Glisse rdev->family == CHIP_RS480) { 2824c93bb85bSJerome Glisse /* extra cas latency stored in bits 23-25 0-4 clocks */ 2825c93bb85bSJerome Glisse data = (temp >> 23) & 0x7; 2826c93bb85bSJerome Glisse if (data < 5) 282768adac5eSBen Skeggs tcas_ff.full += dfixed_const(data); 2828c93bb85bSJerome Glisse } 2829c93bb85bSJerome Glisse 2830c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) { 2831c93bb85bSJerome Glisse /* on the R300, Tcas is included in Trbs. 2832c93bb85bSJerome Glisse */ 2833c93bb85bSJerome Glisse temp = RREG32(RADEON_MEM_CNTL); 2834c93bb85bSJerome Glisse data = (R300_MEM_NUM_CHANNELS_MASK & temp); 2835c93bb85bSJerome Glisse if (data == 1) { 2836c93bb85bSJerome Glisse if (R300_MEM_USE_CD_CH_ONLY & temp) { 2837c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_INDEX); 2838c93bb85bSJerome Glisse temp &= ~R300_MC_IND_ADDR_MASK; 2839c93bb85bSJerome Glisse temp |= R300_MC_READ_CNTL_CD_mcind; 2840c93bb85bSJerome Glisse WREG32(R300_MC_IND_INDEX, temp); 2841c93bb85bSJerome Glisse temp = RREG32(R300_MC_IND_DATA); 2842c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_C_MASK & temp); 2843c93bb85bSJerome Glisse } else { 2844c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2845c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2846c93bb85bSJerome Glisse } 2847c93bb85bSJerome Glisse } else { 2848c93bb85bSJerome Glisse temp = RREG32(R300_MC_READ_CNTL_AB); 2849c93bb85bSJerome Glisse data = (R300_MEM_RBS_POSITION_A_MASK & temp); 2850c93bb85bSJerome Glisse } 2851c93bb85bSJerome Glisse if (rdev->family == CHIP_RV410 || 2852c93bb85bSJerome Glisse rdev->family == CHIP_R420 || 2853c93bb85bSJerome Glisse rdev->family == CHIP_R423) 2854c93bb85bSJerome Glisse trbs_ff = memtrbs_r4xx[data]; 2855c93bb85bSJerome Glisse else 2856c93bb85bSJerome Glisse trbs_ff = memtrbs[data]; 2857c93bb85bSJerome Glisse tcas_ff.full += trbs_ff.full; 2858c93bb85bSJerome Glisse } 2859c93bb85bSJerome Glisse 2860c93bb85bSJerome Glisse sclk_eff_ff.full = sclk_ff.full; 2861c93bb85bSJerome Glisse 2862c93bb85bSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 2863c93bb85bSJerome Glisse fixed20_12 agpmode_ff; 286468adac5eSBen Skeggs agpmode_ff.full = dfixed_const(radeon_agpmode); 286568adac5eSBen Skeggs temp_ff.full = dfixed_const_666(16); 286668adac5eSBen Skeggs sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff); 2867c93bb85bSJerome Glisse } 2868c93bb85bSJerome Glisse /* TODO PCIE lanes may affect this - agpmode == 16?? */ 2869c93bb85bSJerome Glisse 2870c93bb85bSJerome Glisse if (ASIC_IS_R300(rdev)) { 287168adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(250); 2872c93bb85bSJerome Glisse } else { 2873c93bb85bSJerome Glisse if ((rdev->family == CHIP_RV100) || 2874c93bb85bSJerome Glisse rdev->flags & RADEON_IS_IGP) { 2875c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) 287668adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 2877c93bb85bSJerome Glisse else 287868adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(33); 2879c93bb85bSJerome Glisse } else { 2880c93bb85bSJerome Glisse if (rdev->mc.vram_width == 128) 288168adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(57); 2882c93bb85bSJerome Glisse else 288368adac5eSBen Skeggs sclk_delay_ff.full = dfixed_const(41); 2884c93bb85bSJerome Glisse } 2885c93bb85bSJerome Glisse } 2886c93bb85bSJerome Glisse 288768adac5eSBen Skeggs mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff); 2888c93bb85bSJerome Glisse 2889c93bb85bSJerome Glisse if (rdev->mc.vram_is_ddr) { 2890c93bb85bSJerome Glisse if (rdev->mc.vram_width == 32) { 289168adac5eSBen Skeggs k1.full = dfixed_const(40); 2892c93bb85bSJerome Glisse c = 3; 2893c93bb85bSJerome Glisse } else { 289468adac5eSBen Skeggs k1.full = dfixed_const(20); 2895c93bb85bSJerome Glisse c = 1; 2896c93bb85bSJerome Glisse } 2897c93bb85bSJerome Glisse } else { 289868adac5eSBen Skeggs k1.full = dfixed_const(40); 2899c93bb85bSJerome Glisse c = 3; 2900c93bb85bSJerome Glisse } 2901c93bb85bSJerome Glisse 290268adac5eSBen Skeggs temp_ff.full = dfixed_const(2); 290368adac5eSBen Skeggs mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff); 290468adac5eSBen Skeggs temp_ff.full = dfixed_const(c); 290568adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff); 290668adac5eSBen Skeggs temp_ff.full = dfixed_const(4); 290768adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff); 290868adac5eSBen Skeggs mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff); 2909c93bb85bSJerome Glisse mc_latency_mclk.full += k1.full; 2910c93bb85bSJerome Glisse 291168adac5eSBen Skeggs mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff); 291268adac5eSBen Skeggs mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff); 2913c93bb85bSJerome Glisse 2914c93bb85bSJerome Glisse /* 2915c93bb85bSJerome Glisse HW cursor time assuming worst case of full size colour cursor. 2916c93bb85bSJerome Glisse */ 291768adac5eSBen Skeggs temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1)))); 2918c93bb85bSJerome Glisse temp_ff.full += trcd_ff.full; 2919c93bb85bSJerome Glisse if (temp_ff.full < tras_ff.full) 2920c93bb85bSJerome Glisse temp_ff.full = tras_ff.full; 292168adac5eSBen Skeggs cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff); 2922c93bb85bSJerome Glisse 292368adac5eSBen Skeggs temp_ff.full = dfixed_const(cur_size); 292468adac5eSBen Skeggs cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff); 2925c93bb85bSJerome Glisse /* 2926c93bb85bSJerome Glisse Find the total latency for the display data. 2927c93bb85bSJerome Glisse */ 292868adac5eSBen Skeggs disp_latency_overhead.full = dfixed_const(8); 292968adac5eSBen Skeggs disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff); 2930c93bb85bSJerome Glisse mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full; 2931c93bb85bSJerome Glisse mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full; 2932c93bb85bSJerome Glisse 2933c93bb85bSJerome Glisse if (mc_latency_mclk.full > mc_latency_sclk.full) 2934c93bb85bSJerome Glisse disp_latency.full = mc_latency_mclk.full; 2935c93bb85bSJerome Glisse else 2936c93bb85bSJerome Glisse disp_latency.full = mc_latency_sclk.full; 2937c93bb85bSJerome Glisse 2938c93bb85bSJerome Glisse /* setup Max GRPH_STOP_REQ default value */ 2939c93bb85bSJerome Glisse if (ASIC_IS_RV100(rdev)) 2940c93bb85bSJerome Glisse max_stop_req = 0x5c; 2941c93bb85bSJerome Glisse else 2942c93bb85bSJerome Glisse max_stop_req = 0x7c; 2943c93bb85bSJerome Glisse 2944c93bb85bSJerome Glisse if (mode1) { 2945c93bb85bSJerome Glisse /* CRTC1 2946c93bb85bSJerome Glisse Set GRPH_BUFFER_CNTL register using h/w defined optimal values. 2947c93bb85bSJerome Glisse GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ] 2948c93bb85bSJerome Glisse */ 2949c93bb85bSJerome Glisse stop_req = mode1->hdisplay * pixel_bytes1 / 16; 2950c93bb85bSJerome Glisse 2951c93bb85bSJerome Glisse if (stop_req > max_stop_req) 2952c93bb85bSJerome Glisse stop_req = max_stop_req; 2953c93bb85bSJerome Glisse 2954c93bb85bSJerome Glisse /* 2955c93bb85bSJerome Glisse Find the drain rate of the display buffer. 2956c93bb85bSJerome Glisse */ 295768adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes1)); 295868adac5eSBen Skeggs disp_drain_rate.full = dfixed_div(pix_clk, temp_ff); 2959c93bb85bSJerome Glisse 2960c93bb85bSJerome Glisse /* 2961c93bb85bSJerome Glisse Find the critical point of the display buffer. 2962c93bb85bSJerome Glisse */ 296368adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency); 296468adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 2965c93bb85bSJerome Glisse 296668adac5eSBen Skeggs critical_point = dfixed_trunc(crit_point_ff); 2967c93bb85bSJerome Glisse 2968c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 2969c93bb85bSJerome Glisse critical_point = 0; 2970c93bb85bSJerome Glisse } 2971c93bb85bSJerome Glisse 2972c93bb85bSJerome Glisse /* 2973c93bb85bSJerome Glisse The critical point should never be above max_stop_req-4. Setting 2974c93bb85bSJerome Glisse GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time. 2975c93bb85bSJerome Glisse */ 2976c93bb85bSJerome Glisse if (max_stop_req - critical_point < 4) 2977c93bb85bSJerome Glisse critical_point = 0; 2978c93bb85bSJerome Glisse 2979c93bb85bSJerome Glisse if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) { 2980c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/ 2981c93bb85bSJerome Glisse critical_point = 0x10; 2982c93bb85bSJerome Glisse } 2983c93bb85bSJerome Glisse 2984c93bb85bSJerome Glisse temp = RREG32(RADEON_GRPH_BUFFER_CNTL); 2985c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_STOP_REQ_MASK); 2986c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 2987c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_START_REQ_MASK); 2988c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 2989c93bb85bSJerome Glisse (stop_req > 0x15)) { 2990c93bb85bSJerome Glisse stop_req -= 0x10; 2991c93bb85bSJerome Glisse } 2992c93bb85bSJerome Glisse temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 2993c93bb85bSJerome Glisse temp |= RADEON_GRPH_BUFFER_SIZE; 2994c93bb85bSJerome Glisse temp &= ~(RADEON_GRPH_CRITICAL_CNTL | 2995c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 2996c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 2997c93bb85bSJerome Glisse /* 2998c93bb85bSJerome Glisse Write the result into the register. 2999c93bb85bSJerome Glisse */ 3000c93bb85bSJerome Glisse WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3001c93bb85bSJerome Glisse (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3002c93bb85bSJerome Glisse 3003c93bb85bSJerome Glisse #if 0 3004c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3005c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3006c93bb85bSJerome Glisse /* attempt to program RS400 disp regs correctly ??? */ 3007c93bb85bSJerome Glisse temp = RREG32(RS400_DISP1_REG_CNTL); 3008c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK | 3009c93bb85bSJerome Glisse RS400_DISP1_STOP_REQ_LEVEL_MASK); 3010c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, (temp | 3011c93bb85bSJerome Glisse (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3012c93bb85bSJerome Glisse (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3013c93bb85bSJerome Glisse temp = RREG32(RS400_DMIF_MEM_CNTL1); 3014c93bb85bSJerome Glisse temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK | 3015c93bb85bSJerome Glisse RS400_DISP1_CRITICAL_POINT_STOP_MASK); 3016c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, (temp | 3017c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) | 3018c93bb85bSJerome Glisse (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT))); 3019c93bb85bSJerome Glisse } 3020c93bb85bSJerome Glisse #endif 3021c93bb85bSJerome Glisse 3022c93bb85bSJerome Glisse DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n", 3023c93bb85bSJerome Glisse /* (unsigned int)info->SavedReg->grph_buffer_cntl, */ 3024c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL)); 3025c93bb85bSJerome Glisse } 3026c93bb85bSJerome Glisse 3027c93bb85bSJerome Glisse if (mode2) { 3028c93bb85bSJerome Glisse u32 grph2_cntl; 3029c93bb85bSJerome Glisse stop_req = mode2->hdisplay * pixel_bytes2 / 16; 3030c93bb85bSJerome Glisse 3031c93bb85bSJerome Glisse if (stop_req > max_stop_req) 3032c93bb85bSJerome Glisse stop_req = max_stop_req; 3033c93bb85bSJerome Glisse 3034c93bb85bSJerome Glisse /* 3035c93bb85bSJerome Glisse Find the drain rate of the display buffer. 3036c93bb85bSJerome Glisse */ 303768adac5eSBen Skeggs temp_ff.full = dfixed_const((16/pixel_bytes2)); 303868adac5eSBen Skeggs disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff); 3039c93bb85bSJerome Glisse 3040c93bb85bSJerome Glisse grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL); 3041c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK); 3042c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT); 3043c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK); 3044c93bb85bSJerome Glisse if ((rdev->family == CHIP_R350) && 3045c93bb85bSJerome Glisse (stop_req > 0x15)) { 3046c93bb85bSJerome Glisse stop_req -= 0x10; 3047c93bb85bSJerome Glisse } 3048c93bb85bSJerome Glisse grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT); 3049c93bb85bSJerome Glisse grph2_cntl |= RADEON_GRPH_BUFFER_SIZE; 3050c93bb85bSJerome Glisse grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL | 3051c93bb85bSJerome Glisse RADEON_GRPH_CRITICAL_AT_SOF | 3052c93bb85bSJerome Glisse RADEON_GRPH_STOP_CNTL); 3053c93bb85bSJerome Glisse 3054c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS100) || 3055c93bb85bSJerome Glisse (rdev->family == CHIP_RS200)) 3056c93bb85bSJerome Glisse critical_point2 = 0; 3057c93bb85bSJerome Glisse else { 3058c93bb85bSJerome Glisse temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128; 305968adac5eSBen Skeggs temp_ff.full = dfixed_const(temp); 306068adac5eSBen Skeggs temp_ff.full = dfixed_mul(mclk_ff, temp_ff); 3061c93bb85bSJerome Glisse if (sclk_ff.full < temp_ff.full) 3062c93bb85bSJerome Glisse temp_ff.full = sclk_ff.full; 3063c93bb85bSJerome Glisse 3064c93bb85bSJerome Glisse read_return_rate.full = temp_ff.full; 3065c93bb85bSJerome Glisse 3066c93bb85bSJerome Glisse if (mode1) { 3067c93bb85bSJerome Glisse temp_ff.full = read_return_rate.full - disp_drain_rate.full; 306868adac5eSBen Skeggs time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff); 3069c93bb85bSJerome Glisse } else { 3070c93bb85bSJerome Glisse time_disp1_drop_priority.full = 0; 3071c93bb85bSJerome Glisse } 3072c93bb85bSJerome Glisse crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full; 307368adac5eSBen Skeggs crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2); 307468adac5eSBen Skeggs crit_point_ff.full += dfixed_const_half(0); 3075c93bb85bSJerome Glisse 307668adac5eSBen Skeggs critical_point2 = dfixed_trunc(crit_point_ff); 3077c93bb85bSJerome Glisse 3078c93bb85bSJerome Glisse if (rdev->disp_priority == 2) { 3079c93bb85bSJerome Glisse critical_point2 = 0; 3080c93bb85bSJerome Glisse } 3081c93bb85bSJerome Glisse 3082c93bb85bSJerome Glisse if (max_stop_req - critical_point2 < 4) 3083c93bb85bSJerome Glisse critical_point2 = 0; 3084c93bb85bSJerome Glisse 3085c93bb85bSJerome Glisse } 3086c93bb85bSJerome Glisse 3087c93bb85bSJerome Glisse if (critical_point2 == 0 && rdev->family == CHIP_R300) { 3088c93bb85bSJerome Glisse /* some R300 cards have problem with this set to 0 */ 3089c93bb85bSJerome Glisse critical_point2 = 0x10; 3090c93bb85bSJerome Glisse } 3091c93bb85bSJerome Glisse 3092c93bb85bSJerome Glisse WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) | 3093c93bb85bSJerome Glisse (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT))); 3094c93bb85bSJerome Glisse 3095c93bb85bSJerome Glisse if ((rdev->family == CHIP_RS400) || 3096c93bb85bSJerome Glisse (rdev->family == CHIP_RS480)) { 3097c93bb85bSJerome Glisse #if 0 3098c93bb85bSJerome Glisse /* attempt to program RS400 disp2 regs correctly ??? */ 3099c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL1); 3100c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK | 3101c93bb85bSJerome Glisse RS400_DISP2_STOP_REQ_LEVEL_MASK); 3102c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, (temp | 3103c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) | 3104c93bb85bSJerome Glisse (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT))); 3105c93bb85bSJerome Glisse temp = RREG32(RS400_DISP2_REQ_CNTL2); 3106c93bb85bSJerome Glisse temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK | 3107c93bb85bSJerome Glisse RS400_DISP2_CRITICAL_POINT_STOP_MASK); 3108c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, (temp | 3109c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) | 3110c93bb85bSJerome Glisse (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT))); 3111c93bb85bSJerome Glisse #endif 3112c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC); 3113c93bb85bSJerome Glisse WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000); 3114c93bb85bSJerome Glisse WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC); 3115c93bb85bSJerome Glisse WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC); 3116c93bb85bSJerome Glisse } 3117c93bb85bSJerome Glisse 3118c93bb85bSJerome Glisse DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n", 3119c93bb85bSJerome Glisse (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL)); 3120c93bb85bSJerome Glisse } 3121c93bb85bSJerome Glisse } 3122551ebd83SDave Airlie 3123551ebd83SDave Airlie static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t) 3124551ebd83SDave Airlie { 3125551ebd83SDave Airlie DRM_ERROR("pitch %d\n", t->pitch); 3126ceb776bcSMathias Fröhlich DRM_ERROR("use_pitch %d\n", t->use_pitch); 3127551ebd83SDave Airlie DRM_ERROR("width %d\n", t->width); 3128ceb776bcSMathias Fröhlich DRM_ERROR("width_11 %d\n", t->width_11); 3129551ebd83SDave Airlie DRM_ERROR("height %d\n", t->height); 3130ceb776bcSMathias Fröhlich DRM_ERROR("height_11 %d\n", t->height_11); 3131551ebd83SDave Airlie DRM_ERROR("num levels %d\n", t->num_levels); 3132551ebd83SDave Airlie DRM_ERROR("depth %d\n", t->txdepth); 3133551ebd83SDave Airlie DRM_ERROR("bpp %d\n", t->cpp); 3134551ebd83SDave Airlie DRM_ERROR("coordinate type %d\n", t->tex_coord_type); 3135551ebd83SDave Airlie DRM_ERROR("width round to power of 2 %d\n", t->roundup_w); 3136551ebd83SDave Airlie DRM_ERROR("height round to power of 2 %d\n", t->roundup_h); 3137d785d78bSDave Airlie DRM_ERROR("compress format %d\n", t->compress_format); 3138551ebd83SDave Airlie } 3139551ebd83SDave Airlie 3140551ebd83SDave Airlie static int r100_cs_track_cube(struct radeon_device *rdev, 3141551ebd83SDave Airlie struct r100_cs_track *track, unsigned idx) 3142551ebd83SDave Airlie { 3143551ebd83SDave Airlie unsigned face, w, h; 31444c788679SJerome Glisse struct radeon_bo *cube_robj; 3145551ebd83SDave Airlie unsigned long size; 3146551ebd83SDave Airlie 3147551ebd83SDave Airlie for (face = 0; face < 5; face++) { 3148551ebd83SDave Airlie cube_robj = track->textures[idx].cube_info[face].robj; 3149551ebd83SDave Airlie w = track->textures[idx].cube_info[face].width; 3150551ebd83SDave Airlie h = track->textures[idx].cube_info[face].height; 3151551ebd83SDave Airlie 3152551ebd83SDave Airlie size = w * h; 3153551ebd83SDave Airlie size *= track->textures[idx].cpp; 3154551ebd83SDave Airlie 3155551ebd83SDave Airlie size += track->textures[idx].cube_info[face].offset; 3156551ebd83SDave Airlie 31574c788679SJerome Glisse if (size > radeon_bo_size(cube_robj)) { 3158551ebd83SDave Airlie DRM_ERROR("Cube texture offset greater than object size %lu %lu\n", 31594c788679SJerome Glisse size, radeon_bo_size(cube_robj)); 3160551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[idx]); 3161551ebd83SDave Airlie return -1; 3162551ebd83SDave Airlie } 3163551ebd83SDave Airlie } 3164551ebd83SDave Airlie return 0; 3165551ebd83SDave Airlie } 3166551ebd83SDave Airlie 3167d785d78bSDave Airlie static int r100_track_compress_size(int compress_format, int w, int h) 3168d785d78bSDave Airlie { 3169d785d78bSDave Airlie int block_width, block_height, block_bytes; 3170d785d78bSDave Airlie int wblocks, hblocks; 3171d785d78bSDave Airlie int min_wblocks; 3172d785d78bSDave Airlie int sz; 3173d785d78bSDave Airlie 3174d785d78bSDave Airlie block_width = 4; 3175d785d78bSDave Airlie block_height = 4; 3176d785d78bSDave Airlie 3177d785d78bSDave Airlie switch (compress_format) { 3178d785d78bSDave Airlie case R100_TRACK_COMP_DXT1: 3179d785d78bSDave Airlie block_bytes = 8; 3180d785d78bSDave Airlie min_wblocks = 4; 3181d785d78bSDave Airlie break; 3182d785d78bSDave Airlie default: 3183d785d78bSDave Airlie case R100_TRACK_COMP_DXT35: 3184d785d78bSDave Airlie block_bytes = 16; 3185d785d78bSDave Airlie min_wblocks = 2; 3186d785d78bSDave Airlie break; 3187d785d78bSDave Airlie } 3188d785d78bSDave Airlie 3189d785d78bSDave Airlie hblocks = (h + block_height - 1) / block_height; 3190d785d78bSDave Airlie wblocks = (w + block_width - 1) / block_width; 3191d785d78bSDave Airlie if (wblocks < min_wblocks) 3192d785d78bSDave Airlie wblocks = min_wblocks; 3193d785d78bSDave Airlie sz = wblocks * hblocks * block_bytes; 3194d785d78bSDave Airlie return sz; 3195d785d78bSDave Airlie } 3196d785d78bSDave Airlie 3197551ebd83SDave Airlie static int r100_cs_track_texture_check(struct radeon_device *rdev, 3198551ebd83SDave Airlie struct r100_cs_track *track) 3199551ebd83SDave Airlie { 32004c788679SJerome Glisse struct radeon_bo *robj; 3201551ebd83SDave Airlie unsigned long size; 3202b73c5f8bSMarek Olšák unsigned u, i, w, h, d; 3203551ebd83SDave Airlie int ret; 3204551ebd83SDave Airlie 3205551ebd83SDave Airlie for (u = 0; u < track->num_texture; u++) { 3206551ebd83SDave Airlie if (!track->textures[u].enabled) 3207551ebd83SDave Airlie continue; 3208551ebd83SDave Airlie robj = track->textures[u].robj; 3209551ebd83SDave Airlie if (robj == NULL) { 3210551ebd83SDave Airlie DRM_ERROR("No texture bound to unit %u\n", u); 3211551ebd83SDave Airlie return -EINVAL; 3212551ebd83SDave Airlie } 3213551ebd83SDave Airlie size = 0; 3214551ebd83SDave Airlie for (i = 0; i <= track->textures[u].num_levels; i++) { 3215551ebd83SDave Airlie if (track->textures[u].use_pitch) { 3216551ebd83SDave Airlie if (rdev->family < CHIP_R300) 3217551ebd83SDave Airlie w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i); 3218551ebd83SDave Airlie else 3219551ebd83SDave Airlie w = track->textures[u].pitch / (1 << i); 3220551ebd83SDave Airlie } else { 3221ceb776bcSMathias Fröhlich w = track->textures[u].width; 3222551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3223551ebd83SDave Airlie w |= track->textures[u].width_11; 3224ceb776bcSMathias Fröhlich w = w / (1 << i); 3225551ebd83SDave Airlie if (track->textures[u].roundup_w) 3226551ebd83SDave Airlie w = roundup_pow_of_two(w); 3227551ebd83SDave Airlie } 3228ceb776bcSMathias Fröhlich h = track->textures[u].height; 3229551ebd83SDave Airlie if (rdev->family >= CHIP_RV515) 3230551ebd83SDave Airlie h |= track->textures[u].height_11; 3231ceb776bcSMathias Fröhlich h = h / (1 << i); 3232551ebd83SDave Airlie if (track->textures[u].roundup_h) 3233551ebd83SDave Airlie h = roundup_pow_of_two(h); 3234b73c5f8bSMarek Olšák if (track->textures[u].tex_coord_type == 1) { 3235b73c5f8bSMarek Olšák d = (1 << track->textures[u].txdepth) / (1 << i); 3236b73c5f8bSMarek Olšák if (!d) 3237b73c5f8bSMarek Olšák d = 1; 3238b73c5f8bSMarek Olšák } else { 3239b73c5f8bSMarek Olšák d = 1; 3240b73c5f8bSMarek Olšák } 3241d785d78bSDave Airlie if (track->textures[u].compress_format) { 3242d785d78bSDave Airlie 3243b73c5f8bSMarek Olšák size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d; 3244d785d78bSDave Airlie /* compressed textures are block based */ 3245d785d78bSDave Airlie } else 3246b73c5f8bSMarek Olšák size += w * h * d; 3247551ebd83SDave Airlie } 3248551ebd83SDave Airlie size *= track->textures[u].cpp; 3249d785d78bSDave Airlie 3250551ebd83SDave Airlie switch (track->textures[u].tex_coord_type) { 3251551ebd83SDave Airlie case 0: 3252551ebd83SDave Airlie case 1: 3253551ebd83SDave Airlie break; 3254551ebd83SDave Airlie case 2: 3255551ebd83SDave Airlie if (track->separate_cube) { 3256551ebd83SDave Airlie ret = r100_cs_track_cube(rdev, track, u); 3257551ebd83SDave Airlie if (ret) 3258551ebd83SDave Airlie return ret; 3259551ebd83SDave Airlie } else 3260551ebd83SDave Airlie size *= 6; 3261551ebd83SDave Airlie break; 3262551ebd83SDave Airlie default: 3263551ebd83SDave Airlie DRM_ERROR("Invalid texture coordinate type %u for unit " 3264551ebd83SDave Airlie "%u\n", track->textures[u].tex_coord_type, u); 3265551ebd83SDave Airlie return -EINVAL; 3266551ebd83SDave Airlie } 32674c788679SJerome Glisse if (size > radeon_bo_size(robj)) { 3268551ebd83SDave Airlie DRM_ERROR("Texture of unit %u needs %lu bytes but is " 32694c788679SJerome Glisse "%lu\n", u, size, radeon_bo_size(robj)); 3270551ebd83SDave Airlie r100_cs_track_texture_print(&track->textures[u]); 3271551ebd83SDave Airlie return -EINVAL; 3272551ebd83SDave Airlie } 3273551ebd83SDave Airlie } 3274551ebd83SDave Airlie return 0; 3275551ebd83SDave Airlie } 3276551ebd83SDave Airlie 3277551ebd83SDave Airlie int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track) 3278551ebd83SDave Airlie { 3279551ebd83SDave Airlie unsigned i; 3280551ebd83SDave Airlie unsigned long size; 3281551ebd83SDave Airlie unsigned prim_walk; 3282551ebd83SDave Airlie unsigned nverts; 3283551ebd83SDave Airlie 3284551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3285551ebd83SDave Airlie if (track->cb[i].robj == NULL) { 328646c64d4bSMarek Olšák if (!(track->fastfill || track->color_channel_mask || 328746c64d4bSMarek Olšák track->blend_read_enable)) { 328846c64d4bSMarek Olšák continue; 328946c64d4bSMarek Olšák } 3290551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for color buffer %d !\n", i); 3291551ebd83SDave Airlie return -EINVAL; 3292551ebd83SDave Airlie } 3293551ebd83SDave Airlie size = track->cb[i].pitch * track->cb[i].cpp * track->maxy; 3294551ebd83SDave Airlie size += track->cb[i].offset; 32954c788679SJerome Glisse if (size > radeon_bo_size(track->cb[i].robj)) { 3296551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for color buffer %d " 3297551ebd83SDave Airlie "(need %lu have %lu) !\n", i, size, 32984c788679SJerome Glisse radeon_bo_size(track->cb[i].robj)); 3299551ebd83SDave Airlie DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n", 3300551ebd83SDave Airlie i, track->cb[i].pitch, track->cb[i].cpp, 3301551ebd83SDave Airlie track->cb[i].offset, track->maxy); 3302551ebd83SDave Airlie return -EINVAL; 3303551ebd83SDave Airlie } 3304551ebd83SDave Airlie } 3305551ebd83SDave Airlie if (track->z_enabled) { 3306551ebd83SDave Airlie if (track->zb.robj == NULL) { 3307551ebd83SDave Airlie DRM_ERROR("[drm] No buffer for z buffer !\n"); 3308551ebd83SDave Airlie return -EINVAL; 3309551ebd83SDave Airlie } 3310551ebd83SDave Airlie size = track->zb.pitch * track->zb.cpp * track->maxy; 3311551ebd83SDave Airlie size += track->zb.offset; 33124c788679SJerome Glisse if (size > radeon_bo_size(track->zb.robj)) { 3313551ebd83SDave Airlie DRM_ERROR("[drm] Buffer too small for z buffer " 3314551ebd83SDave Airlie "(need %lu have %lu) !\n", size, 33154c788679SJerome Glisse radeon_bo_size(track->zb.robj)); 3316551ebd83SDave Airlie DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n", 3317551ebd83SDave Airlie track->zb.pitch, track->zb.cpp, 3318551ebd83SDave Airlie track->zb.offset, track->maxy); 3319551ebd83SDave Airlie return -EINVAL; 3320551ebd83SDave Airlie } 3321551ebd83SDave Airlie } 3322551ebd83SDave Airlie prim_walk = (track->vap_vf_cntl >> 4) & 0x3; 3323cae94b0aSMarek Olšák if (track->vap_vf_cntl & (1 << 14)) { 3324cae94b0aSMarek Olšák nverts = track->vap_alt_nverts; 3325cae94b0aSMarek Olšák } else { 3326551ebd83SDave Airlie nverts = (track->vap_vf_cntl >> 16) & 0xFFFF; 3327cae94b0aSMarek Olšák } 3328551ebd83SDave Airlie switch (prim_walk) { 3329551ebd83SDave Airlie case 1: 3330551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3331551ebd83SDave Airlie size = track->arrays[i].esize * track->max_indx * 4; 3332551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3333551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3334551ebd83SDave Airlie "bound\n", prim_walk, i); 3335551ebd83SDave Airlie return -EINVAL; 3336551ebd83SDave Airlie } 33374c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 33384c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 33394c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 33404c788679SJerome Glisse prim_walk, i, size >> 2, 33414c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 33424c788679SJerome Glisse >> 2); 3343551ebd83SDave Airlie DRM_ERROR("Max indices %u\n", track->max_indx); 3344551ebd83SDave Airlie return -EINVAL; 3345551ebd83SDave Airlie } 3346551ebd83SDave Airlie } 3347551ebd83SDave Airlie break; 3348551ebd83SDave Airlie case 2: 3349551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3350551ebd83SDave Airlie size = track->arrays[i].esize * (nverts - 1) * 4; 3351551ebd83SDave Airlie if (track->arrays[i].robj == NULL) { 3352551ebd83SDave Airlie DRM_ERROR("(PW %u) Vertex array %u no buffer " 3353551ebd83SDave Airlie "bound\n", prim_walk, i); 3354551ebd83SDave Airlie return -EINVAL; 3355551ebd83SDave Airlie } 33564c788679SJerome Glisse if (size > radeon_bo_size(track->arrays[i].robj)) { 33574c788679SJerome Glisse dev_err(rdev->dev, "(PW %u) Vertex array %u " 33584c788679SJerome Glisse "need %lu dwords have %lu dwords\n", 33594c788679SJerome Glisse prim_walk, i, size >> 2, 33604c788679SJerome Glisse radeon_bo_size(track->arrays[i].robj) 33614c788679SJerome Glisse >> 2); 3362551ebd83SDave Airlie return -EINVAL; 3363551ebd83SDave Airlie } 3364551ebd83SDave Airlie } 3365551ebd83SDave Airlie break; 3366551ebd83SDave Airlie case 3: 3367551ebd83SDave Airlie size = track->vtx_size * nverts; 3368551ebd83SDave Airlie if (size != track->immd_dwords) { 3369551ebd83SDave Airlie DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n", 3370551ebd83SDave Airlie track->immd_dwords, size); 3371551ebd83SDave Airlie DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n", 3372551ebd83SDave Airlie nverts, track->vtx_size); 3373551ebd83SDave Airlie return -EINVAL; 3374551ebd83SDave Airlie } 3375551ebd83SDave Airlie break; 3376551ebd83SDave Airlie default: 3377551ebd83SDave Airlie DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n", 3378551ebd83SDave Airlie prim_walk); 3379551ebd83SDave Airlie return -EINVAL; 3380551ebd83SDave Airlie } 3381551ebd83SDave Airlie return r100_cs_track_texture_check(rdev, track); 3382551ebd83SDave Airlie } 3383551ebd83SDave Airlie 3384551ebd83SDave Airlie void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track) 3385551ebd83SDave Airlie { 3386551ebd83SDave Airlie unsigned i, face; 3387551ebd83SDave Airlie 3388551ebd83SDave Airlie if (rdev->family < CHIP_R300) { 3389551ebd83SDave Airlie track->num_cb = 1; 3390551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) 3391551ebd83SDave Airlie track->num_texture = 3; 3392551ebd83SDave Airlie else 3393551ebd83SDave Airlie track->num_texture = 6; 3394551ebd83SDave Airlie track->maxy = 2048; 3395551ebd83SDave Airlie track->separate_cube = 1; 3396551ebd83SDave Airlie } else { 3397551ebd83SDave Airlie track->num_cb = 4; 3398551ebd83SDave Airlie track->num_texture = 16; 3399551ebd83SDave Airlie track->maxy = 4096; 3400551ebd83SDave Airlie track->separate_cube = 0; 3401551ebd83SDave Airlie } 3402551ebd83SDave Airlie 3403551ebd83SDave Airlie for (i = 0; i < track->num_cb; i++) { 3404551ebd83SDave Airlie track->cb[i].robj = NULL; 3405551ebd83SDave Airlie track->cb[i].pitch = 8192; 3406551ebd83SDave Airlie track->cb[i].cpp = 16; 3407551ebd83SDave Airlie track->cb[i].offset = 0; 3408551ebd83SDave Airlie } 3409551ebd83SDave Airlie track->z_enabled = true; 3410551ebd83SDave Airlie track->zb.robj = NULL; 3411551ebd83SDave Airlie track->zb.pitch = 8192; 3412551ebd83SDave Airlie track->zb.cpp = 4; 3413551ebd83SDave Airlie track->zb.offset = 0; 3414551ebd83SDave Airlie track->vtx_size = 0x7F; 3415551ebd83SDave Airlie track->immd_dwords = 0xFFFFFFFFUL; 3416551ebd83SDave Airlie track->num_arrays = 11; 3417551ebd83SDave Airlie track->max_indx = 0x00FFFFFFUL; 3418551ebd83SDave Airlie for (i = 0; i < track->num_arrays; i++) { 3419551ebd83SDave Airlie track->arrays[i].robj = NULL; 3420551ebd83SDave Airlie track->arrays[i].esize = 0x7F; 3421551ebd83SDave Airlie } 3422551ebd83SDave Airlie for (i = 0; i < track->num_texture; i++) { 3423d785d78bSDave Airlie track->textures[i].compress_format = R100_TRACK_COMP_NONE; 3424551ebd83SDave Airlie track->textures[i].pitch = 16536; 3425551ebd83SDave Airlie track->textures[i].width = 16536; 3426551ebd83SDave Airlie track->textures[i].height = 16536; 3427551ebd83SDave Airlie track->textures[i].width_11 = 1 << 11; 3428551ebd83SDave Airlie track->textures[i].height_11 = 1 << 11; 3429551ebd83SDave Airlie track->textures[i].num_levels = 12; 3430551ebd83SDave Airlie if (rdev->family <= CHIP_RS200) { 3431551ebd83SDave Airlie track->textures[i].tex_coord_type = 0; 3432551ebd83SDave Airlie track->textures[i].txdepth = 0; 3433551ebd83SDave Airlie } else { 3434551ebd83SDave Airlie track->textures[i].txdepth = 16; 3435551ebd83SDave Airlie track->textures[i].tex_coord_type = 1; 3436551ebd83SDave Airlie } 3437551ebd83SDave Airlie track->textures[i].cpp = 64; 3438551ebd83SDave Airlie track->textures[i].robj = NULL; 3439551ebd83SDave Airlie /* CS IB emission code makes sure texture unit are disabled */ 3440551ebd83SDave Airlie track->textures[i].enabled = false; 3441551ebd83SDave Airlie track->textures[i].roundup_w = true; 3442551ebd83SDave Airlie track->textures[i].roundup_h = true; 3443551ebd83SDave Airlie if (track->separate_cube) 3444551ebd83SDave Airlie for (face = 0; face < 5; face++) { 3445551ebd83SDave Airlie track->textures[i].cube_info[face].robj = NULL; 3446551ebd83SDave Airlie track->textures[i].cube_info[face].width = 16536; 3447551ebd83SDave Airlie track->textures[i].cube_info[face].height = 16536; 3448551ebd83SDave Airlie track->textures[i].cube_info[face].offset = 0; 3449551ebd83SDave Airlie } 3450551ebd83SDave Airlie } 3451551ebd83SDave Airlie } 34523ce0a23dSJerome Glisse 34533ce0a23dSJerome Glisse int r100_ring_test(struct radeon_device *rdev) 34543ce0a23dSJerome Glisse { 34553ce0a23dSJerome Glisse uint32_t scratch; 34563ce0a23dSJerome Glisse uint32_t tmp = 0; 34573ce0a23dSJerome Glisse unsigned i; 34583ce0a23dSJerome Glisse int r; 34593ce0a23dSJerome Glisse 34603ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 34613ce0a23dSJerome Glisse if (r) { 34623ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r); 34633ce0a23dSJerome Glisse return r; 34643ce0a23dSJerome Glisse } 34653ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 34663ce0a23dSJerome Glisse r = radeon_ring_lock(rdev, 2); 34673ce0a23dSJerome Glisse if (r) { 34683ce0a23dSJerome Glisse DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r); 34693ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 34703ce0a23dSJerome Glisse return r; 34713ce0a23dSJerome Glisse } 34723ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(scratch, 0)); 34733ce0a23dSJerome Glisse radeon_ring_write(rdev, 0xDEADBEEF); 34743ce0a23dSJerome Glisse radeon_ring_unlock_commit(rdev); 34753ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 34763ce0a23dSJerome Glisse tmp = RREG32(scratch); 34773ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 34783ce0a23dSJerome Glisse break; 34793ce0a23dSJerome Glisse } 34803ce0a23dSJerome Glisse DRM_UDELAY(1); 34813ce0a23dSJerome Glisse } 34823ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 34833ce0a23dSJerome Glisse DRM_INFO("ring test succeeded in %d usecs\n", i); 34843ce0a23dSJerome Glisse } else { 34853ce0a23dSJerome Glisse DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n", 34863ce0a23dSJerome Glisse scratch, tmp); 34873ce0a23dSJerome Glisse r = -EINVAL; 34883ce0a23dSJerome Glisse } 34893ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 34903ce0a23dSJerome Glisse return r; 34913ce0a23dSJerome Glisse } 34923ce0a23dSJerome Glisse 34933ce0a23dSJerome Glisse void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib) 34943ce0a23dSJerome Glisse { 34953ce0a23dSJerome Glisse radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1)); 34963ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->gpu_addr); 34973ce0a23dSJerome Glisse radeon_ring_write(rdev, ib->length_dw); 34983ce0a23dSJerome Glisse } 34993ce0a23dSJerome Glisse 35003ce0a23dSJerome Glisse int r100_ib_test(struct radeon_device *rdev) 35013ce0a23dSJerome Glisse { 35023ce0a23dSJerome Glisse struct radeon_ib *ib; 35033ce0a23dSJerome Glisse uint32_t scratch; 35043ce0a23dSJerome Glisse uint32_t tmp = 0; 35053ce0a23dSJerome Glisse unsigned i; 35063ce0a23dSJerome Glisse int r; 35073ce0a23dSJerome Glisse 35083ce0a23dSJerome Glisse r = radeon_scratch_get(rdev, &scratch); 35093ce0a23dSJerome Glisse if (r) { 35103ce0a23dSJerome Glisse DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r); 35113ce0a23dSJerome Glisse return r; 35123ce0a23dSJerome Glisse } 35133ce0a23dSJerome Glisse WREG32(scratch, 0xCAFEDEAD); 35143ce0a23dSJerome Glisse r = radeon_ib_get(rdev, &ib); 35153ce0a23dSJerome Glisse if (r) { 35163ce0a23dSJerome Glisse return r; 35173ce0a23dSJerome Glisse } 35183ce0a23dSJerome Glisse ib->ptr[0] = PACKET0(scratch, 0); 35193ce0a23dSJerome Glisse ib->ptr[1] = 0xDEADBEEF; 35203ce0a23dSJerome Glisse ib->ptr[2] = PACKET2(0); 35213ce0a23dSJerome Glisse ib->ptr[3] = PACKET2(0); 35223ce0a23dSJerome Glisse ib->ptr[4] = PACKET2(0); 35233ce0a23dSJerome Glisse ib->ptr[5] = PACKET2(0); 35243ce0a23dSJerome Glisse ib->ptr[6] = PACKET2(0); 35253ce0a23dSJerome Glisse ib->ptr[7] = PACKET2(0); 35263ce0a23dSJerome Glisse ib->length_dw = 8; 35273ce0a23dSJerome Glisse r = radeon_ib_schedule(rdev, ib); 35283ce0a23dSJerome Glisse if (r) { 35293ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 35303ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 35313ce0a23dSJerome Glisse return r; 35323ce0a23dSJerome Glisse } 35333ce0a23dSJerome Glisse r = radeon_fence_wait(ib->fence, false); 35343ce0a23dSJerome Glisse if (r) { 35353ce0a23dSJerome Glisse return r; 35363ce0a23dSJerome Glisse } 35373ce0a23dSJerome Glisse for (i = 0; i < rdev->usec_timeout; i++) { 35383ce0a23dSJerome Glisse tmp = RREG32(scratch); 35393ce0a23dSJerome Glisse if (tmp == 0xDEADBEEF) { 35403ce0a23dSJerome Glisse break; 35413ce0a23dSJerome Glisse } 35423ce0a23dSJerome Glisse DRM_UDELAY(1); 35433ce0a23dSJerome Glisse } 35443ce0a23dSJerome Glisse if (i < rdev->usec_timeout) { 35453ce0a23dSJerome Glisse DRM_INFO("ib test succeeded in %u usecs\n", i); 35463ce0a23dSJerome Glisse } else { 35473ce0a23dSJerome Glisse DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n", 35483ce0a23dSJerome Glisse scratch, tmp); 35493ce0a23dSJerome Glisse r = -EINVAL; 35503ce0a23dSJerome Glisse } 35513ce0a23dSJerome Glisse radeon_scratch_free(rdev, scratch); 35523ce0a23dSJerome Glisse radeon_ib_free(rdev, &ib); 35533ce0a23dSJerome Glisse return r; 35543ce0a23dSJerome Glisse } 35559f022ddfSJerome Glisse 35569f022ddfSJerome Glisse void r100_ib_fini(struct radeon_device *rdev) 35579f022ddfSJerome Glisse { 35589f022ddfSJerome Glisse radeon_ib_pool_fini(rdev); 35599f022ddfSJerome Glisse } 35609f022ddfSJerome Glisse 35619f022ddfSJerome Glisse int r100_ib_init(struct radeon_device *rdev) 35629f022ddfSJerome Glisse { 35639f022ddfSJerome Glisse int r; 35649f022ddfSJerome Glisse 35659f022ddfSJerome Glisse r = radeon_ib_pool_init(rdev); 35669f022ddfSJerome Glisse if (r) { 35679f022ddfSJerome Glisse dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r); 35689f022ddfSJerome Glisse r100_ib_fini(rdev); 35699f022ddfSJerome Glisse return r; 35709f022ddfSJerome Glisse } 35719f022ddfSJerome Glisse r = r100_ib_test(rdev); 35729f022ddfSJerome Glisse if (r) { 35739f022ddfSJerome Glisse dev_err(rdev->dev, "failled testing IB (%d).\n", r); 35749f022ddfSJerome Glisse r100_ib_fini(rdev); 35759f022ddfSJerome Glisse return r; 35769f022ddfSJerome Glisse } 35779f022ddfSJerome Glisse return 0; 35789f022ddfSJerome Glisse } 35799f022ddfSJerome Glisse 35809f022ddfSJerome Glisse void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save) 35819f022ddfSJerome Glisse { 35829f022ddfSJerome Glisse /* Shutdown CP we shouldn't need to do that but better be safe than 35839f022ddfSJerome Glisse * sorry 35849f022ddfSJerome Glisse */ 35859f022ddfSJerome Glisse rdev->cp.ready = false; 35869f022ddfSJerome Glisse WREG32(R_000740_CP_CSQ_CNTL, 0); 35879f022ddfSJerome Glisse 35889f022ddfSJerome Glisse /* Save few CRTC registers */ 3589ca6ffc64SJerome Glisse save->GENMO_WT = RREG8(R_0003C2_GENMO_WT); 35909f022ddfSJerome Glisse save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL); 35919f022ddfSJerome Glisse save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL); 35929f022ddfSJerome Glisse save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET); 35939f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 35949f022ddfSJerome Glisse save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL); 35959f022ddfSJerome Glisse save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET); 35969f022ddfSJerome Glisse } 35979f022ddfSJerome Glisse 35989f022ddfSJerome Glisse /* Disable VGA aperture access */ 3599ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT); 36009f022ddfSJerome Glisse /* Disable cursor, overlay, crtc */ 36019f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1)); 36029f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL | 36039f022ddfSJerome Glisse S_000054_CRTC_DISPLAY_DIS(1)); 36049f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, 36059f022ddfSJerome Glisse (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) | 36069f022ddfSJerome Glisse S_000050_CRTC_DISP_REQ_EN_B(1)); 36079f022ddfSJerome Glisse WREG32(R_000420_OV0_SCALE_CNTL, 36089f022ddfSJerome Glisse C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL)); 36099f022ddfSJerome Glisse WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET); 36109f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 36119f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET | 36129f022ddfSJerome Glisse S_000360_CUR2_LOCK(1)); 36139f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, 36149f022ddfSJerome Glisse (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) | 36159f022ddfSJerome Glisse S_0003F8_CRTC2_DISPLAY_DIS(1) | 36169f022ddfSJerome Glisse S_0003F8_CRTC2_DISP_REQ_EN_B(1)); 36179f022ddfSJerome Glisse WREG32(R_000360_CUR2_OFFSET, 36189f022ddfSJerome Glisse C_000360_CUR2_LOCK & save->CUR2_OFFSET); 36199f022ddfSJerome Glisse } 36209f022ddfSJerome Glisse } 36219f022ddfSJerome Glisse 36229f022ddfSJerome Glisse void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save) 36239f022ddfSJerome Glisse { 36249f022ddfSJerome Glisse /* Update base address for crtc */ 3625d594e46aSJerome Glisse WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 36269f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 3627d594e46aSJerome Glisse WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start); 36289f022ddfSJerome Glisse } 36299f022ddfSJerome Glisse /* Restore CRTC registers */ 3630ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, save->GENMO_WT); 36319f022ddfSJerome Glisse WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL); 36329f022ddfSJerome Glisse WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL); 36339f022ddfSJerome Glisse if (!(rdev->flags & RADEON_SINGLE_CRTC)) { 36349f022ddfSJerome Glisse WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL); 36359f022ddfSJerome Glisse } 36369f022ddfSJerome Glisse } 3637ca6ffc64SJerome Glisse 3638ca6ffc64SJerome Glisse void r100_vga_render_disable(struct radeon_device *rdev) 3639ca6ffc64SJerome Glisse { 3640ca6ffc64SJerome Glisse u32 tmp; 3641ca6ffc64SJerome Glisse 3642ca6ffc64SJerome Glisse tmp = RREG8(R_0003C2_GENMO_WT); 3643ca6ffc64SJerome Glisse WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp); 3644ca6ffc64SJerome Glisse } 3645d4550907SJerome Glisse 3646d4550907SJerome Glisse static void r100_debugfs(struct radeon_device *rdev) 3647d4550907SJerome Glisse { 3648d4550907SJerome Glisse int r; 3649d4550907SJerome Glisse 3650d4550907SJerome Glisse r = r100_debugfs_mc_info_init(rdev); 3651d4550907SJerome Glisse if (r) 3652d4550907SJerome Glisse dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n"); 3653d4550907SJerome Glisse } 3654d4550907SJerome Glisse 3655d4550907SJerome Glisse static void r100_mc_program(struct radeon_device *rdev) 3656d4550907SJerome Glisse { 3657d4550907SJerome Glisse struct r100_mc_save save; 3658d4550907SJerome Glisse 3659d4550907SJerome Glisse /* Stops all mc clients */ 3660d4550907SJerome Glisse r100_mc_stop(rdev, &save); 3661d4550907SJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3662d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 3663d4550907SJerome Glisse S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) | 3664d4550907SJerome Glisse S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16)); 3665d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base)); 3666d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3667d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 3668d4550907SJerome Glisse upper_32_bits(rdev->mc.agp_base) & 0xff); 3669d4550907SJerome Glisse } else { 3670d4550907SJerome Glisse WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF); 3671d4550907SJerome Glisse WREG32(R_000170_AGP_BASE, 0); 3672d4550907SJerome Glisse if (rdev->family > CHIP_RV200) 3673d4550907SJerome Glisse WREG32(R_00015C_AGP_BASE_2, 0); 3674d4550907SJerome Glisse } 3675d4550907SJerome Glisse /* Wait for mc idle */ 3676d4550907SJerome Glisse if (r100_mc_wait_for_idle(rdev)) 3677d4550907SJerome Glisse dev_warn(rdev->dev, "Wait for MC idle timeout.\n"); 3678d4550907SJerome Glisse /* Program MC, should be a 32bits limited address space */ 3679d4550907SJerome Glisse WREG32(R_000148_MC_FB_LOCATION, 3680d4550907SJerome Glisse S_000148_MC_FB_START(rdev->mc.vram_start >> 16) | 3681d4550907SJerome Glisse S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16)); 3682d4550907SJerome Glisse r100_mc_resume(rdev, &save); 3683d4550907SJerome Glisse } 3684d4550907SJerome Glisse 3685d4550907SJerome Glisse void r100_clock_startup(struct radeon_device *rdev) 3686d4550907SJerome Glisse { 3687d4550907SJerome Glisse u32 tmp; 3688d4550907SJerome Glisse 3689d4550907SJerome Glisse if (radeon_dynclks != -1 && radeon_dynclks) 3690d4550907SJerome Glisse radeon_legacy_set_clock_gating(rdev, 1); 3691d4550907SJerome Glisse /* We need to force on some of the block */ 3692d4550907SJerome Glisse tmp = RREG32_PLL(R_00000D_SCLK_CNTL); 3693d4550907SJerome Glisse tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1); 3694d4550907SJerome Glisse if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280)) 3695d4550907SJerome Glisse tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1); 3696d4550907SJerome Glisse WREG32_PLL(R_00000D_SCLK_CNTL, tmp); 3697d4550907SJerome Glisse } 3698d4550907SJerome Glisse 3699d4550907SJerome Glisse static int r100_startup(struct radeon_device *rdev) 3700d4550907SJerome Glisse { 3701d4550907SJerome Glisse int r; 3702d4550907SJerome Glisse 370392cde00cSAlex Deucher /* set common regs */ 370492cde00cSAlex Deucher r100_set_common_regs(rdev); 370592cde00cSAlex Deucher /* program mc */ 3706d4550907SJerome Glisse r100_mc_program(rdev); 3707d4550907SJerome Glisse /* Resume clock */ 3708d4550907SJerome Glisse r100_clock_startup(rdev); 3709d4550907SJerome Glisse /* Initialize GPU configuration (# pipes, ...) */ 371090aca4d2SJerome Glisse // r100_gpu_init(rdev); 3711d4550907SJerome Glisse /* Initialize GART (initialize after TTM so we can allocate 3712d4550907SJerome Glisse * memory through TTM but finalize after TTM) */ 371317e15b0cSDave Airlie r100_enable_bm(rdev); 3714d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3715d4550907SJerome Glisse r = r100_pci_gart_enable(rdev); 3716d4550907SJerome Glisse if (r) 3717d4550907SJerome Glisse return r; 3718d4550907SJerome Glisse } 3719d4550907SJerome Glisse /* Enable IRQ */ 3720d4550907SJerome Glisse r100_irq_set(rdev); 3721cafe6609SJerome Glisse rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL); 3722d4550907SJerome Glisse /* 1M ring buffer */ 3723d4550907SJerome Glisse r = r100_cp_init(rdev, 1024 * 1024); 3724d4550907SJerome Glisse if (r) { 3725d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing CP (%d).\n", r); 3726d4550907SJerome Glisse return r; 3727d4550907SJerome Glisse } 3728d4550907SJerome Glisse r = r100_wb_init(rdev); 3729d4550907SJerome Glisse if (r) 3730d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing WB (%d).\n", r); 3731d4550907SJerome Glisse r = r100_ib_init(rdev); 3732d4550907SJerome Glisse if (r) { 3733d4550907SJerome Glisse dev_err(rdev->dev, "failled initializing IB (%d).\n", r); 3734d4550907SJerome Glisse return r; 3735d4550907SJerome Glisse } 3736d4550907SJerome Glisse return 0; 3737d4550907SJerome Glisse } 3738d4550907SJerome Glisse 3739d4550907SJerome Glisse int r100_resume(struct radeon_device *rdev) 3740d4550907SJerome Glisse { 3741d4550907SJerome Glisse /* Make sur GART are not working */ 3742d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3743d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3744d4550907SJerome Glisse /* Resume clock before doing reset */ 3745d4550907SJerome Glisse r100_clock_startup(rdev); 3746d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3747a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3748d4550907SJerome Glisse dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3749d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3750d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3751d4550907SJerome Glisse } 3752d4550907SJerome Glisse /* post */ 3753d4550907SJerome Glisse radeon_combios_asic_init(rdev->ddev); 3754d4550907SJerome Glisse /* Resume clock after posting */ 3755d4550907SJerome Glisse r100_clock_startup(rdev); 3756550e2d92SDave Airlie /* Initialize surface registers */ 3757550e2d92SDave Airlie radeon_surface_init(rdev); 3758d4550907SJerome Glisse return r100_startup(rdev); 3759d4550907SJerome Glisse } 3760d4550907SJerome Glisse 3761d4550907SJerome Glisse int r100_suspend(struct radeon_device *rdev) 3762d4550907SJerome Glisse { 3763d4550907SJerome Glisse r100_cp_disable(rdev); 3764d4550907SJerome Glisse r100_wb_disable(rdev); 3765d4550907SJerome Glisse r100_irq_disable(rdev); 3766d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3767d4550907SJerome Glisse r100_pci_gart_disable(rdev); 3768d4550907SJerome Glisse return 0; 3769d4550907SJerome Glisse } 3770d4550907SJerome Glisse 3771d4550907SJerome Glisse void r100_fini(struct radeon_device *rdev) 3772d4550907SJerome Glisse { 3773d4550907SJerome Glisse r100_cp_fini(rdev); 3774d4550907SJerome Glisse r100_wb_fini(rdev); 3775d4550907SJerome Glisse r100_ib_fini(rdev); 3776d4550907SJerome Glisse radeon_gem_fini(rdev); 3777d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3778d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3779d0269ed8SJerome Glisse radeon_agp_fini(rdev); 3780d4550907SJerome Glisse radeon_irq_kms_fini(rdev); 3781d4550907SJerome Glisse radeon_fence_driver_fini(rdev); 37824c788679SJerome Glisse radeon_bo_fini(rdev); 3783d4550907SJerome Glisse radeon_atombios_fini(rdev); 3784d4550907SJerome Glisse kfree(rdev->bios); 3785d4550907SJerome Glisse rdev->bios = NULL; 3786d4550907SJerome Glisse } 3787d4550907SJerome Glisse 3788d4550907SJerome Glisse int r100_init(struct radeon_device *rdev) 3789d4550907SJerome Glisse { 3790d4550907SJerome Glisse int r; 3791d4550907SJerome Glisse 3792d4550907SJerome Glisse /* Register debugfs file specific to this group of asics */ 3793d4550907SJerome Glisse r100_debugfs(rdev); 3794d4550907SJerome Glisse /* Disable VGA */ 3795d4550907SJerome Glisse r100_vga_render_disable(rdev); 3796d4550907SJerome Glisse /* Initialize scratch registers */ 3797d4550907SJerome Glisse radeon_scratch_init(rdev); 3798d4550907SJerome Glisse /* Initialize surface registers */ 3799d4550907SJerome Glisse radeon_surface_init(rdev); 3800d4550907SJerome Glisse /* TODO: disable VGA need to use VGA request */ 3801d4550907SJerome Glisse /* BIOS*/ 3802d4550907SJerome Glisse if (!radeon_get_bios(rdev)) { 3803d4550907SJerome Glisse if (ASIC_IS_AVIVO(rdev)) 3804d4550907SJerome Glisse return -EINVAL; 3805d4550907SJerome Glisse } 3806d4550907SJerome Glisse if (rdev->is_atom_bios) { 3807d4550907SJerome Glisse dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n"); 3808d4550907SJerome Glisse return -EINVAL; 3809d4550907SJerome Glisse } else { 3810d4550907SJerome Glisse r = radeon_combios_init(rdev); 3811d4550907SJerome Glisse if (r) 3812d4550907SJerome Glisse return r; 3813d4550907SJerome Glisse } 3814d4550907SJerome Glisse /* Reset gpu before posting otherwise ATOM will enter infinite loop */ 3815a2d07b74SJerome Glisse if (radeon_asic_reset(rdev)) { 3816d4550907SJerome Glisse dev_warn(rdev->dev, 3817d4550907SJerome Glisse "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n", 3818d4550907SJerome Glisse RREG32(R_000E40_RBBM_STATUS), 3819d4550907SJerome Glisse RREG32(R_0007C0_CP_STAT)); 3820d4550907SJerome Glisse } 3821d4550907SJerome Glisse /* check if cards are posted or not */ 382272542d77SDave Airlie if (radeon_boot_test_post_card(rdev) == false) 382372542d77SDave Airlie return -EINVAL; 3824d4550907SJerome Glisse /* Set asic errata */ 3825d4550907SJerome Glisse r100_errata(rdev); 3826d4550907SJerome Glisse /* Initialize clocks */ 3827d4550907SJerome Glisse radeon_get_clock_info(rdev->ddev); 3828d594e46aSJerome Glisse /* initialize AGP */ 3829d594e46aSJerome Glisse if (rdev->flags & RADEON_IS_AGP) { 3830d594e46aSJerome Glisse r = radeon_agp_init(rdev); 3831d594e46aSJerome Glisse if (r) { 3832d594e46aSJerome Glisse radeon_agp_disable(rdev); 3833d594e46aSJerome Glisse } 3834d594e46aSJerome Glisse } 3835d594e46aSJerome Glisse /* initialize VRAM */ 3836d594e46aSJerome Glisse r100_mc_init(rdev); 3837d4550907SJerome Glisse /* Fence driver */ 3838d4550907SJerome Glisse r = radeon_fence_driver_init(rdev); 3839d4550907SJerome Glisse if (r) 3840d4550907SJerome Glisse return r; 3841d4550907SJerome Glisse r = radeon_irq_kms_init(rdev); 3842d4550907SJerome Glisse if (r) 3843d4550907SJerome Glisse return r; 3844d4550907SJerome Glisse /* Memory manager */ 38454c788679SJerome Glisse r = radeon_bo_init(rdev); 3846d4550907SJerome Glisse if (r) 3847d4550907SJerome Glisse return r; 3848d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) { 3849d4550907SJerome Glisse r = r100_pci_gart_init(rdev); 3850d4550907SJerome Glisse if (r) 3851d4550907SJerome Glisse return r; 3852d4550907SJerome Glisse } 3853d4550907SJerome Glisse r100_set_safe_registers(rdev); 3854d4550907SJerome Glisse rdev->accel_working = true; 3855d4550907SJerome Glisse r = r100_startup(rdev); 3856d4550907SJerome Glisse if (r) { 3857d4550907SJerome Glisse /* Somethings want wront with the accel init stop accel */ 3858d4550907SJerome Glisse dev_err(rdev->dev, "Disabling GPU acceleration\n"); 3859d4550907SJerome Glisse r100_cp_fini(rdev); 3860d4550907SJerome Glisse r100_wb_fini(rdev); 3861d4550907SJerome Glisse r100_ib_fini(rdev); 3862655efd3dSJerome Glisse radeon_irq_kms_fini(rdev); 3863d4550907SJerome Glisse if (rdev->flags & RADEON_IS_PCI) 3864d4550907SJerome Glisse r100_pci_gart_fini(rdev); 3865d4550907SJerome Glisse rdev->accel_working = false; 3866d4550907SJerome Glisse } 3867d4550907SJerome Glisse return 0; 3868d4550907SJerome Glisse } 3869